











LMR51635

JAJSPN0 - AUGUST 2024

# LMR51635 4.3V~60V、3.5A、同期整流降圧コンバータ、SOT-23 パッケージ

### 1 特長

- 堅牢な産業用アプリケーション向けの構成:
  - 入力電圧範囲:4.3V~60V
  - 3.5A の連続出力電流
  - 最小スイッチング オン時間:75ns
  - 400kHz のスイッチング周波数
  - 周波数スペクトラム拡散 (PFM バリエーション)
  - 接合部温度範囲:-40°C~150°C
  - 最大デューティサイクル:96%
  - プリバイアスされた出力への単調スタートアップ
  - ヒカップ モードによる短絡保護
  - 高精度のイネーブル
  - 室温で許容誤差 ±1% の基準電圧
- 小型の設計サイズと使いやすさ:
  - 同期整流器内蔵
  - 使いやすさを実現した内部補償
  - SOT-23 パッケージ
- WEBENCH® Power Designer により、LMR51635 を 使用するカスタム設計を作成

### 2 アプリケーション

- 主な家電製品
- PLC, DCS, PAC
- スマートメーター
- V<sub>IN</sub> が広い汎用電源



### 3 概要

LMR51635 は、最大 3.5A の負荷電流を駆動でき、V<sub>IN</sub> が広く使いやすい同期整流降圧コンバータです。このデ バイスは、4.3V~60Vの広い入力電圧範囲で動作し、レ ギュレートされていない電源からの電源調整を行うさまざま な産業用アプリケーションに適しています。

LMR51635 は 400kHz のスイッチング周波数で動作する ため、比較的小型のインダクタを使用でき、設計サイズの 最適化が可能です。パルス周波数変調 (PFM バージョン) を備えており、軽負荷時に高効率を実現します。ソフトス タートと補償回路を内蔵しており、最小限の外付け部品で デバイスを使用できます。

このデバイスには、サイクル単位の電流制限、ヒカップモ ード短絡保護、過剰な電力消費時のサーマル シャットダ ウンなどの保護機能が組み込まれています。

#### パッケージ情報

| 部品番号     | パッケージ(1)            | パッケージ サイズ <sup>(2)</sup> |
|----------|---------------------|--------------------------|
| LMR51635 | DDC (SOT-23-THN, 6) | 2.9mm × 2.8mm            |

- 詳細については、セクション 11 を参照してください。
- パッケージ サイズ (長さ×幅) は公称値であり、該当する場合はピ ンも含まれます。



効率と出力電流との関係、  $V_{OUT} = 5V$ , 400kHz



# **Table of Contents**

| 1 | 特長                                   |   |
|---|--------------------------------------|---|
|   | アプリケーション                             |   |
|   | 概要                                   |   |
|   | Device Comparison Table              |   |
|   | Pin Configuration and Functions      |   |
|   | Specifications                       |   |
|   | 6.1 Absolute Maximum Ratings         |   |
|   | 6.2 ESD Ratings                      | 2 |
|   | 6.3 Recommended Operating Conditions | 2 |
|   | 6.4 Thermal Information              | į |
|   | 6.5 Electrical Characteristics       |   |
|   | 6.6 System Characteristics           |   |
|   | 6.7 Typical Characteristics          |   |
| 7 | Detailed Description                 |   |
|   | 7.1 Overview                         | 8 |
|   | 7.2 Functional Block Diagram         |   |
|   | 7.3 Feature Description              |   |
|   | 7.4 Device Functional Modes1         | ( |

| o Application and implementation        | 14               |
|-----------------------------------------|------------------|
| 8.1 Application Information             | 14               |
| 8.2 Typical Application                 |                  |
| 8.3 Power Supply Recommendations        | 19               |
| 8.4 Layout                              |                  |
| 9 Device and Documentation Support      | <mark>2</mark> 1 |
| 9.1 Device Support                      | <mark>2</mark> 1 |
| 9.2 Documentation Support               | <mark>2</mark> 1 |
| 9.3ドキュメントの更新通知を受け取る方法                   | 21               |
| 9.4 サポート・リソース                           | <mark>2</mark> 1 |
| 9.5 Trademarks                          | 21               |
| 9.6 静電気放電に関する注意事項                       | 22               |
| 9.7 用語集                                 | 22               |
| 10 Revision History                     |                  |
| 11 Mechanical, Packaging, and Orderable |                  |
| Information                             | 23               |
| 11.1 Tape and Reel Information          |                  |
|                                         |                  |



# **4 Device Comparison Table**

| ORDERABLE PART<br>NUMBER | OUTPUT<br>CURRENT | FREQUENCY | PFM OR FPWM | SPREAD<br>SPECTRUM | OUTPUT     |
|--------------------------|-------------------|-----------|-------------|--------------------|------------|
| PLMR51635XDDCR           | 3.5A              | 400kHz    | PFM         | Yes                | Adjustable |

# **5 Pin Configuration and Functions**



図 5-1. 6-Pin SOT-23-THN, DDC Package (Top View)

表 5-1. Pin Functions

| PII  | PIN TYPE <sup>(1)</sup> |           | DESCRIPTION                                                                                                                                                                                                      |
|------|-------------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME | NO                      | 1115 = 17 | DESCRIPTION                                                                                                                                                                                                      |
| FB   | 1                       | А         | Feedback input to the converter. Connect a resistor divider to set the output voltage. Never short this terminal to ground during operation.                                                                     |
| EN   | 2                       | А         | Precision enable input to the converter. Do not float. High = On, low = Off. Can be tied to VIN. Precision enable input allows an adjustable UVLO by an external resistor divider.                               |
| VIN  | 3                       | Р         | Supply input pin to the internal bias LDO and high-side FET. Connect to the input supply and input bypass capacitors $C_{\text{IN}}$ . Input bypass capacitors must be directly connected to this pin and GND.   |
| GND  | 4                       | G         | Power ground pins. Connected to the source of low-side FET internally. Connect to system ground, ground side of $C_{\text{IN}}$ and $C_{\text{OUT}}$ . The path to $C_{\text{IN}}$ must be as short as possible. |
| SW   | 5                       | Р         | Switching output of the converter. Internally connected to source of the high-side FET and drain of the low-side FET. Connect to the power inductor.                                                             |
| СВ   | 6                       | Р         | Bootstrap capacitor connection for high-side FET driver. Connect a high quality 100nF capacitor from this pin to the SW pin.                                                                                     |

(1) A = Analog, P = Power, G = Ground



### 6 Specifications

### **6.1 Absolute Maximum Ratings**

Over junction temperature range of -40°C to 150°C (unless otherwise noted)(1)

|                 |                                     | MIN  | MAX                   | UNIT |
|-----------------|-------------------------------------|------|-----------------------|------|
| Input voltage   | VIN to GND                          | -0.3 | 63                    | V    |
| Input voltage   | EN to GND                           | -0.3 | V <sub>IN</sub> + 0.3 | V    |
| Input voltage   | FB to GND                           | -0.3 | 5.5                   | V    |
| Output voltage  | SW to GND                           | -0.3 | 63                    | V    |
| Output voltage  | SW to GND less than 10ns transients | -3.5 | 65                    | V    |
| Output voltage  | CBOOT to SW                         | -0.3 | 5.5                   | V    |
| Junction Temper | ature T <sub>J</sub>                | -40  | 150                   | °C   |
| Storage tempera | ture, T <sub>stg</sub>              | -55  | 150                   | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

### 6.2 ESD Ratings

|                    |                         |                                                                           | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001 <sup>(1)</sup>     | ±1500 | V    |
| V <sub>(ESD)</sub> |                         | Charged-device model (CDM), per ANSI/ESDA/<br>JEDEC JS-002 <sup>(2)</sup> | ±750  | v    |

- (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process.

#### 6.3 Recommended Operating Conditions

Over the recommended operating junction temperature range of -40°C to 150°C (unless otherwise noted)(1)

|                |                                               | MIN | NOM | MAX      | UNIT |
|----------------|-----------------------------------------------|-----|-----|----------|------|
| Input voltage  | VIN to GND                                    | 4.3 |     | 60       | V    |
| Input voltage  | EN                                            | 0   |     | $V_{IN}$ | V    |
| Input voltage  | FB                                            | 0   |     | 4.5      | V    |
| Output voltage | V <sub>OUT</sub> <sup>(2)</sup>               | 0.8 |     | 30       | V    |
| Output current | lout (LM51635) (3)                            |     | 3.5 |          | Α    |
| T <sub>J</sub> | Operating junction temperature <sup>(4)</sup> | -40 |     | +150     | °C   |

- (1) Recommended operating conditions indicate conditions for which the device is intended to be functional, but do not specify specific performance limits. For compliant specifications, see Electrical Characteristics table.
- (2) Under no conditions can the output voltage be allowed to fall below zero volts.
- (3) Maximum continuous DC current can be derated when operating with high switching frequency or high ambient temperature. See Application section for details.
- (4) High junction temperatures degrade operating lifetimes. Operating lifetime is de-rated for junction temperatures greater than 150°C.

資料に関するフィードバック(ご意見やお問い合わせ) を送信



#### 6.4 Thermal Information

The value of  $R_{\theta JA}$  given in this table is only valid for comparison with other packages and cannot be used for design purposes. These values were calculated in accordance with JESD 51-7, and simulated on a 4-layer JEDEC board. It does not represent the performance obtained in an actual application. For example, with a 4-layer PCB, a  $R_{\theta JA}$  = 48.5°C/W can be achieved.

|                             |                                                    | LMR51635      |      |
|-----------------------------|----------------------------------------------------|---------------|------|
|                             | THERMAL METRIC <sup>(1)</sup>                      | DDC(SOT-23-6) | UNIT |
|                             |                                                    | 6 PINS        |      |
| $R_{\theta JA}$             | Junction-to-ambient thermal resistance             | 105.2         | °C/W |
| R <sub>0JA(effective)</sub> | Junction-to-ambient thermal resistance with TI EVM | 48.5          | °C/W |
| R <sub>θJC(top)</sub>       | Junction-to-case (top) thermal resistance          | 49.8          | °C/W |
| $R_{\theta JB}$             | Junction-to-board thermal resistance               | 24.1          | °C/W |
| ΨЈТ                         | Junction-to-top characterization parameter         | 6.2           | °C/W |
| ΨЈВ                         | Junction-to-board characterization parameter       | 23.9          | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note.

#### 6.5 Electrical Characteristics

Limits apply over operating junction temperature ( $T_J$ ) range of  $-40^{\circ}$ C to  $+150^{\circ}$ C, unless otherwise stated. Minimum and Maximum limits<sup>(1)</sup> are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25^{\circ}$ C, and are provided for reference purposes only. Unless otherwise stated, the following conditions apply:  $V_{IN} = 24V$ .

| 11                      | PARAMETER                                        | TEST CONDITIONS                                                | MIN      | TYP   | MAX   | UNIT |
|-------------------------|--------------------------------------------------|----------------------------------------------------------------|----------|-------|-------|------|
| SUPPLY                  |                                                  |                                                                |          |       | '     |      |
| I <sub>Q(VIN)</sub>     | VIN quiescent current (non-switching)            | V <sub>EN</sub> = 3V, PFM variant only                         |          | 26    | 46    | μΑ   |
| I <sub>SD(VIN)</sub>    | VIN shutdown supply current                      | V <sub>EN</sub> = 0V                                           |          | 2.0   |       | μA   |
| UVLO                    |                                                  | 1                                                              |          |       | '     |      |
| V <sub>IN_UVLO(R)</sub> | V <sub>IN</sub> UVLO rising threshold            | V <sub>IN</sub> rising                                         |          | 4.0   | 4.2   | V    |
| V <sub>IN_UVLO(F)</sub> | V <sub>IN</sub> UVLO falling threshold           | V <sub>IN</sub> falling                                        |          | 3.8   |       | V    |
| V <sub>IN_UVLO(H)</sub> | V <sub>IN</sub> UVLO hysteresis                  |                                                                |          | 0.2   |       | V    |
| ENABLE                  | '                                                |                                                                |          |       | '     |      |
| V <sub>EN(R)</sub>      | EN voltage rising threshold                      | EN rising, enable switching                                    | 1.1      | 1.227 | 1.36  | V    |
| V <sub>EN(F)</sub>      | EN voltage falling threshold                     | EN falling, disable switching                                  | 0.85     | 1.0   | 1.15  | V    |
| I <sub>EN(P2)</sub>     | EN pin sourcing current post EN rising threshold | V <sub>EN</sub> = 3V                                           |          | 10    | 50    | nA   |
| REFERENCE \             | VOLTAGE                                          |                                                                |          |       | ,     |      |
| V <sub>FB</sub>         | Reference voltage                                |                                                                | 0.788    | 0.8   | 0.812 | V    |
| I <sub>FB(LKG)</sub>    | FB input leakage current                         | V <sub>FB</sub> = 0.8V                                         |          | 0.2   |       | nA   |
| SWITCHING F             | REQUENCY                                         |                                                                | <u>'</u> |       |       |      |
| f <sub>SW1(CCM)</sub>   | Switching frequency, CCM operation               | "X" Version                                                    | 340      | 400   | 460   | kHz  |
| F <sub>Dither</sub>     | Switching frequency dithering                    | PFM Option, requency dithering over center frequency           |          | ±8.5% |       |      |
| STARTUP                 |                                                  |                                                                |          |       | '     |      |
| t <sub>SS</sub>         | Internal fixed soft-start time                   | The time of internal reference to increase from 0.08V to 0.72V |          | 4.0   |       | ms   |
| POWER STAG              | E                                                |                                                                | 1        |       |       |      |
| R <sub>DSON(HS)</sub>   | High-side MOSFET on-resistance                   | I <sub>SW</sub> = -100mA                                       |          | 79    |       | mΩ   |
| R <sub>DSON(LS)</sub>   | Low-side MOSFET on-resistance                    | I <sub>SW</sub> = 100mA                                        |          | 45    |       | mΩ   |
| t <sub>ON-MIN</sub>     | Minimum ON pulse width                           | V <sub>IN</sub> = 24V, I <sub>OUT</sub> = 1A                   |          | 70    |       | ns   |



### 6.5 Electrical Characteristics (続き)

Limits apply over operating junction temperature ( $T_J$ ) range of  $-40^{\circ}$ C to  $+150^{\circ}$ C, unless otherwise stated. Minimum and Maximum limits<sup>(1)</sup> are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25^{\circ}$ C, and are provided for reference purposes only. Unless otherwise stated, the following conditions apply:  $V_{IN} = 24V$ .

|                        | PARAMETER                              | TEST CONDITIONS                              | MIN | TYP | MAX | UNIT |  |
|------------------------|----------------------------------------|----------------------------------------------|-----|-----|-----|------|--|
| t <sub>ON-MAX</sub>    | Maximum ON pulse width                 | V <sub>IN</sub> = 12V, I <sub>OUT</sub> = 1A |     | 5   |     | μs   |  |
| t <sub>OFF-MIN</sub>   | Minimum OFF pulse width                | V <sub>IN</sub> = 5V                         |     | 200 |     | ns   |  |
| <b>BOOT CIRCUIT</b>    |                                        |                                              |     |     |     |      |  |
| HIGH-SIDE GAT          | HIGH-SIDE GATE DRIVER                  |                                              |     |     |     |      |  |
| OVERCURRENT            | PROTECTION                             |                                              |     |     |     |      |  |
| I <sub>HS_PK(OC)</sub> | High-side peak current limit (3)       | 3.5A version                                 | 4.2 | 5.1 | 6.0 | Α    |  |
| I <sub>LS_V(OC)</sub>  | Low-side valley current limit (3)      | 3.5A version                                 | 3.2 | 4.0 | 4.8 | Α    |  |
| I <sub>ZC</sub>        | Zero-cross detection current threshold |                                              |     | 0   |     | Α    |  |
| THERMAL SHU            | TDOWN                                  |                                              |     |     | '   |      |  |
| T <sub>J(SD)</sub>     | Thermal shutdown threshold (1)         | Temperature rising                           |     | 165 |     | °C   |  |
| T <sub>J(HYS)</sub>    | Thermal shutdown hysteresis (1)        |                                              |     | 20  |     | °C   |  |

- (1) MIN and MAX limits are 100% production tested at 25°C. Limits over the operating temperature range verified through correlation using Statistical Quality Control (SQC) methods. Limits are used to calculate Average Outgoing Quality Level (AOQL).
- (2) This is the current used by the device open loop. It does not represent the total input current of the system when in regulation.
- (3) The current limit values in this table are tested, open loop, in production. They can differ from those found in a closed loop application

### 6.6 System Characteristics

The following specifications apply to a typical application circuit with nominal component values. Specifications in the typical (TYP) column apply to  $T_J$  = 25°C only. Specifications in the minimum (MIN) and maximum (MAX) columns apply to the case of typical components over the temperature range of  $T_J$  = -40°C to 150°C. These specifications are not specified by production testing.

|                     | PARAMETER                                                     | TEST CONDITIONS                                                                                                     | MIN   | TYP  | MAX  | UNIT |
|---------------------|---------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-------|------|------|------|
| V <sub>IN</sub>     | Operating input voltage range                                 |                                                                                                                     | 4.3   |      | 60   | V    |
| V <sub>OUT</sub>    | Adjustable output voltage regulation <sup>(1)</sup>           | PFM operation                                                                                                       | -1.5% |      | 2.5% |      |
| I <sub>SUPPLY</sub> | Input supply current when in regulation                       | $V_{\text{IN}}$ = 24V, $V_{\text{OUT}}$ = 3.3V, $I_{\text{OUT}}$ = 0A, $R_{\text{FBT}}$ = 1M $\Omega$ , PFM variant |       | 28   |      | μΑ   |
| D <sub>MAX</sub>    | Maximum switch duty cycle <sup>(2)</sup>                      |                                                                                                                     |       | 96%  |      |      |
| V <sub>HC</sub>     | FB pin voltage required to trip short-<br>circuit hiccup mode |                                                                                                                     |       | 0.32 |      | V    |
| T <sub>SD</sub>     | Thermal shutdown temperature                                  | Shutdown temperature                                                                                                |       | 165  |      | °C   |
| T <sub>SD</sub>     | Thermal shutdown temperature                                  | Recovery temperature                                                                                                |       | 145  |      | °C   |

- (1) Deviation in  $V_{OUT}$  from nominal output voltage value at  $V_{IN}$  = 24V,  $I_{OUT}$  = 0A to full load
- (2) In dropout the switching frequency drops to increase the effective duty cycle. The lowest frequency is clamped at approximately: F<sub>MIN</sub> = 1 / (t<sub>ON-MAX</sub> + t<sub>OFF-MIN</sub>). D<sub>MAX</sub> = t<sub>ON-MAX</sub> / (t<sub>ON-MAX</sub> + t<sub>OFF-MIN</sub>).

資料に関するフィードバック(ご意見やお問い合わせ)を送信



### **6.7 Typical Characteristics**

 $V_{IN}$  = 24V,  $f_{SW}$  = 400kHz,  $T_A$  = 25°C, unless otherwise specified





### 7 Detailed Description

#### 7.1 Overview

The LMR51635 converter is an easy-to-use, synchronous, step-down, DC/DC converter operating from a 4.3V to 60V supply voltage. The LMR51635 is capable of delivering up to 3.5A DC load current in a very small design size.

The LMR51635 employs fixed-frequency peak-current mode control. The PFM version enters PFM mode at light load to achieve high efficiency. The device is internally compensated, which reduces design time and requires few external components.

Additional features, such as precision enable and internal soft start, provide a flexible and easy-to-use solution for a wide range of applications. Protection features include the following:

- Thermal shutdown
- V<sub>IN</sub> undervoltage lockout
- · Cycle-by-cycle current limit
- Hiccup mode short-circuit protection

This family of devices requires very few external components and has a pinout designed for simple, optimal PCB layout.

### 7.2 Functional Block Diagram





### 7.3 Feature Description

#### 7.3.1 Fixed Frequency Peak Current Mode Control

The following operating description of the LMR51635 refers to  $\[ \frac{1}{2} \] \] 7.2$  and to the waveforms in  $\[ \] 7-1$ . The LMR51635 is a step-down, synchronous, buck converter with integrated high-side (HS) and low-side (LS) switches (synchronous rectifier). The LMR51635 supplies a regulated output voltage by turning on the high-side and low-side NMOS switches with controlled duty cycle. During high-side switch ON time, the SW pin voltage swings up to approximately  $V_{IN}$ , and the inductor current,  $i_L$ , increases with a linear slope of  $(V_{IN} - V_{OUT})$  / L. When the high-side switch is turned off by the control logic, the low-side switch is turned on after an anti-shoot-through dead time. Inductor current discharges through the low-side switch with a slope of  $-V_{OUT}$  / L. The control parameter of a buck converter is defined as Duty Cycle D =  $t_{ON}$  /  $T_{SW}$ , where  $t_{ON}$  is the high-side switch ON time and  $T_{SW}$  is the switching period. The converter control loop maintains a constant output voltage by adjusting the duty cycle D. In an ideal buck converter, where losses are ignored, D is proportional to the output voltage and inversely proportional to the input voltage: D =  $V_{OUT}$  /  $V_{IN}$ .



図 7-1. SW Node and Inductor Current Waveforms in Continuous Conduction Mode (CCM)

The LMR51635 employs fixed-frequency peak-current mode control. A voltage feedback loop is used to get accurate DC voltage regulation by adjusting the peak-current command based on voltage offset. The peak inductor current is sensed from the high-side switch and compared to the peak current threshold to control the ON time of the high-side switch. The voltage feedback loop is internally compensated, which allows for fewer external components, making designing easy and providing stable operation when using a variety of output capacitors. The converter operates with fixed switching frequency at normal load conditions. During light-load condition, the LMR51635 operates in PFM mode to maintain high efficiency (PFM version).



#### 7.3.2 Adjustable Output Voltage

A precision 0.8V reference voltage ( $V_{REF}$ ) is used to maintain a tightly regulated output voltage over the entire operating temperature range. The output voltage is set by a resistor divider from  $V_{OUT}$  to the FB pin. TI recommends to use 1% tolerance resistors with a low temperature coefficient for the FB divider. Select the bottom-side resistor,  $R_{FBB}$ , for the desired divider current and use  $\pm$  1 to calculate the top-side resistor,  $R_{FBT}$ . The recommended range for  $R_{FBT}$  is  $10k\Omega$  to  $100k\Omega$ . A lower  $R_{FBT}$  value can be used if pre-loading is desired to reduce the  $V_{OUT}$  offset in PFM operation. Lower  $R_{FBT}$  values reduce efficiency at very light load. Less static current goes through a larger  $R_{FBT}$  value and can be more desirable when light-load efficiency is critical. However, TI does not recommend  $R_{FBT}$  values larger than  $1M\Omega$  because  $R_{FBT}$  values larger than  $1M\Omega$  make the feedback path more susceptible to noise. Larger  $R_{FBT}$  values require a more carefully designed feedback path trace from the feedback resistors to the feedback pin of the device. The tolerance and temperature variation of the resistor divider network affect the output voltage regulation.



図 7-2. Output Voltage Setting

$$R_{FBT} = \frac{(V_{OUT} - V_{REF})}{V_{REF}} \times R_{FBB}$$
 (1)

#### 7.3.3 Enable

The voltage on the EN pin controls the ON, OFF operation of the LMR51635. A voltage of less than 0.85V shuts down the device, while a voltage of greater than 1.36V is required to start the converter. The EN pin is an input and cannot be left open or floating. The simplest way to enable the operation of the LMR51635 is to connect EN to VIN. This connection allows self-start-up of the LMR51635 when  $V_{\rm IN}$  is within the operating range.

Many applications benefit from the employment of an enable divider,  $R_{ENT}$  and  $R_{ENB}$  ( $\boxtimes$  7-3) to establish a precision system UVLO level for the converter. A system UVLO can be used for supplies operating from utility power as well as battery power. A system UVLO can be used for sequencing, making sure of reliable operation, or supplying protection, such as a battery discharge level. An external logic signal can also be used to drive the EN input for system sequencing and protection.

注

The EN pin voltage must not to be greater than  $V_{IN}$  + 0.3V. TI does not recommend to apply EN voltage when  $V_{IN}$  is 0V.



図 7-3. System UVLO by Enable Divider



#### 7.3.4 Minimum ON Time, Minimum OFF Time, and Frequency Foldback

The minimum ON time  $(t_{ON-MIN})$  is the shortest duration of time that the high-side switch can be turned on.  $t_{ON-MIN}$  is typically 70ns for the LMR51635. The minimum OFF time  $(t_{OFF-MIN})$  is the shortest duration of time that the high-side switch can be off.  $t_{OFF-MIN}$  is typically 200ns. In CCM operation,  $t_{ON-MIN}$  and  $t_{OFF-MIN}$  limit the voltage conversion range without switching frequency foldback.

The minimum duty cycle without frequency foldback allowed is:

$$D_{MIN} = t_{ON MIN} \times f_{SW}$$
 (2)

The maximum duty cycle without frequency foldback allowed is:

$$D_{MAX} = 1 - t_{OFF MIN} \times f_{SW}$$
 (3)

Given a required output voltage, the maximum V<sub>IN</sub> without frequency foldback can be found by:

$$V_{IN\_MAX} = \frac{V_{OUT}}{f_{SW} \times t_{ON\_MIN}}$$
 (4)

The minimum V<sub>IN</sub> without frequency foldback can be calculated by:

$$V_{\text{IN\_MIN}} = \frac{V_{\text{OUT}}}{1 - f_{\text{SW}} \times t_{\text{OFF MIN}}} \tag{5}$$

In the LMR51635, a frequency foldback scheme is employed once the  $t_{ON-MIN}$  or  $t_{OFF-MIN}$  is triggered, which can extend the maximum duty cycle or lower the minimum duty cycle.

The on time decreases while  $V_{IN}$  voltage increases. Once the on time decreases to  $t_{ON-MIN}$ , the switching frequency starts to decrease while  $V_{IN}$  continues to go up, which lowers the duty cycle further to keep  $V_{OUT}$  in regulation according to  $\not\equiv 2$ .

The frequency foldback scheme also works after larger duty cycle is needed under a low  $V_{IN}$  condition. The frequency decreases after the device hits the  $t_{OFF-MIN}$ , which extends the maximum duty cycle according to  $\pm 3$ . In such condition, the frequency can be as low as approximately 190kHz. A wide range of frequency foldback allows for the LMR51635 output voltage to stay in regulation with a much lower supply voltage  $V_{IN}$ , which leads to a lower effective dropout.

With frequency foldback while maintaining a regulated output voltage,  $V_{IN\_MAX}$  is raised and  $V_{IN\_MIN}$  is lowered by decreased  $f_{SW}$ .

#### 7.3.5 Bootstrap Voltage

The LMR51635 provides an integrated bootstrap voltage converter. A small capacitor between the CB and SW pins provides the gate drive voltage for the high-side MOSFET. The bootstrap capacitor is refreshed when the high-side MOSFET is off and the low-side switch is on. The recommended value of the bootstrap capacitor is 0.1µF. TI recommends a ceramic capacitor with an X7R or X5R grade dielectric with a voltage rating of 16V for stable performance over temperature and voltage.

#### 7.3.6 Overcurrent and Short-Circuit Protection

The LMR51635 incorporates both peak and valley inductor current limit to provide protection to the device from overloads and short circuits and limit the maximum output current. Valley current limit prevents inductor current runaway during short circuits on the output, while both peak and valley limits work together to limit the maximum output current of the converter. Cycle-by-cycle current limit is used for overloads, while hiccup mode is used for sustained short circuits.

High-side MOSFET overcurrent protection is implemented by the nature of the peak current mode control. The high-side switch current is sensed when the high-side is turned on after a set blanking time. The high-side switch



The current going through the low-side MOSFET is also sensed and monitored. When the low-side switch turns on, the inductor current begins to ramp down. The low-side switch is not turned OFF at the end of a switching cycle if the current is above the low-side current limit,  $I_{LS\_LIMIT}$ . The low-side switch is kept ON so that inductor current keeps ramping down until the inductor current ramps below  $I_{LS\_LIMIT}$ . Then, the low-side switch is turned OFF and the high-side switch is turned on after a dead time. After  $I_{LS\_LIMIT}$  is achieved, peak and valley current limit controls the maximum current delivered and can be calculated using  $\stackrel{\star}{\gtrsim}$  6.

$$I_{OUT\_MAX} = \frac{I_{LS\_LIMIT} + I_{SC}}{2}$$
 (6)

If the feedback voltage is lower than 40% of the  $V_{REF}$ , the current of the low-side switch triggers  $I_{LS\_LIMIT}$  for 64 consecutive cycles and hiccup current protection mode is activated. In hiccup mode, the converter shuts down and keeps off for a period of hiccup,  $T_{HICCUP}$  (85ms typical) before the LMR51635 tries to start again. If overcurrent or a short-circuit fault condition still exist, hiccup repeats until the fault condition is removed. Hiccup mode reduces power dissipation under severe overcurrent conditions, preventing overheating and potential damage to the device.

#### 7.3.7 Soft Start

The integrated soft-start circuit prevents input inrush current impacting the LMR51635 and the input power supply. Soft start is achieved by slowly ramping up the internal reference voltage when the device is first enabled or powered up. The typical soft-start time is 4ms.

The LMR51635 also employs overcurrent protection blanking time,  $T_{OCP\_BLK}$  (8ms typical), at the beginning of power up. Without this feature, in applications with a large amount of output capacitors and high  $V_{OUT}$ , the inrush current is large enough to trigger the current-limit protection, which can cause a false start as the device enters into hiccup mode. This results in a continuous recycling of soft start without raising up to the programmed output voltage. The LMR51635 is able to charge the output capacitor to the programmed  $V_{OUT}$  by controlling the average inductor current during the start-up sequence in the blanking time,  $T_{OCP\_BLK}$ .

### 7.3.8 Thermal Shutdown

The LMR51635 provides an internal thermal shutdown to protect the device when the junction temperature exceeds 165°C. Both high-side and low-side FETs stop switching in thermal shutdown. After the die temperature falls below 145°C, the device reinitiates the power-up sequence controlled by the internal soft-start circuitry.

資料に関するフィードバック(ご意見やお問い合わせ)を送信



#### 7.4 Device Functional Modes

#### 7.4.1 Shutdown Mode

The EN pin provides electrical ON, OFF control for the LMR51635. When  $V_{EN}$  is below 0.85V, the device is in shutdown mode. The LMR51635 also employs  $V_{IN}$  undervoltage lockout protection (UVLO). If  $V_{IN}$  voltage is below the UVLO threshold of 3.8V(typical), the converter is turned off.

#### 7.4.2 Active Mode

In active mode, depending on the load current, the LMR51635 is in one of four modes:

- 1. Continuous conduction mode (CCM) with fixed switching frequency when load current is greater than half of the peak-to-peak inductor current ripple
- 2. Discontinuous conduction mode (DCM) with fixed switching frequency when load current is less than half of the peak-to-peak inductor current ripple(only for PFM version)
- 3. Pulse frequency modulation mode (PFM) when switching frequency is decreased at very light load (only for PFM version)

#### 7.4.3 CCM Mode

Continuous conduction mode (CCM) operation is employed in the LMR51635 when the load current is greater than half of the peak-to-peak inductor current. In CCM operation, the frequency of operation is fixed, output voltage ripple is at a minimum in this mode and the maximum output current of 3.5A can be supplied by the LMR51635.

#### 7.4.4 Light Load Operation (PFM Version)

For the PFM version, when the load current is lower than half of the peak-to-peak inductor current in CCM, the LMR51635 operates in discontinuous conduction mode (DCM), also known as diode emulation mode (DEM). In DCM operation, the low-side switch is turned off when the inductor current drops to  $I_{LS\_ZC}$  (0mA typical) to improve efficiency. Both switching losses and conduction losses are reduced in DCM, compared to forced PWM operation at light load.

During light load operation, pulse frequency modulation (PFM) mode is activated to maintain high efficiency operation. When either the minimum high-side switch ON time  $t_{ON-MIN}$  or the minimum peak inductor current  $l_{PEAK\_MIN}$  (800mA typical) is reached, the switching frequency decreases to maintain regulation. In PFM mode, switching frequency is decreased by the control loop to maintain output voltage regulation when load current reduces. Switching loss is further reduced in PFM operation due to a significant drop in effective switching frequency.



### 8 Application and Implementation

注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 8.1 Application Information

The LMR51635 is a step-down DC-to-DC converter to convert a higher input voltage to a lower output DC voltage with a maximum output current of 3.5A. The following design procedure can be used to select components for the LMR51635. Alternately, the WEBENCH software can be used to generate complete designs. When generating a design, the WEBENCH software uses iterative design procedure and accesses comprehensive databases of components. Go to ti.com for more details.

### 8.2 Typical Application

The LMR51635 only requires a few external components to convert from a wide voltage range supply to a fixed output voltage. 

■ 8-1 shows a basic schematic.



図 8-1. Application Circuit

The external components must fulfill the needs of the application and the stability criteria of the control loop of the device.  $\frac{1}{2}$  8-1 can be used to simplify the output filter component selection.

表 8-1. Typical External Component Values for 3.5A Output Current

| f <sub>SW</sub> (kHz) | V <sub>OUT</sub> (V) | L (µH) | C <sub>OUT</sub> (1) | R <sub>FBT</sub> (kΩ) | R <sub>FBB</sub> (kΩ) | C <sub>FF</sub> |
|-----------------------|----------------------|--------|----------------------|-----------------------|-----------------------|-----------------|
|                       | 3.3                  | 5.6    | 2 × 47uF / 10V       | 31.6                  | 10.2                  | DNP             |
| 400                   | 5                    | 10     | 3 × 22uF / 16V       | 53.6                  | 10.2                  | DNP             |
|                       | 12                   | 15     | 10uF + 22uF / 35V    | 143                   | 10.2                  | DNP             |

Ceramic capacitor is used in this table.

Product Folder Links: LMR51635



### 8.2.1 Design Requirements

The detailed design procedure is described based on a design example. For this design example, use the parameters listed in  $\frac{1}{5}$  8-2 as the input parameters.

表 8-2. Design Example Parameters

| PARAMETER                                     | VALUE                             |
|-----------------------------------------------|-----------------------------------|
| Input voltage, V <sub>IN</sub>                | 24V typical, range from 6V to 60V |
| Output voltage, V <sub>OUT</sub>              | 5V ±3%                            |
| Maximum output current, I <sub>OUT_MAX</sub>  | 3.5A                              |
| Output overshoot, undershoot (0.87A to 2.63A) | 5%                                |
| Output voltage ripple                         | 0.5%                              |
| Operating frequency                           | 400kHz                            |

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the LMR51635 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage  $(V_{IN})$ , output voltage  $(V_{OUT})$ , and output current  $(I_{OUT})$  requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

#### 8.2.2.2 Output Voltage Set-Point

The output voltage of the LMR51635 device is externally adjustable using a resistor divider network. The divider network is comprised of a top feedback resistor  $R_{FBT}$  and bottom feedback resistor  $R_{FBB}$ .  $\not \subset$  7 is used to determine the output voltage of the converter:

$$R_{FBT} = \frac{V_{OUT} - V_{REF}}{V_{REF}} \times R_{FBB}$$
 (7)

Choose the value of  $R_{FBB}$  to be 10.2kΩ. With the desired output voltage set to 5V and the  $V_{REF}$  = 0.8V, the  $R_{FBT}$  value can then be calculated using  $\not \equiv$  7. The formula yields to a value 53.55kΩ, a standard value of 53.6kΩ is selected.

#### 8.2.2.3 Switching Frequency

For this example, the default switching frequency of 400kHz is selected.

#### 8.2.2.4 Inductor Selection

The most critical parameters for the inductor are the inductance, saturation current, and the RMS current. The inductance is based on the desired peak-to-peak ripple current  $\Delta i_L$ . Because the ripple current increases with the input voltage, the maximum input voltage is always used to calculate the minimum inductance  $L_{MIN}$ . Use  $\not \equiv 9$  to calculate the minimum value of the output inductor.  $K_{IND}$  is a coefficient that represents the amount of inductor ripple current relative to the maximum output current of the device. A reasonable value of  $K_{IND}$  must be 20% to 60% of maximum  $I_{OUT}$  supported by converter. During an instantaneous overcurrent operation event, the RMS



and peak inductor current can be high. The inductor saturation current must be higher than peak current limit level.

$$\Delta i_{L} = \frac{V_{OUT} \times (V_{IN\_MAX} - V_{OUT})}{V_{IN\_MAX} \times L \times f_{SW}}$$
(8)

$$L_{MIN} = \frac{V_{IN\_MAX} - V_{OUT}}{I_{OUT} \times K_{IND}} \times \frac{V_{OUT}}{V_{IN\_MAX} \times f_{SW}}$$
(9)

In general, choosing lower inductance in switching power supplies is preferable because this choice usually corresponds to faster transient response, smaller DCR, and reduced size for more compact designs. Too low of an inductance can generate too large of an inductor current ripple such that overcurrent protection at the full load can be falsely triggered. Too low of an inductance also generates more inductor core loss because the current ripple is larger. Larger inductor current ripple also implies larger output voltage ripple with the same output capacitors. With peak current mode control, TI recommends to have adequate amount of inductor ripple current. A larger inductor ripple current improves the comparator signal-to-noise ratio.

For this design example, choose  $K_{IND}$  = 0.35. The minimum inductor value is calculated to be 9.35 $\mu$ H. Choose the nearest standard 10 $\mu$ H power inductor with a capability of 4.2A RMS current and 6A saturation current.

#### 8.2.2.5 Output Capacitor Selection

The device is designed to be used with a wide variety of LC filters. Minimizing the output capacitance to keep cost and size down is generally desirable. The output capacitor or capacitors,  $C_{OUT}$ , must be chosen with care because the choice directly affects the steady state output voltage ripple, loop stability, and output voltage overshoot and undershoot during load current transient. The output voltage ripple is essentially composed of two parts. One part is caused by the inductor ripple current flowing through the Equivalent Series Resistance (ESR) of the output capacitors:

$$\Delta V_{OUT ESR} = \Delta i_{L} \times ESR = K_{IND} \times I_{OUT} \times ESR$$
 (10)

The other part is caused by the inductor current ripple charging and discharging the output capacitors:

$$\Delta V_{\text{OUT\_C}} = \frac{\Delta i_{\text{L}}}{8 \times f_{\text{SW}} \times C_{\text{OUT}}} = \frac{K_{\text{IND}} \times I_{\text{OUT}}}{8 \times f_{\text{SW}} \times C_{\text{OUT}}}$$
(11)

The two components of the voltage ripple are not in-phase, therefore, the actual peak-to-peak ripple is less than the sum of the two peaks.

Output capacitance is usually limited by transient performance specifications if the system requires tight voltage regulation with presence of large current steps and fast slew rates. When a large load step occurs, output capacitors provide the required charge before the inductor current can slew to an appropriate level. The control loop of the converter usually requires eight or more clock cycles to regulate the inductor current equal to the new load level during this time. The output capacitance must be large enough to supply the current difference for eight clock cycles to maintain the output voltage within the specified range.  $\stackrel{>}{\sim}$  12 shows the minimum output capacitance needed for a specified  $V_{OUT}$  overshoot and undershoot.

$$C_{OUT} > \frac{1}{2} \times \frac{8 \times (I_{OH} - I_{OL})}{f_{SW} \times \Delta V_{OUT}}$$
(12)

where

- $K_{IND}$  = Ripple ratio of the inductor current ( $\Delta i_L / I_{OUT}$ )
- I<sub>OL</sub> = Low level output current during load transient
- I<sub>OH</sub> = High level output current during load transient
- V<sub>OUT SHOOT</sub> = Target output voltage overshoot or undershoot

資料に関するフィードバック(ご意見やお問い合わせ)を送信



For this design example, the target output ripple is 25mV. Assuming  $\Delta V_{OUT\_ESR} = \Delta V_{OUT\_C} = 25mV$ , choose  $K_{IND} = 0.35$ .  $\rightrightarrows$  10 yields ESR no larger than 20m $\Omega$  and  $\rightrightarrows$  11 yields  $C_{OUT}$  no smaller than 15.2μF. For the target overshoot and undershoot limitation of this design,  $\Delta V_{OUT\_SHOOT}$  is 250mV. The  $C_{OUT}$  can be calculated to be no less than 70μF by  $\rightrightarrows$  12. Three 22μF, 16V ceramic capacitors are used.

#### 8.2.2.6 Input Capacitor Selection

The LMR51635 requires a high frequency input decoupling capacitor and a bulk capacitor is needed depending on the application. The typical recommended value for the high frequency decoupling capacitor is  $2.2\mu F$  or higher. TI recommends a high-quality ceramic type X5R or X7R with sufficiency voltage rating. The voltage rating must be greater than the maximum input voltage. To compensate the derating of ceramic capacitors, normally a voltage rating of twice the maximum input voltage is recommended. For this design, two  $2.2\mu F$ , X7R dielectric capacitor rated for 100V is used for the input decoupling capacitor. The equivalent series resistance (ESR) is approximately  $10m\Omega$ , and the current rating is 1A. Include a capacitor with a value of  $0.1\mu F$  for high-frequency filtering and place as close as possible to the device pins.

#### 8.2.2.7 Bootstrap Capacitor

Every LMR51635 design requires a bootstrap capacitor,  $C_{BOOT}$ . The recommended bootstrap capacitor is 0.1 $\mu$ F and rated at 16V or higher. The bootstrap capacitor is located between the SW pin and the CB pin. The bootstrap capacitor must be a high-quality ceramic type with X7R or X5R grade dielectric for temperature stability.

#### 8.2.2.8 Undervoltage Lockout Set-Point

The system undervoltage lockout (UVLO) is adjusted using the external voltage divider network of  $R_{ENT}$  and  $R_{ENB}$ . The UVLO has two thresholds, one for power up when the input voltage is rising and one for power down or brown outs when the input voltage is falling.  $\stackrel{>}{_{\sim}}$  13 can be used to determine the  $V_{IN}$  UVLO level.

$$V_{\text{IN\_RISING}} = V_{\text{ENH}} \times \frac{R_{\text{EBT}} + R_{\text{ENB}}}{R_{\text{FNR}}}$$
(13)

The EN rising threshold ( $V_{ENH}$ ) for LMR51635 is set to be 1.227V (typical). Choose a value of 100kΩ for  $R_{ENB}$  to minimize input current from the supply. If the desired  $V_{IN}$  UVLO level is at 6.0V, then the value of  $R_{ENT}$  can be calculated using  $\not \equiv 14$ :

$$R_{ENT} = \left(\frac{V_{IN\_RISING}}{V_{EN(R)}} - 1\right) \times R_{ENB}$$
(14)

The above equation yields a value of  $388.9k\Omega$ , a standard value of  $390k\Omega$  is selected. The resulting falling UVLO threshold, equal to 4.9V, can be calculated by  $\pm$  15 where EN hysteresis voltage, V<sub>EN HYS</sub>, is 0.227V (typical).

$$V_{\text{IN\_FALLING}} = V_{\text{EN(F)}} \times \frac{R_{\text{EBT}} + R_{\text{ENB}}}{R_{\text{ENB}}}$$
(15)



#### 8.2.3 Application Curves

Unless otherwise specified the following conditions apply:  $V_{IN}$  = 24V,  $V_{OUT}$  = 5V,  $f_{SW}$  = 400kHz, L = 10 $\mu$ H,  $C_{OUT}$  = 3 × 22 $\mu$ F,  $T_A$  = 25°C.







### 8.3 Power Supply Recommendations

The LMR51635 is designed to operate from an input voltage supply range between 4.3V and 60V. This input supply must be well-regulated and able to withstand maximum input current and maintain a stable voltage. The resistance of the input supply rail must be low enough that an input current transient does not cause a high enough drop at the LMR51635 supply voltage that can cause a false UVLO fault triggering and system reset. If the input supply is located more than a few inches from the LMR51635 additional bulk capacitance can be required in addition to the ceramic bypass capacitors. The amount of bulk capacitance is not critical, but a  $10\mu$ F or  $22\mu$ F electrolytic capacitor is a typical choice.

### 8.4 Layout

#### 8.4.1 Layout Guidelines

Layout is a critical portion of good power supply design. The following guidelines help users design a PCB with the best power conversion performance, thermal performance, and minimized generation of unwanted EMI.

- Place the input bypass capacitor C<sub>IN</sub> as close as possible to the VIN and GND pins. Grounding for both the input and output capacitors must consist of localized top side planes that connect to the GND pin.
- Minimize trace length to the FB pin net. Both feedback resistors, R<sub>FBT</sub> and R<sub>FBB</sub>, must be located close to the FB pin. If V<sub>OUT</sub> accuracy at the load is important, make sure V<sub>OUT</sub> sense is made at the load. Route V<sub>OUT</sub> sense path away from noisy nodes and preferably through a layer on the other side of a shielded layer.
- Use ground plane in one of the middle layers as noise shielding and heat dissipation path if possible.
- Make V<sub>IN</sub>, V<sub>OUT</sub>, and ground bus connections as wide as possible. This action reduces any voltage drops on the input or output paths of the converter and maximizes efficiency.
- Provide adequate device heat-sinking. GND, VIN, and SW pins provide the main heat dissipation path, make
  the GND, VIN, and SW plane area as large as possible. Use an array of heat-sinking vias to connect the top
  side ground plane to the ground plane on the bottom PCB layer. If the PCB has multiple copper layers, these
  thermal vias can also be connected to inner layer heat-spreading ground planes. Make sure enough copper
  area is used for heat-sinking to keep the junction temperature below 150°C.

#### 8.4.1.1 Compact Layout for EMI Reduction

Radiated EMI is generated by the high di/dt components in pulsing currents in switching converters. The larger area covered by the path of a pulsing current, the more EMI is generated. High frequency ceramic bypass capacitors at the input side provide primary path for the high di/dt components of the pulsing current. Placing a ceramic bypass capacitor or capacitors as close as possible to the VIN and GND pins is the key to EMI reduction.

The SW pin connecting to the inductor must be as short as possible, and just wide enough to carry the load current without excessive heating. Short, thick traces or copper pours (shapes) must be used for high current



conduction path to minimize parasitic resistance. The output capacitors must be placed close to the  $V_{OUT}$  end of the inductor and closely grounded to GND pin.

#### 8.4.1.2 Feedback Resistors

To reduce noise sensitivity of the output voltage feedback path, place the resistor divider close to the FB pin, rather than close to the load. The FB pin is the input to the error amplifier, so the pin is a high impedance node and very sensitive to noise. Placing the resistor divider closer to the FB pin reduces the trace length of FB signal and reduces noise coupling. The output node is a low impedance node, so the trace from V<sub>OUT</sub> to the resistor divider can be long if short path is not available.

If voltage accuracy at the load is important, make sure voltage sense is made at the load. Doing so corrects for voltage drops along the traces and provides the best output accuracy. The voltage sense trace from the load to the feedback resistor divider must be routed away from the SW node path and the inductor to avoid contaminating the feedback signal with switch noise, while also minimizing the trace length. This is most important when high value resistors are used to set the output voltage. TI recommends to route the voltage sense trace and place the resistor divider on a different layer than the inductor and SW node path, such that there is a ground plane in between the feedback trace and inductor/SW node polygon. This action provides further shielding for the voltage feedback path from EMI noises.

### 8.4.2 Layout Example



図 8-9. Layout



### 9 Device and Documentation Support

### 9.1 Device Support

#### 9.1.1 サード・パーティ製品に関する免責事項

サード・パーティ製品またはサービスに関するテキサス・インスツルメンツの出版物は、単独またはテキサス・インスツルメンツの製品、サービスと一緒に提供される場合に関係なく、サード・パーティ製品またはサービスの適合性に関する是認、サード・パーティ製品またはサービスの是認の表明を意味するものではありません。

### 9.1.2 Development Support

### 9.1.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the LMR51635 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- · Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

### 9.2 Documentation Support

#### 9.2.1 Related Documentation

For related documentation see the following:

Texas Instruments, AN-1149 Layout Guidelines for Switching Power Supplies application report

### 9.3 ドキュメントの更新通知を受け取る方法

ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。

#### 9.4 サポート・リソース

テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。

リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。

Product Folder Links: LMR51635

#### 9.5 Trademarks

テキサス・インスツルメンツ E2E<sup>™</sup> is a trademark of Texas Instruments.

WEBENCH® is a registered trademark of Texas Instruments.

すべての商標は、それぞれの所有者に帰属します。

Copyright © 2024 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信

21



### 9.6 静電気放電に関する注意事項



この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うこと を推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。

ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。 精密な IC の場合、パラメータがわずか に変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。

### 9.7 用語集

この用語集には、用語や略語の一覧および定義が記載されています。 テキサス・インスツルメンツ用語集

### **10 Revision History**

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| DATE        | REVISION | NOTES           |
|-------------|----------|-----------------|
| August 2024 | *        | Initial Release |

Product Folder Links: LMR51635

資料に関するフィードバック(ご意見やお問い合わせ)を送信



## 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

### 11.1 Tape and Reel Information



#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**



| Device         | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| PLMR51635XDDCR | SOT-23-<br>THIN | DDC                | 6    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |





| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| PLMR51635XDDCR | SOT-23-THIN  | DDC             | 6    | 3000 | 210.0       | 185.0      | 35.0        |



DDC0006A

### **PACKAGE OUTLINE**

SOT-23 - 1.1 max height

SMALL OUTLINE TRANSISTOR



#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   Reference JEDEC MO-193.





### **EXAMPLE BOARD LAYOUT**

### DDC0006A

SOT-23 - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 4. Publication IPC-7351 may have alternate designs.
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





### **EXAMPLE STENCIL DESIGN**

### DDC0006A

SOT-23 - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.7. Board assembly site may have different recommendations for stencil design.



### 重要なお知らせと免責事項

テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。

テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。

お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。

郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated www.ti.com 24-Aug-2024

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------|-------------------------------|---------------|--------------|----------------------|---------|
| PLMR51635XDDCR   | ACTIVE | SOT-23-THIN  | DDC                | 6    | 3000           | TBD      | Call TI                       | Call TI       | -40 to 150   |                      | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



SMALL OUTLINE TRANSISTOR



### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   Reference JEDEC MO-193.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 4. Publication IPC-7351 may have alternate designs.
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

  7. Board assembly site may have different recommendations for stencil design.



### 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。

お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。

郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated