









LMR66430-EP JAJSR66 - SEPTEMBER 2024

## LMR66430-EP 36V、3A、超小型同期整流降圧コンバータ

## 1 特長

広い入力電圧範囲

Texas

- 3.35V~36V の立ち上がりエッジ
- 2.7V~36Vの立ち下がりエッジ
- 絶対最大電圧 42V

INSTRUMENTS

- 132mΩ および 75mΩ の MOSFET を内蔵
- 低 EMI 要件に対して最適化:
  - デュアルランダムスペクトラム拡散により、ピーク放 射を低減
  - 同期を MODE/SYNC ピンで選択可能
  - 調整可能な F<sub>SW</sub>: 200kHz~2.2MHz (RT ピンで調 整)
- 小さなソリューション サイズとわずかな部品コスト:
  - ウェッタブルフランクと内部鉛フリーはんだを使った 2.6mm × 2.6mm 拡張 HotRod<sup>™</sup> QFN パッケージ
  - 内部制御ループ補償

## 2 アプリケーション

- 防衛および航空宇宙アプリケーションをサポート
  - 管理されたベースライン
  - 単一のアセンブリ/テスト施設
  - 単一の製造施設
  - -55℃~150℃の温度範囲に対応する接合部温度
  - 長期にわたる製品ライフ サイクル
  - 製品変更通知期間の延長
  - 製品のトレーサビリティ
- 医療用
- 試験および測定機器
- モータードライブ

## 3 概要

LMR66430-EP は、拡張 HotRod QFN パッケージに封 止された小型の 36V、3A 同期整流降圧型 DC/DC コン バータです。この使いやすいコンバータは 2.7V~36V の 広い入力電圧範囲 (起動後または動作を開始した後)と 最大 42V の過渡電圧に対応しています。

LMR66430-EP は、特に常時オンのアプリケーションの低 スタンバイ電力要件を満たすように設計されています。自 動モードは、軽負荷動作時の周波数フォールドバックを可 能にするため、軽負荷効率を高めることができます。パル ス幅変調 (PWM) モードとパルス周波数変調 (PFM) モー ドの間のシームレスな移行と非常に小さな MOSFET オン 抵抗により、負荷範囲全体にわたって非常に優れた効率 を確保しています。この制御アーキテクチャ (ピーク電流モ ード)および機能セットは、超小型の設計サイズと最小限 の出力容量に最適です。本デバイスは、デュアル ランダ ム拡散スペクトラム (DRSS)、低 EMI の拡張 HotRod QFN パッケージ、最適化されたピン配置を使用して入力 フィルタのサイズを最小化しています。 MODE/SYNC およ び RT ピンのバリアントを使って周波数を設定する (同期 させる)ことで、ノイズの影響を受けやすい周波数帯域を 回避できます。重要な高電圧ピンの間に NC ピンを配置 することで、ピン間の短絡の可能性を低減しています。 LMR66430-EP の豊富な機能セットは、広範な産業用最 終機器を簡単に実装できるように設計されています。

#### パッケージ情報

| 部品番号        | パッケージ <sup>(1)</sup>    | パッケージ サイズ <sup>(2)</sup> |  |  |  |
|-------------|-------------------------|--------------------------|--|--|--|
| LMR66430-EP | RXB (VQFN-FCRLF、<br>14) | 2.6mm × 2.6 mm           |  |  |  |

詳細については、セクション 11 を参照してください。 (1)

パッケージ サイズ (長さ×幅) は公称値であり、該当する場合はピ (2)ンも含まれます。





このリソースの元の言語は英語です。翻訳は概要を便宜的に提供するもので、自動化ツール (機械翻訳)を使用していることがあり、TI では翻訳の正確性および妥当 め
低
性につきましては一切保証いたしません。実際の設計などの前には、ti.com で必ず最新の英語版をご参照くださいますようお願いいたします。



## **Table of Contents**

| 1 4 | 特長1                                   |   |
|-----|---------------------------------------|---|
| 2   | アプリケーション1                             |   |
| 3 ; | 既要1                                   |   |
| 4   | Device Comparison Table               | 5 |
| 5   | Pin Configuration and Functions4      |   |
| 6   | Specifications5                       | , |
|     | 6.1 Absolute Maximum Ratings5         | , |
|     | 6.2 ESD Ratings5                      | , |
|     | 6.3 Recommended Operating Conditions5 | , |
|     | 6.4 Thermal Information6              | , |
|     | 6.5 Electrical Characteristics6       | , |
|     | 6.6 Typical Characteristics8          |   |
| 7   | Detailed Description9                 | ) |
|     | 7.1 Overview                          | ) |
|     | 7.2 Functional Block Diagram10        |   |
|     | 7.3 Feature Description11             |   |
|     | 7.4 Device Functional Modes20         | ) |
| 8   | Application and Implementation26      | , |

| 8.1 Application Information             | 26              |
|-----------------------------------------|-----------------|
| 8.2 Typical Application                 | 27              |
| 8.3 Best Design Practices               | 35              |
| 8.4 Power Supply Recommendations        | 35              |
| 8.5 Layout                              | 35              |
| 9 Device and Documentation Support      |                 |
| 9.1 Device Support                      | <mark>38</mark> |
| 9.2 Documentation Support               | <mark>38</mark> |
| 9.3ドキュメントの更新通知を受け取る方法                   | 38              |
| <b>9.4</b> サポート・リソース                    | <u>38</u>       |
| 9.5 Trademarks                          | 39              |
| 9.6 静電気放電に関する注意事項                       | 39              |
| 9.7 用語集                                 | 39              |
| 10 Revision History                     | 39              |
| 11 Mechanical, Packaging, and Orderable |                 |
| Information                             |                 |
| 11.1 Tape and Reel Information          |                 |
|                                         |                 |



## 4 Device Comparison Table

| Orderable Part Number <sup>(1)</sup> | Output<br>Current | Output Voltage             | External Sync                        | F <sub>sw</sub>                   | Internal<br>Capacitors | Spread<br>Spectrum |
|--------------------------------------|-------------------|----------------------------|--------------------------------------|-----------------------------------|------------------------|--------------------|
| LMR66430MB3RXBRNEP                   | ЗA                | 3.3V fixed /<br>adjustable | Yes<br>(PFM / FPWM<br>selectable)    | Fixed<br>1MHz                     | No                     | Yes                |
| LMR66430R3RXBRNEP                    | ЗA                | 3.3V fixed /<br>adjustable | No<br>(Default PFM at<br>light load) | Adjustable<br>with RT<br>resistor | No                     | No                 |

(1) For more information on device orderable part numbers, see *Device Nomenclature*.

Copyright © 2024 Texas Instruments Incorporated



## **5** Pin Configuration and Functions



- A. Pin 13 is factory-set for fixed switching frequency MODE/SYNC variants only.
- B. See Device Comparison Table for more details. Pin 13 is factory-set for externally adjustable switching frequency RT variants only.

#### 図 5-1. RXB 14-Pin (2.6mm × 2.6mm) Enhanced HotRod™ VQFN-FCRLF Package (Top View)

| PIN                 |           | TVDE   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------------------|-----------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                | NO.       |        | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                          |
| EN/UVLO             | 1         | A      | Enable input to regulator. High = ON, low = OFF. Can be connected directly to VIN. <i>Do not float this pin.</i>                                                                                                                                                                                                                                                                                                                     |
| NC                  | 2         | _      | No internal connection to device                                                                                                                                                                                                                                                                                                                                                                                                     |
| VIN                 | 3         | Р      | Input supply to regulator. High-quality bypass capacitors must be added directly between this pin and PGND.                                                                                                                                                                                                                                                                                                                          |
| NC                  | 4         | _      | No internal connection to device                                                                                                                                                                                                                                                                                                                                                                                                     |
| NC                  | 5         | _      | No internal connection to device                                                                                                                                                                                                                                                                                                                                                                                                     |
| PGND                | 6         | G      | Power ground terminal. Connect to system ground. Connect to C <sub>IN</sub> with short, wide traces.                                                                                                                                                                                                                                                                                                                                 |
| SW                  | 7         | Р      | Regulator switch node. Connect to the power inductor.                                                                                                                                                                                                                                                                                                                                                                                |
| воот                | 8         | Р      | Bootstrap supply voltage for internal high-side driver. An external $0.1\mu$ F, 16V capacitor is required between this pin and SW.                                                                                                                                                                                                                                                                                                   |
| NC                  | 9         | _      | No internal connection to device                                                                                                                                                                                                                                                                                                                                                                                                     |
| VCC                 | 10        | A      | Internal LDO output. Used as supply to internal control circuits. Do not connect to external loads.<br>Can be used as logic supply for power-good flag. Connect a high-quality 1µF capacitor from this pin to GND.                                                                                                                                                                                                                   |
| VOUT/FB             | 11        | A      | Fixed output options and adjustable output options are available with the VOUT/FB pin variant.<br>Connect to the output voltage node for fixed V <sub>OUT</sub> . See セクション 7.3.7 for how to select feedback resistor divider values. See <i>Device Comparison Table</i> for more details. The FB function can be used to adjust the output voltage. Connect to tap point of feedback voltage divider. <i>Do not float this pin.</i> |
| NC                  | 12        | _      | No internal connection to device                                                                                                                                                                                                                                                                                                                                                                                                     |
| RT or MODE/<br>SYNC | 13        | A      | For the <i>RT variant</i> , the switching frequency can be adjusted from 200kHz to 2.2MHz.<br>For the <i>MODE/SYNC variant</i> , the device can operate in user-selectable PFM/FPWM mode and can be synchronized to an external clock. <i>Do not float this pin.</i>                                                                                                                                                                 |
| PG                  | 14        | A      | Open-drain power-good flag output. Connect to suitable voltage supply through a current limiting resistor. High = power OK, low = power bad. This pin goes low when EN = low. This pin can be open or grounded when not used.                                                                                                                                                                                                        |
| GND/DAP             | _         | G      | Thermal pad of the package. Must be soldered to achieve appropriate dissipation. Must be connected to GND.                                                                                                                                                                                                                                                                                                                           |
| A = Analog P =      | Power G = | Ground |                                                                                                                                                                                                                                                                                                                                                                                                                                      |

#### 表 5-1. Pin Functions



## 6 Specifications

#### 6.1 Absolute Maximum Ratings

Over the recommended operating junction temperature range (1)

|             | PARAMETER                              | MIN  | MAX  | UNIT |
|-------------|----------------------------------------|------|------|------|
| Voltages    | VIN to GND                             | -0.3 | 42   | V    |
| Voltages    | SW to GND                              | -0.3 | 42.3 | V    |
| Voltages    | BOOT to SW                             | -0.3 | 5.5  | V    |
| Voltages    | VCC to GND                             | -0.3 | 5.5  | V    |
| Voltages    | VOUT/FB to GND                         | -0.3 | 16   | V    |
| Voltages    | SYNC/MODE or RT to GND                 | -0.3 | 5.5  | V    |
| Voltages    | PG to GND                              | -0.3 | 20   | V    |
| Voltages    | EN to GND                              | -0.3 | 42   | V    |
| Temperature | T <sub>J</sub> , Junction temperature  | -55  | 150  | °C   |
| Temperature | T <sub>stg</sub> , Storage temperature | -65  | 150  | °C   |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

#### 6.2 ESD Ratings

|         |                         |                                                                           | VALUE | UNIT |
|---------|-------------------------|---------------------------------------------------------------------------|-------|------|
| M       | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001 <sup>(1)</sup>     | ±2000 | V    |
| v (ESD) | Lieurostatic discharge  | Charged-device model (CDM), per ANSI/ESDA/<br>JEDEC JS-002 <sup>(2)</sup> | ±750  | V    |

(1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process.

#### 6.3 Recommended Operating Conditions

Over the recommended operating junction temperature range of -55°C to 150°C (unless otherwise noted)

|                  |                                                           | MIN  | MAX | UNIT |
|------------------|-----------------------------------------------------------|------|-----|------|
| V                | Input voltage range for start-up                          | 3.35 | 36  | V    |
| VIN              | Input voltage range after start-up                        | 2.7  | 36  | V    |
| V <sub>OUT</sub> | Output voltage range with adjustable output voltage setup | 1    | 18  | V    |
| I <sub>OUT</sub> | LMR66430-EP continuous DC output current range            | 0    | 3   | А    |
| TJ               | Operating junction temperature                            | -55  | 150 | °C   |



## 6.4 Thermal Information

The value of  $R_{\theta JA}$  in this table is only valid for comparison with other packages. These values were calculated in accordance with JESD 51-7, and simulated on a 4-layer JEDEC board. They do not represent the performance obtained in an actual application.

|                       |                                                | LMR66430-EP |      |
|-----------------------|------------------------------------------------|-------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                  | VQFN        | UNIT |
|                       |                                                | 14 PINS     |      |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance (JEDEC) | 66.1        | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance      | 53.6        | °C/W |
| R <sub>0JB</sub>      | Junction-to-board thermal resistance           | 26.2        | °C/W |
| ΨJT                   | Junction-to-top characterization parameter     | 3.3         | °C/W |
| Ψјв                   | Junction-to-board characterization parameter   | 25.9        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note.

## **6.5 Electrical Characteristics**

Limits apply over the recommended operating junction temperature range of  $-55^{\circ}$ C to  $+150^{\circ}$ C, unless otherwise noted. Minimum and Maximum limits are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at T<sub>J</sub> = 25°C, and are provided for reference purposes only. Unless otherwise stated the following conditions apply: VIN = 13.5V, VOUT = 3.3V.

|                          | PARAMETER                                                       | TEST CONDITIONS                                                  | MIN  | TYP  | MAX  | UNIT |
|--------------------------|-----------------------------------------------------------------|------------------------------------------------------------------|------|------|------|------|
| SUPPLY VO                | TAGE (VIN PIN)                                                  |                                                                  |      |      |      |      |
| V                        | Input voltage rising threshold for start-up                     | Before start-up                                                  | 3.2  | 3.35 | 3.5  | V    |
|                          | Input voltage falling threshold                                 | Once operating                                                   | 2.45 | 2.7  | 3    | V    |
| I <sub>SD(VIN)</sub>     | Shutdown quiescent current at VIN pin                           | EN = 0V                                                          |      | 0.25 | 1    | μA   |
| I <sub>BIAS</sub>        | Non-switching input current at VOUT/FB                          | Fixed 3.3Vout, V <sub>VOUT/FB</sub> = 3.47V                      |      | 4.2  | 6.5  | μA   |
| I <sub>QVIN(nonsw)</sub> | Non-switching input current; measured at VIN pin <sup>(1)</sup> | Fixed 3.3V V <sub>OUT</sub> , V <sub>VOUT/FB</sub> = 3.47V       |      | 1.2  | 2.3  | μA   |
| ENABLE (EN               | PIN)                                                            |                                                                  |      |      |      |      |
| V <sub>EN-WAKE</sub>     | EN wakeup threshold                                             |                                                                  | 0.5  | 0.7  | 1    | V    |
| V <sub>EN-VOUT</sub>     | Precision enable rising threshold for $V_{\mbox{OUT}}$          |                                                                  | 1.16 | 1.23 | 1.3  | V    |
| V <sub>EN-HYST</sub>     | Enable hysteresis below V <sub>EN-VOUT</sub>                    |                                                                  | 0.3  | 0.35 | 0.4  | V    |
| I <sub>LKG-EN</sub>      | Enable pin input leakage current                                | V <sub>EN</sub> = V <sub>IN</sub> = 13.5V                        |      | 10   |      | nA   |
| INTERNAL L               | DO (VCC PIN)                                                    |                                                                  |      |      |      |      |
| V <sub>CC</sub>          | VCC pin output voltage                                          | V <sub>FB</sub> = 0V, I <sub>VCC</sub> = 1mA                     | 3.1  | 3.3  | 3.45 | V    |
| VOLTAGE F                | EDBACK (VOUT/FB PIN)                                            |                                                                  |      |      |      |      |
| V <sub>OUT</sub>         | Output voltage accuracy for fixed V <sub>OUT</sub>              | 3.3V V <sub>OUT</sub> , V <sub>IN</sub> = 3.6V to 36V, FPWM mode | 3.27 | 3.3  | 3.32 | V    |
| V <sub>FB</sub>          | Internal reference voltage accuracy                             | $V_{OUT}$ = 1V, $V_{IN}$ = 3.0V to 36V, FPWM Mode                | 0.99 | 1.00 | 1.01 | V    |
| I <sub>FB(LKG)</sub>     | FB input current                                                | Adjustable configuration, FB = 1V                                |      | 10   |      | nA   |
| CURRENT L                | MITS                                                            |                                                                  |      |      |      |      |
| I <sub>PEAKMAX</sub>     | High-side peak current limit                                    |                                                                  | 3.8  | 4.4  | 5    | А    |
| IVALMAX                  | Low-side valley current limit                                   |                                                                  | 2.9  | 3.5  | 4    | А    |
| I <sub>PEAKMIN</sub>     | Minimum peak current limit                                      | Auto mode                                                        | 0.45 | 0.69 | 0.95 | А    |
| I <sub>NEGMIN</sub>      | Low-side valley current negative limit                          | FPWM mode                                                        | -1.5 | -1.3 | -1   | А    |
| I <sub>ZC</sub>          | Zero-cross current limit                                        | Auto mode                                                        | 30   | 80   | 135  | mA   |
| POWER GO                 | DD (PG PIN)                                                     |                                                                  |      |      |      |      |
| PG <sub>OV</sub>         | PG upper threshold - rising                                     | % of VOUT/FB (Fixed or Adj. output)                              | 104  | 108  | 111  | %    |
| PG <sub>UV</sub>         | PG upper threshold - falling                                    | % of VOUT/FB (Fixed or Adj. output)                              | 89   | 91   | 94.2 | %    |
|                          |                                                                 |                                                                  |      |      |      |      |



## 6.5 Electrical Characteristics (続き)

Limits apply over the recommended operating junction temperature range of  $-55^{\circ}$ C to  $+150^{\circ}$ C, unless otherwise noted. Minimum and Maximum limits are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at T<sub>J</sub> = 25°C, and are provided for reference purposes only. Unless otherwise stated the following conditions apply: VIN = 13.5V, VOUT = 3.3V.

|                           | PARAMETER                                                                                        | TEST CONDITIONS                               | MIN  | TYP  | MAX  | UNIT |
|---------------------------|--------------------------------------------------------------------------------------------------|-----------------------------------------------|------|------|------|------|
| DC                        | PG recovery hysteresis for OV                                                                    | % of VOUT/FB target regulation voltage        | 1.7  | 2    | 2.3  | %    |
| FGHYST                    | PG recovery hysteresis for UV                                                                    | % of VOUT/FB target regulation voltage        | 1.9  | 3.3  | 4.6  | %    |
| V <sub>PG-VAL</sub>       | Minimum V <sub>IN</sub> for PG function                                                          | $V_{EN} = 0V, R_{PG_{PU}} = 10k\Omega$        |      |      | 1.5  | V    |
| R <sub>PG</sub>           | PG ON resistance                                                                                 | V <sub>EN</sub> = 3.3V, 200µA pullup current  |      |      | 100  | Ω    |
| R <sub>PG</sub>           | PG ON resistance                                                                                 | V <sub>EN</sub> = 0V, 200µA pullup current    |      |      | 100  | Ω    |
| t <sub>RESET_FILTER</sub> | PG deglitch delay at falling edge                                                                |                                               | 25   | 40   | 75   | μs   |
| t <sub>PG_ACT</sub>       | Delay time to PG high signal                                                                     |                                               | 1.35 | 2.5  | 4    | ms   |
| SOFT START                |                                                                                                  |                                               |      |      |      |      |
| t <sub>SS</sub>           | Time from first SW pulse to VOUT/FB at 90% of set point                                          |                                               | 2    | 3.5  | 4.6  | ms   |
| t <sub>HICCUP</sub>       | Time in hiccup before retry soft start                                                           |                                               | 30   | 50   | 75   | ms   |
| OSCILLATOR                | (SYNC/MODE PIN)                                                                                  |                                               |      |      |      |      |
| t <sub>PULSE_H_ATE</sub>  | High level pulse minimum duration needed to be recognized as a valid clock signal <sup>(2)</sup> |                                               |      |      | 100  | ns   |
| t <sub>PULSE_L_ATE</sub>  | Low level pulse minimum duration needed to be recognized as a valid clock signal <sup>(2)</sup>  |                                               |      |      | 100  | ns   |
| t <sub>SYNC_THRESH</sub>  | High/Low level pulse maximum duration to be recognized as a valid clock signal                   |                                               | 6    | 9    | 12.5 | μs   |
| F <sub>SW(1MHz)</sub>     | Switching Frequency with fixed 1 MHz                                                             |                                               | 900  | 1000 | 1060 | kHz  |
| V <sub>MODE_L</sub>       | SYNC/MODE input voltage low level threshold                                                      |                                               |      |      | 1    | V    |
| V <sub>MODE_H</sub>       | SYNC/MODE input voltage high level threshold                                                     |                                               | 1.65 |      |      | V    |
| OSCILLATOR                | (RT PIN)                                                                                         |                                               |      |      |      |      |
| F <sub>SW(1MHz)</sub>     | Switching frequency with Internal fixed 1 MHz setting                                            | RT pin tied to $V_{CC}$                       | 900  | 1000 | 1060 | kHz  |
| F <sub>SW(2p2MHz)</sub>   | Switching frequency with fixed 2.2MHz                                                            | RT pin tied to GND                            | 2050 | 2200 | 2350 | kHz  |
| F <sub>SW(Adj)</sub>      | Accuracy of external frequency, 400kHz                                                           | $R_{RT}$ = 39.2k $\Omega$ 0.1% resistor       | 340  | 400  | 460  | kHz  |
| SWITCH NOD                | E                                                                                                |                                               |      |      |      |      |
| t <sub>ON-MIN</sub>       | Minimum HS switch on-time                                                                        | FPWM mode I <sub>OUT</sub> = 1A, 2.2MHz fixed |      | 65   | 76   | ns   |
| t <sub>OFF-MIN</sub>      | Minimum HS switch off-time                                                                       |                                               |      | 60   | 85   | ns   |
| t <sub>ON-MAX</sub>       | Maximum HS switch on-time                                                                        | HS timeout in dropout                         | 6    | 9    | 13   | μs   |
| POWER STAC                | 3E                                                                                               |                                               |      |      |      |      |
| V <sub>BOOT_UVLO</sub>    | Voltage on BOOT pin compared to SW which<br>will turnoff high-side switch                        |                                               |      | 2.1  |      | v    |
| R <sub>DSON-HS</sub>      | High-side MOSFET on-resistance                                                                   | Load = 1A                                     |      | 132  | 260  | mΩ   |
| R <sub>DSON-LS</sub>      | Low-side MOSFET on-resistance                                                                    | Load = 1A                                     |      | 75   | 140  | mΩ   |

(1) This is the current used by the device open loop. It does not represent the total input current of the system when in regulation.

(2) The high/low level clock pulse duration must be equal to or greater than the value shown.

LMR66430-EP JAJSR66 – SEPTEMBER 2024



## 6.6 Typical Characteristics

Unless otherwise specified, the following conditions apply:  $T_A = 25^{\circ}C$ ,  $V_{IN} = 13.5V$ .





## 7 Detailed Description

## 7.1 Overview

The LMR66430-EP is a wide input, low-quiescent current, high-performance regulator that can operate over a wide range of duty ratio and the switching frequencies, including sub-AM band at 400kHz and above AM band at 2.2MHz. During wide input transients, if the minimum on time or the minimum off time cannot support the desired duty ratio at the higher switching frequency settings, the switching frequency is reduced automatically, allowing the device to maintain the output voltage regulation. With an internally compensated design optimized for minimal output capacitors, the system design process with the device is simplified significantly compared to other buck regulators available in the market.

The device is designed to minimize external component cost and design size while operating in all demanding industrial environments. The device family includes variants that can be set up to operate over a wide switching frequency range, from 200kHz to 2.2MHz, with the correct resistor selection from the RT pin to ground. To further reduce system cost, the PG output feature with built-in delayed release allows the elimination of the reset supervisor in many applications.

The LMR66430-EP family is designed to reduce EMI/EMC emissions by introducing a dual random spread spectrum (DRSS) switching frequency dithering scheme, using the enhanced HotRod QFN package where no bond wires are used. Also, available is the MODE/SYNC feature that allows synchronization to an external clock. Together, these features reduce the need for any common-mode choke or shielding or any elaborate input filter design scheme, greatly reducing the complexity and cost of the EMI/EMC mitigation measures.

The device comes in an ultra-small, 2.6mm × 2.6mm, enhanced HotRod QFN package, allowing for quick optical inspection along with specially designed corner anchor pins for reliable board level solder connections.



## 7.2 Functional Block Diagram





#### 7.3 Feature Description

#### 7.3.1 Enable, Start-Up, and Shutdown

Voltage at the EN pin controls the start-up or remote shutdown of the LMR66430-EP family of devices. The part stays shut down as long as the EN pin voltage is less than V<sub>EN-WAKE</sub> = 0.7V (typical). During the shutdown, the input current drawn by the device typically drops down to 0.25µA (V<sub>IN</sub> = 13.5V). With the voltage at the EN pin greater than V<sub>EN-WAKE</sub>, the device enters device standby mode and the internal LDO powers up to generate VCC. As the EN voltage increases further, approaching V<sub>EN-VOUT</sub>, the device finally starts to switch, entering start-up mode with a soft start. During the device shutdown process, when the EN input voltage measures less than (V<sub>EN-VOUT</sub>-V<sub>EN-HYST</sub>), the regulator stops switching and re-enters device standby mode. Any further decrease in the EN pin voltage, below V<sub>EN-WAKE</sub>, and the device is then firmly shut down. The high-voltage compliant EN input pin can be connected directly to the V<sub>IN</sub> input pin if remote precision control is not needed. The EN input pin must not be allowed to float. The various EN threshold parameters and the values are listed in the *Electrical Characteristics*. Z 7-2 shows the precision enable behavior and Z 7-3 shows a typical remote EN start-up waveform in an application. After EN goes high, after a delay of about 2.5ms, the output voltage begins to rise with a soft start and reaches close to the final value in about 3.5ms (tss). After a delay of about 2.5ms (t<sub>PG ACT</sub>), the PG flag goes high. During start-up, the device is not allowed to enter FPWM mode until the softstart time has elapsed. This time is measured from the rising edge of EN. Check セクション 8.2.3.9 for component selection.



図 7-1. VIN UVLO Using the EN Pin





図 7-3. Enable Start-Up V<sub>IN</sub> = 24V, V<sub>OUT</sub> = 3.3V, I<sub>OUT</sub> = 2A

## 7.3.2 External CLK SYNC (with MODE/SYNC)

Synchronized operation of multiple regulators in a single system is often desirable for a well-defined system level performance. The select variants in the device with the MODE/SYNC pin allow the power designer to synchronize the device to a common external clock. The device implements an in-phase locking scheme, where the rising edge of the clock signal, provided to the MODE/SYNC pin of the device, corresponds to the turning on of the high-side device. The external clock synchronization is implemented using a phase locked loop (PLL), eliminating any large glitches. The external clock fed into the device replaces the internal free-running clock, but does not affect any frequency foldback operation. Output voltage continues to be well regulated. The device



remains in FPWM mode and operates in CCM for light loads when synchronization input is provided. The range of frequencies permitted by the device is given by f<sub>SYNC</sub> and is provided in the *Electrical Characteristics*.

The MODE/SYNC input pin in the device can operate in one of three selectable modes:

- Auto mode: Pulse frequency modulation (PFM) operation is enabled during light load and diode emulation prevents reverse current through the inductor. See セクション 7.4.3.2 for more details.
- FPWM mode: In FPWM mode, diode emulation is disabled, allowing current to flow backwards through the inductor. This allows operation at full frequency even without load current. See セクション 7.4.3.3 for more details.
- SYNC mode: The internal clock locks to an external signal applied to the MODE/SYNC pin. As long as output voltage can be regulated at full frequency and is not limited by minimum off time or minimum on time, clock frequency is matched to the frequency of the signal applied to the MODE/SYNC pin. While the device is in SYNC mode, the device operates as though in FPWM mode: diode emulation is disabled, allowing the frequency applied to the MODE/SYNC pin to be matched without a load.

#### 7.3.2.1 Pulse-Dependent MODE/SYNC Pin Control

Most systems that require more than a single mode of operation from the device are controlled by digital circuitry such as a microprocessor. These systems can generate dynamic signals easily but have difficulty generating multi-level signals. Pulse-dependent MODE/SYNC pin control is useful with these systems. To initiate pulse-dependent MODE/SYNC pin control, a valid sync signal must be applied.  $\frac{1}{2}$  7-1 shows a summary of the pulse dependent mode selection settings.

| •                     | •                                              |
|-----------------------|------------------------------------------------|
| Mode/Sync Input       | Mode                                           |
| > V <sub>MODE_H</sub> | FPWM with spread spectrum factory setting      |
| < V <sub>MODE_L</sub> | Auto mode with spread spectrum factory setting |
| Synchronization Clock | SYNC mode                                      |

#### 表 7-1. Pulse-Dependent Mode Selection Settings

 $\boxtimes$  7-4 shows the transition between auto mode and FPWM mode while in pulse-dependent MODE/SYNC control. The device transitions to a new mode of operation after the time, t<sub>MODE</sub>.  $\boxtimes$  7-4 and  $\boxtimes$  7-5 show the details.



**図** 7-4. Transition from Auto Mode and FPWM Mode

If MODE/SYNC voltage remains constant longer than  $t_{MODE}$ , the device enters either auto mode or FPWM mode with spread spectrum turned on (if factory setting is enabled) and MODE/SYNC continues to operate in pulse-dependent scheme.





Copyright © 2024 Texas Instruments Incorporated





## 7.3.3 Adjustable Switching Frequency (with RT)

The select variants in the device family with the RT pin allow the power designers to set any desired operating frequency between 200kHz and 2.2MHz in the applications. See Z 7-7 to determine the resistor value needed for the desired switching frequency. The RT pin and the MODE/SYNC pin variants share the same pin location. The power supply designer can either use the RT pin variant and adjust the switching frequency of operation as warranted by the application or use the MODE/SYNC variant and synchronize to an external clock signal. See 表 7-2 for selection on programming the RT pin.

| 表 | 7-2. | RT | Pin | Setting |  |
|---|------|----|-----|---------|--|
|   |      |    |     |         |  |

| RT Input                | Switching Frequency           |
|-------------------------|-------------------------------|
| VCC                     | 1MHz                          |
| GND                     | 2.2MHz                        |
| RT to GND               | Adjustable according to 🗵 7-7 |
| Float (not recommended) | No switching                  |

 $\vec{x}$  1 can be used to calculate the value of RT for a desired frequency.

$$RT = \frac{18286}{Fsw^{1.021}}$$

where

LMR66430-EP

JAJSR66 - SEPTEMBER 2024

- RT is the frequency setting resistor value ( $k\Omega$ ).
- F<sub>SW</sub> is the switching frequency.



# 7.3.4 Power-Good Output Operation

The power-good feature using the PG pin of the device can be used to reset a system microprocessor whenever the output voltage is out of regulation. This open-drain output remains low under device fault conditions, such as current limit and thermal shutdown, as well as during normal start-up. A glitch filter prevents false flag operation

(1)





for any short duration excursions in the output voltage, such as during line and load transients. Output voltage excursions lasting less than  $t_{RESET\_FILTER}$  do not trip the power-good flag. Power-good operation can best be understood in reference to 図 7-8. 表 7-3 gives a more detailed breakdown of the PG operation. Here,  $V_{PG_{UV}}$  is defined as the  $PG_{UV}$  scaled version of  $V_{OUT}$  (target regulated output voltage) and  $V_{PG_{HYST}}$  as the  $PG_{HYST}$  scaled version of  $V_{OUT}$ , where both  $PG_{UV}$  and  $PG_{HYST}$  are listed in the *Electrical Characteristics*. During the initial power up, a total delay of 8.5ms (typical) is encountered from the time  $V_{EN-VOUT}$  is triggered to the time that the power good is flagged high. This delay only occurs during the device start-up and is not encountered during any other normal operation of the power-good function. When EN is pulled low, the power-good flag output is also forced low. With EN low, power good remains valid as long as the input voltage,  $V_{PG-VAL}$ , is greater 1.5V (maximum).

The power-good output scheme consists of an open-drain n-channel MOSFET, which requires an external pullup resistor connected to a suitable logic supply. The power-good output scheme can also be pulled up to either  $V_{CC}$  or  $V_{OUT}$  through an appropriate resistor, as desired. If this function is not needed, the PG pin can be open or grounded. Limit the current into this pin to  $\leq 4$ mA.



図 7-8. Power-Good Operation (OV Events Not Included)

| Fault Condition Initiated                        | Fault Condition Ends (After Which t <sub>PG_ACT</sub> Must Pass Before PG<br>Output Is Released)                                                                                     |
|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $V_{OUT} < V_{PG_{UV}} AND t > t_{RESET_FILTER}$ | Output voltage in regulation:<br>V <sub>PG<sub>UV</sub></sub> + V <sub>PG<sub>HYST</sub> &lt; V<sub>OUT</sub> &lt; V<sub>PG<sub>OV</sub></sub> - V<sub>PG<sub>HYST</sub></sub></sub> |
| $V_{OUT} > V_{PG_{OV}} AND t > t_{RESET_FILTER}$ | Output voltage in regulation                                                                                                                                                         |
| $T_J > T_{SD(trip)}$                             | $T_J < T_{SD(trip)} - T_{SD(hyst)}$ AND output voltage in regulation                                                                                                                 |
| EN < V <sub>EN-VOUT</sub> – V <sub>EN-HYST</sub> | EN > V <sub>EN-VOUT</sub> AND output voltage in regulation                                                                                                                           |

#### 表 7-3. Fault Conditions for PG (Pull Low)

#### 7.3.5 Internal LDO, VCC, and VOUT/FB Input

The device uses the internal LDO output and the VCC pin for all internal power supply. The VCC pin draws power either from the VIN (in adjustable output variants) or VOUT/FB (in fixed-output variants). In the fixed-output variants, after the device is active but has yet to regulate, the VCC rail continues to draw power from the input voltage,  $V_{IN}$ , until the VOUT/FB voltage reaches > 3.15V (or when the device has reached steady-state regulation post the soft start). The VCC rail typically measures 3.3V in both adjustable and fixed output variants. During start-up, VCC momentarily exceeds the normal operating voltage and then drops to the normal operating voltage.

Copyright © 2024 Texas Instruments Incorporated



#### 7.3.6 Bootstrap Voltage and V<sub>BOOT-UVLO</sub> (BOOT Terminal)

The high-side switch driver circuit requires a bias voltage higher than VIN to make sure the HS switch is turned on. The internal  $0.1\mu$ F capacitor that is connected between BOOT and SW works as a charge pump to boost voltage on the BOOT terminal to (SW + VCC). The boot diode is integrated on the device die to minimize physical design size. The CBOOT rail has a UVLO setting. This UVLO has a threshold of V<sub>BOOT-UVLO</sub> and is typically set at 2.1V. If the BOOT capacitor is not charged above this voltage with respect to the SW pin, then the part initiates a charging sequence, turning on the low-side switch before attempting to turn on the high-side device.

#### 7.3.7 Output Voltage Selection

In the device family, an adjustable output or fixed output voltage option is configurable for every device variant (see  $\forall 2 \neq 2 \neq 4$ ). For an adjustable output, the user needs an external resistor divider connection between the output voltage node, the device FB pin, and the system GND, as shown in  $\boxtimes$  7-9. The adjustable output voltage operation uses a 1V internal reference voltage.

When using the fixed-output configuration from the device family, simply connect the FB pin (identified as VOUT/FB pin for fixed-output variants in the rest of the data sheet) to the system output voltage node. See  $\frac{1}{2}2 \times \frac{1}{2} \times \frac{1}{2}$ 



## 図 7-9. Setting Output Voltage for Adjustable Output Variant

In adjustable output voltage configuration, an additional feedforward capacitor, C<sub>FF</sub>, in parallel with the R<sub>FBT</sub>, can be used to optimize the phase margin and transient response. See  $2223 \times 8.2.3.8$  for more details. No additional resistor divider or feedforward capacitor is needed in fixed-output variants.

Programming the output voltage can be achieved by selecting the top feedback resistance,  $R_{FBT}$  (that is, 100kΩ), then calculating for  $R_{FBB}$  ( $\neq$  2). The additional criteria is that the minimum value for the parallel combination of  $R_{FBT}$  and  $R_{FBB}$  is greater than 5kΩ ( $\neq$  3).

$$R_{FBB} = \frac{R_{FBT}}{V_{OUT} - 1}$$

$$5 k\Omega < R_{FBT} ||R_{FBB}$$
(2)
(3)

#### 7.3.8 Spread Spectrum

In the LMR66430-EP family of devices, spread spectrum is a factory option. To find which parts have spread spectrum enabled, see セクション 4.

Spread spectrum reduces peak emissions at specific frequencies by spreading these peaks across a wider range of frequencies than a part with fixed-frequency operation. The LMR66430-EP implements a modulation pattern designed to reduce low frequency-conducted emissions from the first few harmonics of the switching frequency. The pattern can also help reduce the higher harmonics that are more difficult to filter, which can fall in the FM band. These harmonics often couple to the environment through electric fields around the switch node and inductor. The LMR66430-EP uses a spread of frequencies, which can spread energy smoothly across the



FM and TV bands. The device implements dual random spread spectrum (DRSS). DRSS is a combination of a triangular frequency spreading pattern and pseudorandom frequency hopping. The combination allows the spread spectrum to be very effective at spreading the energy at the following:

- · Fundamental switching harmonic with slow triangular pattern
- High frequency harmonics with additional pseudo-random jumps at the switching frequency

The advantage of DRSS is the equivalent harmonic attenuation in the upper frequencies with a smaller fundamental frequency deviation. This reduces the amount of input current and output voltage ripple that is introduced at the modulating frequency. Additionally, the LMR66430-EP also allows the user to further reduce the output voltage ripple caused by the spread spectrum modulating pattern.

The spread spectrum is only available while the clock of the device is free running at the natural frequency. Any of the following conditions overrides spread spectrum, turning spread spectrum off:

- The clock is slowed due to operation at low-input voltage this is operation in dropout.
- The clock is slowed under light load in auto mode. Note that if you are operating in FPWM mode, spread spectrum can be active, even if there is no load.
- The clock is slowed due to high input to output voltage ratio. This mode of operation is expected if on time reaches minimum on time. See the *Electrical Characteristics*
- The clock is synchronized with an external clock.

#### 7.3.9 Soft Start and Recovery from Dropout

When designing with the LMR66430-EP, slow rise in output voltage due to recovery from dropout and soft start must be considered as two separate operating conditions, as shown in  $\boxtimes$  7-10 and  $\boxtimes$  7-11. Soft start is triggered by any of the following conditions:

- Power is applied to the VIN pin of the device, releasing undervoltage lockout.
- EN is used to turn on the device.
- Recovery from shutdown due to overtemperature protection

After soft start is triggered, the IC takes the following actions:

- The reference used by the IC to regulate output voltage is slowly ramped up. The net result is that output voltage, if previously 0V, takes t<sub>SS</sub> to reach 90% of the desired value.
- Operating mode is set to auto mode of operation, activating the diode emulation mode for the low-side MOSFET. This allows start-up without pulling the output low. This is true even when there is a voltage already present at the output during a prebias start-up.



図 7-10. Soft Start With and Without Prebias Voltage

#### 7.3.9.1 Recovery from Dropout

Any time the output voltage falls more than a few percent, output voltage ramps up slowly. This condition, called graceful recovery from dropout in this document, differs from soft start in two important ways:

• The reference voltage is set to approximately 1% above what is needed to achieve the existing output voltage.



• If the device is set to FPWM, the device continues to operate in that mode during the recovery from dropout. If output voltage was suddenly pulled up by an external supply, the LMR66430-EP can pull down on the output. Note that all protections that are present during normal operation are in place, preventing any catastrophic failure if output is shorted to a high voltage or ground.



Whether output voltage falls due to high load or low input voltage, after the condition that causes output to fall below the set point is removed, the output climbs at the same speed as during start-up.  $\boxtimes$  7-12 shows an example of this behavior.

#### 7.3.10 Current Limit and Short Circuit

The device is protected from over current conditions by cycle-by-cycle current limiting on both high-side and lowside MOSFETs. High-side MOSFET over current protection is implemented by the typical peak-current mode control scheme. The HS switch current is sensed when the HS is turned on after a short blanking time. The HS switch current is compared to either the minimum of a fixed current set point or the output of the internal error amplifier loop minus the slope compensation every switching cycle. Because the output of the internal error amplifier loop has a maximum value and slope compensation increases with duty cycle, HS current limit decreases with increased duty factor if duty factor is typically above 35%.

When the LS switch is turned on, the current going through the switch is also sensed and monitored. Like the high-side device, the low-side device has a turn-off commanded by the internal error amplifier loop. In the case of the low-side device, turn-off is prevented if the current exceeds this value, even if the oscillator normally starts a new switching cycle. Also like the high-side device, there is a limit on how high the turn-off current is allowed to be. This limit is called the low-side current limit,  $I_{VALMAX}$  in  $\boxtimes$  7-13. If the LS current limit is exceeded, the LS MOSFET stays on and the HS switch is not to be turned on. The LS switch is turned off after the LS current falls below this limit and the HS switch is turned on again as long as at least one clock period has passed since the last time the HS device has turned on.



図 7-13. Current Limit Waveforms

Because the current waveform assumes values between I<sub>PEAKMAX</sub> and I<sub>VALMAX</sub>, the maximum output current is very close to the average of these two values unless duty factor is very high. After operating in current limit, hysteretic control is used and current does not increase as output voltage approaches zero.

The LMR66430-EP employs hiccup over current protection if there is an extreme overload, and the following conditions are met:

- · Output voltage is below approximately 0.4 times the output voltage set point.
- Greater than t<sub>SS</sub> has passed since soft start has started.
- The part is not operating in dropout, which is defined as having a minimum off time controlled duty cycle.

In hiccup mode, the device shuts down and attempts to soft start after  $t_{HICCUP}$ . Hiccup mode helps reduce the device power dissipation under severe over current conditions and short circuits. See  $\boxtimes$  7-14.

After the overload is removed, the device recovers as though in soft start; see  $\boxtimes$  7-15.



## 7.3.11 Thermal Shutdown

Thermal shutdown limits total power dissipation by turning off the internal switches when the device junction temperature exceeds 168°C (typical). Thermal shutdown does not trigger below 158°C (minimum). After thermal shutdown occurs, hysteresis prevents the part from switching until the junction temperature drops to approximately 153°C (typical). When the junction temperature falls below 153°C (typical), the device attempts another soft start.

While the device is shut down due to high junction temperature, power continues to be provided to VCC. To prevent overheating due to a short circuit applied to VCC, the LDO that provides power for VCC has reduced

```
Copyright © 2024 Texas Instruments Incorporated
```



current limit while the part is disabled due to high junction temperature. The LDO only provides a few milliamperes during thermal shutdown.

#### 7.3.12 Input Supply Current

The device is designed to have very low input supply current when regulating light loads. This is achieved by powering much of the internal circuitry from the output. The VOUT/FB pin in the fixed-output voltage variants is the input to the LDO that powers the majority of the control circuits. By connecting the VOUT/FB input pin to the output node of the regulator, a small amount of current is drawn from the output. This current is reduced at the input by the ratio of  $V_{OUT} / V_{IN}$ .

$$I_{\text{Standby}} = I_{\text{QVIN}(\text{nonsw})} + I_{\text{LKG}-\text{EN}} + I_{\text{BIAS}} \times \frac{V_{\text{OUT}}}{\eta_{\text{eff}} \times V_{\text{IN}}}$$
(4)

#### where

- I<sub>Standby</sub> is the total standby (switching) current consumed by the operating (switching) buck converter when unloaded.
- I<sub>QVIN(nonsw)</sub> is the non-switching current drawn from the V<sub>IN</sub> terminal. See セクション 6.5 for details.
- ・ I<sub>LKG-EN</sub> is current drawn by the EN terminal. Include this current if EN is connected to VIN. See セクション 6.5 for details.
- ・ I<sub>BIAS</sub> is the non-switching bias current drawn by the BIAS LDO. See セクション 6.5 for details.
- $\eta_{eff}$  is the light-load efficiency of the buck converter.  $\eta_{eff}$  = 0.8 can be used under normal operating conditions.

## 7.4 Device Functional Modes

#### 7.4.1 Shutdown Mode

The EN pin provides electrical ON and OFF control of the device. When the EN pin voltage is below 0.4V, both the converter and the internal LDO have no output voltage and the part is in shutdown mode. In shutdown mode, the quiescent current drops to typically 250nA.

#### 7.4.2 Standby Mode

The internal LDO has a lower EN threshold than the output of the converter. When the EN pin voltage is above 1V (maximum) and below the precision enable threshold for the output voltage, the internal LDO regulates the VCC voltage at 3.3V typical. The precision enable circuitry is ON after VCC is above the UVLO. The internal power MOSFETs of the SW node remain off unless the voltage on EN pin goes above the precision enable threshold. The device also employs UVLO protection. If the VCC voltage is below the UVLO level, the output of the converter is turned off.

#### 7.4.3 Active Mode

The device is in active mode whenever the EN pin is above  $V_{EN-VOUT}$ ,  $V_{IN}$  is high enough to satisfy  $V_{INMIN}$ , and no other fault conditions are present. The simplest way to enable the operation is to connect the EN pin to  $V_{IN}$ , which allows the device to start up when the applied input voltage exceeds the minimum  $V_{INMIN}$ .

In active mode, depending on the load current, input voltage, and output voltage, the device is in one of five modes:

- Continuous conduction mode (CCM) with fixed switching frequency when load current is above half of the inductor current ripple
- Auto mode light load operation: PFM when switching frequency is decreased at very light load
- *FPWM mode* light load operation: Discontinuous conduction mode (DCM) when the load current is lower than half of the inductor current ripple
- *Minimum on time*: At high input voltage and low output voltages, the switching frequency is reduced to maintain regulation.
- Dropout mode: When switching frequency is reduced to minimize voltage dropout



(6)

#### 7.4.3.1 CCM Mode

The following operating description of the device refers to  $\forall 2 \neq 2 \Rightarrow 7.2$  and to the waveforms in  $\boxtimes$  7-16. In CCM, the device supplies a regulated output voltage by turning on the internal high-side (HS) and low-side (LS) switches with varying duty cycle (D). During the HS switch on time, the SW pin voltage,  $V_{SW}$ , swings up to approximately  $V_{IN}$ , and the inductor current,  $i_L$ , increases with a linear slope. The HS switch is turned off by the control logic. During the HS switch off time,  $t_{OFF}$ , the LS switch is turned on. Inductor current discharges through the LS switch, which forces the  $V_{SW}$  to swing below ground by the voltage drop across the LS switch. The converter loop adjusts the duty cycle to maintain a constant output voltage. D is defined by the on time of the HS switch over the switching period:

$$D = T_{ON} / T_{SW}$$
(5)

In an ideal buck converter where losses are ignored, D is proportional to the output voltage and inversely proportional to the input voltage:

$$D = V_{OUT} / V_{IN}$$





#### 7.4.3.2 Auto Mode – Light Load Operation

The LMR66430-EP can have two behaviors while lightly loaded. One behavior, called auto mode operation, allows for seamless transition between normal current mode operation while heavily loaded and highly efficient light load operation. Note that for output voltages between 1V and 2V multi-pulsing behavior can be observed on the switch node waveform when the device transitions from PFM to PWM mode. The other behavior, called FPWM mode, maintains full frequency even when unloaded. Which mode the device operates in depends on which variant from this family is selected. Note that all parts operate in FPWM mode when synchronizing frequency to an external signal.

The light load operation is employed in the device only in auto mode. The light load operation employs two techniques to improve efficiency:

- Diode emulation, which allows DCM operation. See 🗵 7-17.

Note that while these two features operate together to improve light load efficiency, these features operate independently.

Copyright © 2024 Texas Instruments Incorporated



#### 7.4.3.2.1 Diode Emulation

Diode emulation prevents reverse current through the inductor, which requires a lower frequency needed to regulate given a fixed peak inductor current. Diode emulation also limits ripple current as frequency is reduced. With a fixed peak current, as output current is reduced to zero, frequency must be reduced to near zero to maintain regulation.



In auto mode, the low-side device is turned off after SW node current is near zero. As a result, after output current is less than half of what inductor ripple can be in CCM, the part operates in DCM, which is equivalent to the statement that diode emulation is active.

#### 図 7-17. PFM Operation

The device has a minimum peak inductor current setting (see I<sub>PEAKMIN</sub> in the *Electrical Characteristics*) while in auto mode. After current is reduced to a low value with fixed input voltage, on time is constant. Regulation is then achieved by adjusting frequency. This mode of operation is called PFM mode regulation.



#### 7.4.3.2.2 Frequency Reduction

The device reduces frequency whenever output voltage is high. This function is enabled whenever the internal error amplifier compensation output, COMP, an internal signal, is low and there is an offset between the regulation set point of FB and the voltage applied to FB. The net effect is that there is larger output impedance while lightly loaded in auto mode than in normal operation. Output voltage must be approximately 1% high when the part is completely unloaded.



In auto mode, after output current drops below approximately 1/10th the rated current of the part, output resistance increases so that output voltage is 1% high while the buck is completely unloaded.

#### 図 7-18. Steady State Output Voltage Versus Output Current in Auto Mode

In PFM operation, a small DC positive offset is required on the output voltage to activate the PFM detector. The lower the frequency in PFM, the more DC offset is needed on  $V_{OUT}$ . If the DC offset on  $V_{OUT}$  is not acceptable, a dummy load at  $V_{OUT}$  or FPWM mode can be used to reduce or eliminate this offset.

#### 7.4.3.3 FPWM Mode – Light Load Operation

In FPWM mode, frequency is maintained while lightly loaded. To maintain frequency, a limited reverse current is allowed to flow through the inductor. Reverse current is limited by reverse current limit circuitry, see the *Electrical Characteristics* for reverse current limit values.



In FPWM mode, continuous conduction (CCM) is possible even if  $I_{OUT}$  is less than half of  $I_{ripple}$ .

#### **Z** 7-19. FPWM Mode Operation

For all devices, in FPWM mode, frequency reduction is still available if output voltage is high enough to command minimum on time even while lightly loaded, allowing good behavior during faults that involve output being pulled up.



#### 7.4.3.4 Minimum On-Time (High Input Voltage) Operation

The device continues to regulate output voltage even if the input-to-output voltage ratio requires an on time less than the minimum on time of the chip with a given clock setting. This action is accomplished by using valley current control. At all times, the compensation circuit dictates both a maximum peak inductor current and a maximum valley inductor current. If for any reason, valley current is exceeded, the clock cycle is extended until valley current falls below that determined by the compensation circuit. If the converter is not operating in current limit, the maximum valley current is set above the peak inductor current, preventing valley control from being used unless there is a failure to regulate using peak current only. If the input-to-output voltage ratio is too high, such that the inductor current peak value exceeds the peak command dictated by compensation, the high-side device cannot be turned off quickly enough to regulate output voltage. As a result, the compensation circuit, valley current matches that being commanded by the compensation circuit. Under these conditions, the low-side device is kept on and the next clock cycle is prevented from starting until inductor current drops below the desired valley current. Because the on time is fixed at the minimum value, this type of operation resembles that of a device using a constant on-time (COT) control scheme; see the following figure.



In valley control mode, minimum inductor current is regulated, not peak inductor current.

**図** 7-20. Valley Current Mode Operation



#### 7.4.3.5 Dropout

Dropout operation is defined as any input-to-output voltage ratio that requires frequency to drop to achieve the required duty cycle. At a given clock frequency the duty cycle is limited by minimum off time. After this limit is reached, as shown in  $\boxtimes$  7-22, and the clock frequency was to be maintained, the output voltage can fall. Instead of allowing the output voltage to drop, the device extends the high-side switch on time past the end of the clock cycle until the needed peak inductor current is achieved. The clock is allowed to start a new cycle after peak inductor current is achieved or after a pre-determined maximum on time,  $t_{ON-MAX}$ , of approximately 9µs passes. As a result, after the needed duty cycle cannot be achieved at the selected clock frequency due to the existence of a minimum off time, frequency drops to maintain regulation. As shown in  $\boxtimes$  7-21, if input voltage is low enough so that output voltage cannot be regulated even with an on time of  $t_{ON-MAX}$ , output voltage drops to slightly below the input voltage by  $V_{DROP1}$ . For additional information on recovery from dropout, refer to  $\boxtimes$  7-11.



Output voltage and frequency versus input voltage: If there is little difference between input voltage and output voltage setting, the IC reduces frequency to maintain regulation. If input voltage is too low to provide the desired output voltage at F<sub>SW-LOW</sub> which is approximately 110kHz, input voltage tracks output voltage.





Switching waveforms while in dropout. Inductor current takes longer than a normal clock to reach the desired peak value. As a result, frequency drops. This frequency drop is limited by t<sub>ON-MAX</sub>.

#### 図 7-22. Dropout Waveforms

資料に関するフィードバック(ご意見やお問い合わせ)を送信 25



## 8 Application and Implementation

注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## 8.1 Application Information

The LMR66430-EP step-down DC-to-DC converters are typically used to convert a higher DC voltage to a lower DC voltage. The LMR66430-EP supports a maximum output current of 3A. The following design procedure can be used to select components for the LMR66430-EP.

注

All of the capacitance values given in the following application information refer to *effective* values unless otherwise stated. The *effective* value is defined as the actual capacitance under DC bias and temperature, not the rated or nameplate values. Use high-quality, low-ESR, ceramic capacitors with an X7R or better dielectric throughout. All high value ceramic capacitors have a large voltage coefficient in addition to normal tolerances and temperature effects. Under DC bias the capacitance drops considerably. Large case sizes and higher voltage ratings are better in this regard. To help mitigate these effects, multiple capacitors can be used in parallel to bring the minimum *effective* capacitance up to the required value. This can also ease the RMS current requirements on a single capacitor. A careful study of bias and temperature variation of any capacitor bank must be made to make sure that the minimum value of *effective* capacitance is provided.



## 8.2 Typical Application

As a quick-start guide, 表 8-1 provides typical component values for a range of the most common output voltages.

| fsw<br>(kHz)<br>(1) | V <sub>OUT</sub> | L (µH) | Nominal C <sub>OUT</sub><br>(Rated<br>Capacitance) | Minimum<br>C <sub>OUT</sub> (Effective<br>Capacitance) <sup>(2)</sup> | R <sub>FBT</sub> (kΩ) <sup>(3)</sup> | R <sub>FBB</sub> (kΩ) | C <sub>IN</sub> | С <sub>воот</sub> | c <sub>vcc</sub> | C <sub>FF</sub> <sup>(4)</sup> |
|---------------------|------------------|--------|----------------------------------------------------|-----------------------------------------------------------------------|--------------------------------------|-----------------------|-----------------|-------------------|------------------|--------------------------------|
| 400                 |                  | 10     | 3 × 22uE                                           | 60.uE                                                                 |                                      |                       |                 |                   |                  |                                |
| 1000                | 3.3V             | 4.7    | 5 ^ ΖΖμΓ                                           | ООДЕ                                                                  | 100                                  | 43.2                  | - 4.7µF         | 0.1µF             | 1µF              | 33pF                           |
| 2200                |                  | 2.2    | 2 × 22µF                                           | 40µF                                                                  |                                      |                       |                 |                   |                  |                                |
| 400                 |                  | 10     | 3 × 22uE                                           | 60µF                                                                  | 100                                  | 24.9                  |                 |                   |                  |                                |
| 1000                | 5V               | 4.7    | 5 ^ ΖΖμΓ                                           |                                                                       |                                      |                       |                 |                   |                  |                                |
| 2200                |                  | 2.2    | 2 × 22µF                                           | 40µF                                                                  | 1                                    |                       |                 |                   |                  |                                |

#### 表 8-1. Typical External Component Values for Adjustable Output LMR66430-EP

(1) Inductor values are calculated based on typical  $V_{IN}$  = 12V.

(2) Minimum C<sub>OUT</sub> values take into account the effects of DC bias voltage and temperature on the actual capacitance value.

(3) For R<sub>FBT</sub> and R<sub>FBB</sub> values outside the range stated above, see  $2923 \times 7.3.7$ .

(4) See セクション 8.2.3.8 for more information.

#### 表 8-2. Typical External Component Values for Fixed Output LMR66430-EP

| fsw<br>(kHz)<br>(1) | V <sub>OUT</sub> | L (µH) | Nominal C <sub>OUT</sub><br>(Rated<br>Capacitance) | Minimum<br>C <sub>OUT</sub> (Effective<br>Capacitance) <sup>(2)</sup> | R <sub>FBT</sub> | R <sub>FBB</sub> <sup>(3)</sup> | C <sub>IN</sub> | С <sub>воот</sub> | C <sub>vcc</sub> | C <sub>FF</sub> |
|---------------------|------------------|--------|----------------------------------------------------|-----------------------------------------------------------------------|------------------|---------------------------------|-----------------|-------------------|------------------|-----------------|
| 400                 |                  | 10     | 3 × 22µF                                           | 60.uE                                                                 |                  | DNP                             | 4.7µF           | DNP               | 1µF              |                 |
| 1000                | 3.3V             | 4.7    | 3 × 22µF                                           | ουμι                                                                  | 0                |                                 |                 |                   |                  | DNP             |
| 2200                |                  | 2.2    | 2 × 22µF                                           | 40µF                                                                  |                  |                                 |                 |                   |                  |                 |

(1) Inductor values are calculated based on typical  $V_{IN}$  = 12V.

(2) Minimum C<sub>OUT</sub> values take into account the effects of DC bias voltage and temperature on the actual capacitance value.

(3) DNP = Do Not Populate.

#### 8.2.1 LMR66430-EP Design Guide

⊠ 8-1 illustrates a (fixed) 3.3V output design with LMR66430MB3RXBNEP. The design procedure that follows must be mimicked for any LMR66430-EP design. Guidance is given for different design parameters than this particular design and orderable used. Please read this section in entirety.



Copyright © 2024 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信 27



#### 8.2.2 Design Requirements

セクション 8.2.3 provides a detailed design procedure based on 表 8-3.

| DESIGN PARAMETER    | EXAMPLE VALUE   |  |  |  |  |  |  |  |
|---------------------|-----------------|--|--|--|--|--|--|--|
| Input voltage       | 12V (4V to 36V) |  |  |  |  |  |  |  |
| Output voltage      | 3.3V            |  |  |  |  |  |  |  |
| Output current      | 0A to 3A        |  |  |  |  |  |  |  |
| Switching frequency | 1000kHz         |  |  |  |  |  |  |  |

#### 表 8-3. Detailed Design Parameters

#### 8.2.3 Detailed Design Procedure

The following design procedure applies to  $\boxtimes$  8-1 and  $\boxed{\times}$  8-2.

#### 8.2.3.1 Choosing the Switching Frequency

The switching frequency selection has an impact on several items in the design. Two aspects which are often looked at are design size and efficiency. A higher switching frequency results in smaller, external passives, with the tradeoff of increased power dissipation.

LMR66430-EP offers two orderables ( $\forall 2 \neq 2 \neq 4$ ). LMR66430MB3RXBRNEP is used in this design example. The device operates at 1MHz, nominally, when operated in auto mode. The mode can be configured for FPWM to allow 1MHz, CCM operation, even at light-loads. LMR66430R3RXBRNEP allows for synchronization to an external clock as well. Refer to the MODE/SYNC section and specifications for more information.

This design requires 3A, peak load current. At 12VIN, 3.3VOUT (fix), with a 3A load, the power dissipation is 1.5W ( $\boxtimes$  8-5).  $\boxtimes$  8-12 shows that a total power dissipation of 1.5W (inductor and IC) causes the case temperature to rise approximately 55°C above ambient. Assuming minimal, additional power loss at hot temperature, the design must be operable up to 85°C, as the ambient temperature plus the case temperature rise (approximate junction temperature) is below the maximum junction rating. This does assume that the end-design has similar thermal performance to the EVM. If hypothesized that the design has poorer thermal performance to the EVM, please consult  $\boxtimes$  8-3. This figure shows how board thermal performance is impacted by shrinking the copper board area on all layers in a 4-layer PCB.

LMR66430MB3RXBRNEP operates at a fixed 1MHz frequency. In the case the power dissipation is found to be unsatisfactory for design requirements consider selecting LMR66430R3RXBRNEP, which can be configured for a lower switching frequency to reduce power dissipation. If neither is a feasible option, consult with TI to find an alternative power solution.

#### 8.2.3.2 Setting the Output Voltage

LMR66430-EP can be configured for a fixed, 3.3V output or an adjustable output with an external feedback divider. LMR66430MB3RXBRNEP can output 3.3V by connecting  $V_{OUT}$  / FB directly to the output capacitor. Refer to *Output Voltage Selection* for information on how to configure LMR66430-EP for adjustable output voltage.

#### 8.2.3.3 Inductor Selection

The buck inductor inductance and power rating must be considered. The inductance is selected so the peak-topeak ripple current and is between 20% to 40% (K = 0.2 to 0.4) of the device rated current (example 3A for LMR66430-EP). This design uses a ripple factor K, of 0.2, having  $\gtrsim 7$  yield a standard value of 4.7µH.

$$L_{OUT} = \frac{(V_{IN} - V_{OUT})}{f_{SW} \times K \times I_{OUTmax}} \times \frac{V_{OUT}}{V_{IN}} = \frac{(12V - 3.3V)}{1MHz \times 0.2 \times 3} \times \frac{3.3V}{12V} \approx 4.7\mu H$$
(7)

Ideally, the saturation current rating of the inductor is at least as large as the high-side switch current limit,  $I_{PEAKMAX}$  (see the *Electrical Characteristics*). This size makes sure that the inductor does not saturate, even during a short circuit on the output. When the inductor core material saturates, the inductance falls to a very low



value, causing the inductor current to rise very rapidly. Although the valley current limit, I<sub>VALMAX</sub>, is designed to reduce the risk of current runaway, a saturated inductor can cause the current to rise to high values very rapidly. This can lead to component damage. Do not allow the inductor to saturate. Inductors with a ferrite core material have very *hard* saturation characteristics, but usually have lower core losses than powdered iron cores. Powered iron cores exhibit a *soft* saturation, allowing some relaxation in the current rating of the inductor. However, there are more core losses at frequencies above about 1MHz.

The maximum inductance is limited by the minimum current ripple for the current mode control to perform correctly. As a general rule, the minimum inductor ripple current must be no less than about 10% of the device maximum rated current under nominal conditions.

#### 8.2.3.4 Output Capacitor Selection

LMR66430-EP allows operation over a wide range of output capacitance. The output capacitor bank is usually limited by the load transient requirements and stability rather than the output voltage ripple. Refer to  $\frac{1}{5}$  8-1 and  $\frac{1}{5}$  8-2 for 5V and 3.3V output capacitor values. Based on  $\frac{1}{5}$  8-2, for a fixed 3.3V output design, the user can choose the recommended 3 × 22µF ceramic output capacitor for this example.

In practice, the output capacitor has the most influence on the transient response and loop-phase margin. Load transient testing and bode plots are the best way to validate any given design and must always be completed before the application goes into production. In addition to the required output capacitance, a small ceramic capacitor placed on the output can help reduce high-frequency noise. Small-case size ceramic capacitors in the range of 1nF to 100nF can be very helpful in reducing spikes on the output caused by inductor and board parasitics.

Limit the maximum value of total output capacitance to about 10 times the design value, or  $1000\mu$ F, whichever is smaller. Large values of output capacitance can adversely affect the start-up behavior of the regulator as well as the loop stability. If values larger than noted here must be used, then a careful study of start-up at full load and loop stability must be performed.

#### 8.2.3.5 Input Capacitor Selection

The ceramic input capacitors provide a low impedance source to the regulator in addition to supplying the ripple current and isolating switching noise from other circuits. A minimum ceramic capacitance of  $4.7\mu$ F is required on the input of the LMR66430-EP. This must be rated for at least the maximum input voltage that the application requires, preferably twice the maximum input voltage. This capacitance can be increased to help reduce input voltage ripple and maintain the input voltage during load transients. For this example, a  $4.7\mu$ F, 50V, X7R (or better) ceramic capacitor is chosen, in addition to a lower ESL, 100nF capacitor in parallel.

Using an electrolytic capacitor on the input in parallel with the ceramic capacitor is often desirable. This statement is especially true if long leads or traces are used to connect the input supply to the regulator. The moderate ESR of this capacitor can help damp any ringing on the input supply caused by the long power leads. The use of this additional capacitor also helps with voltage dips caused by input supplies with unusually high impedance.

Most of the input switching current passes through the ceramic input capacitor or capacitors. The approximate RMS value of this current can be calculated from the following equation and must be checked against the manufacturers' maximum ratings.

$$I_{\text{RMS}} \cong \frac{I_{\text{OUT}}}{2}$$
(8)

## 8.2.3.6 C<sub>BOOT</sub>

The LMR66430-EP requires an external, high quality, 0.1µF capacitor placed between the BOOT and SW pin. This capacitor stores energy that is used to supply the gate drivers for the power MOSFETs. TI recommends a 16V, X7R, MLCC capacitor.

Copyright © 2024 Texas Instruments Incorporated

#### 8.2.3.7 VCC



The VCC pin is the output of the internal LDO used to supply the control circuits of the regulator. This output requires a 1µF, 16V ceramic capacitor connected from VCC to GND for proper operation. In general, this output must not be loaded with any external circuitry. However, this output can be used to supply the pullup for the power-good function (see  $\forall 2 \neq 2 > 7.3.4$ ). A value in the range of 10k $\Omega$  to 100k $\Omega$  is a good choice in this case. The nominal output voltage on VCC is 3.3V; see the *Electrical Characteristics* for limits.

#### 8.2.3.8 C<sub>FF</sub> Selection

In some cases, a feedforward capacitor can be used across R<sub>FBT</sub> to improve the load transient response or improve the loop-phase margin. The *Optimizing Transient Response of Internally Compensated DC-DC Converters with Feedforward Capacitor* application report is helpful when experimenting with a feedforward capacitor.

Due to the nature of the feedback detect circuitry, the value of  $C_{FF}$  must be limited to make sure that the desired output voltage is established when configuring for adjustable output voltages.  $\neq$  9 must be followed to make sure  $C_{FF}$  remains below the maximum value.

$$C_{FF} < C_{OUT} \times \frac{\sqrt{V_{OUT}/1V}}{1.2E6}$$
(9)

This design utilizes the device in fixed output configuration. A feed-forward capacitor is integrated onto the IC along with the feedback divider and as a result, an external one is not needed.

#### 8.2.3.9 External UVLO

In some cases, an input UVLO level different than that provided internal to the device is needed. This needed can be accomplished by using the circuit shown in  $\boxtimes$  8-2. The input voltage at which the device turns on is designated as V<sub>ON</sub> while the turn-off voltage is V<sub>OFF</sub>. First, a value for R<sub>ENB</sub> is chosen in the range of 10k $\Omega$  to 100k $\Omega$ , then  $\neq$  10 and  $\neq$  11 are used to calculate R<sub>ENT</sub> and V<sub>OFF</sub>, respectively.



## 図 8-2. Setup for External UVLO Application

$$R_{ENT} = \left(\frac{V_{ON}}{V_{EN} - VOUT} - 1\right) \times R_{ENB}$$
(10)

$$V_{OFF} = V_{ON} \times \left(1 - \frac{V_{EN} - HYS}{V_{EN} - VOUT}\right)$$
(11)

where

- V<sub>ON</sub> is the V<sub>IN</sub> turn-on voltage.
- V<sub>OFF</sub> is the V<sub>IN</sub> turn-off voltage.

This design has EN tied to VIN pin. The device attempts to regulate to 3.3V when the  $V_{IN}$  voltage exceeds  $V_{INMIN}$  (rising) and EN voltage exceeds  $V_{EN-VOUT}$  (*Electrical Characteristics*). The output voltage can be below the setpoint if  $V_{IN}$  is close in value to  $V_{OUT}$  due to I-R drops in the circuit and a duty cycle which is slightly below 100%.



#### 8.2.3.10 Maximum Ambient Temperature

The LMR66430-EP dissipates internal power while operating. The effect of this power dissipation is to raise the internal temperature of the converter above ambient. The internal die temperature (T<sub>J</sub>) is a function of the ambient temperature, the power loss, and the effective thermal resistance,  $R_{\theta JA}$ , of the device, and PCB combination. The maximum junction temperature for the LMR66430-EP must be limited to 150°C. This limit establishes a limit on the maximum device power dissipation and, therefore, the load current.  $\neq$  12 shows the relationships between the important parameters. See that larger ambient temperatures (T<sub>A</sub>) and larger values of  $R_{\theta JA}$  reduce the maximum available output current.

The converter efficiency can be estimated by using the curves provided in this data sheet. If the desired operating conditions cannot be found in one of the curves, interpolation can be used to estimate the efficiency. Alternatively, the EVM can be adjusted to match the desired application requirements and the efficiency can be measured directly. The correct value of  $R_{\theta JA}$  is more difficult to estimate. For more information, refer to the *Semiconductor and IC Package Thermal Metrics* application report.

This design case temperature is measured in  $\boxtimes$  8-12. The temperature gradient between top case and junction is often only a few degrees (celsius), so this measurement can determine the thermal margin on a given design

$$I_{OUT}\Big|_{MAX} = \frac{(T_J - T_A)}{R_{\theta JA}} \times \frac{\eta}{(1 - \eta)} \times \frac{1}{V_{OUT}}$$
(12)

where

• η is the efficiency.

The effective  $R_{\theta JA}$  is a critical parameter and depends on many factors such as the following:

- Power dissipation
- Air temperature, flow
- PCB area
- Copper heat-sink area
- Number of thermal vias under the package
- Adjacent component placement

The IC junction temperature can be estimated for a given operating condition using  $\pm$  13.

$$T_{I} \cong T_{A} + R_{\theta IA} \times IC Power Loss$$

#### where

- T<sub>J</sub> is the IC junction temperature (°C).
- T<sub>A</sub> is the ambient temperature (°C).
- R<sub>0JA</sub> is the thermal resistance (°C/W).
- IC power loss is the power loss for the IC (W).

The IC power loss mentioned above is the overall power loss minus the loss that comes from the inductor DC resistance.

The following figure is provided to estimate the thermal resistance of the IC for a particular board area.

(13)





The device operating conditions are as follows:  $12V_{IN}$ ,  $3.3V_{OUT}$ , 3A load, 2.2MHz, 23°C ambient (Pdiss =1.9W). 4 layer board, GND plane on mid-layer one, 2.8mil thick copper on each layer. R<sub>0JA</sub> is power dependent, so careful analysis is required.

#### 図 8-3. R<sub>0JA</sub> vs Board Area

Use the following resources as guides to optimal thermal PCB design and estimating  $R_{\theta JA}$  for a given application environment:

- Thermal Design by Insight not Hindsight application report
- A Guide to Board Layout for Best Thermal Resistance for Exposed Pad Packages application report
- Semiconductor and IC Package Thermal Metrics application report
- Thermal Design Made Simple with LM43603 and LM43602 application report
- PowerPAD<sup>™</sup> Thermally Enhanced Package application report
- PowerPAD<sup>™</sup> Made Easy application report
- Using New Thermal Metrics application report
- PCB Thermal Calculator



#### 8.2.4 Application Curves



LMR66430-EP JAJSR66 – SEPTEMBER 2024







#### 8.3 Best Design Practices

- Do not exceed the *Absolute Maximum Ratings*.
- Do not exceed the *Recommended Operating Conditions*.
- Do not exceed the ESD Ratings.
- Do not allow the EN input to float.
- Do not allow the output voltage to exceed the input voltage, nor go below ground.
- Follow all the guidelines and suggestions found in this data sheet before committing the design to production. TI application engineers are ready to help critique design and PCB layout to help make a project a success.

#### 8.4 Power Supply Recommendations

The characteristics of the input supply must be compatible with the *Specifications* found in this data sheet. In addition, the input supply must be capable of delivering the required input current to the loaded regulator. The average input current can be estimated with the following equation.

$$I_{\rm IN} = \frac{V_{\rm OUT} \times I_{\rm OUT}}{V_{\rm IN} \times \eta}$$
(14)

where

• η is the efficiency.

If the regulator is connected to the input supply through long wires or PCB traces, special care is required to achieve good performance. The parasitic inductance and resistance of the input cables can have an adverse effect on the operation of the regulator. The parasitic inductance, in combination with the low-ESR, ceramic input capacitors, can form an underdamped resonant circuit, resulting in overvoltage transients at the input to the regulator. The parasitic resistance can cause the voltage at the VIN pin to dip whenever a load transient is applied to the output. If the application is operating close to the minimum input voltage, this dip can cause the regulator to momentarily shut down and reset. The best way to solve these kinds of issues is to limit the distance from the input supply to the regulator or plan to use an aluminum or tantalum input capacitor in parallel with the ceramics. The moderate ESR of these types of capacitors help dampen the input resonant circuit and reduce any overshoots. A value in the range of  $20\mu$ F to  $100\mu$ F is usually sufficient to provide input damping and help to hold the input voltage steady during large load transients.

Sometimes, for other system considerations, an input filter is used in front of the regulator. This usage can lead to instability, as well as some of the effects mentioned above, unless designed carefully. The *AN-2162 Simple Success With Conducted EMI From DC/DC Converters* application report provides helpful suggestions when designing an input filter for any switching regulator.

In some cases, a transient voltage suppressor (TVS) is used on the input of regulators. One class of this device has a *snap-back* characteristic (thyristor type). TI does not recommend the use of a device with this type of characteristic. When the TVS fires, the clamping voltage falls to a very low value. If this voltage is less than the output voltage of the regulator, the output capacitors discharge through the device back to the input. This uncontrolled current flow can damage the device.

## 8.5 Layout

#### 8.5.1 Layout Guidelines

The PCB layout of any DC/DC converter is critical to the optimal performance of the design. Poor PCB layout can disrupt the operation of an otherwise good schematic design. Even if the converter regulates correctly, bad PCB layout can mean the difference between a robust design and one that cannot be mass produced. Furthermore, to a great extent, the EMI performance of the regulator is dependent on the PCB layout. In a buck converter, the most critical PCB feature is the loop formed by the input capacitor or capacitors and power ground, as shown in  $\boxtimes$  8-14. This loop carries large transient currents that can cause large transient voltages when reacting with the trace inductance. These unwanted transient voltages disrupt the proper operation of the converter. Because of this, the traces in this loop must be wide and short, and the loop area as small as possible



to reduce the parasitic inductance.  $\boxtimes$  8-15 shows a recommended layout for the critical components of the LMR66430-EP.

- Place the input capacitors as close as possible to the VIN and GND terminals.
- *Place bypass capacitor for VCC close to the VCC pin.* This capacitor must be placed close to the device and routed with short, wide traces to the VCC and GND pins.
- *Place* C<sub>BOOT</sub> *close to the device with short and wide traces to the BOOT and SW pins* If an external C<sub>BOOT</sub> capacitor is desired.
- Place the feedback divider as close as possible to the V<sub>OUT</sub> / FB pin of the device. Place R<sub>FBB</sub>, R<sub>FBT</sub>, and C<sub>FF</sub>, if used, physically close to the device. The connections to V<sub>OUT</sub> / FB and GND must be short and close to those pins on the device. The connection to V<sub>OUT</sub> can be somewhat longer. However, the latter trace must not be routed near any noise source (such as the SW node) that can capacitively couple into the feedback path of the regulator.
- Use at least one ground plane in one of the middle layers. This plane acts as a noise shield and as a heat dissipation path.
- *Provide wide paths for VIN, VOUT, and GND.* Making these paths as wide and direct as possible reduces any voltage drops on the input or output paths of the converter and maximizes efficiency.
- Provide enough PCB area for proper heat-sinking. As stated in セクション 8.2.3.10, enough copper area must be used to make sure of a low R<sub>0JA</sub>, commensurate with the maximum load current and ambient temperature. The top and bottom PCB layers must be made with two-ounce copper and no less than one ounce. If the PCB design uses multiple copper layers (recommended), these thermal vias can also be connected to the inner layer heat-spreading ground planes.
- *Keep the switch area small.* Keep the copper area connecting the SW pin to the inductor as short and wide as possible. At the same time, the total area of this node must be minimized to help reduce radiated EMI.

See the following PCB layout resources for additional important guidelines:

- · Layout Guidelines for Switching Power Supplies application report
- Simple Switcher PCB Layout Guidelines application report
- Construction Your Power Supply- Layout Considerations Seminar
- Low Radiated EMI Layout Made Simple with LM4360x and LM4600x application report



8-14. Current Loops With Fast Edges

#### 8.5.1.1 Ground and Thermal Considerations

As previously mentioned, TI recommends using one of the middle layers as a solid ground plane. A ground plane provides shielding for sensitive circuits and traces as well as a quiet reference potential for the control circuitry. Connect the GND pin to the ground planes using vias next to the bypass capacitors. The GND trace, as well as the VIN and SW traces, must be constrained to one side of the ground planes. The other side of the ground plane contains much less noise; use for sensitive routes.



TI recommends providing adequate device heat-sinking by having enough copper near the GND pin. See  $\boxtimes$  8-15 for example layout. Use as much copper as possible, for system ground plane, on the top and bottom layers for the best heat dissipation. Use a four-layer board with the copper thickness for the four layers, starting from the top as: 2oz / 1oz / 2oz. A four-layer board with enough copper thickness, and proper layout, provides low current conduction impedance, proper shielding, and lower thermal resistance.

#### 8.5.2 Layout Example



図 8-15. Example Layout



## 9 Device and Documentation Support

#### 9.1 Device Support

## 9.1.1 サード・パーティ製品に関する免責事項

サード・パーティ製品またはサービスに関するテキサス・インスツルメンツの出版物は、単独またはテキサス・インスツルメン ツの製品、サービスと一緒に提供される場合に関係なく、サード・パーティ製品またはサービスの適合性に関する是認、サ ード・パーティ製品またはサービスの是認の表明を意味するものではありません。

#### 9.1.2 Device Nomenclature

⊠ 9-1 shows the device naming nomenclature of the LMR66430-EP. See 222 4 for the availability of each variant. Contact TI sales representatives or on TI's E2E forum for detail and availability of other options; minimum order quantities apply.



#### 図 9-1. Device Naming Nomenclature

#### 9.2 Documentation Support

#### 9.2.1 Related Documentation

For related documentation see the following:

- Texas Instruments, *Thermal Design by Insight not Hindsight* application report
- Texas Instruments, A Guide to Board Layout for Best Thermal Resistance for Exposed Pad Packages application report
- Texas Instruments, Semiconductor and IC Package Thermal Metrics application report
- Texas Instruments, Thermal Design Made Simple with LM43603 and LM43602 application report
- Texas Instruments, *PowerPAD<sup>™</sup> Thermally Enhanced Package* application report
- Texas Instruments, PowerPAD<sup>™</sup> Made Easy application report
- Texas Instruments, Using New Thermal Metrics Application Report
- Texas Instruments, Layout Guidelines for Switching Power Supplies application report
- Texas Instruments, Simple Switcher PCB Layout Guidelines application report
- Texas Instruments, Construction Your Power Supply- Layout Considerations Seminar
- Texas Instruments, Low Radiated EMI Layout Made Simple with LM4360x and LM4600x application report

## 9.3 ドキュメントの更新通知を受け取る方法

ドキュメントの更新についての通知を受け取るには、www.tij.co.jpのデバイス製品フォルダを開いてください。[通知]をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。

## 9.4 サポート・リソース

テキサス・インスツルメンツ E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。



リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。

#### 9.5 Trademarks

HotRod<sup>™</sup>, PowerPAD<sup>™</sup>, and テキサス・インスツルメンツ E2E<sup>™</sup> are trademarks of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。

#### 9.6 静電気放電に関する注意事項



この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。

ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずか に変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。

## 9.7 用語集

テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。

## **10 Revision History**

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| DATE           | REVISION | NOTES           |
|----------------|----------|-----------------|
| September 2024 | *        | Initial Release |



## 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

#### 11.1 Tape and Reel Information



#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



Pocket Quadrants Reel Width W1 Reel Package K0 Pin1 Package A0 B0 **P1** w Pins SPO Device Diameter Туре Drawing (mm) (mm) (mm) (mm) (mm) Quadrant (mm) (mm) VQFN-LMR66430MB3RXBRNEP RXB 14 3000 330.0 12.4 2.9 2.9 1.3 8.0 12.0 Q2 FCRLF VOEN-LMR66430R3RXBRNEP RXB 14 3000 330.0 12.4 2.9 2.9 1.3 8.0 12.0 Q2 FCRLF





| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LMR66430MB3RXBRNEP | VQFN-FCRLF   | RXB             | 14   | 3000 | 367.0       | 367.0      | 35.0        |
| LMR66430R3RXBRNEP  | VQFN-FCRLF   | RXB             | 14   | 3000 | 367.0       | 367.0      | 35.0        |

## 重要なお知らせと免責事項

テキサス・インスツルメンツは、技術データと信頼性データ(データシートを含みます)、設計リソース(リファレンスデザインを含みます)、アプリケーショ ンや設計に関する各種アドバイス、Webツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性 および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否しま す。

これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種 規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。

テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。

お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。

郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated



## PACKAGING INFORMATION

| Orderable Device   | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|--------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| LMR66430MB3RXBRNEP | ACTIVE        | VQFN-FCRLF   | RXB                | 14   | 3000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -55 to 150   | MB3NE                   | Samples |
| LMR66430R3RXBRNEP  | ACTIVE        | VQFN-FCRLF   | RXB                | 14   | 3000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -55 to 150   | R3NE                    | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## PACKAGE OPTION ADDENDUM

#### OTHER QUALIFIED VERSIONS OF LMR66430-EP :

• Catalog : LMR66430

• Automotive : LMR66430-Q1

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects

# **RXB0014A**



## **PACKAGE OUTLINE**

## VQFN-FCRLF - 1.05 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **RXB0014A**

# **EXAMPLE BOARD LAYOUT**

## VQFN-FCRLF - 1.05 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **RXB0014A**

# **EXAMPLE STENCIL DESIGN**

## VQFN-FCRLF - 1.05 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### 重要なお知らせと免責事項

TIは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや 設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供してお り、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的に かかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプ リケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載す ることは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを 自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供され ています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありま せん。

お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。

郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated