









**[LV5144](https://www.ti.com/product/ja-jp/lv5144?qgpn=lv5144)** [JAJSPY3](https://www.ti.com/ja-jp/lit/pdf/JAJSPY3) – AUGUST 2023

# <span id="page-0-0"></span>**LV5144 95V**、デューティ・サイクル範囲の広い同期整流降圧 **DC/DC** コントロ ーラ

# **1** 特長

**TEXAS** 

**INSTRUMENTS** 

- – デバイス温度グレード 1:-40℃~+125℃の周囲温 度範囲
- 多用途の同期整流式降圧 DC/DC コントローラ
	- 6V~95V の広い入力電圧範囲
	- 接合部温度:125℃ (最大値)
	- フィードバック精度 ±1% の 0.8V 基準電圧
	- 0.8V~60V の可変出力電圧
	- 45ns の t<sub>ON(min)</sub> により高い V<sub>IN</sub>/V<sub>OUT</sub> 比を実現
	- 145ns の t<sub>OFF(min)</sub> により低ドロップアウトを実現
	- ロスレス  ${\sf R}_{\sf DS(on)}$ またはシャント電流センシング
	- [CISPR 11](#page-45-0) および [CISPR 32](#page-45-0) Class B EMI 要件に 対して最適化
- 100kHz~1MHz のスイッチング周波数
	- SYNC In および SYNC Out 機能
	- ダイオード・エミュレーションまたは FPWM を選択 可能
- 標準の V<sub>TH</sub> MOSFET 用の 7.5V ゲート・ドライバ
	- 14ns のアダプティブ・デッドタイム制御
	- 2.3A ソースおよび 3.5A シンク能力
- 本質的な保護機能による堅牢な設計
	- 可変出力電圧ソフト・スタート
	- ヒカップ・モードによる過電流保護
	- ヒステリシス付きの入力 UVLO
	- VCC とゲート駆動の UVLO 保護
	- 高精度のイネーブル入力とオープン・ドレインの PGOOD インジケータによるシーケンシングと制御
	- ヒステリシス付きのサーマル・シャットダウン保護
- 20 ピンのウェッタブル・フランク付き VQFN パッケージ

# **2** アプリケーション

- [無線インフラストラクチャ](http://www.ti.com/applications/communications-equipment/wireless-infrastructure/overview.html)、[クラウド・コンピューティング](http://www.ti.com/applications/enterprise-systems/datacenter-enterprise-computing/overview.html)
- [産業用モータ駆動](http://www.ti.com/applications/industrial/motor-drives/overview.html)、試験 / [測定機器](http://www.ti.com/applications/industrial/test-measurement/overview.html)
- [個人用移動車両:電動バイク](http://www.ti.com/solution/electric-bike)
- [アセット追跡およびフリート管理システム](http://www.ti.com/applications/industrial/industrial-transport/overview.html)
- [非絶縁型](http://www.ti.com/power-management/power-over-ethernet-poe/overview.html) PoE、IP [カメラ](http://www.ti.com/solution/ip-network-camera)
- [反転型昇降圧レギュレータ](http://www.ti.com/power-management/non-isolated-dc-dc-switching-regulators/buck-boost-inverting/overview.html)

# **3** 概要

LV5144 95-V 同期整流降圧コントローラは、高い入力電 圧の電源、または高い過渡電圧が発生する入力レールか らのレギュレーションを行い、外部のサージ抑制コンポー ネントの必要性を最小限に抑えます。ハイサイド・スイッチ の最小のオン時間は 45ns で、大きな降圧率を使用でき るため、48V 公称入力から低電圧レールへの直接降圧変 換が可能になり、システムの複雑性と設計コストを下げるこ とができます。LV5144 は最低 6V の入力電圧ディップ中 も動作し、必要に応じて 100% に近いデューティ・サイク ルで動作するため、高性能の産業用制御、ロボット、デー タ通信、RF アプリケーションに理想的です。

強制 PWM (FPWM) 動作によりスイッチング周波数変動 が排除され、EMI が最小化されます。また、ユーザー選択 のダイオード·エミュレーション機能により軽負荷の状況で 消費電流が抑えられます。スイッチング周波数は最高 1MHz まで設定可能で、外部クロック・ソースと同期できる ため、ノイズに敏感なアプリケーションでビート周波数を排 除できます。



(1) 利用可能なすべてのパッケージについては、データシートの末尾 にある注文情報を参照してください。

(2) パッケージ・サイズ (長さ×幅) は公称値であり、該当する場合はピ ンも含まれます。



**[LV5144](https://www.ti.com/product/ja-jp/lv5144?qgpn=lv5144)**





代表的なアプリケーション回路と効率特性、**VOUT = 12V**、**FSW = 400kHz**



# **Table of Contents**





# **4 Revision History**

・・・・・・・・・・・・・・・・・。<br>資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。



<span id="page-3-0"></span>

# **5** 概要 **(**続き**)**

LV5144 ライン・フィードフォワード付き電圧モード・コントローラは、外部のハイサイドおよびローサイド N チャネル電力ス イッチを、標準スレッショルドの MOSFET に適した、堅牢な 7.5V のゲート・ドライバで駆動します。適応型タイミングのゲ ート・ドライバと、ソース 2.3A、シンク 3.5A の能力から、スイッチング遷移時にボディ・ダイオードの導通が最小化され、ス イッチング損失が低減し、高い入力電圧と高周波数で MOSFET を駆動するときの熱特性が改善されます。LV5144 はス イッチング・レギュレータの出力、または他の利用可能な電源で駆動できるため、さらに効率が向上します。

SYNCOUT での、内部発振器に対して 180° 位相がずれたクロック出力は、カスケードまたはマルチチャネルの電源で 入力コンデンサのリップル電流と EMI フィルタのサイズを減らすため理想的です。LV5144 の追加機能として、構成可能 なソフト・スタート、フォルト報告および出力監視用のオープン・ドレインのパワー・グッド・モニタ、プリバイアス負荷への単 調スタートアップ、VCC バイアス電源レギュレータおよびブートストラップ・ダイオードの搭載、外部電源のトラッキング、可 変のライン低電圧誤動作防止 (UVLO) を行うための高精度のヒステリシス付きイネーブル入力、ヒカップ・モードの過負荷 保護、自動回復機能付きのサーマル・シャットダウン保護があります。

LV5144 コントローラは 4.5mm × 3.5mm の熱的に強化された 20 ピンの VQFN パッケージで供給され、高電圧ピンに は追加のスペースを設け、ウェッタブル・フランクを採用してハンダ接合部フィレットの光学検査を容易に行えます。

<span id="page-4-0"></span>

# **6 Pin Configuration and Functions**



Connect Exposed Pad on bottom to AGND and PGND on the PCB.

#### 図 **6-1. 20-Pin VQFN With Wettable Flanks in RGY Package (Top View)**

#### 表 **6-1. Pin Functions**



<span id="page-5-0"></span>

#### 表 **6-1. Pin Functions (continued)**



(1)  $P = Power$ ,  $G = Ground$ ,  $I = Input$ ,  $O = Output$ 

#### **6.1 Wettable Flanks**

100% automated visual inspection (AVI) post-assembly is typically required to meet requirements for high reliability and robustness. Standard quad-flat no-lead (VQFN) packages do not have solderable or exposed pins and terminals that are easily viewed. Therefore, visually determining whether or not the package is successfully soldered onto the printed-circuit board (PCB) is difficult. The wettable-flank process was developed to resolve the issue of side-lead wetting of leadless packaging. The LV5144 is assembled using a 20-pin VQFN package with wettable flanks to provide a visual indicator of solderability, which reduces the inspection time and manufacturing costs.

<span id="page-6-0"></span>

# **7 Specifications**

#### **7.1 Absolute Maximum Ratings**

Over the recommended operating junction temperature range of –40°C to 150°C (unless otherwise noted). Parameters are not tested.(1)



(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

## **7.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## **7.3 Recommended Operating Conditions**

Over the recommended operating junction temperature range of –40°C to 150°C (unless otherwise noted). Parameters are not tested.



# <span id="page-7-0"></span>**7.3 Recommended Operating Conditions (continued)**

Over the recommended operating junction temperature range of –40°C to 150°C (unless otherwise noted). Parameters are not tested.



## **7.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

# **7.5 Electrical Characteristics**



### **7.5 Electrical Characteristics (continued)**



# **7.5 Electrical Characteristics (continued)**





## **7.5 Electrical Characteristics (continued)**



<span id="page-11-0"></span>

# **7.6 Typical Characteristics**





# **7.6 Typical Characteristics (continued)**



**[LV5144](https://www.ti.com/product/ja-jp/lv5144?qgpn=lv5144)**



## **7.6 Typical Characteristics (continued)**





# **7.6 Typical Characteristics (continued)**





## **7.6 Typical Characteristics (continued)**



<span id="page-16-0"></span>

# **8 Detailed Description**

#### **8.1 Overview**

The LV5144 is a 95-V, synchronous, buck controller with all of the functions necessary to implement a highefficiency step-down power supply. The output voltage range is from 0.8 V to 60 V. The voltage-mode control architecture uses input feedforward for excellent line transient response over a wide  $V_{\text{IN}}$  range. Voltage-mode control supports the wide duty cycle range for high input voltage and low dropout applications as well as when a high-voltage conversion ratio (for example, 10-to-1) is required. Current sensing for cycle-by-cycle current limit can be implemented with either the low-side FET  $R_{DS(on)}$  or a current sense resistor. The operating frequency is programmable from 100 kHz to 1 MHz. The LV5144 drives external high-side and low-side NMOS power switches with robust 7.5-V gate drivers suitable for standard threshold MOSFETs. Adaptive dead-time control between the high-side and low-side drivers minimizes body diode conduction during switching transitions. An external bias supply can be connected to the VCC pin to improve efficiency in high-voltage applications. A userselectable diode emulation feature enables DCM operation for improved efficiency and lower dissipation at lightload conditions.



## **8.2 Functional Block Diagram**

<span id="page-17-0"></span>

#### **8.3 Feature Description**

#### **8.3.1 Input Range (VIN)**

The LV5144 operational input voltage range is from 6 V to 95 V. The device is intended for step-down conversions from 12-V, 24-V, 48-V, 60-V, and 72-V unregulated, semiregulated, and fully-regulated supply rails. The application circuit in  $\boxtimes$  8-1 shows all the necessary components to implement an LV5144-based wide-V<sub>IN</sub> step-down regulator using a single supply. The LV5144 uses an internal LDO subregulator to provide a 7.5-V VCC bias rail for the gate drive and control circuits (assuming the input voltage is higher than 7.5 V plus the necessary subregulator dropout specification).





In high-voltage applications, take extra care to ensure the VIN pin does not exceed the absolute maximum voltage rating of 95 V during line or load transient events. Voltage ringing on the VIN pin that exceeds the values in the *[Absolute Maximum Ratings](#page-6-0)* can damage the IC. Use high-quality ceramic input capacitors to minimize ringing. An RC filter from the input rail to the VIN pin (for example, 4.7  $\Omega$  and 0.1 µF) provides supplementary filtering at the VIN pin.

#### **8.3.2 Output Voltage Setpoint and Accuracy (FB)**

The reference voltage at the FB pin is set at 0.8 V with a feedback system accuracy over the full junction temperature range of ±1%. Junction temperature range for the device is –40°C to +125°C. While dependent on switching frequency and load current requirements, the LV5144 is generally capable of providing an output voltage in the range of 0.8 V to a maximum of 60 V or slightly less than  $V_{\text{IN}}$ , whichever is lower. The DC output voltage setpoint during normal operation is set by the feedback resistor network, RFB1 and RFB2, connected to the output.



#### **8.3.3 High-Voltage Bias Supply Regulator (VCC)**

The LV5144 contains an internal high-voltage VCC regulator that provides a bias supply for the PWM controller and its gate drivers for the external MOSFETs. The input pin (VIN) can be connected directly to an input voltage source up to 100 V. The output of the VCC regulator is set to 7.5 V. However, when the input voltage is below the VCC setpoint level, the VCC output tracks  $V_{\text{IN}}$  with a small voltage drop. Connect a ceramic decoupling capacitor between 1 µF and 5 µF from VCC to AGND for stability.

The VCC regulator output has a current limit of 40 mA (minimum). At power up, the regulator sources current into the capacitor connected to the VCC pin. When the VCC voltage exceeds its rising UVLO threshold of 4.93 V, the output is enabled (if EN/UVLO is above 1.2 V), and the soft-start sequence begins. The output remains active until the VCC voltage falls below its falling UVLO threshold of 4.67 V (typical) or if EN/UVLO goes to a standby or shutdown state.

Internal power dissipation of the VCC regulator can be minimized by connecting the output voltage or an auxiliary bias supply rail (up to 13 V) to VCC using a diode D<sub>VCC</sub> as shown in  $\boxtimes$  8-2. A diode in series with the input prevents reverse current flow from VCC to VIN if the input voltage falls below the external VCC rail.



図 **8-2. VCC Bias Supply Connection From VOUT or Auxiliary Supply**

Note that a finite bias supply regulator dropout voltage exists and is manifested to a larger extent when driving high gate charge ( $Q_G$ ) power MOSFETs at elevated switching frequencies. For example, at  $V_{V}$ <sub>IN</sub> = 6 V, the VCC voltage is 5.8 V with a DC operating current,  $I_{VCC}$ , of 20 mA. Such a low gate drive voltage can be insufficient to fully enhance the power MOSFETs. At the very least, MOSFET on-state resistance,  $R_{DS(ON)}$ , can increase at such low gate drive voltage.

Here are the main considerations when operating at input voltages below 7.5 V:

- Increased MOSFET  $R_{DS(on)}$  at lower  $V_{GS}$ , leading to Increased conduction losses and reduced OCP setpoint
- Increased switching losses given the slower switching times when operating at lower gate voltages
- Restricted range of suitable power MOSFETs to choose from (MOSFETs with  $R_{DS(on)}$  rated at  $V_{GS}$  = 4.5 V become mandatory)

#### **8.3.4 Precision Enable (EN/UVLO)**

The EN/UVLO input supports adjustable input undervoltage lockout (UVLO) with hysteresis programmed by the resistor values for application specific power-up and power-down requirements. EN/UVLO connects to a comparator-based input referenced to a 1.2-V bandgap voltage. An external logic signal can be used to drive the EN/UVLO input to toggle the output ON and OFF and for system sequencing or protection. The simplest way to enable the operation of the LV5144 is to connect EN/UVLO directly to VIN. This allows self start-up of the LV5144 when  $V_{CC}$  is within its valid operating range. However, many applications benefit from using a resistor divider R<sub>UV1</sub> and R<sub>UV2</sub> as shown in  $\boxtimes$  [8-3](#page-19-0) to establish a precision UVLO level.

Use [式](#page-19-0) 1 and 式 2 to calculate the UVLO resistors given the required input turn-on and turn-off voltages.

<span id="page-19-0"></span>



図 **8-3. Programmable Input Voltage UVLO Turn-on and Turn-off**

The LV5144 enters a low  $I<sub>O</sub>$  shutdown mode when EN/UVLO is pulled below approximately 0.4 V. The internal LDO regulator powers off and the internal bias supply rail collapses, shutting down the bias currents of the LV5144. The LV5144 operates in standby mode when the EN/UVLO voltage is between the hard shutdown and precision enable (standby) thresholds.

#### **8.3.5 Power Good Monitor (PGOOD)**

The LV5144 provides a PGOOD flag pin to indicate when the output voltage is within a regulation window. Use the PGOOD signal as shown in Primary-Secondary Sequencing Implementation Using PGOOD and EN/ UVLOfor start-up sequencing of downstream converters, fault protection, and output monitoring. PGOOD is an open-drain output that requires a pullup resistor to a DC supply not greater than 13 V. The typical range of pullup resistance is 10 kΩ to 100 kΩ. If necessary, use a resistor divider to decrease the voltage from a higher voltage pullup rail.



図 **8-4. Primary-Secondary Sequencing Implementation Using PGOOD and EN/UVLO**

When the FB voltage exceeds 94% of the internal reference  $V_{REF}$ , the internal PGOOD switch turns off and PGOOD can be pulled high by the external pullup. If the FB voltage falls below 92% of  $V_{REF}$ , the internal



(3)

PGOOD switch turns on, and PGOOD is pulled low to indicate that the output voltage is out of regulation. Similarly, when the FB voltage exceeds 108% of  $V_{REF}$ , the internal PGOOD switch turns on, pulling PGOOD low. If the FB voltage subsequently falls below 105% of  $V_{REF}$ , the PGOOD switch is turned off and PGOOD is pulled high. PGOOD has a built-in deglitch delay of 25 us.

#### **8.3.6 Switching Frequency (RT, SYNCIN)**

There are two options for setting the switching frequency,  $F_{SW}$ , of the LV5144, thus providing a power supply designer with a level of flexibility when choosing external components for various applications. To adjust the frequency, use a resistor from the RT pin to AGND, or synchronize the LV5144 to an external clock signal through the SYNCIN pin.

#### *8.3.6.1 Frequency Adjust*

Adjust the free-running switching frequency by using a resistor from the RT pin to AGND. The switching frequency range is from 100 kHz to 1 MHz. The frequency set resistance,  $R_{RT}$ , is governed by Equation 3. E96 standard-value resistors for common switching frequencies are given in  $\frac{1}{2}$  8-1.

$$
R_{RT} [k\Omega] = \frac{10^4}{F_{SW} [kHz]}
$$



#### 表 **8-1. Frequency Set Resistors**

#### *8.3.6.2 Clock Synchronization*

Apply an external clock synchronization signal to the LV5144 to synchronize switching in both frequency and phase. Requirements for the external clock SYNC signal are:

- Clock frequency range: 100 kHz to 1 MHz
- Clock frequency:  $-20\%$  to +50% of the free-running frequency set by  $R_{RT}$
- Clock maximum voltage amplitude: 13 V
- Clock minimum pulse width: 50 ns





図 **8-5. Typical 400-kHz SYNCIN and SW Voltage Waveforms**

 $\boxtimes$  8-5 shows a clock signal at 400 kHz and the corresponding SW node waveform (V<sub>IN</sub> = 48 V, V<sub>OUT</sub> = 5 V, freerunning frequency = 280 kHz). The SW voltage waveform is synchronized with respect to the rising edge of SYNCIN. The rising edge of the SW voltage is phase delayed relative to SYNCIN by approximately 100 ns.

#### **8.3.7 Configurable Soft Start (SS/TRK)**

After the EN/UVLO pin exceeds its rising threshold of 1.2 V, the LV5144 begins charging the output to the DC level dictated by the feedback resistor network. The LV5144 features an adjustable soft start (set by a capacitor from the SS/TRK pin to GND) that determines the charging time of the output. A 10-µA current source charges this soft-start capacitor. Soft start limits inrush current as a result of high output capacitance to avoid an overcurrent condition. Stress on the input supply rail is also reduced. The soft-start time,  $t_{SS}$ , for the output voltage to ramp to its nominal level is set by  $\pm 4$ .

$$
t_{SS} = \frac{C_{SS} \cdot V_{REF}}{I_{SS}}
$$
 (4)

where

- $C_{SS}$  is the soft-start capacitance
- $V_{RFF}$  is the 0.8-V reference
- $I_{SS}$  is the 10-µA current sourced from the SS/TRK pin

More simply, calculate C<sub>SS</sub> using  $\pm 5$ .

$$
C_{SS}[nF] = 12.5 \cdot t_{SS}[ms]
$$

The SS/TRK pin is internally clamped to  $V_{FB}$  + 115 mV to allow a soft start recovery from an overload event. The clamp circuit requires a soft-start capacitance greater than 2 nF for stability and has a current limit of approximately 2 mA.

#### *8.3.7.1 Tracking*

The SS/TRK pin also doubles as a tracking pin when primary-secondary power-supply tracking is required. This tracking is achieved by simply dividing down the output voltage of the primary with a simple resistor network. Coincident, ratiometric, and offset tracking modes are possible.

If an external voltage source is connected to the SS/TRK pin, the external soft-start capability of the LV5144 is effectively disabled. The regulated output voltage level is reached when the SS/TRK pin reaches the 0.8-V reference voltage level. It is the responsibility of the system designer to determine if an external soft-start

(5)



capacitor is required to keep the device from entering current limit during a start-up event. Likewise, the system designer must also be aware of how fast the input supply ramps if the tracking feature is enabled.



図 **8-6. Typical Output Voltage Tracking and PGOOD Waveforms**

 $\boxtimes$  8-6 shows a triangular voltage signal directly driving SS/TRK and the corresponding output voltage tracking response. Nominal output voltage here is 5 V, with oscilloscope channel scaling chosen such that the waveforms overlap during tracking. As expected, the PGOOD flag transitions at thresholds of 94% (rising) and 92% (falling) of the nominal output voltage setpoint.

Two practical tracking configurations, ratiometric and coincident, are shown in Tracking Implementation With Primary, Ratiometric Secondary, and Coincident Secondary Rails. The most common application is coincident tracking, used in core versus I/O voltage tracking in DSP and FPGA implementations. Coincident tracking forces the primary and secondary channels to have the same output voltage ramp rate until the secondary output reaches its regulated setpoint. Conversely, ratiometric tracking sets the output voltage of the secondary to a fraction of the output voltage of the primary during start-up.



#### 図 **8-7. Tracking Implementation With Primary, Ratiometric Secondary, and Coincident Secondary Rails**

For coincident tracking, connect the SS/TRK input of the secondary regulator to a resistor divider from the output voltage of the primary that is the same as the divider used on the FB pin of the secondary. In other words, simply select R<sub>TRK3</sub> = R<sub>FB3</sub> and R<sub>TRK4</sub> = R<sub>FB4</sub> as shown in Tracking Implementation With Primary, Ratiometric Secondary, and Coincident Secondary Rails. As the primary voltage rises, the secondary voltage rises identically

Copyright © 2023 Texas Instruments Incorporated *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=JAJSPY3&partnum=LV5144)* 23



(aside from the 80-mV offset from SS/TRK to FB when  $V_{FB}$  is below 0.8 V). Eventually, the secondary voltage reaches its regulation voltage, at which point the internal reference takes over the regulation while the SS/TRK input continues to 115 mV above FB, and no longer controls the output voltage.

In all cases, to ensure that the output voltage accuracy is not compromised by the SS/TRK voltage being too close to the 0.8-V reference voltage, the final value of the SS/TRK voltage of the secondary must be at least 100 mV above FB.

#### **8.3.8 Voltage-Mode Control (COMP)**

The LV5144 incorporates a voltage-mode control loop implementation with input voltage feedforward to eliminate the input voltage dependence of the PWM modulator gain. This configuration allows the controller to maintain stability throughout the entire input voltage operating range and provides optimal response to input voltage transient disturbances. The constant gain provided by the controller greatly simplifies loop compensation design because the loop characteristics remain constant as the input voltage changes, unlike a buck converter without voltage feedforward. An increase in input voltage is matched by a concomitant increase in ramp voltage amplitude to maintain constant modulator gain. The input voltage feedforward gain,  $k_{FF}$ , is 15, equivalent to the input voltage divided by the ramp amplitude,  $V_{\text{IN}}/V_{\text{RAMP}}$ . See  $Z\rightarrow 9.1.3$  for more detail.

#### **8.3.9 Gate Drivers (LO, HO)**

The LV5144 gate driver impedances are low enough to perform effectively in high output current applications where large die-size or paralleled MOSFETs with correspondingly large gate charge, Q<sub>G</sub>, are used. Measured at  $V_{VCC}$  = 7.5 V, the low-side driver of the LV5144 has a low impedance pulldown path of 0.9 Ω to minimize the effect of dv/dt induced turn-on, particularly with low gate-threshold voltage MOSFETs. Similarly, the high-side driver has 1.5-Ω and 0.9-Ω pullup and pulldown impedances, respectively, for faster switching transition times, lower switching loss, and greater efficiency.

The high-side gate driver works in conjunction with an integrated bootstrap diode and external bootstrap capacitor,  $C_{BST}$ . When the low-side MOSFET conducts, the SW voltage is approximately at 0 V and  $C_{BST}$  is charged from VCC through the integrated boot diode. Connect a 0.1-μF or larger ceramic capacitor close to the BST and SW pins.

Furthermore, there is a proprietary adaptive dead-time control on both switching edges to prevent shoot-through and cross-conduction, minimize body diode conduction time, and reduce body diode reverse recovery losses.

#### **8.3.10 Current Sensing and Overcurrent Protection (ILIM)**

The LV5144 implements a lossless current sense scheme designed to limit the inductor current during an overload or short-circuit condition.  $\boxtimes$  8-8 portrays the popular current sense method using the on-state resistance of the low-side MOSFET. Meanwhile,  $\boxtimes$  8-9 shows an alternative implementation with current shunt resistor,  $R_S$ . The LV5144 senses the inductor current during the PWM off-time (when LO is high).



![](_page_23_Figure_13.jpeg)

VIN

![](_page_23_Figure_14.jpeg)

![](_page_23_Figure_15.jpeg)

<span id="page-24-0"></span>![](_page_24_Picture_0.jpeg)

(6)

The ILIM pin of the LV5144 sources a reference current that flows in an external resistor, designated R<sub>ILIM</sub>, to program of the current limit threshold. A current limit comparator on the ILIM pin prevents further SW pulses if the ILIM pin voltage goes below GND.  $\boxtimes$  8-10 shows the implementation.

Resistor R<sub>ILIM</sub> is tied to SW to use the R<sub>DS(on)</sub> of the low-side MOSFET as a sensing element (termed R<sub>DS(on)</sub> mode). Alternatively, R<sub>ILIM</sub> is tied to a shunt resistor connected at the source of the low-side MOSFET (termed R<sub>SENSE</sub> mode). The LV5144 detects the appropriate mode at start-up and sets the source current amplitude and temperature coefficient (TC) accordingly.

The ILIM current with  $R_{DS-ON}$  sensing is 200 µA at 27°C junction temperature and incorporates a TC of +4500 ppm/°C to generally track the  $R_{DS(on)}$  temperature variation of the low-side MOSFET. Conversely, the ILIM current is a constant 100 µA in  $R_{\text{SENSE}}$  mode. This controls the valley of the inductor current during a steadystate overload at the output. Depending on the chosen mode, select the resistance of R<sub>ILIM</sub> using Equation 6.

$$
R_{ILM} = \begin{cases} \frac{I_{OUT} - \Delta I_L/2}{I_{RDSON}} \cdot R_{DS(on)Q2}, & R_{DS(on)} \text{ sensing} \\ \frac{I_{OUT} - \Delta I_L/2}{I_{RS}} \cdot R_S, & \text{shunt sensing} \end{cases}
$$

where

- $\Delta I_1$  is the peak-to-peak inductor ripple current
- $R_{DS(0n)Q2}$  is the on-state resistance of the low-side MOSFET
- $I_{\text{RDSON}}$  is the ILIM pin current in  $R_{\text{DS-ON}}$  mode
- $R<sub>S</sub>$  is the resistance of the current-sensing shunt element
- $I_{RS}$  is the ILIM pin current in  $R_{SENSE}$  mode

Given the large voltage swings of ILIM in  $R_{DS(on)}$  sensing mode, a capacitor designated C<sub>ILIM</sub> connected from ILIM to PGND is essential to the operation of the valley current limit circuit. Choose this capacitance such that the time constant  $R_{ILIM}$ . C<sub>ILIM</sub> is approximately 6 ns.

![](_page_24_Figure_13.jpeg)

#### 図 **8-10. OCP Setpoint Defined by Current Source IRDSON and Resistor RILIM in RDS-ON Mode**

Note that current sensing with a shunt component is typically implemented at lower output current levels to provide accurate overcurrent protection. Burdened by the unavoidable efficiency penalty, PCB layout, and

<span id="page-25-0"></span>![](_page_25_Picture_1.jpeg)

additional cost implications, this configuration is not usually implemented in high-current applications (except where OCP setpoint accuracy and stability over the operating temperature range are critical specifications).

#### **8.3.11 OCP Duty Cycle Limiter**

![](_page_25_Figure_4.jpeg)

![](_page_25_Figure_5.jpeg)

In addition to valley current limiting, the LV5144 uses a proprietary duty-cycle limiter circuit to reduce the PWM on-time during an overcurrent condition. As shown in  $\boxtimes$  [8-10](#page-24-0), an auxiliary PWM comparator along with a modulated CLAMP voltage limits how quickly the on-time increases in response to a large step in the COMP voltage that typically occurs with a voltage-mode control loop architecture.

As depicted in  $\boxtimes$  8-11, the CLAMP voltage, V<sub>CLAMP</sub>, is normally regulated above the COMP voltage to provide adequate headroom during a response to a load-on transient. If the COMP voltage rises quickly during an overloaded or shorted output condition, the on-time pulse terminates, thereby limiting the on-time and peak inductor current. Moreover, the CLAMP voltage is reduced if additional valley current limit events occur, further reducing the average output current. If the overcurrent condition exists for 128 continuous clock cycles, a hiccup event is triggered and SS is pulled low for 8192 clock cycles before a soft-start sequence is initiated.

#### **8.4 Device Functional Modes**

#### **8.4.1 Shutdown Mode**

The EN/UVLO pin provides ON / OFF control for the LV5144. When the EN/UVLO voltage is below 0.37 V (typical), the device is in shutdown mode. Both the internal bias supply LDO and the switching regulator are off. The quiescent current in shutdown mode drops to 13.5  $\mu$ A (typical) at V<sub>IN</sub> = 48 V. The LV5144 also includes undervoltage protection of the internal bias LDO. If the internal bias supply voltage is below its UVLO threshold level, the switching regulator remains off.

#### **8.4.2 Standby Mode**

The internal bias supply LDO has a lower enable threshold than the switching regulator. When the EN/UVLO voltage exceeds 0.42 V (typical) and is below the precision enable threshold (1.2 V typically), the internal LDO is on and regulating. Switching action and output voltage regulation are disabled in standby mode.

![](_page_26_Picture_0.jpeg)

#### **8.4.3 Active Mode**

The LV5144 is in active mode when the VCC voltage is above its rising UVLO threshold of 5 V and the EN/UVLO voltage is above the precision EN threshold of 1.2 V. The simplest way to enable the LV5144 is to tie EN/UVLO to VIN. This allows self start-up of the LV5144 when the input voltage exceeds the VCC threshold plus the LDO dropout voltage from VIN to VCC.

#### **8.4.4 Diode Emulation Mode**

The LV5144 provides a diode emulation feature that can be enabled to prevent reverse (drain-to-source) current flow in the low-side MOSFET. When configured for diode emulation, the low-side MOSFET is switched off when reverse current flow is detected by sensing of the SW voltage using a zero-cross comparator. The benefit of this configuration is lower power loss at no-load and light-load conditions, the disadvantage being slower light-load transient response.

The diode emulation feature is configured with the SYNCIN pin. To enable diode emulation and thus achieve discontinuous conduction mode (DCM) operation at light loads, connect the SYNCIN pin to AGND or leave SYNCIN floating. If forced PWM (FPWM) continuous conduction mode (CCM) operation is desired, tie SYNCIN to VCC either directly or using a pullup resistor. Note that diode emulation mode is automatically engaged to prevent reverse current flow during a prebias start-up. A gradual change from DCM to CCM operation provides monotonic start-up performance.

#### **8.4.5 Thermal Shutdown**

The LV5144 includes an internal junction temperature monitor. If the temperature exceeds 175°C (typical), thermal shutdown occurs. When entering thermal shutdown, the device:

- 1. Turns off the high-side and low-side MOSFETs.
- 2. Pulls SS/TRK and PGOOD low.
- 3. Turns off the VCC regulator.
- 4. Initiates a soft-start sequence when the die temperature decreases by the thermal shutdown hysteresis of 20°C (typical).

This protection is a non-latching protection, and the device cycles into and out of thermal shutdown if the fault persists.

<span id="page-27-0"></span>![](_page_27_Picture_1.jpeg)

# **9 Application and Implementation**

注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### **9.1 Application Information**

#### **9.1.1 Design and Implementation**

#### **9.1.2 Power Train Components**

Comprehensive knowledge and understanding of the power train components are key to successfully completing a synchronous buck regulator design.

#### *9.1.2.1 Inductor*

For most applications, choose an inductance such that the inductor ripple current,  $ΔI<sub>L</sub>$ , is between 30% and 40% of the maximum DC output current at nominal input voltage. Choose the inductance using Equation 7 based on a peak inductor current given by Equation 8.

$$
L_{F} = \frac{V_{OUT}}{V_{IN}} \cdot \left(\frac{V_{IN} - V_{OUT}}{\Delta l_{L} \cdot F_{SW}}\right)
$$
\n
$$
I_{L(peak)} = I_{OUT} + \frac{\Delta l_{L}}{2}
$$
\n(8)

Check the inductor data sheet to ensure that the saturation current of the inductor is well above the peak inductor current of a particular design. Ferrite designs have very low core loss and are preferred at high switching frequencies, so design goals can then concentrate on copper loss and preventing saturation. Low inductor core loss is evidenced by reduced no-load input current and higher light-load efficiency. However, ferrite core materials exhibit a hard saturation characteristic and the inductance collapses abruptly when the saturation current is exceeded. This results in an abrupt increase in inductor ripple current, higher output voltage ripple, not to mention reduced efficiency and compromised reliability. Note that the saturation current of an inductor generally decreases as its core temperature increases. Of course, accurate overcurrent protection is key to avoiding inductor saturation.

#### *9.1.2.2 Output Capacitors*

Ordinarily, the output capacitor energy store of the regulator combined with the control loop response are prescribed to maintain the integrity of the output voltage within the dynamic (transient) tolerance specifications. The usual boundaries restricting the output capacitor in power management applications are driven by finite available PCB area, component footprint and profile, and cost. The capacitor parasitics—equivalent series resistance (ESR) and equivalent series inductance (ESL)—take greater precedence in shaping the load transient response of the regulator as the load step amplitude and slew rate increase.

The output capacitor,  $C_{\text{OUT}}$ , filters the inductor ripple current and provides a reservoir of charge for step-load transient events. Typically, ceramic capacitors provide extremely low ESR to reduce the output voltage ripple and noise spikes, while tantalum and electrolytic capacitors provide a large bulk capacitance in a relatively compact footprint for transient loading events.

Based on the static specification of peak-to-peak output voltage ripple denoted by  $\Delta V_{\text{OUT}}$ , choose an output capacitance that is larger than that given by [Equation 9](#page-28-0).

<span id="page-28-0"></span>![](_page_28_Picture_0.jpeg)

$$
C_{OUT} \ge \frac{\Delta l_L}{8 \cdot F_{SW} \sqrt{\Delta V_{OUT}^2 - (R_{ESR} \cdot \Delta l_L)^2}}
$$
\n(9)

 $\overline{\boxtimes}$  9-1 conceptually illustrates the relevant current waveforms during both load step-up and step-down transitions. As shown, the large-signal slew rate of the inductor current is limited as the inductor current ramps to match the new load-current level following a load transient. This slew-rate limiting exacerbates the deficit of charge in the output capacitor, which must be replenished as rapidly as possible during and after the load stepup transient. Similarly, during and after a load step-down transient, the slew rate limiting of the inductor current adds to the surplus of charge in the output capacitor that must be depleted as quickly as possible.

![](_page_28_Figure_4.jpeg)

図 **9-1. Load Transient Response Representation Showing COUT Charge Surplus or Deficit**

In a typical regulator application of 48-V input to low output voltage (for example, 5 V), the load-off transient represents the worst case in terms of output voltage transient deviation. In that conversion ratio application, the steady-state duty cycle is approximately 10% and the large-signal inductor current slew rate when the duty cycle collapses to zero is approximately  $-V_{\text{OUT}}/L$ . Compared to a load-on transient, the inductor current takes much longer to transition to the required level. The surplus of charge in the output capacitor causes the output voltage to significantly overshoot. In fact, to deplete this excess charge from the output capacitor as quickly as possible, the inductor current must ramp below its nominal level following the load step. In this scenario, a large output capacitance can be advantageously employed to absorb the excess charge and limit the voltage overshoot.

To meet the dynamic specification of output voltage overshoot during such a load-off transient (denoted as  $\Delta V_{\text{OVERSHOOT}}$  with step reduction in output current given by  $\Delta I_{\text{OUT}}$ ), the output capacitance must be larger than

$$
C_{OUT} \ge \frac{L_F \cdot \Delta I_{OUT}^2}{\left(V_{OUT} + \Delta V_{OVERSHOOT}\right)^2 - V_{OUT}^2}
$$
\n(10)

The ESR of a capacitor is provided in the manufacturer's data sheet either explicitly as a specification or implicitly in the impedance vs. frequency curve. Depending on type, size and construction, electrolytic capacitors have significant ESR, 5 mΩ and above, and relatively large ESL, 5 nH to 20 nH. PCB traces contribute some parasitic resistance and inductance as well. Ceramic output capacitors, on the other hand, have low ESR and ESL contributions at the switching frequency, and the capacitive impedance component dominates. However,

<span id="page-29-0"></span>![](_page_29_Picture_1.jpeg)

depending on package and voltage rating of the ceramic capacitor, the effective capacitance can drop quite significantly with applied DC voltage and operating temperature.

Ignoring the ESR term in [Equation 9](#page-28-0) gives a quick estimation of the minimum ceramic capacitance necessary to meet the output ripple specification. One to four 47-µF, 10-V, X7R capacitors in 1206 or 1210 footprint is a common choice. Use [Equation 10](#page-28-0) to determine if additional capacitance is necessary to meet the load-off transient overshoot specification.

A composite implementation of ceramic and electrolytic capacitors highlights the rationale for paralleling capacitors of dissimilar chemistries yet complementary performance. The frequency response of each capacitor is accretive in that each capacitor provides desirable performance over a certain portion of the frequency range. While the ceramic provides excellent mid- and high-frequency decoupling characteristics with its low ESR and ESL to minimize the switching frequency output ripple, the electrolytic device with its large bulk capacitance provides low-frequency energy storage to cope with load transient demands.

#### *9.1.2.3 Input Capacitors*

Input capacitors are necessary to limit the input ripple voltage to the buck power stage due to switchingfrequency AC currents. TI recommends using X5R or X7R dielectric ceramic capacitors to provide low impedance and high RMS current rating over a wide temperature range. To minimize the parasitic inductance in the switching loop, position the input capacitors as close as possible to the drain of the high-side MOSFET and the source of the low-side MOSFET. The input capacitor RMS current is given by Equation 11.

$$
I_{\text{CIN},\text{rms}} = \sqrt{D \cdot \left( I_{\text{OUT}}^2 \cdot (1 - D) + \frac{\Delta I_{\text{L}}^2}{12} \right)}
$$
(11)

The highest input capacitor RMS current occurs at  $D = 0.5$ , at which point the RMS current rating of the capacitors must be greater than half the output current.

Ideally, the DC component of input current is provided by the input voltage source and the AC component by the input filter capacitors. Neglecting inductor ripple current, the input capacitors source current of amplitude ( $I_{\text{OUT}}$  – I<sub>IN</sub>) during the D interval and sinks I<sub>IN</sub> during the 1−D interval. Thus, the input capacitors conduct a square-wave current of peak-to-peak amplitude equal to the output current. It follows that the resultant capacitive component of AC ripple voltage is a triangular waveform. Together with the ESR-related ripple component, the peak-to-peak ripple voltage amplitude is given by Equation 12.

$$
\Delta V_{IN} = \frac{I_{OUT} \cdot D \cdot (1 - D)}{F_{SW} \cdot C_{IN}} + I_{OUT} \cdot R_{ESR}
$$
\n(12)

The input capacitance required for a particular load current, based on an input voltage ripple specification of  $\Delta V_{IN}$ , is given by Equation 13.

$$
C_{IN} \ge \frac{D \cdot (1 - D) \cdot I_{OUT}}{F_{SW} \cdot (\Delta V_{IN} - R_{ESR} \cdot I_{OUT})}
$$
\n(13)

Low-ESR ceramic capacitors can be placed in parallel with higher valued bulk capacitance to provide optimized input filtering for the regulator and damping to mitigate the effects of input parasitic inductance resonating with high-Q ceramics. One bulk capacitor of sufficiently high current rating and two or three 2.2-μF 100-V X7R ceramic decoupling capacitors are usually sufficient. Select the input bulk capacitor based on its ripple current rating and operating temperature.

#### *9.1.2.4 Power MOSFETs*

The choice of power MOSFETs has significant impact on DC/DC regulator performance. A MOSFET with low onstate resistance,  $R_{DS(on)}$ , reduces conduction loss, whereas low parasitic capacitances enable faster transition times and reduced switching loss. Normally, the lower the  $R_{DS(on)}$  of a MOSFET, the higher the gate charge and

![](_page_30_Picture_0.jpeg)

output charge ( $Q_G$  and  $Q_{OSS}$  respectively), and vice versa. As a result, the product  $R_{DS(on)} \times Q_G$  is commonly specified as a MOSFET figure-of-merit. Low thermal resistance ensures that the MOSFET power dissipation does not result in excessive MOSFET die temperature.

The main parameters affecting power MOSFET selection in a LV5144 application are as follows:

- $R_{DS(on)}$  at  $V_{GS}$  = 7.5 V
- Drain-source voltage rating,  $BV<sub>DSS</sub>$ , typically 60 V, 80 V, or 100 V, depending on maximum input voltage
- Gate charge parameters at  $V_{GS}$  = 7.5 V
- Output charge,  $Q<sub>OSS</sub>$ , at the relevant input voltage
- Body diode reverse recovery charge, QRR
- Gate threshold voltage,  $V_{GS(th)}$ , derived from the Miller plateau evident in the Q<sub>G</sub> versus  $V_{GS}$  plot in the MOSFET data sheet. With a Miller plateau voltage typically in the range of 2 V to 5 V, the 7.5-V gate drive amplitude of the LV5144 provides an adequately-enhanced MOSFET when on and a margin against Cdv/dt shoot-through when off.

The MOSFET-related power losses are summarized by the equations presented in  $\frac{1}{100}$  9-1, where suffixes 1 and 2 represent high-side and low-side MOSFET parameters, respectively. While the influence of inductor ripple current is considered, second-order loss modes, such as those related to parasitic inductances and SW node ringing, are not included. Consult the *[LV5144 Quickstart Calculator](http://www.ti.com/ltool/lm5146design-calc)* to assist with power loss calculations.

![](_page_30_Picture_505.jpeg)

#### 表 **9-1. Buck Regulator MOSFET Power Losses**

(1) Gate drive loss is apportioned based on the internal gate resistance of the MOSFET, externally-added series gate resistance and the relevant gate driver resistance of the LV5144.

- (2) MOSFET R<sub>DS(on)</sub> has a positive temperature coefficient of approximately 4500 ppm/°C. The MOSFET junction temperature, T<sub>J</sub>, and its rise over ambient temperature is dependent upon the device total power dissipation and its thermal impedance. When operating at or near minimum input voltage, ensure that the MOSFET  $R_{DS(on)}$  is rated at  $V_{GS}$  = 4.5 V.
- $(3)$   $D' = 1-D$  is the duty cycle complement.
- $(4)$  MOSFET output capacitances,  $C_{\text{oss}1}$  and  $C_{\text{oss}2}$ , are highly non-linear with voltage. These capacitances are charged losslessly by the inductor current at high-side MOSFET turn-off. During turn-on, however, a current flows from the input to charge C<sub>oss2</sub> of the low-side MOSFET.  $E_{\text{oss1}}$ , the energy of  $C_{\text{oss1}}$ , is dissipated at turnon, but this is offset by the stored energy  $E_{\text{oss2}}$  on  $C_{\text{oss2}}$ .
- (5) MOSFET body diode reverse recovery charge, Q<sub>RR</sub>, depends on many parameters, particularly forward current, current transition speed, and temperature.

The high-side (control) MOSFET carries the inductor current during the PWM on-time (or D interval) and typically incurs most of the switching losses. It is therefore imperative to choose a high-side MOSFET that balances conduction and switching loss contributions. The total power dissipation in the high-side MOSFET is the sum of the losses due to conduction, switching (voltage-current overlap), output charge, and typically two-thirds of the net loss attributed to body diode reverse recovery.

The low-side (synchronous) MOSFET carries the inductor current when the high-side MOSFET is off (or 1–D interval). The low-side MOSFET switching loss is negligible as it is switched at zero voltage – current just commutates from the channel to the body diode or vice versa during the transition deadtimes. The LV5144, with

<span id="page-31-0"></span>![](_page_31_Picture_1.jpeg)

its adaptive gate drive timing, minimizes body diode conduction losses when both MOSFETs are off. Such losses scale directly with switching frequency.

In high step-down ratio applications, the low-side MOSFET carries the current for a large portion of the switching period. Therefore, to attain high efficiency, it is critical to optimize the low-side MOSFET for low  $R_{DS(on)}$ . In cases where the conduction loss is too high or the target  $R_{DS(on)}$  is lower than available in a single MOSFET, connect two low-side MOSFETs in parallel. The total power dissipation of the low-side MOSFET is the sum of the losses due to channel conduction, body diode conduction, and typically one-third of the net loss attributed to body diode reverse recovery. The LV5144 is well suited to drive TI's portfolio of [NexFET](http://www.ti.com/nexfet)™ power MOSFETs.

#### **9.1.3 Control Loop Compensation**

The poles and zeros inherent to the power stage and compensator are respectively illustrated by red and blue dashed rings in the schematic embedded in  $\frac{1}{2}$  9-2. The compensation network typically employed with voltagemode control is a Type-III circuit with three poles and two zeros. One compensator pole is located at the origin to realize high DC gain. The normal compensation strategy uses two compensator zeros to counteract the LC double pole, one compensator pole located to nullify the output capacitor ESR zero, with the remaining compensator pole located at one-half switching frequency to attenuate high frequency noise. The resistor divider network to FB determines the desired output voltage. Note that the lower feedback resistor,  $R_{FB2}$ , has no impact on the control loop from an AC standpoint because the FB node is the input to an error amplifier and is effectively at AC ground. Hence, the control loop is designed irrespective of output voltage level. The proviso here is the necessary output capacitance derating with bias voltage and temperature.

![](_page_31_Figure_6.jpeg)

表 **9-2. Buck Regulator Poles and Zeros**

(1)  $R_{ESR}$  represents the ESR of the output capacitor  $C_{OUT}$ .

<span id="page-32-0"></span>![](_page_32_Picture_0.jpeg)

(2) R<sub>DAMP</sub> = D · R<sub>DS(on)high-side</sub> + (1–D) · R<sub>DS(on)</sub> low-side + R<sub>DCR</sub>, shown as a lumped element in the schematic, represents the effective series damping resistance.

The small-signal open-loop response of a buck regulator is the product of modulator, power train and compensator transfer functions. The power stage transfer function can be represented as a complex pole pair associated with the output LC filter and a zero related to the ESR of the output capacitor. The DC (and low frequency) gain of the modulator and power stage is  $V_{\text{IN}}/V_{\text{RAMP}}$ . The gain from COMP to the average voltage at the input of the LC filter is held essentially constant by the PWM line feedforward feature of the LV5144 (15 V/V or 23.5 dB).

Complete expressions for small-signal frequency analysis are presented in  $\frac{1}{32}$  9-3. The transfer functions are denoted in normalized form. While the loop gain is of primary importance, a regulator is not specified directly by its loop gain but by its performance related characteristics, namely closed-loop output impedance and audio susceptibility.

![](_page_32_Picture_389.jpeg)

![](_page_32_Picture_390.jpeg)

(1) K<sub>mid</sub> = R<sub>C1</sub>/R<sub>FB1</sub> is the mid-band gain of the compensator. By expressing one of the compensator zeros in inverted zero format, the mid-band gain is denoted explicitly.

 $\boxtimes$  [9-2](#page-33-0) shows the open-loop response gain and phase. The poles and zeros of the system are marked with x and o symbols, respectively, and a + symbol indicates the crossover frequency. When plotted on a log (dB) scale, the open-loop gain is effectively the sum of the individual gain components from the modulator, power stage, and compensator (see  $\boxtimes$  [9-3\)](#page-33-0). The open-loop response of the system is measured experimentally by breaking the loop, injecting a variable-frequency oscillator signal, and recording the ensuing frequency response using a network analyzer setup.

<span id="page-33-0"></span>![](_page_33_Picture_1.jpeg)

![](_page_33_Figure_2.jpeg)

図 **9-2. Typical Buck Regulator Loop Gain and Phase With Voltage-Mode Control**

If the pole located at  $\omega_{p1}$  cancels the zero located at  $\omega_{ESR}$  and the pole at  $\omega_{p2}$  is located well above crossover, the expression for the loop gain, T<sub>v</sub>(s) in 表 [9-3,](#page-32-0) can be manipulated to yield the simplified expression given in 式 14.

$$
T_v(s) = R_{C1} \cdot C_{C3} \cdot \frac{V_{IN}}{V_{RAMP}} \cdot \frac{\omega_o^2}{s}
$$
 (14)

Essentially, a multi-order system is reduced to a single-order approximation by judicious choice of compensator components. A simple solution for the crossover frequency (denoted as f $_{\rm c}$  in  $\boxtimes$  9-2) with Type-III voltage-mode compensation is derived as shown in  $\overrightarrow{x}$  15 and  $\overrightarrow{x}$  16.

$$
\omega_{c} = 2 \pi \cdot f_{c} = \omega_{o} \cdot K_{mid} \cdot \frac{V_{IN}}{V_{RAMP}}
$$
\n
$$
K_{mid} = \frac{f_{c}}{f_{o}} \cdot \frac{1}{k_{FF}} = \frac{R_{C1}}{R_{FB1}}
$$
\n(16)\n
$$
\frac{100p \text{ Gain}}{\text{Gain}}
$$
\n20\n
$$
\frac{100p \text{ Gain}}{\text{Gain}}
$$
\n21\n
$$
\frac{100p \text{ Gain}}{\text{Gain}}
$$
\n22\n
$$
\frac{100p \text{ Gain}}{\text{Gain}}
$$
\n23\n
$$
\frac{100p \text{ Gain}}{\text{Gain}}
$$
\n24\n
$$
\frac{100p \text{ GHz}}{\text{Filter Gain}}
$$
\n25\n
$$
\frac{100p \text{ GHz}}{\text{Frequency (kHz)}}
$$
\n(16)

![](_page_33_Figure_8.jpeg)

![](_page_34_Picture_0.jpeg)

The loop crossover frequency is usually selected between one-tenth to one-fifth of switching frequency. Inserting an appropriate crossover frequency into [Equation 16](#page-33-0) gives a target for the mid-band gain of the compensator,  $K_{mid}$ . Given an initial value for R<sub>FB1</sub>, R<sub>FB2</sub> is then selected based on the desired output voltage. Values for R<sub>C1</sub>, R<sub>C2</sub>, C<sub>C1</sub>, C<sub>C2</sub>, and C<sub>C3</sub> are calculated from the design expressions listed in  $\frac{1}{\sqrt{3}}$  9-4, with the premise that the compensator poles and zeros are set as follows:  $\omega_{z1} = 0.5 \cdot \omega_o$ ,  $\omega_{z2} = \omega_o$ ,  $\omega_{p1} = \omega_{SW}/2$ , and  $\omega_{p2} = \omega_{ESR}$ .

![](_page_34_Picture_369.jpeg)

![](_page_34_Picture_370.jpeg)

Referring to the bode plot in  $\boxtimes$  [9-2](#page-33-0), the phase margin, indicated as  $\varphi_M$ , is the difference between the loop phase and –180° at crossover. A target of 50° to 70° for this parameter is considered ideal. Additional phase boost is dialed in by locating the compensator zeros at a frequency lower than the LC double pole. This helps mitigate the phase dip associated with the LC filter, particularly at light loads when the Q-factor is higher and the phase dip becomes especially prominent. The ramification of low phase in the frequency domain is an under-damped transient response in the time domain.

The power supply designer now has all the necessary expressions to optimally position the loop crossover frequency while maintaining adequate phase margin over the required line, load and temperature operating ranges. The *[LV5144 Quickstart Calculator](http://www.ti.com/tool/lm5146design-calc)* is available to expedite these calculations and to adjust the bode plot as needed.

#### **9.1.4 EMI Filter Design**

Switching regulators exhibit negative input impedance, which is lowest at the minimum input voltage. An underdamped LC filter exhibits a high output impedance at the resonant frequency of the filter. For stability, the filter output impedance must be less than the absolute value of the converter input impedance.

$$
Z_{IN} = \left| -\frac{V_{IN(min)}}{P_{IN}} \right|^2
$$

The EMI filter design steps are as follows:

- Calculate the required attenuation of the EMI filter at the switching frequency, where  $C_{\text{IN}}$  represents the existing capacitance at the input of the switching converter.
- Input filter inductor L<sub>IN</sub> is usually selected between 1  $\mu$ H and 10  $\mu$ H, but it can be lower to reduce losses in a high current design.
- Calculate input filter capacitor  $C_F$ .

(17)

![](_page_35_Picture_1.jpeg)

![](_page_35_Figure_2.jpeg)

図 **9-4. Buck Regulator With π-Stage EMI Filter**

By calculating the first harmonic current from the Fourier series of the input current waveform and multiplying it by the input impedance (the impedance is defined by the existing input capacitor  $C_{N}$ ), a formula is derived to obtain the required attenuation as shown by Equation 18.

$$
Attn = 20 \log \left( \frac{I_{L(PEAK)}}{\pi^2 \cdot F_{SW} \cdot C_{IN}} \cdot \sin(\pi \cdot D_{MAX}) \cdot \frac{1}{1 \mu V} \right) - V_{MAX}
$$
\n(18)

where

- $V_{MAX}$  is the noise specification in dBµV from the applicable EMI standard, for example CISPR 32 Class B
- $C_{IN}$  is the existing input capacitance of the buck regulator
- $D_{MAX}$  is the maximum duty cycle
- $I_{PEAK}$  is the peak inductor current

For filter design purposes, the current at the input can be modeled as a square-wave. Determine the EMI filter capacitance  $C_F$  from Equation 19.

$$
C_{F} = \frac{1}{L_{IN}} \left( \frac{\frac{|Attn|}{40}}{2\pi \cdot F_{SW}} \right)^{2}
$$
(19)

Adding an input filter to a switching regulator modifies the control-to-output transfer function. The output impedance of the filter must be sufficiently small such that the input filter does not significantly affect the loop gain of the buck converter. The impedance peaks at the filter resonant frequency. The resonant frequency of the filter is given by Equation 20.

$$
f_{res} = \frac{1}{2\pi \cdot \sqrt{L_{IN} \cdot C_F}}
$$
 (20)

The purpose of  $R_D$  is to reduce the peak output impedance of the filter at the resonant frequency. Capacitor  $C_D$ blocks the DC component of the input voltage to avoid excessive power dissipation in  $R_D$ . Capacitor  $C_D$  must have lower impedance than  $R_D$  at the resonant frequency with a capacitance value greater than that of the input capacitor C<sub>IN</sub>. This prevents C<sub>IN</sub> from interfering with the cutoff frequency of the main filter. Added damping is needed when the output impedance of the filter is high at the resonant frequency (Q of filter formed by  $L_{\text{IN}}$  and  $C_{\text{IN}}$  is too high). An electrolytic capacitor  $C_{\text{D}}$  can be used for damping with a value given by [Equation 21](#page-36-0).

<span id="page-36-0"></span>![](_page_36_Picture_0.jpeg)

$$
C^{}_{D} \geq 4 \cdot C^{}_{IN}
$$

Select the damping resistor  $R_D$  using Equation 22.

$$
R_D=\sqrt{\frac{L_{IN}}{C_{IN}}}
$$

(22)

(21)

<span id="page-37-0"></span>![](_page_37_Picture_1.jpeg)

### **9.2 Typical Applications**

For step-by-step design procedure, circuit schematics, bill of materials, PCB files, simulation and test results of an LV5144-powered implementation, see *[TI Designs](http://www.ti.com/tidesigns)* reference design library.

#### **9.2.1 Design 1 – 12-A High-Efficiency Synchronous Buck DC/DC Regulator**

 $\overline{2}$  9-5 shows the schematic diagram of a 5-V, 12-A buck regulator with a switching frequency of 300 kHz. In this example, the target efficiencies are 94% and 92% at input voltages of 24 V and 48 V, respectively. The input UVLO is set to turn on and off at 8 V and 7 V, respectively. The switching frequency is set by means of a synchronization input signal at 300 kHz, and the free-running switching frequency (in the event that the synchronization signal is removed) is set at 250 kHz by resistor  $R_{RT}$ . In terms of control loop performance, the target loop crossover frequency is 40 kHz with a phase margin greater than 50°. The output voltage soft-start time is 6 ms.

![](_page_37_Figure_6.jpeg)

図 **9-5. Application Circuit 1 With LV5144-Q1 48-V to 5-V, 12-A Buck Regulator at 300 kHz**

注

This and subsequent design examples are provided herein to showcase the LV5144 controller in several different applications. Depending on the source impedance of the input supply bus, an electrolytic capacitor can be required at the input to ensure stability, particularly at low input voltage and high output current operating conditions. See  $\pm \text{const}$  9.3 for more detail.

![](_page_38_Picture_0.jpeg)

#### *9.2.1.1 Design Requirements*

The intended input, output, and performance-related parameters pertinent to this design example are shown in 表 9-5.

![](_page_38_Picture_271.jpeg)

#### 表 **9-5. Design Parameters**

#### *9.2.1.2 Detailed Design Procedure*

The selected buck converter powertrain components are cited in  $\frac{1}{100}$  9-6, and many of the components are available from multiple vendors. The MOSFETs in particular are chosen for both lowest conduction and switching power loss, as discussed in detail in [セクション](#page-29-0) 9.1.2.4.

The current limit setpoint in this design is set at 19 A based on the resistor R<sub>ILIM</sub> and the 6-mΩ R<sub>DS(on)</sub> of the lowside MOSFET (typical at T $_{\rm J}$  = 25°C and V $_{\rm GS}$  = 7.5 V). This design uses a low-DCR, metal-powder inductor, and all-ceramic output capacitor implementation.

![](_page_38_Picture_272.jpeg)

#### 表 **9-6. List of Materials for Application Circuit 1**

![](_page_39_Picture_1.jpeg)

#### *9.2.1.3 Application Curves*

![](_page_39_Figure_3.jpeg)

![](_page_40_Picture_0.jpeg)

![](_page_40_Figure_2.jpeg)

<span id="page-41-0"></span>![](_page_41_Picture_1.jpeg)

#### **9.2.2 Design 2 – High Density, 12-V, 8-A Rail From 48-V Telecom Power**

 $\boxtimes$  9-16 shows the schematic diagram of a 400-kHz, 12-V output, 8-A synchronous buck regulator intended for 48-V telecom applications.

![](_page_41_Figure_4.jpeg)

![](_page_41_Figure_5.jpeg)

#### *9.2.2.1 Design Requirements*

The required input, output, and performance parameters for this application example are shown in  $\frac{1}{2}$  9-7.

![](_page_41_Picture_477.jpeg)

# 表 **9-7. Design Parameters**

#### *9.2.2.2 Detailed Design Procedure*

A high power density, high-efficiency regulator design uses 100-V power MOSFETs in SON 5-mm × 6-mm packages, together with a low-DCR inductor and all-ceramic capacitor design. The design occupies a footprint of 30 mm × 15 mm on a single-sided PCB. The overcurrent (OC) setpoint in this design is set at 12 A based on the resistor R<sub>ILIM</sub> and the 10-mΩ R<sub>DS(on)</sub> of the low-side MOSFET (typical at Tյ = 25°C and V<sub>GS</sub> = 10 V). The 12-V output is connected to VCC through a diode, D1, to reduce IC bias power dissipation at high input voltages.

![](_page_42_Picture_0.jpeg)

The selected buck converter powertrain components are cited in  $\ddot{\mathcal{R}}$  9-8, including power MOSFETs, buck inductor, input and output capacitors, and ICs. Using the *[LV5144 Quickstart Calculator](http://www.ti.com/tool/lm5146design-calc)*, compensation components are selected based on a target loop crossover frequency of 40 kHz and phase margin greater than 55°. The output voltage soft-start time is 6 ms based on the selected soft-start capacitance,  $C_{SS}$ , of 47 nF.

![](_page_42_Picture_220.jpeg)

#### 表 **9-8. List of Materials for Application Circuit 2**

As shown in  $\boxtimes$  [9-16,](#page-41-0) a 2.2- $\Omega$  resistor in series with C<sub>BST</sub> is used to slow the turn-on transition of the high-side MOSFET, reducing the spike amplitude and ringing of the SW node voltage and minimizing the possibility of Cdv/dt-induced shoot-through of the low-side MOSFET. If needed, place an RC snubber (for example, 2.2 Ω and 100 pF) close to the drain (SW node) and source (PGND) terminals of the low-side MOSFET to further attenuate any SW node voltage overshoot or ringing. Please refer to the application note *[Reduce Buck Converter EMI and](https://www.ti.com/jp/lit/pdf/SLYT682) [Voltage Stress by Minimizing Inductive Parasitics](https://www.ti.com/jp/lit/pdf/SLYT682)* for more detail.

![](_page_43_Picture_1.jpeg)

### *9.2.2.3 Application Curves*

![](_page_43_Figure_3.jpeg)

![](_page_44_Picture_0.jpeg)

![](_page_44_Figure_2.jpeg)

<span id="page-45-0"></span>![](_page_45_Picture_1.jpeg)

![](_page_45_Figure_2.jpeg)

## **9.3 Power Supply Recommendations**

The LV5144 buck controller is designed to operate from a wide input voltage range from 5.5 V to 100 V. The characteristics of the input supply must be compatible with the *[Absolute Maximum Ratings](#page-6-0)* and *[Recommended](#page-6-0) [Operating Conditions](#page-6-0)*. In addition, the input supply must be capable of delivering the required input current to the fully-loaded regulator. Estimate the average input current with  $\pm$  23.

$$
I_{IN} = \frac{V_{OUT} \cdot I_{OUT}}{V_{IN} \cdot \eta}
$$

(23)

where

• η is the efficiency

If the converter is connected to an input supply through long wires or PCB traces with a large impedance, take special care to achieve stable performance. The parasitic inductance and resistance of the input cables can have an adverse affect on converter operation. The parasitic inductance in combination with the low-ESR

<span id="page-46-0"></span>![](_page_46_Picture_0.jpeg)

ceramic input capacitors form an underdamped resonant circuit. This circuit can cause overvoltage transients at VIN each time the input supply is cycled ON and OFF. The parasitic resistance causes the input voltage to dip during a load transient. If the regulator is operating close to the minimum input voltage, this dip can cause false UVLO fault triggering and a system reset. The best way to solve such issues is to reduce the distance from the input supply to the regulator and use an aluminum or tantalum input capacitor in parallel with the ceramics. The moderate ESR of the electrolytic capacitors helps to damp the input resonant circuit and reduce any voltage overshoots. A capacitance in the range of 10  $\mu$ F to 47  $\mu$ F is usually sufficient to provide input damping and helps to hold the input voltage steady during large load transients.

An EMI input filter is often used in front of the regulator that, unless carefully designed, can lead to instability as well as some of the effects mentioned above. The application report *[Simple Success with Conducted EMI for](https://www.ti.com/jp/lit/pdf/SNVA489) [DC-DC Converters](https://www.ti.com/jp/lit/pdf/SNVA489)* provides helpful suggestions when designing an input filter for any switching regulator.

#### **9.4 Layout**

#### **9.4.1 Layout Guidelines**

Proper PCB design and layout is important in a high-current, fast-switching circuits (with high current and voltage slew rates) to assure appropriate device operation and design robustness. As expected, certain issues must be considered before designing a PCB layout using the LV5144. The high-frequency power loop of the buck converter power stage is denoted by #1 in the shaded area of  $\boxtimes$  9-33. The topological architecture of a buck converter means that particularly high di/dt current flows in the components of loop 1, and it becomes mandatory to reduce the parasitic inductance of this loop by minimizing its effective loop area. Also important is the gate drive loops of the low-side and high-side MOSFETs, denoted by 2 and 3, respectively, in  $\boxtimes$  9-33.

![](_page_46_Figure_7.jpeg)

![](_page_46_Figure_8.jpeg)

#### *9.4.1.1 Power Stage Layout*

- 1. Input capacitors, output capacitors, and MOSFETs are the constituent components of the power stage of a buck regulator and are typically placed on the top side of the PCB (solder side). The benefits of convective heat transfer are maximized because of leveraging any system-level airflow. In a two-sided PCB layout, small-signal components are typically placed on the bottom side (component side). insert at least one inner plane, connected to ground, to shield and isolate the small-signal traces from noisy power traces and lines.
- 2. The DC/DC converter has several high-current loops. Minimize the area of these loops in order to suppress generated switching noise and parasitic loop inductance and optimize switching performance.

![](_page_47_Picture_1.jpeg)

- Loop #1: The most important loop to minimize the area of is the path from the input capacitor or capacitors through the high- and low-side MOSFETs, and back to the capacitor or capacitors through the ground connection. Connect the input capacitor or capacitors negative terminal close to the source of the low-side MOSFET (at ground). Similarly, connect the input capacitor or capacitors positive terminal close to the drain of the high-side MOSFET (at VIN). Refer to loop #1 of  $\boxtimes$  [9-33.](#page-46-0)
- Another loop, not as critical though as loop #1, is the path from the low-side MOSFET through the inductor and output capacitors, and back to source of the low-side MOSFET through ground. Connect the source of the low-side MOSFET and negative terminal of the output capacitor or capacitors at ground as close as possible.
- 3. The PCB trace defined as SW node, which connects to the source of the high-side (control) MOSFET, the drain of the low-side (synchronous) MOSFET and the high-voltage side of the inductor, must be short and wide. However, the SW connection is a source of injected EMI and thus must not be too large.
- 4. Follow any layout considerations of the MOSFETs as recommended by the MOSFET manufacturer, including pad geometry and solder paste stencil design.
- 5. The SW pin connects to the switch node of the power conversion stage and acts as the return path for the high-side gate driver. The parasitic inductance inherent to loop #1 in  $\boxtimes$  [9-33](#page-46-0) and the output capacitance  $(C_{\text{OSS}})$  of both power MOSFETs form a resonant circuit that induces high frequency (> 100 MHz) ringing on the SW node. The voltage peak of this ringing, if not controlled, can be significantly higher than the input voltage. Ensure that the peak ringing amplitude does not exceed the absolute maximum rating limit for the SW pin. In many cases, a series resistor and capacitor snubber network connected from the SW node to GND damps the ringing and decreases the peak amplitude. Provide provisions for snubber network components in the PCB layout. If testing reveals that the ringing amplitude at the SW pin is excessive, then include snubber components as needed.

#### *9.4.1.2 Gate Drive Layout*

The LV5144 high-side and low-side gate drivers incorporate short propagation delays, adaptive dead-time control and low-impedance output stages capable of delivering large peak currents with very fast rise and fall times to facilitate rapid turnon and turnoff transitions of the power MOSFETs. Very high di/dt can cause unacceptable ringing if the trace lengths and impedances are not well controlled.

Minimization of stray or parasitic gate loop inductance is key to optimizing gate drive switching performance, whether it be series gate inductance that resonates with MOSFET gate capacitance or common source inductance (common to gate and power loops) that provides a negative feedback component opposing the gate drive command, thereby increasing MOSFET switching times. The following loops are important:

- Loop 2: high-side MOSFET, Q<sub>1</sub>. During the high-side MOSFET turnon, high current flows from the bootstrap (boot) capacitor through the gate driver and high-side MOSFET, and back to the negative terminal of the boot capacitor through the SW connection. Conversely, to turn off the high-side MOSFET, high current flows from the gate of the high-side MOSFET through the gate driver and SW, and back to the source of the high-side MOSFET through the SW trace. Refer to loop #2 of  $\overline{\otimes}$  [9-33](#page-46-0).
- Loop 3: low-side MOSFET, Q2. During the low-side MOSFET turn-on, high current flows from the VCC decoupling capacitor through the gate driver and low-side MOSFET, and back to the negative terminal of the capacitor through ground. Conversely, to turn off the low-side MOSFET, high current flows from the gate of the low-side MOSFET through the gate driver and GND, and back to the source of the low-side MOSFET through ground. Refer to loop #3 of  $\boxtimes$  [9-33](#page-46-0).

TI strongly recommends following circuit layout guidelines when designing with high-speed MOSFET gate drive circuits.

- 1. Connections from gate driver outputs, HO and LO, to the respective gate of the high-side or low-side MOSFET must be as short as possible to reduce series parasitic inductance. Use 0.65 mm (25 mils) or wider traces. Use a via or vias, if necessary, of at least 0.5 mm (20 mils) diameter along these traces. Route HO and SW gate traces as a differential pair from the LV5144 to the high-side MOSFET, taking advantage of flux cancellation.
- 2. Minimize the current loop path from the VCC and BST pins through their respective capacitors as these provide the high instantaneous current, up to 3.5 A, to charge the MOSFET gate capacitances. Specifically, locate the bootstrap capacitor,  $C_{\text{BST}}$ , close to the BST and SW pins of the LV5144 to minimize the area of

loop #2 associated with the high-side driver. Similarly, locate the VCC capacitor,  $C_{VCC}$ , close to the VCC and PGND pins of the LV5144 to minimize the area of loop #3 associated with the low-side driver.

3. Placing a 2-Ω to 10-Ω resistor in series with the boot capacitor, as shown in  $\boxtimes$  [9-16,](#page-41-0) slows down the highside MOSFET turn-on transition, serving to reduce the voltage ringing and peak amplitude at the SW node at the expense of increased MOSFET turn-on power loss.

#### *9.4.1.3 PWM Controller Layout*

With the proviso to locate the controller as close as possible to the MOSFETs to minimize gate driver trace runs, the components related to the analog and feedback signals, current limit setting, and temperature sense are considered in the following:

- 1. Separate power and signal traces, and use a ground plane to provide noise shielding.
- 2. Place all sensitive analog traces and components such as COMP, FB, RT, ILIM, and SS/TRK away from high-voltage switching nodes such as SW, HO, LO, or BST to avoid mutual coupling. Use an internal layer or layers as a ground plane or ground planes. Pay particular attention to shielding the feedback (FB) trace from power traces and components.
- 3. The upper feedback resistor can be connected directly to the output voltage sense point at the load device or the bulk capacitor at the converter side.
- 4. Connect the ILIM setting resistor from the drain of the low-side MOSFET to ILIM and make the connections as close as possible to the LV5144. The trace from the ILIM pin to the resistor must avoid coupling to a highvoltage switching net.
- 5. Minimize the loop area from the VCC and VIN pins through their respective decoupling capacitors to the GND pin. Locate these capacitors as close as possible to the LV5144.

#### *9.4.1.4 Thermal Design and Layout*

The useful operating temperature range of a PWM controller with integrated gate drivers and bias supply LDO regulator is greatly affected by:

- Average gate drive current requirements of the power MOSFETs
- Switching frequency
- Operating input voltage (affecting bias regulator LDO voltage drop and hence its power dissipation)
- Thermal characteristics of the package and operating environment

For a PWM controller to be useful over a particular temperature range, the package must allow for the efficient removal of the heat produced while keeping the junction temperature within rated limits. The LV5144 controller is available in a small 3.5-mm × 4.5-mm 20-pin VQFN (RGY) PowerPAD™ package to cover a range of application requirements. The thermal metrics of this package are summarized in [Thermal Information.](#page-7-0) The application report *[Semiconductor and IC Package Thermal Metrics](https://www.ti.com/jp/lit/pdf/SPRA953)* provides detailed information regarding the thermal information table.

The 20-pin VQFN package offers a means of removing heat from the semiconductor die through the exposed thermal pad at the base of the package. While the exposed pad of the package is not directly connected to any leads of the package, it is thermally connected to the substrate of the LV5144 device (ground). This allows a significant improvement in heat sinking, and it becomes imperative that the PCB is designed with thermal lands, thermal vias, and a ground plane to complete the heat removal subsystem. The exposed pad of the LV5144 is soldered to the ground-connected copper land on the PCB directly underneath the device package, reducing the thermal resistance to a very low value. Wide traces of the copper tying in the no-connect pins of the LV5144 (pins 9 and 16) and connection to this thermal land helps to dissipate heat.

Numerous vias with a 0.3-mm diameter connected from the thermal land to the internal and solder-side ground planes are vital to help dissipation. In a multi-layer PCB design, a solid ground plane is typically placed on the PCB layer below the power components. Not only does this provide a plane for the power stage currents to flow but it also represents a thermally conductive path away from the heat generating devices.

The thermal characteristics of the MOSFETs also are significant. The drain pad of the high-side MOSFET is normally connected to a VIN plane for heat sinking. The drain pad of the low-side MOSFET is tied to the SW plane, but the SW plane area is purposely kept relatively small to mitigate EMI concerns.

![](_page_49_Picture_1.jpeg)

#### *9.4.1.5 Ground Plane Design*

As mentioned previously, TI recommends using one or more of the inner PCB layers as a solid ground plane. A ground plane offers shielding for sensitive circuits and traces and also provides a quiet reference potential for the control circuitry. Connect the PGND pin to the system ground plane using an array of vias under the exposed pad. Also connect the PGND directly to the return terminals of the input and output capacitors. The PGND net contains noise at the switching frequency and can bounce because of load current variations. The power traces for PGND, VIN, and SW can be restricted to one side of the ground plane. The other side of the ground plane contains much less noise and is designed for sensitive analog trace routes.

#### **9.4.2 Layout Example**

図 9-34 shows an example PCB layout based on the *[LV5144-Q1-EVM12V](http://www.ti.com/tool/lm5146-q1-evm12v)* design. The power component connections are made on the top layer with wide, copper-filled polygon areas. The SW connection from the power MOSFETs to the inductor is purposely kept at minimum area to reduce radiated EMI. A power ground plane is placed on layer 2 with 6 mil (0.15 mm) spacing to the top layer, see  $\boxtimes$  [9-35](#page-50-0). As a result, the buck regulator hot loop has a small effective area based on this tightly-coupled GND plane directly underneath the MOSFETs.

The LV5144 controller is located close to the gate terminals of the MOSFETs such that the gate drive traces are routed short and direct. Refer to the *[LV5144-Q1-EVM12V Evaluation Module User's Guide](https://www.ti.com/jp/lit/pdf/SNVU591)* for more detail.

![](_page_49_Figure_7.jpeg)

図 **9-34. LV5144 Controller PCB Layout (Viewed From Top)**

<span id="page-50-0"></span>![](_page_50_Picture_0.jpeg)

![](_page_50_Figure_2.jpeg)

注

See the *[Improve High-current DC/DC Regulator Performance for Free with Optimized Power Stage](https://www.ti.com/jp/lit/pdf/SNVA803) [Layout](https://www.ti.com/jp/lit/pdf/SNVA803)* application brief for more detail.

![](_page_50_Figure_5.jpeg)

<span id="page-51-0"></span>![](_page_51_Picture_1.jpeg)

# **10 Device and Documentation Support**

#### **10.1 Device Support**

## **10.1.1** サード・パーティ製品に関する免責事項

サード・パーティ製品またはサービスに関するテキサス・インスツルメンツの出版物は、単独またはテキサス・インスツルメン ツの製品、サービスと一緒に提供される場合に関係なく、サード・パーティ製品またはサービスの適合性に関する是認、サ ード・パーティ製品またはサービスの是認の表明を意味するものではありません。

#### **10.1.2 Development Support**

With an input operating voltage as low as 3.5 V and up to 100 V as specified in  $\frac{1}{2}$  10-1, the LM(2)514x family of synchronous buck controllers from TI provides flexibility, scalability and optimized design size for a range of applications. These controllers enable DC/DC designs with high density, low EMI and increased flexibility. Available EMI mitigation features include dual-random spread spectrum (DRSS) or triangular spread spectrum (TRSS), split gate driver outputs for slew rate (SR) control, and integrated active EMI filtering (AEF).

| DC/DC<br><b>CONTROLLER</b> | <b>SINGLE or</b><br><b>DUAL</b> | <b>V<sub>IN</sub> RANGE</b> | <b>CONTROL METHOD</b> | <b>GATE DRIVE</b><br><b>VOLTAGE</b> | <b>SYNC OUTPUT</b> | <b>EMI MITIGATION</b> |
|----------------------------|---------------------------------|-----------------------------|-----------------------|-------------------------------------|--------------------|-----------------------|
| LM25148                    | Single                          | 3.5 V to 42 V               | Peak current mode     | 5 V                                 | 180° phase shift   | <b>DRSS</b>           |
| LM25149                    | Single                          | 3.5 V to 42 V               | Peak current mode     | 5 V                                 | 180° phase shift   | AEF, DRSS             |
| LM25141                    | Single                          | 3.8 V to 42 V               | Peak current mode     | 5 V                                 | N/A                | SR control, TRSS      |
| <b>LM5141</b>              | Single                          | 3.8 V to 42 V               | Peak current mode     | 5V                                  | N/A                | SR control, TRSS      |
| <b>LM5143</b>              | Dual                            | 3.5 V to 65 V               | Peak current mode     | 5 V                                 | 90° phase shift    | SR control, TRSS      |
| LM25145                    | Single                          | 6 V to 42 V                 | Voltage mode          | 7.5 V                               | 180° phase shift   | N/A                   |
| <b>LM5145</b>              | Single                          | 6 V to 75 V                 | Voltage mode          | 7.5V                                | 180° phase shift   | N/A                   |
| LV5144                     | Single                          | 5.5 V to 100 V              | Voltage mode          | 7.5V                                | 180° phase shift   | N/A                   |

表 **10-1. Synchronous Buck DC/DC Controller Family**

For development support see the following:

- For TI's reference design library, visit [TI Designs](http://www.ti.com/tidesigns)
- To design a low-EMI power supply, review TI's comprehensive [EMI Training Series](http://training.ti.com/designing-low-emi-power-supply)
- TI Reference Designs:
	- *[57W output synchronous buck converter for telecom reference design](http://www.ti.com/tool/PMP20178)*
	- *[10-A automotive pre-regulator reference design](http://www.ti.com/tool/PMP30600-AL)*
	- *[10-A automotive pre-regulator reference design with extended input voltage range for trucks](http://www.ti.com/tool/PMP30600-TL)*
	- *[20-A automotive pre-regulator reference design](http://www.ti.com/tool/PMP30600-AH)*
	- *[20-A automotive pre-regulator reference design with extended input voltage range for trucks](http://www.ti.com/tool/PMP30600-TH)*
- **Technical Articles:** 
	- *[High-density PCB layout of DC/DC converters](http://e2e.ti.com/blogs_/b/powerhouse/archive/2015/09/16/high-density-pcb-layout-of-dc-dc-converters-part-2)*
	- *[Synchronous buck controller solutions support wide V](http://e2e.ti.com/blogs_/b/powerhouse/archive/2017/06/29/synchronous-buck-controller-solutions-support-wide-vin-performance-and-flexibility)IN performance and flexibility*
	- *[How to use slew rate for EMI control](http://e2e.ti.com/blogs_/b/powerhouse/archive/2016/03/21/how-to-use-slew-rate-for-emi-control)*
	- *[How to reduce EMI and shrink power-supply size with an integrated active EMI filter](http://e2e.ti.com/blogs_/b/powerhouse/posts/how-to-reduce-emi-and-shrink-power-supply-size-with-an-integrated-active-emi-filter)*

#### **10.2 Documentation Support**

#### **10.2.1 Related Documentation**

For related documentation see the following:

- Texas Instruments, *[LV5144-Q1 EVM User's Guide](https://www.ti.com/jp/lit/pdf/SNVU591)*
- Texas Instruments, *[LM5145 EVM User's Guide](https://www.ti.com/jp/lit/pdf/SNVU545)*
- Texas Instruments, *[LM5143-Q1 Synchronous Buck Controller EVM](https://www.ti.com/jp/lit/pdf/SNVU623)* user's guide
- Texas Instruments, *[LM5143-Q1 4-phase Buck Regulator Design for Automotive ADAS Applications](https://www.ti.com/jp/lit/pdf/SNVA870)*  application note

<span id="page-52-0"></span>![](_page_52_Picture_0.jpeg)

- Texas Instruments, *[Reduce Buck Converter EMI and Voltage Stress by Minimizing Inductive Parasitics](https://www.ti.com/jp/lit/pdf/SLYT682)*  analog design journal
- Texas Instruments, *[AN-2162 Simple Success with Conducted EMI from DC-DC Converters](https://www.ti.com/jp/lit/pdf/SNVA489)* application note
- White Papers:
	- Texas Instruments, *Valuing Wide VIN[, Low-EMI Synchronous Buck Circuits for Cost-Effective, Demanding](https://www.ti.com/jp/lit/pdf/SLYY104)  [Applications](https://www.ti.com/jp/lit/pdf/SLYY104)*
	- Texas Instruments, *[An Overview of Conducted EMI Specifications for Power Supplies](https://www.ti.com/jp/lit/pdf/SLYY136)*
	- Texas Instruments, *[An Overview of Radiated EMI Specifications for Power Supplies](https://www.ti.com/jp/lit/pdf/SLYY142)*

#### *10.2.1.1 PCB Layout Resources*

- Texas Instruments, *[Improve High-current DC/DC Regulator Performance for Free with Optimized Power](https://www.ti.com/jp/lit/pdf/SNVA803) [Stage Layout](https://www.ti.com/jp/lit/pdf/SNVA803)* application brief
- Texas Instruments, *[AN-1149 Layout Guidelines for Switching Power Supplies](https://www.ti.com/jp/lit/pdf/SNVA021)* application note
- Texas Instruments, *[Constructing Your Power Supply Layout Considerations](https://www.ti.com/jp/lit/pdf/SLUP230)*
- Technical Articles: – *[High-Density PCB Layout of DC-DC Converters](https://e2e.ti.com/blogs_/b/powerhouse/archive/2015/09/16/high-density-pcb-layout-of-dc-dc-converters-part-2)*

#### *10.2.1.2 Thermal Design Resources*

- Texas Instruments, *[AN-2020 Thermal Design by Insight, Not Hindsight](https://www.ti.com/jp/lit/pdf/SNVA419)* application note
- Texas Instruments, *[AN-1520 A Guide to Board Layout for Best Thermal Resistance for Exposed Pad](https://www.ti.com/jp/lit/pdf/SNVA183)  [Packages](https://www.ti.com/jp/lit/pdf/SNVA183)* application note
- Texas Instruments, *[Semiconductor and IC Package Thermal Metrics](https://www.ti.com/jp/lit/pdf/SPRA953)* application note
- Texas Instruments, *[Thermal Design Made Simple with LM43603 and LM43602](https://www.ti.com/jp/lit/pdf/SNVA719)* application note
- Texas Instruments, *PowerPAD™ [Thermally Enhanced Package](https://www.ti.com/jp/lit/pdf/SLMA002)* application note
- Texas Instruments, *[PowerPAD Made Easy](https://www.ti.com/jp/lit/pdf/SLMA004)* application brief
- Texas Instruments, *[Using New Thermal Metrics](https://www.ti.com/jp/lit/pdf/SBVA025)* application note

# **10.3** ドキュメントの更新通知を受け取る方法

ドキュメントの更新についての通知を受け取るには、[ti.com](https://www.ti.com) のデバイス製品フォルダを開いてください。「更新の通知を受 け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細 については、修正されたドキュメントに含まれている改訂履歴をご覧ください。

# **10.4** サポート・リソース

TI E2E™ サポート [・フォーラム](https://e2e.ti.com)は、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接 得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得るこ とができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するも のではなく、必ずしも TI の見解を反映したものではありません。TI の[使用条件を](https://www.ti.com/corp/docs/legal/termsofuse.shtml)参照してください。

#### **10.5 Trademarks**

NexFET™, PowerPAD™, and TI E2E™ are trademarks of Texas Instruments.

すべての商標は、それぞれの所有者に帰属します。

#### **10.6** 静電気放電に関する注意事項

![](_page_52_Picture_30.jpeg)

この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うこと を推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。

ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずか に変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。

## **10.7** 用語集

[テキサス・インスツルメンツ用語集](https://www.ti.com/lit/pdf/SLYZ022) この用語集には、用語や略語の一覧および定義が記載されています。

<span id="page-53-0"></span>![](_page_53_Picture_1.jpeg)

# **11 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

![](_page_54_Picture_0.jpeg)

## **PACKAGING INFORMATION**

![](_page_54_Picture_207.jpeg)

**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **GENERIC PACKAGE VIEW**

# **RGY 20 VQFN - 1 mm max height**

**3.5 x 4.5, 0.5 mm pitch PLASTIC QUAD FGLATPACK - NO LEAD** 

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

![](_page_55_Picture_5.jpeg)

![](_page_55_Picture_6.jpeg)

![](_page_56_Picture_1.jpeg)

# **PACKAGE OUTLINE**

# **RGY0020G VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD

![](_page_56_Figure_5.jpeg)

#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.

![](_page_56_Picture_10.jpeg)

# **EXAMPLE BOARD LAYOUT**

# **RGY0020G VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD

![](_page_57_Figure_4.jpeg)

NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.

![](_page_57_Picture_8.jpeg)

# **EXAMPLE STENCIL DESIGN**

# **RGY0020G VQFN - 1 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD

![](_page_58_Figure_4.jpeg)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

![](_page_58_Picture_6.jpeg)

#### 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや 設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供してお り、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的に かかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプ リケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載す ることは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを 自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TI の製品は、TI [の販売条件、](https://www.ti.com/ja-jp/legal/terms-conditions/terms-of-sale.html)または [ti.com](https://www.ti.com) やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供され ています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありま せん。

お客様がいかなる追加条項または代替条項を提案した場合でも、TI はそれらに異議を唱え、拒否します。

郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated