



Sample &

Buy









#### OPA2188

SBOS525C - AUGUST 2011 - REVISED JUNE 2016

## OPA2188 0.03-μV/°C Drift, Low-Noise, Rail-to-Rail Output, 36-V, Zero-Drift Operational Amplifiers

### 1 Features

- Low Offset Voltage: 25 μV (Maximum)
- Zerø-Drift: 0.03 μV/°C
- Low Noise: 8.8 nV/√Hz
   0.1-Hz to 10-Hz Noise: 0.25 μV<sub>PP</sub>
- Excellent DC Precision: PSRR: 142 dB CMRR: 146 dB Open-Loop Gain: 136 dB
- Gain Bandwidth: 2 MHz
- Quiescent Current: 475 μA (Maximum)
- Wide Supply Range: ±2 V to ±18 V
- Rail-to-Rail Output: Input Includes Negative Rail
- RFI Filtered Inputs
- MicroSIZE Packages

### 2 Applications

- Bridge Amplifiers
- Strain Gauges
- Test Equipment
- Transducer Applications
- Temperature Measurement
- Electronic Scales
- Medical Instrumentation
- Resistance Temperature Detectors
- Precision Active Filters

## 3 Description

The OPA2188 operational amplifier uses TI proprietary auto-zeroing techniques to provide low offset voltage (25  $\mu$ V, maximum), and near zero-drift over time and temperature. This miniature, high-precision, low quiescent current amplifier offers high input impedance and rail-to-rail output swing within 15 mV of the rails. The input common-mode range includes the negative rail. Either single or dual supplies can be used in the range of 4 V to 36 V (±2 V to ±18 V).

The OPA2188 device is available in MSOP-8 and SO-8 packages. The device is specified for operation from  $-40^{\circ}$ C to  $+105^{\circ}$ C.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| OPA2188     | SOIC (8)  | 4.90 mm × 3.91 mm |
| UPA2100     | VSSOP (8) | 3.00 mm × 3.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



#### Product Folder Links: OPA2188

## **Table of Contents**

| 1 | Fea  | tures 1                                                                                                                               |  |  |  |  |
|---|------|---------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 2 | App  | Applications 1                                                                                                                        |  |  |  |  |
| 3 |      | cription 1                                                                                                                            |  |  |  |  |
| 4 |      | ision History 2                                                                                                                       |  |  |  |  |
| 5 |      | o-Drift Amplifier Portfolio                                                                                                           |  |  |  |  |
| 6 | Pin  | Configuration and Functions                                                                                                           |  |  |  |  |
| 7 | Spe  | cifications                                                                                                                           |  |  |  |  |
|   | 7.1  | Absolute Maximum Ratings 4                                                                                                            |  |  |  |  |
|   | 7.2  | ESD Ratings 4                                                                                                                         |  |  |  |  |
|   | 7.3  | Recommended Operating Conditions 4                                                                                                    |  |  |  |  |
|   | 7.4  | Thermal Information 4                                                                                                                 |  |  |  |  |
|   | 7.5  | Electrical Characteristics: High-Voltage Operation, $V_S = \pm 4 \text{ V to } \pm 18 \text{ V} (V_S = 8 \text{ V to } 36 \text{ V})$ |  |  |  |  |
|   | 7.6  | Electrical Characteristics: Low-Voltage Operation, $V_S$<br>= $\pm 2$ V to < $\pm 4$ V ( $V_S$ = $\pm 4$ V to < $\pm 8$ V)            |  |  |  |  |
|   | 7.7  | Typical Characteristics: Table of Graphs                                                                                              |  |  |  |  |
|   | 7.8  | Typical Characteristics 10                                                                                                            |  |  |  |  |
| 8 | Deta | ailed Description 17                                                                                                                  |  |  |  |  |
|   | 8.1  | Overview 17                                                                                                                           |  |  |  |  |
|   | 8.2  | Functional Block Diagram 17                                                                                                           |  |  |  |  |

|    | 8.3   | Feature Description                                |
|----|-------|----------------------------------------------------|
|    | 8.4   | Device Functional Modes 20                         |
| 9  | App   | ication and Implementation21                       |
|    | 9.1   | Application Information 21                         |
|    | 9.2   | Typical Applications 21                            |
|    | 9.3   | System Examples 22                                 |
| 10 | Pow   | er Supply Recommendations 23                       |
| 11 | Lay   | out                                                |
|    | 11.1  | Layout Guidelines                                  |
|    | 11.2  | Layout Example                                     |
| 12 | Dev   | ice and Documentation Support                      |
|    | 12.1  | Device Support                                     |
|    | 12.2  | Documentation Support 27                           |
|    | 12.3  | Receiving Notification of Documentation Updates 27 |
|    | 12.4  | Community Resource 27                              |
|    | 12.5  | Trademarks 27                                      |
|    | 12.6  | Electrostatic Discharge Caution 27                 |
|    | 12.7  | Glossary 27                                        |
| 13 | Mec   | hanical, Packaging, and Orderable                  |
|    | Infor | mation                                             |

### 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision B (September 2012) to Revision C

## Page

| • | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | . 1 |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| • | Changed Input Bias Current, <i>I<sub>B</sub></i> and <i>I<sub>OS</sub></i> parameters overtemperature maximum specification in <i>Electrical Characteristics: High-Voltage Operation</i> table                                                                                      | 5   |
| • | Changed Noise, Input voltage noise density parameter units in Electrical Characteristics: High-Voltage Operation table                                                                                                                                                              | . 5 |
| • | Changed Power Supply, <i>I</i> <sub>Q</sub> parameter maximum specifications in <i>Electrical Characteristics: High-Voltage Operation</i> table                                                                                                                                     | 6   |
| • | Changed Input Bias Current, <i>I<sub>B</sub></i> and <i>I<sub>OS</sub></i> parameters overtemperature maximum specification in <i>Electrical Characteristics: Low-Voltage Operation</i> table                                                                                       | . 7 |
| • | Changed Noise, Input voltage noise density parameter units in Electrical Characteristics: Low-Voltage Operation table                                                                                                                                                               | . 7 |
| • | Changed Power Supply, <i>I</i> <sub>Q</sub> parameter maximum specifications in <i>Electrical Characteristics: Low-Voltage Operation</i> table                                                                                                                                      | 8   |

#### Changes from Revision A (June 2012) to Revision B

| • | Changed second to last Applications bullet | 1 |
|---|--------------------------------------------|---|
|---|--------------------------------------------|---|

## Changes from Original (August 2011) to Revision A

Submit Documentation Feedback

2

| • | Deleted all references to OPA188 and OPA4188 throughout document | 1 |
|---|------------------------------------------------------------------|---|
| • | Updated document to current standards                            | 1 |
| • | Changed document status to Production Data                       | 1 |



www.ti.com

## Page

Page



## 5 Zero-Drift Amplifier Portfolio

| VERSION | PRODUCT               | OFFSET VOLTAGE (µV) | OFFSET VOLTAGE DRIFT<br>(µV/°C) | BANDWIDTH (MHz) |
|---------|-----------------------|---------------------|---------------------------------|-----------------|
|         | OPA188 (4 V to 36 V)  | 25                  | 0.085                           | 2               |
| Single  | OPA333 (5 V)          | 10                  | 0.05                            | 0.35            |
| Single  | OPA378 (5 V)          | 50                  | 0.25                            | 0.9             |
|         | OPA735 (12 V)         | 5                   | 0.05                            | 1.6             |
|         | OPA2188 (4 V to 36 V) | 25                  | 0.085                           | 2               |
| Dual    | OPA2333 (5 V)         | 10                  | 0.05                            | 0.35            |
| Duai    | OPA2378 (5 V)         | 50                  | 0.25                            | 0.9             |
|         | OPA2735 (12 V)        | 5                   | 0.05                            | 1.6             |
| Quad    | OPA4188 (4 V to 36 V) | 25                  | 0.085                           | 2               |
| Quad    | OPA4330 (5 V)         | 50                  | 0.25                            | 0.35            |

## 6 Pin Configuration and Functions



#### **Pin Functions**

| PIN   |     | I/O | DESCRIPTION                                     |  |
|-------|-----|-----|-------------------------------------------------|--|
| NAME  | NO. | 1/0 | DESCRIPTION                                     |  |
| –IN A | 2   | I   | Negative (inverting) input signal, channel A    |  |
| –IN B | 6   | I   | Negative (inverting) input signal, channel B    |  |
| +IN A | 3   | I   | ositive (noninverting) input signal, channel A  |  |
| +IN B | 5   | I   | Positive (noninverting) input signal, channel B |  |
| OUT A | 1   | 0   | Dutput, channel A                               |  |
| OUT B | 7   | 0   | Output, channel B                               |  |
| V–    | 4   | _   | Negative (lowest) power supply                  |  |
| V+    | 8   | —   | Positive (highest) power supply                 |  |

## 7 Specifications

### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|             |                                                | MIN        | MAX                        | UNIT |
|-------------|------------------------------------------------|------------|----------------------------|------|
| Voltage     | Supply voltage                                 |            | ±20, 40<br>(single supply) | V    |
|             | Signal input terminals, voltage <sup>(2)</sup> | (V–) – 0.5 | (V+) + 0.5                 | V    |
| 0           | Signal input terminals, current <sup>(2)</sup> | -10        | 10                         | mA   |
| Current     | Output short-circuit <sup>(3)</sup>            | Con        | Continuous                 |      |
|             | Operating, T <sub>A</sub>                      | -55        | 125                        | °C   |
| Temperature | Junction, T <sub>J</sub>                       |            | 150                        | °C   |
|             | Storage, T <sub>stg</sub>                      | -65        | 150                        | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Input terminals are diode-clamped to the power-supply rails. Input signals that can swing more than 0.5 V beyond the supply rails should be current-limited to 10 mA or less.

(3) Short-circuit to ground, one amplifier per package.

### 7.2 ESD Ratings

|                                               |                                                                   |                                                                                | VALUE | UNIT |
|-----------------------------------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> Electrostatic<br>discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±1500                                                                          | N/    |      |
|                                               | <sup>D)</sup> discharge                                           | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                |                             | MIN    | NOM MAX  | UNIT |
|----------------|-----------------------------|--------|----------|------|
| VS             | Supply voltage              | 4 (±2) | 36 (±18) | V    |
| T <sub>A</sub> | Specified temperature range | -40    | +105     | °C   |

#### 7.4 Thermal Information

|                      |                                              | OPA2188ID | OPA2188IDGK |      |
|----------------------|----------------------------------------------|-----------|-------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | D (SOIC)  | DGK (VSSOP) | UNIT |
|                      |                                              | 8 PINS    | 8 PINS      |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 111       | 159.3       | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 54.9      | 37.4        | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 51.7      | 48.5        | °C/W |
| ΨJT                  | Junction-to-top characterization parameter   | 9.3       | 1.2         | °C/W |
| Ψјв                  | Junction-to-board characterization parameter | 51.1      | 77.1        | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | n/a       | n/a         | °C/W |

(1) For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics.



## 7.5 Electrical Characteristics: High-Voltage Operation, $V_s = \pm 4$ V to $\pm 18$ V ( $V_s = 8$ V to 36 V)

at  $T_A = 25^{\circ}$ C,  $R_L = 10 \text{ k}\Omega$  connected to  $V_S/2$ , and  $V_{COM} = V_{OUT} = V_S/2$ , unless otherwise noted.

|                                        | PARAMETER                         | TEST CONDITIONS                                                                                                       | MIN | TYP MAX    | UNIT                          |
|----------------------------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------|-----|------------|-------------------------------|
| OFFSET V                               | OLTAGE                            |                                                                                                                       |     |            |                               |
| N/                                     |                                   |                                                                                                                       |     | 6 25       | μV                            |
| V <sub>OS</sub>                        | Input offset voltage              | $T_A = -40^{\circ}C \text{ to } +105^{\circ}C$                                                                        |     | 0.03 0.085 | μV/°C                         |
|                                        |                                   | $V_{\rm S}$ = 4 V to 36 V, $V_{\rm CM}$ = $V_{\rm S}$ / 2                                                             | (   | 0.075 0.3  | μV/V                          |
| PSRR Power-supply rejection ratio      |                                   | $V_{S} = 4 V \text{ to } 36 V, V_{CM} = V_{S} / 2,$<br>$T_{A} = -40^{\circ}\text{C} \text{ to } +105^{\circ}\text{C}$ |     | 0.3        | μV/V                          |
|                                        | Long-term stability               |                                                                                                                       | 4(1 | )          | μV                            |
|                                        | Channel separation, DC            |                                                                                                                       |     | 1          | μV/V                          |
| INPUT BIA                              | AS CURRENT                        |                                                                                                                       |     |            |                               |
|                                        |                                   | $V_{CM} = V_S / 2$                                                                                                    |     | ±160 ±850  | pА                            |
| I <sub>B</sub>                         | Input bias current                | $T_A = -40^{\circ}C \text{ to } +105^{\circ}C$                                                                        |     | ±18        | nA                            |
|                                        | Input offect ourrest              |                                                                                                                       |     | ±320 ±1700 | pА                            |
| l <sub>os</sub>                        | Input offset current              | $T_A = -40^{\circ}C \text{ to } +105^{\circ}C$                                                                        |     | ±6         | nA                            |
| NOISE                                  |                                   |                                                                                                                       |     |            |                               |
| e <sub>n</sub>                         | Input voltage noise               | f = 0.1 Hz to 10 Hz                                                                                                   |     | 0.25       | μV <sub>PP</sub>              |
| e <sub>n</sub>                         | Input voltage noise density       | f = 1 kHz                                                                                                             |     | 8.8        | nV/√Hz                        |
| i <sub>n</sub>                         | Input current noise density       | f = 1 kHz                                                                                                             |     | 7          | fA/√Hz                        |
| INPUT VO                               | LTAGE RANGE                       | · · · ·                                                                                                               |     |            |                               |
| V <sub>CM</sub>                        | Common-mode voltage               |                                                                                                                       | V–  | (V+) – 1.5 | V                             |
|                                        |                                   | $(V-) < V_{CM} < (V+) - 1.5 V$                                                                                        | 120 | 134        | dB                            |
| CMRR                                   | Common-mode rejection ratio       | $(V-) + 0.5 V < V_{CM} < (V+) - 1.5 V,$<br>$V_{S} = \pm 18 V$                                                         | 130 | 146        | dB                            |
|                                        |                                   | $(V-) + 0.5 V < V_{CM} < (V+) - 1.5 V,$<br>$V_{S} = \pm 18 V, T_{A} = -40^{\circ}C \text{ to } +105^{\circ}C$         | 120 | 126        | dB                            |
| INPUT IMF                              | PEDANCE                           |                                                                                                                       |     |            |                               |
|                                        | Differential                      |                                                                                                                       | 10  | 0    6     | MΩ    pF                      |
|                                        | Common-mode                       |                                                                                                                       | 6   | 9.5        | $10^{12} \Omega \parallel pF$ |
| OPEN-LO                                | OP GAIN                           | I                                                                                                                     |     |            |                               |
|                                        |                                   | $(V-) + 500 \text{ mV} < V_O < (V+) - 500 \text{ mV},$<br>$R_L = 10  k\Omega$                                         | 130 | 136        | dB                            |
| A <sub>OL</sub> Open-loop voltage gain |                                   | $(V-) + 500 \text{ mV} < V_O < (V+) - 500 \text{ mV},$<br>R <sub>L</sub> = 10 kΩ, T <sub>A</sub> = -40°C to +105°C    | 120 | 126        | dB                            |
| FREQUEN                                | ICY RESPONSE                      |                                                                                                                       |     |            |                               |
| GBW                                    | Gain-bandwidth product            |                                                                                                                       |     | 2          | MHz                           |
| SR                                     | Slew rate                         | G = +1                                                                                                                |     | 0.8        | V/µs                          |
|                                        | Settling time, 0.1%               | V <sub>S</sub> = ±18 V, G = 1, 10-V step                                                                              |     | 20         | μS                            |
|                                        | Settling time, 0.01%              | V <sub>S</sub> = ±18 V, G = 1, 10-V step                                                                              |     | 27         | μS                            |
|                                        | Overload recovery time            | $V_{IN} \times G = V_S$                                                                                               |     | 1          | μS                            |
| THD+N                                  | Total harmonic distortion + noise | 1 kHz, G = 1, V <sub>OUT</sub> = 1 V <sub>RMS</sub>                                                                   | 0.  | .0001      | %                             |

(1) 1000-hour life test at +125°C demonstrated randomly distributed variation in the range of measurement limits—approximately 4 µV.

# Electrical Characteristics: High-Voltage Operation, $V_s = \pm 4$ V to $\pm 18$ V ( $V_s = 8$ V to 36 V) (continued)

at T<sub>A</sub> = 25°C, R<sub>L</sub> = 10 k $\Omega$  connected to V<sub>S</sub>/2, and V<sub>COM</sub> = V<sub>OUT</sub> = V<sub>S</sub>/2, unless otherwise noted.

|                   | PARAMETER                          | TEST CONDITIONS                                                        | MIN TYP             | MAX | UNIT |
|-------------------|------------------------------------|------------------------------------------------------------------------|---------------------|-----|------|
| OUTPUT            |                                    |                                                                        |                     |     |      |
|                   |                                    | No load                                                                | 6                   | 15  | mV   |
|                   | Voltage output swing from rail     | $R_L = 10 \text{ k}\Omega$                                             | 220                 | 250 | mV   |
|                   |                                    | $R_{L} = 10 \text{ k}\Omega$ , $T_{A} = -40^{\circ}\text{C}$ to +105°C | 310                 | 350 | mV   |
| I <sub>SC</sub>   | Short-circuit current              |                                                                        | ±18                 |     | mA   |
| Ro                | Open-loop output resistance        | $f = 1 MHz$ , $I_O = 0$                                                | 120                 |     | Ω    |
| C <sub>LOAD</sub> | Capacitive load drive              |                                                                        | 1                   |     | nF   |
| POWER S           | SUPPLY                             |                                                                        |                     |     |      |
| Vs                | Operating voltage                  |                                                                        | 4 to 36 (±2 to ±18) |     | V    |
| l <sub>Q</sub> (  | Ourisseent surrent (ner emplifier) | $V_{S} = \pm 4 \text{ V to } V_{S} = \pm 18 \text{ V}$                 | 415                 | 510 | μΑ   |
|                   | Quiescent current (per amplifier)  | $I_{O} = 0$ mA, $T_{A} = -40^{\circ}$ C to +105°C                      |                     | 600 | μA   |



## 7.6 Electrical Characteristics: Low-Voltage Operation, $V_s = \pm 2$ V to < $\pm 4$ V ( $V_s = \pm 4$ V to < $\pm 8$ V)

|                                      | PARAMETER                         | TEST CONDITIONS                                                                                                                                  | MIN | TYP      | MAX        | UNIT                          |
|--------------------------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------|------------|-------------------------------|
| OFFSET V                             | /OLTAGE                           |                                                                                                                                                  |     |          |            |                               |
| V <sub>OS</sub> Input offset voltage |                                   |                                                                                                                                                  |     | 6        | 25         | μV                            |
|                                      |                                   | $T_A = -40^{\circ}C \text{ to } +105^{\circ}C$                                                                                                   |     | 0.03     | 0.085      | μV/°C                         |
|                                      |                                   | $V_{\rm S}$ = 4 V to 36 V, $V_{\rm CM}$ = $V_{\rm S}$ / 2                                                                                        |     | 0.075    | 0.3        | μV/V                          |
| PSRR                                 | Power-supply rejection ratio      | $V_{S} = 4 V \text{ to } 36 V, V_{CM} = V_{S} / 2,$<br>$T_{A} = -40^{\circ}\text{C} \text{ to } +105^{\circ}\text{C}$                            |     |          | 0.3        | μV/V                          |
|                                      | Long-term stability               |                                                                                                                                                  |     | 4(1)     |            | μV                            |
|                                      | Channel separation, dc            |                                                                                                                                                  |     | 1        |            | μV/V                          |
| INPUT BIA                            | AS CURRENT                        |                                                                                                                                                  |     |          |            |                               |
|                                      | Input biog ourrent                | $V_{CM} = V_S / 2$                                                                                                                               |     | ±160     | ±850       | pА                            |
| I <sub>B</sub> Input bias current    |                                   | $T_{A} = -40^{\circ}C \text{ to } +105^{\circ}C$                                                                                                 |     |          | ±18        | nA                            |
|                                      | Input offect oursent              |                                                                                                                                                  |     | ±320     | ±1700      | pА                            |
| l <sub>os</sub>                      | Input offset current              | $T_{A} = -40^{\circ}C \text{ to } +105^{\circ}C$                                                                                                 |     |          | ±6         | nA                            |
| NOISE                                |                                   |                                                                                                                                                  |     |          |            |                               |
|                                      | Input voltage noise               | f = 0.1 Hz to 10 Hz                                                                                                                              |     | 0.25     |            | μV <sub>PP</sub>              |
| e <sub>n</sub>                       | Input voltage noise density       | f = 1 kHz                                                                                                                                        |     | 8.8      |            | nV/√Hz                        |
| i <sub>n</sub>                       | Input current noise density       | f = 1 kHz                                                                                                                                        |     | 7        |            | fA/√Hz                        |
| INPUT VO                             | LTAGE RANGE                       |                                                                                                                                                  |     |          | 1          |                               |
| V <sub>CM</sub>                      | Common-mode voltage range         | $T_{A} = -40^{\circ}C \text{ to } +105^{\circ}C$                                                                                                 | V-  |          | (V+) – 1.5 | V                             |
|                                      | Common-mode rejection ratio       | $(V-) < V_{CM} < (V+) - 1.5 V$                                                                                                                   | 106 | 114      |            | dB                            |
| CMRR                                 |                                   | $(V-) + 0.5 V < V_{CM} < (V+) - 1.5 V,$<br>$V_{S} = \pm 2 V$                                                                                     | 114 | 120      |            | dB                            |
|                                      |                                   | $(V-) + 0.5 V < V_{CM} < (V+) - 1.5 V,$<br>$V_{S} = \pm 2 V, T_{A} = -40^{\circ}C \text{ to } +105^{\circ}C$                                     | 110 | 120      |            | dB                            |
| INPUT IMP                            | PEDANCE                           |                                                                                                                                                  |     |          |            |                               |
|                                      | Differential                      |                                                                                                                                                  |     | 100    6 |            | $M\Omega \parallel pF$        |
|                                      | Common-mode                       |                                                                                                                                                  |     | 6    95  |            | $10^{12} \Omega \parallel pF$ |
| OPEN-LO                              | OP GAIN                           |                                                                                                                                                  |     |          | 1          |                               |
|                                      |                                   | $(V-) + 500 \text{ mV} < V_O < (V+) - 500 \text{ mV},$<br>$R_L = 5 \text{ k}\Omega, \text{ V}_S = 5 \text{ V}$                                   | 110 | 120      |            | dB                            |
| A <sub>OL</sub>                      | Open-loop voltage gain            | $(V-) + 500 \text{ mV} < V_O < (V+) - 500 \text{ mV},$<br>$R_L = 10  k\Omega$                                                                    | 120 | 130      |            | dB                            |
|                                      |                                   | $(V-) + 500 \text{ mV} < V_O < (V+) - 500 \text{ mV},$<br>$R_L = 10 \text{ k}\Omega, T_A = -40^{\circ}\text{C} \text{ to } +105^{\circ}\text{C}$ | 114 | 120      |            | dB                            |
| FREQUEN                              | ICY RESPONSE                      |                                                                                                                                                  |     |          |            |                               |
| GBW                                  | Gain-bandwidth product            |                                                                                                                                                  |     | 2        |            | MHz                           |
| SR                                   | Slew rate                         | G = +1                                                                                                                                           |     | 0.8      |            | V/µs                          |
|                                      | Overload recovery time            | $V_{IN} \times G = V_S$                                                                                                                          |     | 1        |            | μS                            |
| THD+N                                | Total harmonic distortion + noise | 1 kHz, G = 1, V <sub>OUT</sub> = 1 V <sub>RMS</sub>                                                                                              |     | 0.0001   |            | %                             |

(1) 1000-hour life test at +125°C demonstrated randomly distributed variation in the range of measurement limits—approximately 4 µV.

# Electrical Characteristics: Low-Voltage Operation, $V_s = \pm 2$ V to < $\pm 4$ V ( $V_s = \pm 4$ V to < $\pm 8$ V) (continued)

at T<sub>A</sub> = 25°C, R<sub>L</sub> = 10 k $\Omega$  connected to V<sub>S</sub>/2, and V<sub>COM</sub> = V<sub>OUT</sub> = V<sub>S</sub>/2, unless otherwise noted.

| PARAMETER        |                                   | TEST CONDITIONS                                                                    | MIN TYP             | MAX | UNIT |
|------------------|-----------------------------------|------------------------------------------------------------------------------------|---------------------|-----|------|
| OUTPUT           |                                   |                                                                                    |                     |     |      |
|                  |                                   | No load                                                                            | 6                   | 15  | mV   |
|                  | Voltage output swing from rail    | $R_L = 10 \text{ k}\Omega$                                                         | 220                 | 250 | mV   |
|                  |                                   | $R_L = 10 \text{ k}\Omega$ , $T_A = -40^{\circ}\text{C}$ to $+105^{\circ}\text{C}$ | 310                 | 350 | mV   |
| I <sub>SC</sub>  | Short-circuit current             |                                                                                    | ±18                 |     | mA   |
| R <sub>O</sub>   | Open-loop output resistance       | $f = 1 \text{ MHz}, I_0 = 0$                                                       | 120                 |     | Ω    |
| CLOAD            | Capacitive load drive             |                                                                                    | 1                   |     | nF   |
| POWER            | SUPPLY                            |                                                                                    |                     | ·   |      |
| Vs               | Operating voltage range           |                                                                                    | 4 to 36 (±2 to ±18) |     | V    |
|                  | Quisseent surrent (nor emplifier) | $V_{S} = \pm 2 V$ to $V_{S} = \pm 4 V$                                             | 385                 | 485 | μA   |
| IQ               | Quiescent current (per amplifier) | $I_{O} = 0$ mA, $T_{A} = -40^{\circ}$ C to +105°C                                  |                     | 590 | μA   |
| TEMPER           | ATURE RANGE                       |                                                                                    |                     |     |      |
|                  | Specified temperature range       |                                                                                    | -40                 | 105 | °C   |
| T <sub>A</sub>   | Operating temperature range       |                                                                                    | -40                 | 125 | °C   |
| T <sub>stg</sub> | Storage temperature               |                                                                                    | -65                 | 150 | °C   |



## 7.7 Typical Characteristics: Table of Graphs

 Table 1. Characteristic Performance Measurements

| Offset Voltage Production DistributionFigure 1Offset Voltage Drift DistributionFigure 2Offset Voltage vs TemperatureFigure 3Offset Voltage vs Common-Mode VoltageFigure 4, Figure 5Offset Voltage vs Common-Mode VoltageFigure 7Input Bias Current vs TemperatureFigure 7Input Bias Current vs TemperatureFigure 9CMRR and PSR vs Frequency (Referred-to-Input)Figure 9CMRR vs TemperatureFigure 10CMRR vs TemperatureFigure 13Ol-1+z to 10-Hz NoiseFigure 14Input Voltage Noise Spectral Density vs FrequencyFigure 16THD+N Ratio vs FrequencyFigure 16Quiescent Current vs Supply VoltageFigure 18Quiescent Current vs Supply VoltageFigure 20Closed-Loop Gain vs FrequencyFigure 21Open-Loop Gain vs TenguencyFigure 22Open-Loop Gain vs TenguencyFigure 23Small-Signal Vershoot vs Capacitive Load (100-mV Output Step)Figure 24, Figure 25No Phase ReversalFigure 28Small-Signal Step Response (100 mV)Figure 33Large-Signal Step Response (100 mV)Figure 33Large-Signal Step Response (100 mV)Figure 35Mathing Tume (10-V Negative Step)Figure 35Mathing Tume (10-V Neg                                                                                             | DESCRIPTION                                                    | FIGURE NO.           |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|----------------------|
| Offset Voltage vs TemperatureFigure 3Offset Voltage vs Common-Mode VoltageFigure 4, Figure 5Offset Voltage vs Power SupplyFigure 6Ia and Ios vs Common-Mode VoltageFigure 7Input Bias Current vs TemperatureFigure 8Output Voltage Swing vs Output Current (Maximum Supply)Figure 9CMRR and PSRR vs Frequency (Referred-to-Input)Figure 10CMRR vs TemperatureFigure 11, Figure 12PSR vs TemperatureFigure 13O.1-Hz to 10-Hz NoiseFigure 14Input Voltage Noise Spectral Density vs FrequencyFigure 14Input Voltage Noise Spectral Density vs FrequencyFigure 16THD+N Ratio vs FrequencyFigure 17Quiescent Current vs Supply VoltageFigure 18Quiescent Current vs TemperatureFigure 20Closed-Loop Gain vs FrequencyFigure 21Open-Loop Gain vs FrequencyFigure 23Small-Signal Overshoot vs Capacitive Load (100-mV Output Step)Figure 23Small-Signal Step ResonesFigure 24, Figure 26Positive Overload RecoveryFigure 28No Phase ReversalFigure 28Small-Signal Step Resones (100 mV)Figure 33Large-Signal Step ResonesFigure 33Large-Signal Stetting Time (10-V Negative Step)Figure 33Large-Signal Stetting Time (10-V Negative Step)Figure 36Charnel Separation vs FrequencyFigure 36Charnel Separation Vs FrequencyFigure 36Charnel Separation Vs FrequencyFigure 36Charnel Separation Vs FrequencyFigure 36                                                                                | Offset Voltage Production Distribution                         | Figure 1             |
| Offset Voltage vs Common-Mode VoltageFigure 4, Figure 5Offset Voltage vs Power SupplyFigure 6Is and Ios vs Common-Mode VoltageFigure 7Input Bias Current vs TemperatureFigure 9CMRR and PSRR vs Srequency (Referred-to-Input)Figure 9CMRR vs TemperatureFigure 10CMRR vs TemperatureFigure 11, Figure 12PSRR vs TemperatureFigure 130.1-Hz to 10-Hz NoiseFigure 14Input Voltage Noise Spectral Density vs FrequencyFigure 16THD+N Ratio vs FrequencyFigure 16THD+N vs Output AmplitudeFigure 17Quiescent Current vs Supply VoltageFigure 18Quiescent Current vs TemperatureFigure 20Closed-Loop Gain vs FrequencyFigure 21Open-Loop Gain vs FrequencyFigure 23Small-Signal Overshoot vs Capacitive Load (100-mV Output Step)Figure 23No Phase ReversalFigure 25No Phase ReversalFigure 30Iarge-Signal Step Response (100 mV)Figure 30Large-Signal Step ResponseFigure 31Large-Signal Stetting Time (10-V Negative Step)Figure 32Large-Signal Stetting Time (10-V Negative Step)Figure 33Large-Signal Stetting Time (10-V Negative Step)Figure 35Maximum Output Voltage vs FrequencyFigure 36Charge Signal Stetting Time (10-V Negative Step)Figure 36Charge Signal Stetting Time (10-V Negative Step)Figure 35Charge Signal Stetting Time (10-V Negative Step)Figure 35Charge Signal Stetting Time (10-V Negative Step) <td>Offset Voltage Drift Distribution</td> <td>Figure 2</td>        | Offset Voltage Drift Distribution                              | Figure 2             |
| Offset Voltage vs Power Supply     Figure 6       Is and Ios vs Common-Mode Voltage     Figure 7       Input Bias Current vs Temperature     Figure 8       Output Voltage Swing vs Output Current (Maximum Supply)     Figure 9       CMRR and PSRR vs Frequency (Referred-to-Input)     Figure 10       CMRR vs Temperature     Figure 11, Figure 12       PSRR vs Temperature     Figure 13       0.1-Hz to 10-Hz Noise     Figure 16       THD+N Ratio vs Frequency     Figure 16       THD+N so Uptut Amplitude     Figure 17       Quiescent Current vs Supply Voltage     Figure 18       Quiescent Current vs Temperature     Figure 21       Open-Loop Gain vs Terquency     Figure 21       Open-Loop Gain vs Terquency     Figure 22       Open-Loop Gain vs Terquency     Figure 22       Open-Loop Gain vs Terquency     Figure 23       Small-Signal Overshoot vs Capacitive Load (100-mV Output Step)     Figure 24, Figure 25       No Phase Reversal     Figure 23       Small-Signal Step Response (100 mV)     Figure 30       Large-Signal Step Response     Figure 31       Large-Signal Step Response     Figure 31       Short-Circut Current vs Temperature     Figure 32       Short-Circut Current vs Temperature     Figure 24       Open-Loop Gain vs Temperature     Figure 25       No Hase Reversal <td>Offset Voltage vs Temperature</td> <td>Figure 3</td> | Offset Voltage vs Temperature                                  | Figure 3             |
| Is and Ios vs Common-Mode VoltageFigure 7Input Bias Current vs TemperatureFigure 8Output Voltage Swing vs Output Current (Maximum Supply)Figure 9CMRR and PSRR vs Frequency (Referred-to-Input)Figure 10CMRR vs TemperatureFigure 11, Figure 12PSR vs TemperatureFigure 11, Figure 12PSR vs TemperatureFigure 11, Figure 12PSR vs TemperatureFigure 14Input Voltage Noise Spectral Density vs FrequencyFigure 16THD+N vs Output AmplitudeFigure 17Quiescent Current vs Supply VoltageFigure 17Quiescent Current vs TemperatureFigure 20Open-Loop Gain vs TenquencyFigure 21Open-Loop Gain vs TenquencyFigure 22Open-Loop Gain vs TenquencyFigure 23Small-Signal Overshoot vs Capacitive Load (100-mV Output Step)Figure 26Positive Overload RecoveryFigure 27Negative Overload RecoveryFigure 28Small-Signal Step Response (100 mV)Figure 33Large-Signal Step ResponseFigure 35Maximu Output Voltage vs FrequencyFigure 36Charles Vs TemperatureFigure 36Charles Vs TemperatureFigure 36Charles Vs TemperatureFigure 36Charles Vs TemperatureFigure 35Mathematica Vs TemperatureFigure 36Short-Circuit Current vs Temper                                                                                                                        | Offset Voltage vs Common-Mode Voltage                          | Figure 4, Figure 5   |
| Input Bias Current vs TemperatureFigure 8Output Voltage Swing vs Output Current (Maximum Supply)Figure 9CMRR and PSRR vs Frequency (Referred-to-Input)Figure 10CMRR vs TemperatureFigure 11, Figure 12PSR vs TemperatureFigure 130.1-Hz to 10-Hz NoiseFigure 14Input Voltage Noise Spectral Density vs FrequencyFigure 16THD+N Ratio vs FrequencyFigure 17Quiescent Current vs Supply VoltageFigure 17Quiescent Current vs Supply VoltageFigure 19Open-Loop Gain and Phase vs FrequencyFigure 20Closed-Loop Gain vs TemperatureFigure 20Open-Loop Gain vs TemperatureFigure 21Open-Loop Gain vs TemperatureFigure 23Small-Signal Overshoot vs Capacitive Load (100-mV Output Step)Figure 24, Figure 25No Phase ReversalFigure 27Negative Overload RecoveryFigure 27Negative Overload RecoveryFigure 33Small-Signal Step ResponseFigure 33Small-Signal Step ResponseFigure 33Large-Signal Stetling Time (10-V Positive Step)Figure 35Maximum Output Voltage vs FrequencyFigure 35Maximum Output Voltage vs FrequencyFigure 35Maximum Output Voltage vs FrequencyFigure 35                                                                                                                                                                                                                                                                                                                    | Offset Voltage vs Power Supply                                 | Figure 6             |
| Output Voltage Swing vs Output Current (Maximum Supply)Figure 9CMRR and PSRR vs Frequency (Referred-to-Input)Figure 10CMRR vs TemperatureFigure 11, Figure 12PSRR vs TemperatureFigure 130.1-Hz to 10-Hz NoiseFigure 13Input Voltage Spectral Density vs FrequencyFigure 16THD+N vs Output AmplitudeFigure 17Quiescent Current vs Supply VoltageFigure 18Quiescent Current vs TemperatureFigure 20Closel-Loop Gain and Phase vs FrequencyFigure 21Open-Loop Gain vs FrequencyFigure 22Open-Loop Gain vs FrequencyFigure 23Small-Signal Overshoot vs Capacitive Load (100-mV Output Step)Figure 26Positive Overload RecoveryFigure 28Small-Signal Step Response (100 mV)Figure 28Large-Signal Step ResponseFigure 31Large-Signal Stetting Time (10-V Positive Step)Figure 34Short-Circuit Current vs TemperatureFigure 35Maximum Output Voltage vs FrequencyFigure 33Large-Signal Stetting Time (10-V Negative Step)Figure 34Short-Circuit Current vs TemperatureFigure 35Maximum Output Voltage vs FrequencyFigure 33Large-Signal Stetting Time (10-V Negative Step)Figure 34Short-Circuit Current vs TemperatureFigure 35Maximum Output Voltage vs FrequencyFigure 35Maximum Output Voltage vs FrequencyFigure 35Maximum Output Voltage vs FrequencyFigure 36Maximum Output Voltage vs FrequencyFigure 35Maximum Output V                                                                  | I <sub>B</sub> and I <sub>OS</sub> vs Common-Mode Voltage      | Figure 7             |
| CMRR and PSRR vs Frequency (Referred-to-Input)Figure 10CMRR vs TemperatureFigure 11, Figure 12PSRR vs TemperatureFigure 130.1-Hz to 10-Hz NoiseFigure 13Input Voltage Noise Spectral Density vs FrequencyFigure 15THD+N Ratio vs FrequencyFigure 16THD+N vs Output AmplitudeFigure 17Quiescent Current vs Supply VoltageFigure 18Quiescent Current vs TemperatureFigure 19Open-Loop Gain and Phase vs FrequencyFigure 20Closed-Loop Gain vs FrequencyFigure 21Open-Loop Gain vs FrequencyFigure 22Open-Loop Gain vs FrequencyFigure 23Small-Signal Overshoot vs Capacitive Load (100-mV Output Step)Figure 26No Phase ReversalFigure 27Negative Overload RecoveryFigure 28Small-Signal Step ResponseFigure 30Large-Signal Stetting Time (10-V Positive Step)Figure 31, Figure 32Large-Signal Stetting Time (10-V Negative Step)Figure 34Short-Circuit Current vs TemperatureFigure 35Maximum Output Voltage vs FrequencyFigure 34                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Input Bias Current vs Temperature                              | Figure 8             |
| CMRR vs TemperatureFigure 11, Figure 12PSRR vs TemperatureFigure 130.1-Hz to 10-Hz NoiseFigure 14Input Voltage Noise Spectral Density vs FrequencyFigure 15THD+N Ratio vs FrequencyFigure 16THD+N vs Output AmplitudeFigure 17Quiescent Current vs Supply VoltageFigure 18Quiescent Current vs TemperatureFigure 20Closed-Loop Gain and Phase vs FrequencyFigure 21Open-Loop Gain vs TemperatureFigure 22Open-Loop Gain vs TemperatureFigure 23Small-Signal Overshoot vs Capacitive Load (100-mV Output Step)Figure 26Positive Overload RecoveryFigure 27Negative Overload RecoveryFigure 28Small-Signal Step ResponseFigure 29, Figure 30Large-Signal Step ResponseFigure 31, Figure 32Large-Signal Step ResponseFigure 33Large-Signal Step ResponseFigure 33Large-Signal Step ResponseFigure 34Short-Circuit Current vs TemperatureFigure 35Maximum Output Voltage vs FrequencyFigure 36Channel Separation vs FrequencyFigure 37                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Output Voltage Swing vs Output Current (Maximum Supply)        | Figure 9             |
| PSRR vs TemperatureFigure 130.1-Hz to 10-Hz NoiseFigure 14Input Voltage Noise Spectral Density vs FrequencyFigure 15THD-N Ratio vs FrequencyFigure 16THD-N Ratio vs FrequencyFigure 16Quiescent Current vs Supply VoltageFigure 17Quiescent Current vs TemperatureFigure 19Open-Loop Gain vs FrequencyFigure 20Closed-Loop Gain vs FrequencyFigure 21Open-Loop Gain vs FrequencyFigure 22Open-Loop Qutput Impedance vs FrequencyFigure 23Small-Signal Overshoot vs Capacitive Load (100-mV Output Step)Figure 26Positive Overload RecoveryFigure 27Negative Overload RecoveryFigure 28Small-Signal Step Response (100 mV)Figure 30Large-Signal Step ResponseFigure 31Large-Signal Stept ResponseFigure 32Large-Signal Stept ResponseFigure 33Large-Signal Stept ResponseFigure 33Large-Signal Stept ResponseFigure 33Large-Signal Stept ResponseFigure 34Short-Circuit Current vs TemperatureFigure 34Short-Circuit Current vs TemperatureFigure 35Maximum Output Voltage vs FrequencyFigure 35Maximum Output Voltage vs FrequencyFigure 36Channel Separation vs FrequencyFigure 37                                                                                                                                                                                                                                                                                                         | CMRR and PSRR vs Frequency (Referred-to-Input)                 | Figure 10            |
| 0.1-Hz to 10-Hz NoiseFigure 14Input Voltage Noise Spectral Density vs FrequencyFigure 15THD+N Ratio vs FrequencyFigure 16THD+N Vs Output AmplitudeFigure 17Quiescent Current vs Supply VoltageFigure 18Quiescent Current vs TemperatureFigure 19Open-Loop Gain and Phase vs FrequencyFigure 20Closed-Loop Gain vs FrequencyFigure 21Open-Loop Gain vs TemperatureFigure 22Open-Loop Gain vs TemperatureFigure 23Small-Signal Overshoot vs Capacitive Load (100-mV Output Step)Figure 24, Figure 25No Phase ReversalFigure 27Negative Overload RecoveryFigure 28Small-Signal Step ResponseFigure 30Large-Signal Step ResponseFigure 31, Figure 32Large-Signal Step ResponseFigure 33Large-Signal Stepting Time (10-V Negative Step)Figure 34Short-Circuit Current vs TemperatureFigure 35Maximum Output Voltage vs FrequencyFigure 36Channel Separation vs FrequencyFigure 37                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | CMRR vs Temperature                                            | Figure 11, Figure 12 |
| Input Voltage Noise Spectral Density vs FrequencyFigure 15THD+N Ratio vs FrequencyFigure 16THD+N vs Output AmplitudeFigure 17Quiescent Current vs Supply VoltageFigure 18Quiescent Current vs TemperatureFigure 19Open-Loop Gain and Phase vs FrequencyFigure 20Closed-Loop Gain vs TemperatureFigure 21Open-Loop Gain vs TemperatureFigure 22Open-Loop Output Impedance vs FrequencyFigure 23Small-Signal Overshoot vs Capacitive Load (100-mV Output Step)Figure 24, Figure 25No Phase ReversalFigure 27Negative Overload RecoveryFigure 28Small-Signal Step ResponseFigure 30Large-Signal Step ResponseFigure 32Large-Signal Stetling Time (10-V Negative Step)Figure 33Large-Signal Stetling Time (10-V Negative Step)Figure 35Maximum Output Voltage vs FrequencyFigure 36Channel Separation vs FrequencyFigure 37                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | PSRR vs Temperature                                            | Figure 13            |
| THD+N Ratio vs FrequencyFigure 16THD+N vs Output AmplitudeFigure 17Quiescent Current vs Supply VoltageFigure 18Quiescent Current vs TemperatureFigure 19Open-Loop Gain and Phase vs FrequencyFigure 20Closed-Loop Gain vs TemperatureFigure 21Open-Loop Gain vs TemperatureFigure 22Open-Loop Output Impedance vs FrequencyFigure 23Small-Signal Overshoot vs Capacitive Load (100-mV Output Step)Figure 24, Figure 25No Phase ReversalFigure 27Negative Overload RecoveryFigure 28Small-Signal Step Response (100 mV)Figure 29, Figure 30Large-Signal Step ResponseFigure 31, Figure 32Large-Signal Stettling Time (10-V Positive Step)Figure 33Large-Signal Settling Time (10-V Negative Step)Figure 33Large-Signal Settling Time (10-V Negative Step)Figure 35Maximum Output Voltage vs FrequencyFigure 35Maximum Output Voltage vs FrequencyFigure 36Channel Separation vs FrequencyFigure 37                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0.1-Hz to 10-Hz Noise                                          | Figure 14            |
| THD+N vs Output AmplitudeFigure 17Quiescent Current vs Supply VoltageFigure 18Quiescent Current vs TemperatureFigure 19Open-Loop Gain and Phase vs FrequencyFigure 20Closed-Loop Gain vs FrequencyFigure 21Open-Loop Gain vs TemperatureFigure 22Open-Loop Output Impedance vs FrequencyFigure 23Small-Signal Overshoot vs Capacitive Load (100-mV Output Step)Figure 24, Figure 25No Phase ReversalFigure 27Negative Overload RecoveryFigure 28Small-Signal Step Response (100 mV)Figure 29, Figure 30Large-Signal Step ResponseFigure 31, Figure 32Large-Signal Settling Time (10-V Positive Step)Figure 33Large-Signal Settling Time (10-V Negative Step)Figure 34Short-Circuit Current vs TemperatureFigure 35Maximum Output Voltage vs FrequencyFigure 36Channel Separation vs FrequencyFigure 37                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Input Voltage Noise Spectral Density vs Frequency              | Figure 15            |
| Quiescent Current vs Supply VoltageFigure 18Quiescent Current vs TemperatureFigure 19Open-Loop Gain and Phase vs FrequencyFigure 20Closed-Loop Gain vs TemperatureFigure 21Open-Loop Gain vs TemperatureFigure 22Open-Loop Output Impedance vs FrequencyFigure 23Small-Signal Overshoot vs Capacitive Load (100-mV Output Step)Figure 24, Figure 25No Phase ReversalFigure 26Positive Overload RecoveryFigure 27Negative Overload RecoveryFigure 29, Figure 30Large-Signal Step Response (100 mV)Figure 31, Figure 32Large-Signal Settling Time (10-V Positive Step)Figure 34Short-Circuit Current vs TemperatureFigure 35Maximum Output Voltage vs FrequencyFigure 36Channel Separation vs FrequencyFigure 37                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | THD+N Ratio vs Frequency                                       | Figure 16            |
| Quiescent Current vs TemperatureFigure 19Open-Loop Gain and Phase vs FrequencyFigure 20Closed-Loop Gain vs FrequencyFigure 21Open-Loop Gain vs TemperatureFigure 22Open-Loop Output Impedance vs FrequencyFigure 23Small-Signal Overshoot vs Capacitive Load (100-mV Output Step)Figure 24, Figure 25No Phase ReversalFigure 26Positive Overload RecoveryFigure 27Negative Overload RecoveryFigure 29, Figure 30Large-Signal Step Response (100 mV)Figure 31, Figure 32Large-Signal Settling Time (10-V Positive Step)Figure 34Short-Circuit Current vs TemperatureFigure 35Maximum Output Voltage vs FrequencyFigure 36Channel Separation vs FrequencyFigure 36                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | THD+N vs Output Amplitude                                      | Figure 17            |
| Open-Loop Gain and Phase vs FrequencyFigure 20Closed-Loop Gain vs FrequencyFigure 21Open-Loop Gain vs TemperatureFigure 22Open-Loop Output Impedance vs FrequencyFigure 23Small-Signal Overshoot vs Capacitive Load (100-mV Output Step)Figure 24, Figure 25No Phase ReversalFigure 26Positive Overload RecoveryFigure 27Negative Overload RecoveryFigure 28Small-Signal Step Response (100 mV)Figure 30Large-Signal Step ResponseFigure 31, Figure 32Large-Signal Settling Time (10-V Positive Step)Figure 33Large-Signal Settling Time (10-V Negative Step)Figure 34Short-Circuit Current vs TemperatureFigure 35Maximum Output Voltage vs FrequencyFigure 36Channel Separation vs FrequencyFigure 37                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Quiescent Current vs Supply Voltage                            | Figure 18            |
| Closed-Loop Gain vs FrequencyFigure 21Open-Loop Gain vs TemperatureFigure 22Open-Loop Output Impedance vs FrequencyFigure 23Small-Signal Overshoot vs Capacitive Load (100-mV Output Step)Figure 24, Figure 25No Phase ReversalFigure 26Positive Overload RecoveryFigure 27Negative Overload RecoveryFigure 28Small-Signal Step Response (100 mV)Figure 29, Figure 30Large-Signal Step ResponseFigure 31, Figure 32Large-Signal Settling Time (10-V Positive Step)Figure 33Large-Signal Settling Time (10-V Negative Step)Figure 34Short-Circuit Current vs TemperatureFigure 35Maximum Output Voltage vs FrequencyFigure 36Channel Separation vs FrequencyFigure 37                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Quiescent Current vs Temperature                               | Figure 19            |
| Open-Loop Gain vs TemperatureFigure 22Open-Loop Output Impedance vs FrequencyFigure 23Small-Signal Overshoot vs Capacitive Load (100-mV Output Step)Figure 24, Figure 25No Phase ReversalFigure 26Positive Overload RecoveryFigure 27Negative Overload RecoveryFigure 28Small-Signal Step Response (100 mV)Figure 30Large-Signal Step ResponseFigure 31, Figure 32Large-Signal Settling Time (10-V Positive Step)Figure 33Large-Signal Settling Time (10-V Negative Step)Figure 34Short-Circuit Current vs TemperatureFigure 35Maximum Output Voltage vs FrequencyFigure 36Channel Separation vs FrequencyFigure 37                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Open-Loop Gain and Phase vs Frequency                          | Figure 20            |
| Open-Loop Output Impedance vs FrequencyFigure 23Small-Signal Overshoot vs Capacitive Load (100-mV Output Step)Figure 24, Figure 25No Phase ReversalFigure 26Positive Overload RecoveryFigure 27Negative Overload RecoveryFigure 28Small-Signal Step Response (100 mV)Figure 29, Figure 30Large-Signal Step ResponseFigure 31, Figure 32Large-Signal Settling Time (10-V Positive Step)Figure 33Large-Signal Settling Time (10-V Negative Step)Figure 34Short-Circuit Current vs TemperatureFigure 35Maximum Output Voltage vs FrequencyFigure 36Channel Separation vs FrequencyFigure 37                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Closed-Loop Gain vs Frequency                                  | Figure 21            |
| Small-Signal Overshoot vs Capacitive Load (100-mV Output Step)Figure 24, Figure 25No Phase ReversalFigure 26Positive Overload RecoveryFigure 27Negative Overload RecoveryFigure 28Small-Signal Step Response (100 mV)Figure 29, Figure 30Large-Signal Step ResponseFigure 31, Figure 32Large-Signal Settling Time (10-V Positive Step)Figure 33Large-Signal Settling Time (10-V Negative Step)Figure 34Short-Circuit Current vs TemperatureFigure 35Maximum Output Voltage vs FrequencyFigure 36Channel Separation vs FrequencyFigure 37                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Open-Loop Gain vs Temperature                                  | Figure 22            |
| No Phase ReversalFigure 26Positive Overload RecoveryFigure 27Negative Overload RecoveryFigure 28Small-Signal Step Response (100 mV)Figure 29, Figure 30Large-Signal Step ResponseFigure 31, Figure 32Large-Signal Settling Time (10-V Positive Step)Figure 33Large-Signal Settling Time (10-V Negative Step)Figure 34Short-Circuit Current vs TemperatureFigure 35Maximum Output Voltage vs FrequencyFigure 36Channel Separation vs FrequencyFigure 37                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Open-Loop Output Impedance vs Frequency                        | Figure 23            |
| Positive Overload RecoveryFigure 27Negative Overload RecoveryFigure 28Small-Signal Step Response (100 mV)Figure 29, Figure 30Large-Signal Step ResponseFigure 31, Figure 32Large-Signal Settling Time (10-V Positive Step)Figure 33Large-Signal Settling Time (10-V Negative Step)Figure 34Short-Circuit Current vs TemperatureFigure 35Maximum Output Voltage vs FrequencyFigure 36Channel Separation vs FrequencyFigure 37                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Small-Signal Overshoot vs Capacitive Load (100-mV Output Step) | Figure 24, Figure 25 |
| Negative Overload RecoveryFigure 28Small-Signal Step Response (100 mV)Figure 29, Figure 30Large-Signal Step ResponseFigure 31, Figure 32Large-Signal Settling Time (10-V Positive Step)Figure 33Large-Signal Settling Time (10-V Negative Step)Figure 34Short-Circuit Current vs TemperatureFigure 35Maximum Output Voltage vs FrequencyFigure 36Channel Separation vs FrequencyFigure 37                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | No Phase Reversal                                              | Figure 26            |
| Small-Signal Step Response (100 mV)Figure 29, Figure 30Large-Signal Step ResponseFigure 31, Figure 32Large-Signal Settling Time (10-V Positive Step)Figure 33Large-Signal Settling Time (10-V Negative Step)Figure 34Short-Circuit Current vs TemperatureFigure 35Maximum Output Voltage vs FrequencyFigure 36Channel Separation vs FrequencyFigure 37                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Positive Overload Recovery                                     | Figure 27            |
| Large-Signal Step ResponseFigure 31, Figure 32Large-Signal Settling Time (10-V Positive Step)Figure 33Large-Signal Settling Time (10-V Negative Step)Figure 34Short-Circuit Current vs TemperatureFigure 35Maximum Output Voltage vs FrequencyFigure 36Channel Separation vs FrequencyFigure 37                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Negative Overload Recovery                                     | Figure 28            |
| Large-Signal Settling Time (10-V Positive Step)Figure 33Large-Signal Settling Time (10-V Negative Step)Figure 34Short-Circuit Current vs TemperatureFigure 35Maximum Output Voltage vs FrequencyFigure 36Channel Separation vs FrequencyFigure 37                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Small-Signal Step Response (100 mV)                            | Figure 29, Figure 30 |
| Large-Signal Settling Time (10-V Negative Step)Figure 34Short-Circuit Current vs TemperatureFigure 35Maximum Output Voltage vs FrequencyFigure 36Channel Separation vs FrequencyFigure 37                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Large-Signal Step Response                                     | Figure 31, Figure 32 |
| Short-Circuit Current vs TemperatureFigure 35Maximum Output Voltage vs FrequencyFigure 36Channel Separation vs FrequencyFigure 37                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Large-Signal Settling Time (10-V Positive Step)                | Figure 33            |
| Maximum Output Voltage vs Frequency     Figure 36       Channel Separation vs Frequency     Figure 37                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Large-Signal Settling Time (10-V Negative Step)                | Figure 34            |
| Channel Separation vs Frequency Figure 37                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Short-Circuit Current vs Temperature                           | Figure 35            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Maximum Output Voltage vs Frequency                            | Figure 36            |
| EMIRR IN+ vs Frequency Figure 38                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Channel Separation vs Frequency                                | Figure 37            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | EMIRR IN+ vs Frequency                                         | Figure 38            |

### 7.8 Typical Characteristics







#### **Typical Characteristics (continued)**





OPA2188 SBOS525C - AUGUST 2011 - REVISED JUNE 2016



www.ti.com

### **Typical Characteristics (continued)**

 $V_{S} = \pm 18$  V,  $V_{CM} = V_{S}/2$ ,  $R_{LOAD} = 10$  k $\Omega$  connected to  $V_{S}/2$ , and  $C_{L} = 100$  pF, unless otherwise noted.





#### **Typical Characteristics (continued)**



OPA2188 SBOS525C - AUGUST 2011 - REVISED JUNE 2016



www.ti.com

### **Typical Characteristics (continued)**

 $V_{S} = \pm 18$  V,  $V_{CM} = V_{S}/2$ ,  $R_{LOAD} = 10$  k $\Omega$  connected to  $V_{S}/2$ , and  $C_{L} = 100$  pF, unless otherwise noted.





### **Typical Characteristics (continued)**

 $V_{S} = \pm 18$  V,  $V_{CM} = V_{S}/2$ ,  $R_{LOAD} = 10$  k $\Omega$  connected to  $V_{S}/2$ , and  $C_{L} = 100$  pF, unless otherwise noted.



OPA2188 SBOS525C - AUGUST 2011-REVISED JUNE 2016

www.ti.com

### **Typical Characteristics (continued)**





### 8 Detailed Description

#### 8.1 Overview

The OPA2188 operational amplifier combines precision offset and drift with excellent overall performance, making the device ideal for many precision applications. The precision offset drift of only 0.085  $\mu$ V/°C provides stability over the entire temperature range. In addition, the device offers excellent overall performance with high CMRR, PSRR, and A<sub>OL</sub>. As with all amplifiers, applications with noisy or high-impedance power supplies require decoupling capacitors close to the device pins. In most cases, 0.1- $\mu$ F capacitors are adequate.

#### 8.2 Functional Block Diagram





#### 8.3 Feature Description

#### 8.3.1 Operating Characteristics

The OPA2188 is specified for operation from 4 V to 36 V ( $\pm$ 2 V to  $\pm$ 18 V). Many of the specifications apply from -40°C to +105°C. Parameters that can exhibit significant variance with regard to operating voltage or temperature are presented in the *Typical Characteristics*.

#### 8.3.2 EMI Rejection

The OPA2188 uses integrated electromagnetic interference (EMI) filtering to reduce the effects of EMI interference from sources such as wireless communications and densely populated boards with a mix of analog signal chain and digital components. EMI immunity can be improved with circuit design techniques; the OPAx188 benefits from these design improvements. Texas Instruments has developed the ability to accurately measure and quantify the immunity of an operational amplifier over a broad frequency spectrum extending from 10 MHz to 6 GHz. Figure 39 shows the results of this testing on the OPA2188. Detailed information can also be found in the application report *EMI Rejection Ratio of Operational Amplifiers* (SBOA128), available for download from the TI website.



Figure 39. EMIRR Testing

#### 8.3.3 Phase-Reversal Protection

The OPA2188 device has an internal phase-reversal protection. Many op amps exhibit a phase reversal when the input is driven beyond its linear common-mode range. This condition is most often encountered in noninverting circuits when the input is driven beyond the specified common-mode voltage range, causing the output to reverse into the opposite rail. The OPA2188 input prevents phase reversal with excessive common-mode voltage. Instead, the output limits into the appropriate rail. This performance is shown in Figure 40.



Figure 40. No Phase Reversal



#### Feature Description (continued)

#### 8.3.4 Capacitive Load and Stability

The dynamic characteristics of the OPA2188 have been optimized for a range of common operating conditions. The combination of low closed-loop gain and high capacitive loads decreases the phase margin of the amplifier and can lead to gain peaking or oscillations. As a result, heavier capacitive loads must be isolated from the output. The simplest way to achieve this isolation is to add a small resistor (for example,  $R_{OUT}$  equal to 50  $\Omega$ ) in series with the output. Figure 41 and Figure 42 illustrate graphs of small-signal overshoot versus capacitive load for several values of  $R_{OUT}$ . Also, refer to the applications report, *Feedback Plots Define Op Amp AC Performance* (SBOA015), available for download from the TI website, for details of analysis techniques and application circuits.



#### 8.3.5 Electrical Overstress

Designers often ask questions about the capability of an operational amplifier to withstand electrical overstress. These questions tend to focus on the device inputs, but may involve the supply voltage pins or even the output pin. Each of these different pin functions have electrical stress limits determined by the voltage breakdown characteristics of the particular semiconductor fabrication process and specific circuits connected to the pin. Additionally, internal electrostatic discharge (ESD) protection is built into these circuits to protect them from accidental ESD events both before and during product assembly.

These ESD protection diodes also provide in-circuit, input overdrive protection, as long as the current is limited to 10 mA as stated in the *Absolute Maximum Ratings*. Figure 43 shows how a series input resistor may be added to the driven input to limit the input current. The added resistor contributes thermal noise at the amplifier input and its value should be kept to a minimum in noise-sensitive applications.



Figure 43. Input Current Protection



#### **Feature Description (continued)**

An ESD event produces a short duration, high-voltage pulse that is transformed into a short duration, highcurrent pulse as it discharges through a semiconductor device. The ESD protection circuits are designed to provide a current path around the operational amplifier core to prevent it from being damaged. The energy absorbed by the protection circuitry is then dissipated as heat.

When the operational amplifier connects into a circuit, the ESD protection components are intended to remain inactive and not become involved in the application circuit operation. However, circumstances may arise where an applied voltage exceeds the operating voltage range of a given pin. Should this condition occur, there is a risk that some of the internal ESD protection circuits may be biased on, and conduct current. Any such current flow occurs through ESD cells and rarely involves the absorption device.

If there is an uncertainty about the ability of the supply to absorb this current, external zener diodes may be added to the supply pins. The zener voltage must be selected such that the diode does not turn on during normal operation.

However, its zener voltage must be low enough so that the zener diode conducts if the supply pin begins to rise above the safe operating supply voltage level.

#### 8.4 Device Functional Modes

The OPA2188 device has a single functional mode. The device is powered on as long as the power supply voltage is between 4 V ( $\pm$ 2 V) and 36 V ( $\pm$ 18 V).



### 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

#### 9.2 Typical Applications

#### 9.2.1 High-Side Voltage-to-Current (V-I) Converter

The circuit shown in Figure 44 is a high-side voltage-to-current (V-I) converter. It translates in input voltage of 0 V to 2 V to and output current of 0 mA to 100 mA. Figure 45 shows the measured transfer function for this circuit. The low offset voltage and offset drift of the OPA2188 facilitate excellent dc accuracy for the circuit.



Figure 44. High-Side Voltage-to-Current (V-I) Converter



### **Typical Applications (continued)**

#### 9.2.1.1 Design Requirements

The design requirements are as follows:

- Supply Voltage: 5 V DC
- Input: 0 V to 2 V DC
- Output: 0 mA to 100 mA DC

#### 9.2.1.2 Detailed Design Procedure

The V-I transfer function of the circuit is based on the relationship between the input voltage,  $V_{IN}$ , and the three current sensing resistors,  $R_{S1}$ ,  $R_{S2}$ , and  $R_{S3}$ . The relationship between  $V_{IN}$  and  $R_{S1}$  determines the current that flows through the first stage of the design. The current gain from the first stage to the second stage is based on the relationship between  $R_{S2}$  and  $R_{S3}$ .

For a successful design, pay close attention to the dc characteristics of the operational amplifier chosen for the application. To meet the performance goals, this application benefits from an operational amplifier with low offset voltage, low temperature drift, and rail-to-rail output. The OPA2188 CMOS operational amplifier is a high-precision, ultra-low offset, ultra-low drift amplifier optimized for low-voltage, single-supply operation with an output swing to within 15 mV of the positive rail. The OPA2188 family uses chopping techniques to provide low initial offset voltage and near-zero drift over time and temperature. Low offset voltage and low drift reduce the offset error in the system, making these devices appropriate for precise dc control. The rail-to-rail output stage of the OPA2188 ensures that the output swing of the operational amplifier is able to fully control the gate of the MOSFET devices within the supply rails.

A detailed error analysis, design procedure, and additional measured results are given in TIPD102.

#### 9.2.1.3 Application Curve



Figure 45. Measured Transfer Function for High-Side V-I Converter

#### 9.3 System Examples

#### 9.3.1 Discrete INA + Attenuation for ADC With 3.3-V Supply

The application examples of Figure 46 and Figure 47 highlight only a few of the circuits where the OPA2188 can be used.



#### System Examples (continued)



Figure 46. Discrete INA + Attenuation for ADC with 3.3-V Supply

#### 9.3.2 RTD Amplifier with Linearization



(1)  $R_5$  provides positive-varying excitation to linearize output.

Figure 47. RTD Amplifier with Linearization

## **10** Power Supply Recommendations

The OPA2188 is specified for operation from 4 V to 36 V ( $\pm$ 2 V to  $\pm$ 18 V); many specifications apply from –40°C to 105°C. The *Typical Characteristics* presents parameters that can exhibit significant variance with regard to operating voltage or temperature.



#### CAUTION

Supply voltages larger than 40 V can permanently damage the device (see the *Absolute Maximum Ratings*).

TI recommends placing  $0.1-\mu$ F bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high-impedance power supplies. For more detailed information on bypass capacitor placement, refer to the *Layout Guidelines* section.



### 11 Layout

#### 11.1 Layout Guidelines

Pay attention to good layout practices. Keep traces short and when possible, use a printed-circuit-board (PCB) ground plane with surface-mount components placed as close to the device pins as possible. Place a 0.1- $\mu$ F capacitor closely across the supply pins. Apply these guidelines throughout the analog circuit to improve performance and provide benefits, such as reducing the electromagnetic interference (EMI) susceptibility.

Operational amplifiers vary in susceptibility to radio frequency interference (RFI). RFI can generally be identified as a variation in offset voltage or DC signal levels with changes in the interfering RF signal. The OPA2188 is specifically designed to minimize susceptibility to RFI and demonstrates remarkably low sensitivity compared to previous generation devices. Strong RF fields may still cause varying offset levels.

#### 11.2 Layout Example



Copyright © 2016, Texas Instruments Incorporated

Figure 48. Layout Example

#### TEXAS INSTRUMENTS

www.ti.com

## 12 Device and Documentation Support

## 12.1 Device Support

### 12.1.1 Development Support

## 12.1.1.1 TINA-TI™ (Free Software Download)

TINA<sup>™</sup> is a simple, powerful, and easy-to-use circuit simulation program based on a SPICE engine. TINA-TI<sup>™</sup> is a free, fully-functional version of the TINA software, preloaded with a library of macro models in addition to a range of both passive and active models. TINA-TI provides all the conventional dc, transient, and frequency domain analysis of SPICE, as well as additional design capabilities.

Available as a free download from the Analog eLab Design Center, TINA-TI offers extensive post-processing capability that allows users to format results in a variety of ways. Virtual instruments offer the ability to select input waveforms and probe circuit nodes, voltages, and waveforms, creating a dynamic quick-start tool.

**NOTE** These files require that either the TINA software (from DesignSoft<sup>™</sup>) or TINA-TI software be installed. Download the free TINA-TI software from the TINA-TI folder.

### 12.1.1.2 DIP Adapter EVM

The DIP Adapter EVM tool provides an easy, low-cost way to prototype small surface mount ICs. The evaluation tool these TI packages: D or U (SOIC-8), PW (TSSOP-8), DGK (MSOP-8), DBV (SOT23-6, SOT23-5 and SOT23-3), DCK (SC70-6 and SC70-5), and DRL (SOT563-6). The DIP Adapter EVM may also be used with terminal strips or may be wired directly to existing circuits.

## 12.1.1.3 Universal Op Amp EVM

The Universal Op Amp EVM is a series of general-purpose, blank circuit boards that simplify prototyping circuits for a variety of IC package types. The evaluation module board design allows many different circuits to be constructed easily and quickly. Five models are offered, with each model intended for a specific package type. PDIP, SOIC, MSOP, TSSOP and SOT23 packages are all supported.

#### NOTE

These boards are unpopulated, so users must provide their own ICs. TI recommends requesting several op amp device samples when ordering the Universal Op Amp EVM.

#### 12.1.1.4 TI Precision Designs

TI Precision Designs are analog solutions created by TI's precision analog applications experts and offer the theory of operation, component selection, simulation, complete PCB schematic and layout, bill of materials, and measured performance of many useful circuits. TI Precision Designs are available online at http://www.ti.com/ww/en/analog/precision-designs/.

### 12.1.1.5 WEBENCH<sup>®</sup> Filter Designer

WEBENCH® Filter Designer is a simple, powerful, and easy-to-use active filter design program. The WEBENCH Filter Designer lets you create optimized filter designs using a selection of TI operational amplifiers and passive components from TI's vendor partners.

Available as a web-based tool from the WEBENCH® Design Center, WEBENCH® Filter Designer allows you to design, optimize, and simulate complete multistage active filter solutions within minutes.



## 12.2 Documentation Support

#### 12.2.1 Related Documentation

The following documents are relevant to using the OPA2188, and recommended for reference. All are available for download at www.ti.com unless otherwise noted.

- EMI Rejection Ratio of Operational Amplifiers.
- Feedback Plots Define Op Amp AC Performance
- Op Amp Performance Analysis.
- Single-Supply Operation of Operational Amplifiers
- Tuning in Amplifiers.

#### 12.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **12.4 Community Resource**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.5 Trademarks

TINA-TI, E2E are trademarks of Texas Instruments. WEBENCH is a registered trademark of Texas Instruments. TINA, DesignSoft are trademarks of DesignSoft, Inc. All other trademarks are the property of their respective owners.

#### 12.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 12.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

**OPA2188** 

SBOS525C - AUGUST 2011 - REVISED JUNE 2016



### **PACKAGING INFORMATION**

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  | (1)           |              | J                  |      |                | (2)             | (6)                           | (0)                 |              | (40)                    |         |
| OPA2188AID       | ACTIVE        | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 105   | (2188, OPA2188)         | Samples |
| OPA2188AIDGKR    | ACTIVE        | VSSOP        | DGK                | 8    | 2500           | RoHS & Green    | NIPDAU   NIPDAUAG             | Level-2-260C-1 YEAR | -40 to 105   | 2188                    | Samples |
| OPA2188AIDGKT    | ACTIVE        | VSSOP        | DGK                | 8    | 250            | RoHS & Green    | NIPDAU   NIPDAUAG             | Level-2-260C-1 YEAR | -40 to 105   | 2188                    | Samples |
| OPA2188AIDR      | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 105   | (2188, OPA2188)         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



## PACKAGE OPTION ADDENDUM

10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF OPA2188 :

• Automotive: OPA2188-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects



\*All dimensions are nominal

www.ti.com

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device        | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| OPA2188AIDGKR | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA2188AIDGKT | VSSOP           | DGK                | 8 | 250  | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA2188AIDGKT | VSSOP           | DGK                | 8 | 250  | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA2188AIDGKT | VSSOP           | DGK                | 8 | 250  | 177.8                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |



## PACKAGE MATERIALS INFORMATION

18-Oct-2024



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| OPA2188AIDGKR | VSSOP        | DGK             | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| OPA2188AIDGKT | VSSOP        | DGK             | 8    | 250  | 353.0       | 353.0      | 32.0        |
| OPA2188AIDGKT | VSSOP        | DGK             | 8    | 250  | 366.0       | 364.0      | 50.0        |
| OPA2188AIDGKT | VSSOP        | DGK             | 8    | 250  | 223.0       | 270.0      | 35.0        |

## TEXAS INSTRUMENTS

www.ti.com

18-Oct-2024

## TUBE



## - B - Alignment groove width

\*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| OPA2188AID | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |

## D0008A



## **PACKAGE OUTLINE**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



## D0008A

## **EXAMPLE BOARD LAYOUT**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## D0008A

## **EXAMPLE STENCIL DESIGN**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



## **DGK0008A**



## **PACKAGE OUTLINE**

## VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



## DGK0008A

## **EXAMPLE BOARD LAYOUT**

## <sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown

on this view. It is recommended that vias under paste be filled, plugged or tented.

9. Size of metal pad may vary due to creepage requirement.



## DGK0008A

## **EXAMPLE STENCIL DESIGN**

## <sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

12. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated