SLLS033F – JANUARY 1988 – REVISED MARCH 1997

- Bi-MOS Technology With TTL and CMOS Compatibility
- Meets or Exceeds the Requirements of ANSI EIA/TIA-232-E and ITU Recommendation V.28
- Very Low Quiescent Current . . . 95 μA Typ
  V<sub>CC±</sub> = ±12 V
- Current-Limited Outputs . . . 10 mA Typ
- CMOS-and TTL-Compatible Inputs
- On-Chip Slew Rate Limited to 30 V/µs max
- Flexible Supply Voltage Range
- Characterized at  $V_{CC\pm}$  of ±4.5 V and ±15 V
- Functionally Interchangeable With Texas Instruments SN75188, Motorola MC1488, and National Semiconductor DS14C88

#### description

The SN75C188 is a monolithic, low-power, quadruple line driver that interfaces data terminal equipment with data communications equipment. This device is designed to conform to ANSI Standard EIA/TIA-232-E.

An external diode in series with each supply-voltage terminal is needed to protect the SN75C188 under certain fault conditions to comply with EIA/TIA-232-E.

The SN75C188 is characterized for operation from 0°C to 70°C.

#### **Function Tables**

| DRIVER 1 |   |  |  |  |  |  |  |  |  |
|----------|---|--|--|--|--|--|--|--|--|
| B Y      |   |  |  |  |  |  |  |  |  |
| Н        | L |  |  |  |  |  |  |  |  |
| L        | Н |  |  |  |  |  |  |  |  |

|   | - |   |
|---|---|---|
| Α | В | Y |
| Н | Н | L |
| L | х | Н |
| Х | L | Н |
|   |   |   |

DRIVERS 2-4

H = high level, L = low level, X = don't care



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 1997, Texas Instruments Incorporated



<sup>†</sup> The DB package is only available left-end taped and reeled, i.e., order device SN75C188DBLE.

SLLS033F - JANUARY 1988 - REVISED MARCH 1997

#### logic symbol<sup>†</sup>



<sup>†</sup>This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

logic diagram (positive logic)



positive logic

 $Y = \overline{A} (driver 1)$ Y = AB or A + B (drivers 2 through 4)



schematics of inputs and outputs

‡ All resistor values shown are nominal.



SLLS033F - JANUARY 1988 - REVISED MARCH 1997

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage, V <sub>CC+</sub> (see Note 1)                | 15 V                                                             |
|--------------------------------------------------------------|------------------------------------------------------------------|
| Supply voltage, V <sub>CC</sub> (see Note 1)                 |                                                                  |
| Input voltage range, V <sub>I</sub>                          | $\dots$ V <sub>CC</sub> to V <sub>CC+</sub>                      |
| Output voltage range, VO                                     | $\dots$ V <sub>CC</sub> $_{-6}$ V to V <sub>CC</sub> $_{+}$ +6 V |
| Continuous total power dissipation                           | See Dissipation Rating Table                                     |
| Operating free-air temperature range, T <sub>A</sub>         | 0°C to 70°C                                                      |
| Storage temperature range, T <sub>stg</sub>                  | 65°C to 150°C                                                    |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds | 260°C                                                            |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: All voltage values are with respect to the network ground terminal.

| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING |
|---------|---------------------------------------|------------------------------------------------|---------------------------------------|
| D       | 950 mW                                | 7.6 mW/°C                                      | 608 mW                                |
| DB      | 525 mW                                | 4.2 mW/°C                                      | 336 mW                                |
| Ν       | 1150 mW                               | 9.2 mW/°C                                      | 736 mW                                |

#### recommended operating conditions

|                                                | MIN                 | NOM | MAX              | UNIT |
|------------------------------------------------|---------------------|-----|------------------|------|
| Supply voltage, V <sub>CC+</sub>               | 4.5                 | 12  | 15               | V    |
| Supply voltage, V <sub>CC</sub> _              | -4.5                | -12 | -15              | V    |
| Input voltage, VI                              | V <sub>CC</sub> -+2 |     | V <sub>CC+</sub> | V    |
| High-level Input voltage, VIH                  | 2                   |     |                  | V    |
| Low-level Input voltage, VIL                   |                     |     | 0.8              | V    |
| Operating free-air temperature, T <sub>A</sub> | 0                   |     | 70               | °C   |



SLLS033F - JANUARY 1988 - REVISED MARCH 1997

# electrical characteristics over operating free-air temperature range, $V_{CC+} = 12 \text{ V}$ , $V_{CC-} = -12 \text{ V}$ (unless otherwise noted)

|                 | PARAMETER                                               |                                     | TEST CONDI                       | TIONS                                                 | MIN  | түр† | MAX   | UNIT |
|-----------------|---------------------------------------------------------|-------------------------------------|----------------------------------|-------------------------------------------------------|------|------|-------|------|
| Veri            | High-level output voltage                               | V <sub>II</sub> = 0.8 V,            | R <sub>I</sub> = 3 kΩ            | V <sub>CC+</sub> = 5 V,<br>V <sub>CC</sub> -=-5 V     | 4    |      |       | V    |
| VOH             | nigh-level output voltage                               | v <sub>IL</sub> = 0.8 v,            | K[ = 3 K22                       | V <sub>CC+</sub> = 12 V,<br>V <sub>CC-</sub> = -12 V  | 10   |      |       | v    |
| Vei             | Low-level output voltage                                | V <sub>IH</sub> = 2 V,              | $R_L = 3 k\Omega$                | V <sub>CC+</sub> = 5 V,<br>V <sub>CC-</sub> = -5 V    |      |      | -4    | V    |
| VOL             | (see Note 2)                                            | v IH − ∠ v,                         | NL = 3 K22                       | V <sub>CC+</sub> = 12 V,<br>V <sub>CC</sub> - = -12 V |      |      | -10   | v    |
| Ι <sub>ΙΗ</sub> | High-level input current                                | V <sub>I</sub> = 5 V                |                                  |                                                       |      |      | 10    | μA   |
| ۱ <sub>IL</sub> | Low-level input current                                 | V <sub>I</sub> = 0                  |                                  |                                                       |      |      | -10   | μA   |
| IOS(H)          | High-level short-circuit<br>output current <sup>‡</sup> | V <sub>1</sub> = 0.8 V,             | $V_{O} = 0 \text{ or } V_{CC}$   |                                                       | -5.5 | -10  | -19.5 | mA   |
| IOS(L)          | Low-level short-circuit<br>output current <sup>‡</sup>  | V <sub>1</sub> = 2 V,               | $V_{O} = 0 \text{ or } V_{CC} +$ |                                                       | 5.5  | 10   | 19.5  | mA   |
| ٢O              | Output resistance, power off                            | $V_{CC+} = 0,$                      | $V_{CC} = 0,$                    | $V_I = -2 V \text{ to } 2 V$                          | 300  |      |       | Ω    |
| laa             | Supply ourront from Var                                 | V <sub>CC+</sub> = 5 V,<br>No load  | $V_{CC-} = -5 V,$                | All inputs at 2 V or 0.8 V                            |      | 90   | 160   |      |
| ICC+            | Supply current from $V_{CC+}$                           | V <sub>CC+</sub> = 12 V,<br>No load | $V_{CC-} = -12 V,$               | All inputs at 2 V or 0.8 V                            |      | 95   | 160   | μΑ   |
|                 | Supply ourront from Voc                                 | V <sub>CC+</sub> = 5 V,<br>No load  | $V_{CC-} = -5 V,$                | All inputs at 2 V or 0.8 V                            |      | -90  | -160  |      |
| ICC-            | Supply current from V <sub>CC</sub> _                   | V <sub>CC+</sub> = 12 V,<br>No load | V <sub>CC</sub> -=-12            | All inputs at 2 V or 0.8 V                            |      | -95  | -160  | μA   |

<sup>†</sup> All typical values are at  $T_A = 25^{\circ}C$ .

<sup>‡</sup> Not more than one output should be shorted at a time.

NOTE 2: The algebraic convention, in which the more positive (less negative) limit is designated as maximum, is used in this data sheet for logic levels only; e.g., if -4 V is a maximum, the typical value is a more negative voltage.

### switching characteristics, V<sub>CC+</sub> = 12 V, V<sub>CC-</sub> = –12 V, T<sub>A</sub> = 25°C

|                  | PARAMETER                                          | TEST CON                                  | DITIONS                   | MIN  | TYP | MAX | UNIT |
|------------------|----------------------------------------------------|-------------------------------------------|---------------------------|------|-----|-----|------|
| <sup>t</sup> PLH | Propagation delay time, low- to high-level output§ | $R_L = 3 k\Omega$ ,                       | C <sub>L</sub> = 15 pF,   |      |     | 3   | μs   |
| <sup>t</sup> PHL | Propagation delay time, high- to low-level output§ | See Figure 1                              |                           |      |     | 3.5 | μs   |
| <sup>t</sup> TLH | Transition time, low- to high-level output $\P$    |                                           |                           | 0.53 |     | 3.2 | μs   |
| <sup>t</sup> THL | Transition time, high- to low-level output $\P$    |                                           |                           | 0.53 |     | 3.2 | μs   |
| <sup>t</sup> TLH | Transition time, low- to high-level output#        | $R_{L} = 3 k\Omega \text{ to } 7 k\Omega$ | C <sub>L</sub> = 2500 pF, |      | 1.5 |     | μs   |
| <sup>t</sup> THL | Transition time, high- to low-level output#        | See Figure 1                              |                           |      | 1.5 |     | μs   |
| SR               | Output slew rate§                                  | $R_L = 3 k\Omega \text{ to } 7 k\Omega$ , | C <sub>L</sub> = 15 pF    | 6    | 15  | 30  | V/µs |

§ Measured at the 50% level

 $\P$  Measured between the 10% and 90% points on the output waveform

# Measured between the 3-V and -3-V points on the output waveform (EIA/TIA-232-E conditions), all unused inputs tied either high or low



SLLS033F – JANUARY 1988 – REVISED MARCH 1997

#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. The pulse generator has the following characteristics:  $t_W = 25 \ \mu s$ , PRR = 20 kHZ,  $Z_O = 50 \ \Omega$ ,  $t_f = t_f \le 50 \ ns$ . B. CL includes probe and jig capacitance.

Figure 1. Test Circuit and Voltage Waveforms



SLLS033F - JANUARY 1988 - REVISED MARCH 1997

15

12

9

6 3

0

-3

-6

-9

-12

-15

15

10

5

0

-5

-10

-15

0

IOS(L) VI = 2 V

IOS(H) VI = 0.8 V

20

 $V_0 = 0 \text{ or } V_{CC-}$ 

 $V_O = 0 \text{ or } V_{CC+}$ 

IOS – Short-Circuit Output Current – mA

0

V<sub>O</sub> - Output Voltage - V







60

T<sub>A</sub> – Free-Air Temperature – °C

Figure 4

40

80

100

120



-8

-12

0

20

 $V_{OL} (V_{CC\pm} = \pm 12 V, V_{I} = 2 V)$ 

40

60

T<sub>A</sub> – Free-Air Temperature – °C

Figure 5

80

100

120



SLLS033F - JANUARY 1988 - REVISED MARCH 1997



### **TYPICAL CHARACTERISTICS**



SLLS033F - JANUARY 1988 - REVISED MARCH 1997



**TYPICAL CHARACTERISTICS** 

**APPLICATION INFORMATION** 



Figure 12. Logic Translator Applications



SLLS033F – JANUARY 1988 – REVISED MARCH 1997

**APPLICATION INFORMATION** 



NOTE A: External diodes placed in series with the V<sub>CC+</sub> and V<sub>CC</sub>-leads protect the SN75C188 in the fault condition where the device outputs are shorted to  $\pm$ 15 V and the power supplies are at low voltage and provide low-impedance paths to GND.

Figure 13. Power Supply Protection to Meet Power-Off Fault Conditions of Standard EIA/TIA-232-E





#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package |              | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|---------|--------------|-------------------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing            |      | Qty     | (2)          | (6)                           | (3)                |              | (4/5)          |         |
| SN75C188D        | ACTIVE | SOIC         | D                  | 14   | 50      | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | SN75C188       | Samples |
| SN75C188DBR      | ACTIVE | SSOP         | DB                 | 14   | 2000    | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | CA188          | Samples |
| SN75C188DE4      | ACTIVE | SOIC         | D                  | 14   | 50      | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | SN75C188       | Samples |
| SN75C188DR       | ACTIVE | SOIC         | D                  | 14   | 2500    | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | SN75C188       | Samples |
| SN75C188DRE4     | ACTIVE | SOIC         | D                  | 14   | 2500    | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | SN75C188       | Samples |
| SN75C188N        | ACTIVE | PDIP         | Ν                  | 14   | 25      | RoHS & Green | NIPDAU                        | N / A for Pkg Type | 0 to 70      | SN75C188N      | Samples |
| SN75C188NSR      | ACTIVE | SOP          | NS                 | 14   | 2000    | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 75C188         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



www.ti.com

## PACKAGE OPTION ADDENDUM

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

STRUMENTS

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN75C188DBR                 | SSOP            | DB                 | 14 | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |
| SN75C188DR                  | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN75C188NSR                 | SOP             | NS                 | 14 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |



www.ti.com

## PACKAGE MATERIALS INFORMATION

7-Dec-2024



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN75C188DBR | SSOP         | DB              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| SN75C188DR  | SOIC         | D               | 14   | 2500 | 353.0       | 353.0      | 32.0        |
| SN75C188NSR | SOP          | NS              | 14   | 2000 | 356.0       | 356.0      | 35.0        |

### TEXAS INSTRUMENTS

www.ti.com

7-Dec-2024

### TUBE



### - B - Alignment groove width

#### \*All dimensions are nominal

| Device      | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|-------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN75C188D   | D            | SOIC         | 14   | 50  | 507    | 8      | 3940   | 4.32   |
| SN75C188D   | D            | SOIC         | 14   | 50  | 506.6  | 8      | 3940   | 4.32   |
| SN75C188DE4 | D            | SOIC         | 14   | 50  | 506.6  | 8      | 3940   | 4.32   |
| SN75C188DE4 | D            | SOIC         | 14   | 50  | 507    | 8      | 3940   | 4.32   |
| SN75C188N   | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |

## **D0014A**



## **PACKAGE OUTLINE**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
- 5. Reference JEDEC registration MS-012, variation AB.



## D0014A

## **EXAMPLE BOARD LAYOUT**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## D0014A

## **EXAMPLE STENCIL DESIGN**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### MECHANICAL DATA

#### PLASTIC SMALL-OUTLINE PACKAGE

#### 0,51 0,35 ⊕0,25⊛ 1,27 8 14 0,15 NOM 5,60 8,20 5,00 7,40 $\bigcirc$ Gage Plane ₽ 0,25 7 1 1,05 0,55 0-10 Δ 0,15 0,05 Seating Plane — 2,00 MAX 0,10PINS \*\* 14 16 20 24 DIM 10,50 10,50 12,90 15,30 A MAX A MIN 9,90 9,90 12,30 14,70 4040062/C 03/03

NOTES: A. All linear dimensions are in millimeters.

NS (R-PDSO-G\*\*)

**14-PINS SHOWN** 

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



## **DB0014A**



## **PACKAGE OUTLINE**

### SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not

- exceed 0.15 mm per side. 4. Reference JEDEC registration MO-150.



## DB0014A

## **EXAMPLE BOARD LAYOUT**

### SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## DB0014A

## **EXAMPLE STENCIL DESIGN**

### SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

8. Board assembly site may have different recommendations for stencil design.



## N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated