**TPS568236** # TPS568236 Hiccup OVP/UVP/OC、調整可能な Vout、およびソフト スタート PSM/ FCCM モード搭載、4.5V~18V 入力、8A、同期整流式降圧コンバータ # 1 特長 - 入力電圧範囲:4.5V~18V - 0.6V~5.5V の出力電圧範囲 - $22m\Omega$ および $11m\Omega$ の MOSFET を内蔵 - 8A 連続 Iour をサポート - 84µA の低い静止電流 - 25℃で ±1% の基準電圧 (0.6V) - -40℃~125℃で±1.5%の基準電圧(0.6V) - 600kHz のスイッチング周波数 - D-CAP3™制御モードによる高速過渡応答 - POSCAP およびすべての MLCC 出力コンデンサを - 出力放電機能 - 調整可能なソフト・スタート - 軽負荷時に PSM と FCCM を選択可能 - パワー・グッド・インジケータにより出力電圧を監視 - 自動回復の出力 OV および UV 保護 - ラッチなしの UVLO および OT 保護 - サイクル単位の過電流保護 - 出力放電機能を内蔵 - 小型の 2.00mm × 3.00mm HotRod™ QFN パッケー # 2 アプリケーション - TV および STB、ポイント・オブ・ロード (POL) - サーバー、ストレージ、ネットワークのポイントオブロー - 産業用 PC およびファクトリ・オートメーション・アプリケ - 標準の 5V、12V、15V 入力を備えた分散電源システ TPS568236 の代表的なアプリケーション # 3 概要 TPS568236 はモノリシックな 8A 同期整流式降圧コンバ ータで、適応型のオンタイム D-CAP3 制御モードが搭載 されています。低 R<sub>DS(on)</sub> のパワー MOSFET を内蔵して 高効率を実現しており、必要な外付け部品数が最小限な ので、容積の制約が厳しい電力システムでも簡単に使え ます。特長として、高精度の基準電圧、高速な負荷過渡 応答、軽負荷効率を実現する自動スキップモード動作、 固定スイッチング周波数向けの強制 PWM モード、良好 なラインを伴う D-CAP3 制御モード、負荷レギュレーショ ンがあり、外部補償を必要としません。 TPS568236 は、OVP、UVP、OCP、OTP、UVLO といっ た全般的な保護機能を搭載しています。このデバイスは、 パワー・グッド信号と出力放電機能を組み合わせたもので す。 TPS568236 は、内部ソフト スタート時間と外部ソフト スタ ート時間の両方のオプションをサポートしています。内部ソ フト スタート時間は 1ms に固定されています。アプリケー ションがより長いソフトスタート時間を必要とする場合は、 外部 SS ピンに外付けのコンデンサを接続して実現できま す。 TPS568236 は、熱特性を強化した 12 ピン QFN パッケ ージで供給され、-40℃~125℃の接合部温度で動作す るように設計されています。 #### パッケージ情報 | | * * * / * / IDTM | | |-----------|------------------|--------------------------| | 部品番号 | パッケージ (1) | パッケージ・サイズ <sup>(2)</sup> | | TPS568236 | RJN (VQFN-HR、12) | 3.00mm × 2.00mm | - 詳細については、セクション 10 を参照してください。 - パッケージ サイズ (長さ×幅) は公称値であり、該当する場合はピ ンも含まれます。 効率曲線、V<sub>IN</sub> = 12V、V<sub>OUT</sub> = 5V、PSM モード # **Table of Contents** | 1 特長 | 1 | |--------------------------------------|---| | 2 アプリケーション | 1 | | 3 概要 | 1 | | 4 Pin Configuration and Functions | 3 | | 5 Specifications | | | 5.1 Absolute Maximum Ratings | | | 5.2 ESD Ratings | | | 5.3 Recommended Operating Conditions | | | 5.4 Thermal Information | 5 | | 5.5 Electrical Characteristics | | | 5.6 Typical Characteristics | | | 6 Detailed Description | | | 6.1 Overview | | | 6.2 Functional Block Diagram | | | 6.3 Feature Description | | | 6.4 Device Functional Modes | | | | | | <i>r</i> Application and implementation | 14 | |-----------------------------------------|----| | 7.1 Application Information | 14 | | 7.2 Typical Application | 14 | | 7.3 Power Supply Recommendations | 18 | | 7.4 Layout | 19 | | 8 Device and Documentation Support | 20 | | 8.1 Device Support | 20 | | 8.2ドキュメントの更新通知を受け取る方法 | 20 | | 8.3 サポート・リソース | 20 | | 8.4 Trademarks | 20 | | 8.5 静電気放電に関する注意事項 | 20 | | 8.6 用語集 | 20 | | 9 Revision History | 20 | | 10 Mechanical, Packaging, and Orderable | | | Information | 21 | | | | # **4 Pin Configuration and Functions** 図 4-1. RJN Package 12-Pin VQFN-HR (Top View) 表 4-1. Pin Functions | NAME NO. | | TVDE(1) | DESCRIPTION | |----------|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | ITPE | DESCRIPTION | | VIN | 1 | Р | Input voltage supply pin for the control circuitry. Connect the input decoupling capacitors between VIN and PGND. | | PGND | 2 | G | Power ground terminal for the internal power FET. | | PG | 3 | 0 | Open Drain Power-Good Indicator. This pin is asserted low if output voltage is out of PG threshold, overvoltage or if the device is under thermal shutdown, EN shutdown or during soft start. | | FB | 4 | I | TPS568236 uses FB pin to regulate output voltage via feedback resistor divider network. | | SS | 5 | I/O | Soft-start time selection pin. Connecting an external capacitor sets the soft-start time and if no external capacitor is connected, the soft-start time is approximately 1 ms. | | NC | 6 | _ | No connect pin | | SW | 7 | 0 | Switch node terminal. Connect the output inductor to this pin. | | VBST | 8 | 1 | Supply input for the high-side MOSFET gate drive. Connect the bootstrap capacitor between VBST and SW. | | VCC | 9 | 0 | 5-V internal VCC LDO output. This pin supplies voltage to the internal circuitry and gate driver. Bypass this pin with a 1-µF capacitor. | | AGND | 10 | G | Ground of internal analog circuitry. Connect AGND to PGND at a single point close to AGND. | | EN | 11 | 1 | Enable pin of buck converter. EN pin is a digital input pin, pull up to enable the converter, pull down to disable. Internal pulldown if EN pin is floating. | | | | Mode selection pin. Connect MODE pin to VCC, or pull above 0.8 V for OOA mode operation, connect MODE to AGND or float for Power Save Mode. Internal pulldown if MODE pin is floating. | | (1) I = input, O = output, P = power, G = ground 3 English Data Sheet: SLUSF02 # **5 Specifications** ## 5.1 Absolute Maximum Ratings Over operating junction temperature range (unless otherwise noted) (1) | | | MIN | MAX | UNIT | |------------------|--------------------------------|------|-----|------| | Input voltage | VIN | -0.3 | 22 | V | | Input voltage | VBST | -0.3 | 27 | V | | Input voltage | VBST - SW | -0.3 | 6 | V | | Input voltage | EN, FB, MODE, SS | -0.3 | 6 | V | | Output voltage | SW (10-ns transient) | -4 | 23 | V | | Output voltage | SW | -1.0 | 22 | V | | Output voltage | PG | -0.3 | 6 | V | | Output voltage | VCC | 0 | 6 | V | | Voltage | PGND,AGND | -0.3 | 0.3 | V | | Output voltage | VCC | 0 | 6 | V | | T <sub>J</sub> | Operating junction temperature | -40 | 150 | °C | | T <sub>stg</sub> | Storage temperature | -55 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. # 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------------------------------|-------------------------|-------------------------------------------------------------------|-------|------| | V | Electroctatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> Electrostatic discharge | | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002 (2) | ±500 | v | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### 5.3 Recommended Operating Conditions Over operating junction temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |----------------------|------------------|------|---------|------| | Input voltage range | VIN | 4.5 | 18 | V | | Input voltage range | VBST | -0.1 | 23 | V | | Input voltage range | VBST – SW | -0.1 | 5.5 | V | | Input voltage range | EN, FB, MODE, SS | -0.3 | 5.5 | V | | Output voltage range | SW | -1.0 | 18 | V | | Output voltage range | PG, VCC | -0.1 | 5.5 | V | | Output current range | Іоит | | 8 | А | | T <sub>J</sub> | | -40 | 125 | °C | Product Folder Links: TPS568236 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2023 Texas Instruments Incorporated ### **5.4 Thermal Information** | THERMAL METRIC(1) | | DE | | | |-----------------------|----------------------------------------------|-------------------|--------------------|------| | | | RJNR (QFN, JEDEC) | RJNR (QFN, TI EVM) | UNIT | | | | 12 PINS | 12 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 72.7 | 37.2 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 50.1 | Not Applicable (2) | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 18.7 | Not Applicable (2) | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 1.8 | 3.7 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 18.4 | 18.5 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ### **5.5 Electrical Characteristics** MODE connected to AGND, $V_{EN}$ = 3.3V; $T_J$ = -40°C to +125°C, Typical values are at $T_J$ = 25°C and $V_{VIN}$ = 12 V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|--------------------------------------|---------------------------------------------------|------|------|------|------| | INPUT SUPPLY | (VIN) | | | | | | | VIN | Input voltage range | VIN | 4.5 | | 18 | V | | I <sub>VIN</sub> | VIN supply current (Quiescent) | No load, VEN = 3.3 V, non-switching | | 84 | | μA | | I <sub>INSDN</sub> | VIN shutdown current | No load, V <sub>EN</sub> = 0 V, PG open | | 3.7 | | μA | | UVLO | 1 | | | | | | | V <sub>VCC UVLO_R</sub> | V <sub>CC</sub> undervoltage lockout | V <sub>VCC</sub> rising | | 4.2 | 4.42 | V | | V <sub>VCC UVLO_F</sub> | V <sub>CC</sub> undervoltage lockout | V <sub>VCC</sub> falling | 3.65 | 3.85 | | V | | V <sub>VCC UVLO_H</sub> | V <sub>CC</sub> undervoltage lockout | Hysteresis V <sub>CC</sub> voltage | | 350 | 650 | mV | | ENABLE (EN), N | ODE | , | | | ' | | | V <sub>EN_R</sub> | EN threshold high-level | V <sub>EN</sub> rising | | 1.31 | 1.5 | V | | V <sub>EN_F</sub> | EN threshold low-level | V <sub>EN</sub> falling | 1.0 | 1.13 | | V | | V <sub>EN_H</sub> | EN threshold low-level | Hysteresis | | 180 | | mV | | I <sub>EN</sub> | EN pulldown current | V <sub>EN</sub> = 0.8 V | 1.3 | 2.3 | | uA | | V <sub>IL;MODE</sub> | Low-level input voltage at MODE Pin | | 0.4 | | | V | | V <sub>IH;MODE</sub> | High-level input voltage at MODE Pin | | | | 0.8 | V | | I <sub>MODE</sub> | MODE pulldown current | V <sub>MODE</sub> = 0.8 V | 1.3 | 2.3 | 3.5 | uA | | vcc | , | , | | | ' | | | V <sub>VCC</sub> | VCC output voltage | V <sub>VIN</sub> > 5.2 V, I <sub>VCC</sub> ≤ 1 mA | 4.85 | 5 | 5.15 | V | | FEEDBACK VOL | TAGE (FB) | , | | | ' | | | | Feedback regulation voltage | T <sub>J</sub> = 25°C | 594 | 600 | 606 | mV | | $V_{FB\_REG}$ | Feedback regulation voltage | –40°C ≤ T <sub>J</sub> ≤ 125°C | 591 | 600 | 609 | mV | | DUTY CYCLE ar | nd FREQUENCY CONTROL | , | | | ' | | | f <sub>SW</sub> | Switching frequency | CCM operation | | 600 | | kHz | | t <sub>ON(min)</sub> | Minimum ON pulse width | T <sub>J</sub> = 25°C | | 65 | 75 | ns | | t <sub>OFF(min)</sub> | Minimum OFF pulse width | T <sub>J</sub> = 25°C | | | 190 | ns | | SOFT-START | , | | 1 | | | | | t <sub>SS</sub> | Internal fixed soft start | | 0.55 | 1 | 1.35 | ms | | I <sub>SS</sub> | Soft Start charge current | | 4 | 5 | 6 | μA | | POWER SWITCH | HES (SW) | | 1 | | | | | R <sub>DSON(HS)</sub> | High-side MOSFET on-resistance | T <sub>J</sub> = 25°C | | 22 | | mΩ | | R <sub>DSON(LS)</sub> | Low-side MOSFET on-resistance | T <sub>J</sub> = 25°C | | 11 | | mΩ | | CURRENT LIMIT | - | 1 | 1 | | | | | I <sub>OCL</sub> | Low-side valley current limit | Valley current limit on LS FET | 9.5 | 11 | 12.5 | Α | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 5 <sup>(2)</sup> The thermal simulation setup is not applicable to a TI EVM layout. # 5.5 Electrical Characteristics (続き) MODE connected to AGND, $V_{EN}$ = 3.3V; $T_J$ = -40°C to +125°C, Typical values are at $T_J$ = 25°C and $V_{VIN}$ = 12 V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|----------------------------------------------------|----------------------------------------------------------------|-----|-----|-----|------| | I <sub>NOCL</sub> | Low-side negative current limit | Sinking current limit on LS FET | | 3.9 | | Α | | OUTPUT UND | ERVOLTAGE AND OVERVOLTAGE PROTECTION | DN | • | | • | | | V <sub>OVP</sub> | OVP trip threshold | | 117 | 120 | 123 | % | | tovpdly | OVP prop deglitch | | | 20 | | μs | | tovpdly | OVP latch-off prop deglitch | | | 256 | | μs | | V <sub>UVP</sub> | UVP trip threshold | | 55 | 60 | 65 | % | | t <sub>UVPDLY</sub> | UVP prop deglitch | | | 256 | | μs | | POWER GOOD | D (PG) | · | | | | | | t <sub>PGDLY</sub> | PG start-up delay | PG from low to high | | 500 | | μs | | t <sub>PGDLY</sub> | PG delay time when V <sub>FB</sub> rising (fault) | PG from high to low | | 20 | | μs | | t <sub>PGDLY</sub> | PG delay time when V <sub>FB</sub> falling (fault) | PG from high to low | | 28 | | μs | | V <sub>PGTH</sub> | PG threshold when V <sub>FB</sub> falling (fault) | V <sub>FB</sub> falling (fault), percentage of V <sub>FB</sub> | 79 | 85 | 89 | % | | V <sub>PGTH</sub> | PG threshold when V <sub>FB</sub> rising (good) | V <sub>FB</sub> rising (good), percentage of V <sub>FB</sub> | 86 | 90 | 94 | % | | V <sub>PGTH</sub> | PG threshold when V <sub>FB</sub> rising (fault) | V <sub>FB</sub> rising (fault), percentage of V <sub>FB</sub> | 116 | 120 | 124 | % | | V <sub>PGTH</sub> | PG threshold when V <sub>FB</sub> falling (good) | V <sub>FB</sub> falling (good), percentage of V <sub>FB</sub> | 109 | 115 | 119 | % | | I <sub>PGMAX</sub> | PG sink current | V <sub>PG</sub> = 0.5 V | | 50 | | mA | | I <sub>PGLK</sub> | PG leak current | V <sub>PG</sub> = 5.5 V | | | 1 | μA | | OUTPUT DISC | CHARGE | • | • | | • | | | R <sub>DIS</sub> | Discharge resistance | T <sub>J</sub> = 25 °C, V <sub>EN</sub> = 0 V | | 160 | | Ω | | THERMAL SH | UTDOWN | | | | | | | T <sub>J(SD)</sub> | Thermal shutdown threshold | | | 165 | | °C | | T <sub>J(HYS)</sub> | Thermal shutdown hysteresis (1) | | | 20 | | °C | <sup>(1)</sup> These parameters are provided for reference only, and do not constitute part of TI's published device specifications for purposes of TI's product warranty. # **5.6 Typical Characteristics** $V_{IN}$ = 12 V, $T_{J}$ = -40°C to 125°C, unless otherwise specified. 1 # **5.6 Typical Characteristics (continued)** $V_{IN}$ = 12 V, $T_J$ = -40°C to 125°C, unless otherwise specified. # **6 Detailed Description** ### 6.1 Overview The TPS568236 is an 8-A, integrated, FET, synchronous buck converter which operates from 4.5-V to 18-V input voltage (VIN), and the output is from 0.6 V to 5.5 V. The proprietary D-CAP3 control mode enables low external component count, ease of design, optimization of the power design for cost, size, and efficiency. The key feature of the TPS568236 is ultra-low quiescent current (ULQ<sup>™</sup>) DC/DC converters mode. This feature is beneficial for long battery life in system standby mode. The device employs D-CAP3 control mode that provides fast transient response with no external compensation components and an accurate feedback voltage. The control topology provides seamless transition between CCM operating mode at higher load condition and DCM operation at lighter load condition. Eco-mode allows the TPS568236 to maintain high efficiency at light load. FCCM mode makes fixed switching frequency which maintains lower output ripple during all load conditions. The TPS568236 is able to adapt to both low equivalent series resistance (ESR) output capacitors such as POSCAP or SP-CAP, and ultra-low ESR ceramic capacitors. 9 English Data Sheet: SLUSF02 # 6.2 Functional Block Diagram ### **6.3 Feature Description** #### 6.3.1 PWM Operation and D-CAP3™ Control Mode The TPS568236 operates using the adaptive on-time PWM control with a proprietary D-CAP3 control mode which enables low external component count with a fast load transient response while maintaining a good output voltage accuracy. At the beginning of each switching cycle, the high side MOSFET is turned on for an on-time set by an internal one shot timer. This on-time is set based on the converter input voltage, output voltage, and the pseudo-fixed frequency hence this type of control topology is called an adaptive on-time control. The one shot timer resets and turns on again after the feedback voltage (V<sub>FB</sub>) falls below the internal reference voltage (V<sub>REF</sub>). An internal ramp is generated which is fed to the FB pin to simulate the output voltage ripple. This action enables the use of very low-ESR output capacitors such as multi-layered ceramic caps (MLCC). No external current sense network or loop compensation is required for D-CAP3 control mode topology. The TPS568236 includes an error amplifier that makes the output voltage very accurate. For any control topology that is compensated internally, there is a range of the output filter it can support. The output filter used is a low pass L-C circuit. This L-C filter has double pole that is described in the following equation. $$f_{P} = \frac{1}{2 \times \pi \times \sqrt{L_{OUT} \times C_{OUT}}}$$ (1) At low frequencies, the overall loop gain is set by the output set-point resistor divider network and the internal gain. The low frequency L-C double pole has a 180 degree in phase. At the output filter frequency, the gain rolls off at a –40dB per decade rate and the phase drops rapidly. The internal ripple generation network introduces a high-frequency zero that reduces the gain roll off from –40dB to –20dB per decade and increases the phase to 90 degree one decade above the zero frequency. The internal ripple injection high frequency zero is optimized to provide fast transient response performance and also give an consideration to meet the stability requirement with typical external L-C filter. The inductor and capacitor selected for the output filter must be such that the double pole is located close enough to the high-frequency zero so that the phase boost provided by this high-frequency zero provides adequate phase margin for the stability requirement. The crossover frequency of the overall system must usually be targeted to be less than one-fifth of the switching frequency (F<sub>SW</sub>). #### 6.3.2 VCC LDO The VCC pin is the output of the internal 5.0-V linear regulator that creates the bias for all the internal circuitry and MOSFET gate drivers. The VCC pin needs to be bypassed with a 1-µF capacitor. The UVLO circuit monitors the VCC pin voltage and disables the output when VCC falls below the UVLO threshold. #### 6.3.3 Soft Start The TPS568236 has an internal 1-ms soft start, and also an external SS pin is provided for setting higher soft-start time if needed. When the EN pin becomes high, the soft-start function begins ramping up the reference voltage to the PWM comparator. If the application needs a larger soft-start time, this soft-start time can be set by connecting a capacitor on SS pin. When the EN pin becomes high, the soft-start charge current ( $I_{SS}$ ) begins charging the external capacitor ( $C_{SS}$ ) connected between SS and AGND. The devices tracks the lower of the internal soft-start voltage or the external soft-start voltage as the reference. The equation for the soft-start time ( $I_{SS}$ ) is shown in the following equation: $$T_{SS} = \frac{C_{SS}(nF) \times V_{REF}(V) \times 1.4}{I_{SS}(\mu A)}$$ (2) #### where - $V_{ref}$ is 0.6 V and $I_{SS}$ is 5 $\mu A$ - 1.4 is typical value of correlation factor Copyright © 2023 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 11 English Data Sheet: SLUSF02 #### 6.3.4 Enable Control The EN pin controls the turn-on and turn-off of the device. When the EN pin voltage is above the turn-on threshold, which is around 1.31 V, the device starts switching. When the EN pin voltage falls below the turn-off threshold, which is around 1.13 V, the device stops switching. #### 6.3.5 Power Good The Power-Good (PGOOD) pin is an open drain output. After the FB pin voltage is between 90% and 115% of the internal reference voltage ( $V_{REF}$ ), the PGOOD is de-asserted and floats after a 500-µs de-glitch time. TI recommends a pullup resistor of 100 k $\Omega$ to pull up to VCC. The PGOOD pin is pulled low when the FB pin voltage is lower than $V_{UVP}$ or greater than $V_{OVP}$ threshold or in an event of thermal shutdown or during the soft-start period. ### 6.3.6 Overcurrent Protection and Undervoltage Protection The output overcurrent limit (OCL) is implemented using a cycle-by-cycle valley detect control circuit. The switch current is monitored during the OFF state by measuring the low-side FET drain to source voltage. This voltage is proportional to the switch current. During the on time of the high-side FET switch, the switch current increases at a linear rate determined by input voltage, output voltage, the on-time and the output inductor value. During the on time of the low-side FET switch, this current decreases linearly. The average value of the switch current is the load current $I_{OUT}$ . If the measured drain to source voltage of the low-side FET is above the voltage proportional to current limit, the low side FET stays on until the current level becomes lower than the OCL level which reduces the output current available. When the current is limited the output voltage tends to drop because the load demand is higher than what the converter can support. When the output voltage falls below 60% of the target voltage, the UVP comparator detects it and shuts down the device after a wait time of 256 us. In this type of valley detect control, the load current is higher than the OCL threshold by one half of the peak to peak inductor ripple current. When the over current condition is removed, the output recovers. #### 6.3.7 UVLO Protection Undervoltage Lock Out protection (UVLO) monitors the internal VCC regulator voltage. When the VCC voltage is lower than UVLO threshold voltage, the device is shut off. This protection is non-latching. #### 6.3.8 Overvoltage Protection TPS568236 detects overvoltage and undervoltage conditions by monitoring the feedback voltage (VFB). When the feedback voltage becomes higher than 120% of the target voltage, the OVP comparator output goes high and output is discharged after a wait time of 20 us. When the OV fault comparator has been tripped for 256 us, the part latches off. When the overvoltage condition is removed, the output voltage recovers. ### 6.3.9 Output Voltage Discharge TPS568236 has a 160-ohm discharge switch that discharges the output $V_{OUT}$ through the Vout pin during any event of fault like output overvoltage, output undervoltage, TSD, or if VCC voltage is below the UVLO and when the EN pin voltage ( $V_{EN}$ ) is below the turn-on threshold. #### 6.3.10 Thermal Shutdown The device monitors the internal die temperature. If this temperature exceeds the thermal shutdown threshold value (T<sub>SDN</sub> typically 165°C) the device shuts off. This protection is a non-latch protection. The device re-starts switching when the temperature goes below the thermal shutdown threshold and 20°C hysterisis. #### 6.4 Device Functional Modes ### 6.4.1 MODE Pin TPS568236 has a MODE pin that can be used to toggle mode of the device by pulling high (> 0.8 V) or low (< 0.4 V). When the MODE pin is pulled high, the pin enables the converter to operate in Forced Continuous Conduction Mode (FCCM). When the MODE pin is pulled low or float, the converter goes into Power Save Mode (PSM). The MODE pin can be toggled dynamically, even when the converter is in operation 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2023 Texas Instruments Incorporated English Data Sheet: SLUSF02 ### **6.4.2 Forced Continuous Conduction Operation** Forced Continuous Conduction Mode (FCCM) allows TPS568236 to maintain a constant switching frequency over the entire load range, which is designed for applications requiring tight control of the switching frequency and output voltage ripple at the cost of lower efficiency under light load. For some audio application, this mode can help avoid switching frequency drop into audible range that can introduce some noise. #### 6.4.3 Power Save Mode (PSM) The TPS568236 can be placed in power save mode by floating the MODE pin or pulling the MODE pin low (< 0.4 V), which is helpful to improve efficiency at light load. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 13 # 7 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ### 7.1 Application Information The schematic shows a typical application for TPS568236. This design converts an input voltage range of 6 V to 18 V down to 5.1 V with a maximum output current of 8 A. ## 7.2 Typical Application 図 7-1. Application Schematic #### 7.2.1 Design Requirements 表 7-1. Design Parameters | PARAMETER | | CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------|-----------------------|------------------------------------------------|-----|-----|-----|---------------------| | V <sub>OUT</sub> | Output voltage | | | 5.1 | | V | | I <sub>OUT</sub> | Output current | | | | 8 | Α | | V <sub>IN</sub> | Input voltage | | 6 | 12 | 18 | V | | V <sub>OUT(ripple)</sub> | Output voltage ripple | V <sub>IN</sub> = 12 V, I <sub>OUT</sub> = 8 A | | 50 | | mV <sub>(P-P)</sub> | | F <sub>SW</sub> | Switching frequency | V <sub>IN</sub> = 12 V, I <sub>OUT</sub> = 8 A | | 600 | | kHz | | Operating Mode | | Float MODE pin | | PSM | | | | T <sub>A</sub> | Ambient temperature | | | 25 | | °C | #### 7.2.2 Detailed Design Procedure #### 7.2.2.1 External Component Selection #### 7.2.2.1.1 Inductor Selection The inductor ripple current is filtered by the output capacitor. A higher inductor ripple current means the output capacitor must have a ripple current rating higher than the inductor ripple current. See the *Recommended Operating Conditions* for recommended inductor values. Calculate the RMS and peak currents through the inductor using $\pm 3$ and $\pm 4$ . Make sure that the inductor is rated to handle these currents. Product Folder Links: TPS568236 English Data Sheet: SLUSF02 $$I_{L(rms)} = \sqrt{\left(I_{OUT}^2 + \frac{1}{12} \times \left(\frac{V_{OUT} \times \left(V_{IN(max)} - V_{OUT}\right)}{V_{IN(max)} \times L_{OUT} \times F_{SW}}\right)^2}\right)}$$ (3) $$I_{L(peak)} = I_{OUT} + \frac{I_{OUT(ripple)}}{2}$$ (4) During transient, short-circuit conditions, the inductor current can increase up to the current limit of the device, so choose an inductor with a saturation current higher than the peak current under current limit condition. #### 7.2.2.1.2 Output Capacitor Selection After selecting the inductor the output capacitor must be optimized. In D-CAP3 control mode, the regulator reacts within one cycle to the change in the duty cycle so the good transient performance can be achieved without needing large amounts of output capacitance. The recommended output capacitance range is given in $\frac{1}{8}$ 7-2. Ceramic capacitors have very low ESR, otherwise the maximum ESR of the capacitor must be less than $V_{OUT(ripple)} / I_{OUT(ripple)}$ Typical L<sub>OUT</sub> (µH) V<sub>OUT</sub> (V) R<sub>LOWER</sub> (Kohm) R<sub>UPPER</sub> (Kohm) F<sub>sw</sub> (kHz) C<sub>OUT(Range)</sub> (μF) C<sub>FF(Range)</sub> (pF) 30 20 600 0.68/0.82 44-500 1.8 20 40 1/1.2 44-500 0-470 600 3.3 20 90 600 1.5/2.2 44-500 0-470 20 147 600 1.5/2.2 44-500 0-470 表 7-2. Recommended Component Values #### 7.2.2.1.3 Input Capacitor Selection The minimum input capacitance required is given in $\pm 5$ . $$C_{IN(min)} = \frac{I_{OUT} \times V_{OUT}}{V_{INripple} \times V_{IN} \times F_{SW}}$$ (5) TI recommends using a high quality X5R or X7R input decoupling capacitors of 22 $\mu$ F on the input voltage pin. The voltage rating on the input capacitor must be greater than the maximum input voltage. The capacitor must also have a ripple current rating greater than the maximum input current ripple of the application. The input ripple current is calculated by $\pm$ 6 below: $$I_{CIN(rms)} = I_{OUT} \times \sqrt{\frac{V_{OUT}}{V_{IN(min)}}} \times \frac{(V_{IN(min)} - V_{OUT})}{V_{IN(min)}}$$ (6) 15 English Data Sheet: SLUSF02 #### 7.2.3 Application Curves $V_{IN}$ = 12 V, $T_a$ = 25°C unless otherwise specified. 17 # 7.3 Power Supply Recommendations The TPS568236 are intended to be powered by a well regulated DC voltage. The input voltage range is 4.5 V to 18 V. TPS568236 are buck converters. The input supply voltage must be greater than the desired output voltage for proper operation. Input supply current must be appropriate for the desired output current. If the input voltage supply is located far from the TPS568236 circuit, TI recommends some additional input bulk capacitance. Typical values are $100~\mu\text{F}$ to $470~\mu\text{F}$ . # 7.4 Layout ### 7.4.1 Layout Guidelines - Use a four-layer PCB for good thermal performance and with maximum ground plane. - Have a small bypass capacitor on VIN side of the IC. Place the capacitor as close to IC as possible. - Route FB and VOUT traces away from the noisy switch node. - Make VIN and VOUT traces wide to reduce the trace impedance. ### 7.4.2 Layout Example The following figure shows the recommended top side layout. 図 7-17. Top Side Layout 19 # 8 Device and Documentation Support ### 8.1 Device Support # 8.1.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. #### 8.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をク リックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細に ついては、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 ### 8.3 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパ ートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要 な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕 様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツ ルメンツの使用条件を参照してください。 ### 8.4 Trademarks D-CAP3<sup>™</sup>, HotRod<sup>™</sup>, ULQ<sup>™</sup>, and テキサス・インスツルメンツ E2E<sup>™</sup> are trademarks of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 8.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うこと を推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。 精密な IC の場合、パラメータがわずか に変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 8.6 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 ### 9 Revision History | DATE | REVISION | NOTES | |---------------|----------|-----------------| | November 2023 | * | Initial release | Product Folder Links: TPS568236 Copyright © 2023 Texas Instruments Incorporated # 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2023 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 21 www.ti.com 11-Apr-2024 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | | | | | | | | (6) | | | | | | TPS568236RJNR | ACTIVE | VQFN-HR | RJN | 12 | 3000 | RoHS & Green | SN | Level-2-260C-1 YEAR | -40 to 125 | 568236 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. PLASTIC SMALL OUTLINE- NO LEAD NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. PLASTIC SMALL OUTLINE- NO LEAD NOTES: (continued) - 3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271) . - 4. Solder mask tolerances between and around signal pads can vary based on board fabrication site. PLASTIC SMALL OUTLINE- NO LEAD NOTES: (continued) 5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ### 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated