





Support & training



**[TPSI3052](https://www.ti.com/product/ja-jp/tpsi3052?qgpn=tpsi3052)** [JAJSNT3B](https://www.ti.com/ja-jp/lit/pdf/JAJSNT3) – APRIL 2022 – REVISED AUGUST 2023

# **TPSI3052 15-V** ゲート電源内蔵、絶縁スイッチ・ドライバ

# **1** 特長

<span id="page-0-0"></span>**TEXAS** 

• 絶縁型二次電源は不要

**INSTRUMENTS** 

- 外部パワー・トランジスタまたは SCR を駆動
- 3-k $V<sub>RMS</sub>$  basic isolation
- 1.5/3A ピークのソースおよびシンク電流の 15-V ゲート・ドライブ
- 外部補助回路に対して最大 50mW の電力を供給
- AC または DC スイッチングをサポート
- 2 線式または 3 線式モードをサポート
- 7 レベルの電力伝送、抵抗が選択可能
- [機能安全対応](http://www.ti.com/technologies/functional-safety/overview.html#commitment) – [機能安全システム設計に役立つ資料を利用可能](https://www.ti.com/product/ja-jp/TPSI3052#tech-docs)
- 周囲温度:-40~125℃
- 安全関連認証
	- DIN EN IEC 60747-17 (VDE 0884-17) に準拠し た基本絶縁耐圧:4243V<sub>PK</sub>
	- UL 1577 に準拠した絶縁耐圧:3kV<sub>RMS</sub> (1 分 間)

# **2** アプリケーション

- [ソリッド・ステート・リレー](https://www.ti.com/power-management/power-switches/solid-state-relays/overview.html) (SSR)
- [ビル・オートメーション](http://www.ti.com/applications/industrial/building-automation/overview.html)
- [ファクトリ・オートメーションおよび制御](http://www.ti.com/applications/industrial/factory-automation/overview.html)

# **3** 概要

TPSI3052 は、統合型の絶縁スイッチ・ドライバで、 外部パワー・スイッチと組み合わせることにより、完 全 な絶縁型ソリッド・ステート・リレー (SSR) を形成します。公称ゲート駆動電圧 15 V で、 1.5/3.0A ピークのソースおよびシンク電流という性 能を備えているので、さまざまな外部パワー・スイッ チを選択して、幅広いアプリケーションに対応できま す。TPSI3052 は、1 次側から供給された電源によ って独自の 2 次バイアス電源を生成するので、絶 縁型の 2 次側電源バイアスは不要です。さらに、 TPSI3052 は、各種のアプリケーションのニーズに対 応する外部のサポート回路に電力を供給することもで きます。

TPSI3052 は、必要な入力ピンの数によって 2 つの動 作モードをサポートしています。2 線式モードは、通 常は機械式リレーの駆動に使用され、スイッチの制御 に必要なピンは 2 本だけで、6.5V~48V の広い電圧 範囲で動作できます。3 線式モードでは、3V~5.5V の 1 次電源が外部から供給され、スイッチは別のイ ネーブルによって制御されます。TPSI3052S は、ス イッチの制御方式として、3 線式モードのみで利用可 能なワンショット・イネーブルを備えています。この 機能は、通常は電流パルス 1 つだけでトリガできる SCR の駆動に便利です。

2 次側は、15 Ⅴ の安定化されたフローティング電源 レールを提供し、2 次側バイアス電源を必要とせずに 各種パワー・スイッチを駆動します。このアプリケー ションは、DC アプリケーション用のシングル・パワ ー・スイッチ、または AC アプリケーション用のデュ アル・バック・ツー・バック・パワー・スイッチ、お よび各種 SCR を駆動できます。TPSI3052 の内蔵絶 縁保護は、非常に堅牢で、従来の機械式リレーやフォ トカプラに比べて高信頼性、低消費電力で、温度範囲 が広くなっています。

TPSI3052 の電力伝送は、PXFR ピンと VSSP の間 の外付け抵抗を使って、7 つの電力レベル設定のいず れかを選択することにより調整できます。この操作に より、アプリケーションのニーズに応じて、2 次側の 供給電力と消費電力とのトレードオフが可能になりま す。



パッケージ情報

(1) 利用可能なすべてのパッケージについては、データシートの 末尾にある注文情報を参照してください。



**TPSI3052** の概略回路図

英語版の TI 製品についての情報を翻訳したこの資料は、製品の概要を確認する目的で便宜的に提供しているものです。該当する正式な英語版の最新情報 は、www.ti.com で閲覧でき、その内容が常に優先されます。TI では翻訳の正確性および妥当性につきましては一切保証いたしません。実際の設計など の前には、必ず最新版の英語版をご参照くださいますようお願いいたします。





# **Table of Contents**





# **4 Revision History**

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。



<span id="page-2-0"></span>

# **5 Pin Configuration and Functions**



#### 図 **5-1. TPSI3052, TPSI3052S 8-Pin SOIC Top View**

# 表 **5-1. Pin Functions**



(1)  $P = power$ , GND = ground, NC = no connect



# <span id="page-3-0"></span>**6 Specifications**

## **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted) $(1)$ 



(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

(2) All voltage values are with respect to VSSP.

(3) All voltage values are with respect to VSSS.

# **6.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible if necessary precautions are taken.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible if necessary precautions are taken.

# **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)



<span id="page-4-0"></span>

## **6.3 Recommended Operating Conditions (continued)**

over operating free-air temperature range (unless otherwise noted)



(1) All voltage values are with respect to VSSP.

 $(2)$  C<sub>DIV1</sub> and C<sub>DIV2</sub> should be of same type and tolerance. C<sub>DIV2</sub> capacitance value should be at least three times the capacitance value of  $C_{\text{DIV1}}$  i.e.  $C_{\text{DIV2}} \geq 3 \times C_{\text{DIV1}}$ .

(3) All capacitance values are absolute. Derating should be applied where necessary.

# **6.4 Thermal Information**



(1) Estimate only.

(2) For more information about traditional and new thermal metrics, see the [Semiconductor and IC Package Thermal Metrics](http://www.ti.com/lit/SPRA953) application report.

#### **6.5 Power Ratings**



#### **6.6 Insulation Specifications**



Copyright © 2023 Texas Instruments Incorporated *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=JAJSNT3B&partnum=TPSI3052)* 5



# <span id="page-5-0"></span>**6.6 Insulation Specifications (continued)**



(1) Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves, ribs, or both on a printed-circuit board are used to help increase these specifications.

(2) Testing is carried out in air to determine the intrinsic surge immunity of the package.

(3) Testing is carried out in oil to determine the intrinsic surge immunity of the isolation barrier.

(4) Apparent charge is electrical discharge caused by a partial discharge (pd).

(5) All pins on each side of the barrier tied together creating a two-pin device.

# **6.7 Safety-Related Certifications**



<span id="page-6-0"></span>

#### **6.8 Safety Limiting Values**



(1) Safety limiting intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry. A failure of the I/O can allow low resistance to ground or the supply and, without current limiting, dissipate sufficient power to overheat the die and damage the isolation barrier, potentially leading to secondary system failures.

(2) The safety-limiting constraint is the maximum junction temperature specified in the data sheet. The power dissipation and junctionto-air thermal impedance of the device installed in the application hardware determines the junction temperature. The assumed junction-to-air thermal resistance in the [Thermal Information](#page-3-0) table is that of a device installed on a high-K test board for leaded surface-mount packages. The power is the recommended maximum input voltage times the current. The junction temperature is then the ambient temperature plus the power times the junction-to-air thermal resistance.

# **6.9 Electrical Characteristics**

over operating free-air temperature range (unless otherwise noted). Typicals at T<sub>A</sub> = 25°C. C<sub>VDDP</sub> = 220 nF (two-wire mode),  $C_{VDDP}$  = 1 μF (three-wire mode),  $C_{DIV1}$  = 5.1 nF,  $C_{DIV2}$  = 15 nF,  $C_{VDRV}$  = 100 pF,  $R_{PXFR}$  = 7.32 kΩ ±1%



# **6.9 Electrical Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted). Typicals at T<sub>A</sub> = 25℃. C<sub>VDDP</sub> = 220 nF (two-wire mode),  $\rm{C_{VDDP}}$  = 1 μF (three-wire mode) ,  $\rm{C_{DIV1}}$  = 5.1 nF,  $\rm{C_{DIV2}}$  = 15 nF,  $\rm{C_{VDRV}}$  = 100 pF,  $\rm{R_{PXFR}}$  = 7.32 kΩ ±1%





### **6.9 Electrical Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted). Typicals at T<sub>A</sub> = 25℃. C<sub>VDDP</sub> = 220 nF (two-wire mode),  $\rm{C_{VDDP}}$  = 1 μF (three-wire mode) ,  $\rm{C_{DIV1}}$  = 5.1 nF,  $\rm{C_{DIV2}}$  = 15 nF,  $\rm{C_{VDRV}}$  = 100 pF,  $\rm{R_{PXFR}}$  = 7.32 kΩ ±1%





# <span id="page-9-0"></span>**6.9 Electrical Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted). Typicals at T<sub>A</sub> = 25°C. C<sub>VDDP</sub> = 220 nF (two-wire mode),  $C_{VDDP}$  = 1 μF (three-wire mode),  $C_{DIV1}$  = 5.1 nF,  $C_{DIV2}$  = 15 nF,  $C_{VDRV}$  = 100 pF,  $R_{PXFR}$  = 7.32 kΩ ±1%



# **6.10 Switching Characteristics**

over operating free-air temperature range (unless otherwise noted). Typicals at T<sub>A</sub> = 25°C. C<sub>VDDP</sub> = 220 nF (two-wire mode),  $C_{VDDP}$  = 1 μF (three-wire mode),  $C_{DIV1}$  = 5.1 nF,  $C_{DIV2}$  = 15 nF,  $C_{VDRV}$  = 100 pF,  $R_{PXFR}$  = 7.32 kΩ ±1%





# **6.10 Switching Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted). Typicals at T<sub>A</sub> = 25℃. C<sub>VDDP</sub> = 220 nF (two-wire mode),  $\rm{C_{VDDP}}$  = 1 μF (three-wire mode) ,  $\rm{C_{DIV1}}$  = 5.1 nF,  $\rm{C_{DIV2}}$  = 15 nF,  $\rm{C_{VDRV}}$  = 100 pF,  $\rm{R_{PXFR}}$  = 7.32 kΩ ±1%





#### <span id="page-11-0"></span>**6.11 Insulation Characteristic Curves**



<span id="page-12-0"></span>

# **6.12 Typical Characteristics**



# **6.12 Typical Characteristics (continued)**



<span id="page-14-0"></span>

# **7 Parameter Measurement Information**



図 **7-1. Two-Wire Mode Timing, Standard Enable (TPSI3052 Only)**



図 **7-2. Three-Wire Mode Timing, Standard Enable (TPSI3052 Only)**









図 **7-4. Common-Mode Transient Immunity Test Circuit**

<span id="page-16-0"></span>

# **8 Detailed Description**

#### **8.1 Overview**

The TPSI3052 is a fully integrated, isolated power switch driver, which when combined with an external power switch, forms a complete isolated Solid State Relay (SSR). With a nominal gate drive voltage of 15 V and 1.5/3.0-A peak source and sink current, a large variety of external power switches can be chosen to meet a wide range of applications. The TPSI3052 generates its own secondary supply from the power received from its primary side, so no isolated secondary bias supply is required.

The *Functional Block Diagram* shows the primary side that includes a transmitter that drives an alternating current into the primary winding of an integrated transformer at a rate determined by the setting of the PXFR pin and the logic state of the EN pin. The transmitter operates at high frequency to optimally drive the transformer to its peak efficiency. In addition, the transmitter uses spread spectrum techniques to greatly improve EMI performance, allowing many applications to achieve CISPR 25 - Class 5. During transmission, data information transfers to the secondary side alongside with the power. On the secondary side, the voltage induced on the secondary winding of the transformer is rectified, and the shunt regulator regulates the output voltage level of VDDH. Lastly, the demodulator decodes the received data information and drives VDRV high or low based on the logic state of the EN pin.

#### **8.2 Functional Block Diagram**



# **8.3 Feature Description**

#### **8.3.1 Transmission of the Enable State**

The TPSI3052 and TPSI3052S use a modulation scheme to transmit the switch enable state information across the isolation barrier. The transmitter modulates the EN signal with an internally generated, high frequency carrier (89-MHz typical), and differentially drives the primary winding of the isolation transformer. The receiver on the secondary side demodulates the received signal and asserts VDRV high or low based on the data received.

#### **8.3.2 Power Transmission**

The TPSI3052 and TPSI3052S do not use an isolated supply for their power. The secondary side power is obtained by the transferring of the primary side input power across the isolation transformer. The modulation scheme uses spread spectrum of the high frequency carrier (89-MHz typical) to improve EMI performance assisting applications in meeting the CISPR 25 Class 5 standards.

#### **8.3.3 Gate Driver**

The TPSI3052 and TPSI3052S have an integrated gate driver that provides a nominal 15-V gate voltage with 1.5/3.0-A peak source and sink current sufficient for driving many power transistors or Silicon-Controlled Rectifiers (SCR). When driving external power transistors, TI recommends bypass capacitors ( $C_{DIV2}$  = 3  $*$   $C_{DIV1}$ ) from VDDH to VDDM and VDDM to VSSS of 20 times the equivalent gate capacitance.

The gate driver also includes an active clamp keep off circuit. This feature helps to keep the driver output, VDRV, low should power be lost on the secondary supply rails e.g. power loss on the VDDP supply prevents power transfer. Should power be lost, the active clamp keep off circuit will attempt to clamp the voltage of VDRV to under 2 V relative to VSSS.



#### <span id="page-17-0"></span>**8.3.4 Modes Overview**

The TPSI3052 and TPSI3052S have two modes of operation: two-wire mode and three-wire mode.

In two-wire mode, the power on the primary side is provided directly by the EN pin. Setting EN high causes power transfer to the secondary side. As power transfers, the secondary rails, VDDM and VDDH, begin to rise. After sufficient power is available on the secondary side, VDRV is asserted high. Setting EN low causes VDRV to assert low and halts power transfer to the secondary side.

In three-wire mode, the power on the primary side is provided by a dedicated, low output impedance supply connected to VDDP. In this case, power transfer is independent from the enable state. If VDDP power is present, power is transferred from the primary side to the secondary side regardless of the EN state. In steady state conditions, when sufficient power is available on the secondary side, setting EN high causes VDRV to assert high. Setting EN low causes VDRV to assert low.

In standard enable, available only on the TPSI3052, VDRV follows the state of the EN pin and is used in most load switch applications. In one-shot enable mode, available only on the TPSI3052S in three-wire mode, when a rising transition occurs on EN, VDRV is asserted high momentarily and then automatically asserted low, forming a one-shot pulse on VDRV. This event is useful for driving SCR devices that require only one burst of power to trigger. To re-trigger VDRV, EN must first transition low, followed by another rising transition.

#### **8.3.5 Three-Wire Mode**

Three-wire mode is used for applications that require higher levels of power transfer or the shortest propagation delay TPSI3052 can offer. VDDP is supplied independently from the EN pin by a low output impedance external supply that can deliver the required power. In this mode, power from the primary side to the secondary side always occurs regardless of the state of the EN pin. Setting the EN pin logic high or low asserts or de-asserts VDRV, thereby enabling or disabling the external switch, respectively.  $\boxtimes$  8-1 shows the basic setup required for three-wire mode operation which requires EN, VDDP, and VSSP signals. EN can be driven up to 5.5 V which is normally driven from the circuitry residing on the same rail as VDDP. In this example, the TPSI3052 is being used to drive back-to-back MOSFETs in a common-source configuration.  $C_{VDDP}$  provides the required decoupling capacitance for the VDDP supply rail of the device.  $C_{DIV1}$  and  $C_{DIV2}$  provide the required decoupling capacitances of the VDDH and VDDM supply rails that provide the peak current to drive the external MOSFETs.

 $\boxtimes$  [8-2](#page-18-0) and  $\boxtimes$  [8-3](#page-18-0) show the basic operation from start-up to steady-state conditions.  $\boxtimes$  [8-2](#page-18-0) shows operation using standard enable of the TPSI3052. After power up, the TPSI3052 begins to transfer power from VDDP to the secondary side for a fixed time period (25-µs typical) at a duty cycle rate determined by  $R_{PXFR}$ , which begins to charge up the VDDH (and VDDM) secondary side rails. Power transfer continues as long as VDDP is present. The time required to fully charge VDDH depends on several factors including the values of VDDP,  $C_{DIV1}$ ,  $C_{DIV2}$ , R<sub>PXFR</sub>, and the overall power transfer efficiency. When the application drives the EN pin to a logic high, the TPSI3052 signals information from the primary side to the secondary side to assert VDRV and drive it high. Similarly, setting EN pin to a logic low causes VDRV to be driven low.  $\boxtimes$  [8-3](#page-18-0) shows operation using one-shot enable of the TPSI3052S. The start-up behavior is identical. In one-shot enable, when the application drives the EN pin to a logic high, VDRV is asserted high ( $t_{HI\ VDRV}$ ), then is automatically asserted low by the TPSI3052S. To assert VDRV high again, the EN pin must transition low first, followed by a transition high.



図 **8-1. Three-Wire Mode Simplified Schematic**

<span id="page-18-0"></span>



図 **8-3. Three-Wire Mode with TPSI3052S (One-shot Enable)**

To reduce average power, the TPSI3052 transfers power from the primary side to the secondary side in a burst fashion. The period of the burst is fixed while the burst on time is programmable by selecting one of seven appropriate resistor values,  $R_{PXFR}$ , from the PXFR to VSSP pins, thereby changing the duty cycle of the power converter. This action provides flexibility in the application, allowing tradeoffs in power consumed versus power delivered. Higher power converter settings increase the burst on time which, in turn, increases average power consumed from the VDDP supply and increases the amount of power transferred to the secondary side VDDH and VDDM supplies. Similarly, lower power converter settings decrease the burst on time which, in turn, decreases average power consumed from the VDDP supply and decreases the amount of power transferred to the secondary side.

 $\frac{1}{3}$  [8-1](#page-19-0) summarizes the three-wire mode power transfer selection.



<span id="page-19-0"></span>

#### 表 **8-1. Three-Wire Mode Power Transfer Selection**

(1) Standard resistor (EIA E96), 1% tolerance, nominal value.

(2) R<sub>PXFR</sub> ≥ 100 kΩ or R<sub>PXFR</sub> ≤ 1 kΩ sets the duty cycle of the power converter to 13.3%.

#### **8.3.6 Two-Wire Mode**

 $\boxtimes$  8-4 shows the basic setup required for two-wire mode operation, which requires the EN signal and VSSP ground signal. EN can be driven up to 48 V. No current limiting resistor is required on EN because the TPSI3052 limits the input current based on the values set by the R<sub>PXFR</sub> resistor (see 表 [8-2](#page-20-0)). In this example, the TPSI3052 is being used to drive back-to-back MOSFETs in a common-source configuration.  $C_{VDDP}$  provides the required decoupling capacitance for the VDDP supply rail of the device.  $C_{DIV1}$  and  $C_{DIV2}$  provide the required decoupling capacitance of the VDDH and VDDM supply rails that provide the peak current to drive the external MOSFETs.

 $\boxtimes$  [8-5](#page-20-0) shows the typical operation in two-wire mode configured for standard enable. The application drives EN to a logic high and the TPSI3052 begins its power-up sequence. During power up, the current provided by the EN pin, I<sub>EN</sub>, begins to charge up the external capacitance,  $C_{VDDP}$ , and the voltage on VDDP begins to rise until it reaches V<sub>VDDP</sub><sub>H</sub>. After VDDP reaches its peak, V<sub>VDDPH</sub>, the TPSI3052 transfers stored energy on C<sub>VDDP</sub> to the secondary side for a fixed time (3.3-μs typical) which begins to charge up the VDDH (and VDDM) secondary side rails thereby discharging the voltage on VDDP. In steady state, this results in an average voltage on VDDP, V<sub>VDDP AVG</sub>. This cycle repeats until the VDDH (and VDDM) secondary side rails are fully charged. The time required to fully charge VDDH depends on several factors including the values of  $C_{VDDP}$ ,  $C_{DIV1}$ ,  $C_{DIV2}$ ,  $R_{PXFR}$ , and the overall power transfer efficiency. After VDDH is fully charged, VDRV is asserted high and remains high while the EN pin remains at a logic high. When the application drives the EN pin to a logic low, the charge on VDDP begins to discharge. Prior to VDDP reaching its UVLO falling threshold, TPSI3052 signals information from the primary side to the secondary side to de-assert VDRV and drive it low. Because power is no longer being transferred, all rails begin to fully discharge.



図 **8-4. Two-Wire Mode Simplified Schematic**

<span id="page-20-0"></span>



図 **8-5. Two-Wire Mode with Standard Enable (TPSI3052 Only)**

In two-wire mode, power is supplied directly by the EN pin. When EN is asserted high, the TPSI3052 transfers power to the secondary side for a fixed time (3.3-μs nominal) while the time period varies. The period varies due to the hysteretic control of the power transfer that ensures the average current supplied through the EN pin is maintained. The amount of average current, and hence the amount of power transferred, is programmable by selecting one of seven appropriate resistor values,  $R_{PXFR}$ , from the PXFR to VSSP pins. Higher settings of  $R_{PXFR}$  increase I<sub>FN</sub> which increases the average power consumed from the EN pin and increases the amount of power transferred to the secondary side VDDH supply. Similarly, lower settings of R<sub>PXFR</sub> decrease I<sub>EN</sub>, which decreases the average power consumed from the EN pin and decreases the amount of power transferred to the secondary side.

 $\frac{1}{3}$  8-2 summarizes the two-wire mode power selection.





(1) Standard resistor (EIA E96), 1% tolerance, nominal value.

(2) R<sub>PXFR</sub> ≥ 100 k $\Omega$  or R<sub>PXFR</sub> ≤ 1 k $\Omega$  sets the I<sub>EN</sub> to 1.9 mA.

#### **8.3.7 VDDP, VDDH, and VDDM Undervoltage Lockout (UVLO)**

TPSI3052 and TPSI3052S implement an internal UVLO protection feature for both input and output power supplies, VDDP, VDDH, and VDDM. When VDDP is lower than the UVLO threshold voltage, power ceases to be transferred to the VDDM and VDDH rails. Over time the VDDH and VDDM rails will begin to discharge. If enough charge is available on VDDP, the device will attempt to signal VDRV to assert low. If not enough charge is available on VDDP, a timeout mechanism will ensure VDRV asserts low after the timeout has been reached. When either VDDH or VDDM are lower than their respective UVLO thresholds, VDRV will be asserted low regardless of the EN state. The UVLO protection blocks feature hysteresis, which helps to improve the

Copyright © 2023 Texas Instruments Incorporated *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=JAJSNT3B&partnum=TPSI3052)* 21



<span id="page-21-0"></span>noise immunity of the power supply. During turn-on and turn-off, the driver sources and sinks a peak transient current, which can result in voltage drop of the VDDH, VDDM power supplies. The internal UVLO protection block ignores the associated noise during these normal switching transients.

#### **8.3.8 Power Supply and EN Sequencing**

During power up, the device will automatically determine if two-wire or three-wire mode is to be entered. Once two-wire or three-wire mode is determined, the mode is maintained until another power cycle is performed. Therefore, it is important to understand different scenarios that may affect the device operation.

In two-wire mode, the device is supplied power from a single external voltage source via EN, which charges the  $C<sub>VDDP</sub>$  capacitance on VDDP. The voltage supply is required to meet the power supply needs at the selected PXFR setting, as well as, meet the recommended minimum ramp time,  $|\Delta V_{EN}/\Delta t|$ . To ensure two-wire mode is entered properly, V<sub>EN</sub> must reach V<sub>IH\_EN</sub> prior to V<sub>VDDP</sub> reaching V<sub>VDDP\_UV\_R</sub>. This is summarized in  $\boxtimes$  8-6. Similarly, it is recommend that  $V_{EN}$  meet the minimum recommended ramp down time to  $V_{ILEN}$ . Too slow a ramp down time may cause insufficient power to be transferred while slowly transitioning between V<sub>IH\_EN</sub> and V<sub>IL\_EN</sub> leading to intermittent de-assertions and assertions of VDRV. This may continue until the power transfer reduces sufficiently to maintain VDRV low.



図 **8-6. Two-wire Mode Entry**

In most three-wire mode applications, EN and VDDP are supplied by the same voltage rail and source. It is recommended that V<sub>EN</sub> remain below V<sub>IL EN</sub> until V<sub>VDDP</sub> reaches V<sub>VDDP UV</sub><sub>R</sub>. It is also possible in some applications to connect EN directly to the VDDP supply. These two scenarios are shown in  $\boxtimes$  8-7.







In three-wire mode applications with separate voltage sources supplying EN and VDDP, it is recommended that V<sub>EN</sub> remain below V<sub>IL\_EN</sub> until V<sub>VDDP</sub> reaches V<sub>VDDP\_UV\_R</sub>. If V<sub>EN</sub> reaches V<sub>IH\_EN</sub> prior to V<sub>VDDP</sub> reaching  $V_{\text{VDDP UV R}}$ , current from the supply that sources EN will attempt to power VDDP. Depending on the other supply's impedance residing on VDDP and the amount of power available from the EN pin,  $V_{VDDP}$  may begin to rise and eventually exceed V<sub>VDDP UV</sub> R. At that point, the device will begin to transfer power to the secondary and start charging the VDDM and VDDH rails. If VDDP remains above  $V_{\text{VDDP UVR}}$ , the device will continue to transfer power to the secondary eventually charging the VDDM and VDDH rails and VDRV may assert high.

#### **8.3.9 Thermal Shutdown**

The device contains an integrated temperature sensor to monitor its local temperature. When the sensor reaches its threshold, it automatically ceases power transfer from the primary side to the secondary side. In addition, if power is still present on VDDP, the driver is automatically asserted low. The power transfer is disabled until the local temperature reduces enough to re-engage.



## <span id="page-23-0"></span>**8.4 Device Functional Modes**

表 8-3 summarizes the functional modes for the TPSI3052 and TPSI3052S.



#### 表 **8-3. TPSI3052, TPSI3052S Device Functional Modes**

(1) X: do not care.

(2) V<sub>VDDP</sub> ≥ VDDP undervoltage lockout rising threshold, V<sub>VDDP\_UV\_R</sub>.

(3) V<sub>VDDP</sub> < VDDP undervoltage lockout falling threshold, V<sub>VDDP UVF</sub>.

(4)  $V_{\sf VDDH}$  ≥ VDDH undervoltage lockout rising threshold, V<sub>VDDH\_UV\_R</sub>.

(5) V<sub>VDDH</sub> < VDDH undervoltage lockout falling threshold, V<sub>VDDH\_UV\_F</sub>.

(6) Refer to [Power Supply and EN Sequencing](#page-21-0) for additional information.

<span id="page-24-0"></span>

# **9 Application and Implementation**

注

以下のアプリケーション情報は、TI の製品仕様に含まれるものではなく、TI ではその正確性または 完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断して いただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確 認する必要があります。

## **9.1 Application Information**

The TPSI3052 is a fully integrated, isolated switch driver with integrated bias, which when combined with an external power switch, forms a complete isolated solid state relay solution. With a nominal gate drive voltage of 15 V with 1.5/3.0-A peak source and sink current, a large variety of external power switches such as MOSFETs, IGBTs, or SCRs can be chosen to meet a wide range of applications. The TPSI3052 generates its own secondary bias supply from the power received from its primary side, so no isolated secondary supply bias is required.

The TPSI3052 supports two modes of operation based on the number of input pins required. In two-wire mode, typically found in driving mechanical relays, controlling the switch requires only two pins and supports a wide voltage range of operation of 6.5 V to 48 V. In three-wire mode, the primary supply of 3 V to 5.5 V is supplied externally, and the switch is controlled through a separate enable. Available in three-wire mode only, the TPSI3052S features a one-shot enable for the switch control. This feature is useful for driving SCRs that typically require only one pulse of current to trigger.

The secondary side provides a regulated, floating supply rail of 15 V for driving a large variety of power switches with no need for a secondary bias supply. The TPSI3052 can support driving single power switch, dual back-to-back, parallel power switches for a variety of AC or DC applications. The TPSI3052 integrated isolation protection is extremely robust with much higher reliability, lower power consumption, and increased temperature ranges than those found using traditional mechanical relays and optocouplers.

The power dissipation of the TPSI3052 can be adjusted by an external resistor from the PXFR pin to VSSP. This feature allows for tradeoffs in power dissipation versus power provided on the secondary depending on the needs of the application.

#### **9.2 Typical Application**

The circuits in  $\boxtimes$  9-1 and  $\boxtimes$  [9-2](#page-25-0) show a typical application for driving silicon based MOSFETs in three-wire mode and two-wire mode, respectively.



図 **9-1. TPSI3052 Three-Wire Mode Driving MOSFETs**



<span id="page-25-0"></span>

図 **9-2. TPSI3052 Two-Wire Mode Driving MOSFETs**

#### **9.2.1 Design Requirements**

 $\frac{1}{3}$  9-1 lists the design requirements of the TPSI3052 gate driver.



# 表 **9-1. TPSI3052 Design Requirements**

#### **9.2.2 Detailed Design Procedure**

#### *9.2.2.1 Two-Wire or Three-Wire Mode Selection*

The first design decision is to determine if two-wire or three-wire mode can be used in the application. For this design, note that the overall propagation delay is less than 4 µs and only three-wire mode is able to meet this requirement. In this case, two-wire mode is not applicable. Two-wire mode, due to its limited power transfer, is typically limited to very low frequency applications of less than a few kHz or when enable times are not critical.

#### *9.2.2.2 Standard Enable, One-Shot Enable*

Next, based on the application a decision must be if standard enable or one-shot enable mode is required. In this design, assume that after the switch is enabled, it is desired that the switch remain enabled until commanded to be disabled. Therefore, standard enable mode is assumed. In most applications that involve driving FETs, standard enable is appropriate. If driving SCRs or TRIACS, one-shot mode can be beneficial.

#### *9.2.2.3 CDIV1, CDIV2 Capacitance*

The C<sub>DIV1</sub> and C<sub>DIV2</sub> capacitances required depends on the amount of drop that can be tolerated on the VDDH rail during switching of the external load. The charge stored on the CDIV1 and CDIV2 capacitances is used to provide the current to the load during switching. During switching, charge sharing occurs and the voltage on VDDH drops. At a minimum, TI recommends that the total capacitance formed by the series combination of  $C_{DIV1}$  and  $C_{DIV2}$  be sized to be at least 30 times the total gate capacitance to be switched. This sizing results in an approximate 0.5-V drop of the VDDH supply rail that is used to supply power to the VDRV signal. 式 1 and 式 2 can be to used to calculate the amount of capacitance required for a specified voltage drop.

 $C_{\text{DIV1}}$  and  $C_{\text{DIV2}}$  must be of the same type and tolerance.

$$
C_{DIV1} = \left(\frac{n+1}{n}\right) \times \frac{Q_{LOAD}}{\Delta V}, \ n \ge 3.0 \tag{1}
$$

$$
C_{DIV2} = n \times C_{DIV1}, n \ge 3.0
$$
\n<sup>(2)</sup>

where

<sup>•</sup> n is a real number greater than or equal to 3.0.



- $C<sub>DIV1</sub>$  is the external capacitance from VDDH to VDDM.
- $C_{\text{DIV2}}$  is the external capacitance from VDDM to VSSS.
- Q<sub>LOAD</sub> is the total charge of the load from VDRV to VSSS.
- ΔV is the voltage drop on VDDH when switching the load.

#### 注

 $C_{DIV1}$  and  $C_{DIV2}$  represent absolute capacitances and components selected must be adjusted for tolerances and any derating necessary to achieve the required capacitances.

Larger values of ΔV can be used in the application, but excessive droop can cause the VDDH undervoltage lockout falling threshold (V<sub>VDDH</sub> UVLO F) to be reached and cause VDRV to be asserted low. Note that as the series combination of C<sub>DIV1</sub> and C<sub>DIV2</sub> capacitances increases relative to Q<sub>LOAD</sub>, the VDDH supply voltage drop decreases, but the initial charging of the VDDH supply voltage during power up increases.

For this design, assuming  $n = 3$  and  $\Delta V \cong 0.5$  V, then

$$
C_{DIV1} = \left(\frac{3+1}{3}\right) \times \frac{120 \, nC}{0.5 \, V} = 320 \, nF \tag{3}
$$
\n
$$
C_{DIV2} = 3 \times 320 \, nF = 960 \, nF \tag{4}
$$

For this design,  $C_{DIV1}$  = 330 nF and  $C_{DIV2}$  = 1 µF standard capacitor values were selected.

#### *9.2.2.4 RPXFR Selection*

The selection of  $R_{PXFR}$  allows for a tradeoff between power consumed and power delivered, as described in the *[Three-wire Mode](#page-17-0)* section. For this design, one must choose an appropriate R<sub>PXFR</sub> selection that ensures enough power is transferred to support the amount of load being driven at the specified switching frequency.

During switching of the load, Q<sub>LOAD</sub> of charge on VDDH is transferred to the load and VDDH supply voltage droops. After each switching cycle, this charge must be replenished before the next switching cycle occurs. This action ensures that the charge residing on VDDH does not deplete over time due to subsequent switching cycles of the load. The time it takes to recover this charge,  $t_{\text{RECOVER}}$ , can be estimated as follows:

$$
t_{RECOVER} = \frac{1}{f_{MAX}} \cong \frac{Q_{LOAD}}{I_{OUT}} \tag{5}
$$

where

- $Q_{\text{LOAD}}$  is the load charge in Coulombs.
- $I_{\text{OUT}}$  is the average current available from VDDH supply in Amperes (A).
- $f_{MAX}$  is maximum switching frequency in Hertz (Hz).

For this design,  $Q_{LOAD}$  = 100 nC and  $f_{MAX}$  = 10 kHz are known, so  $I_{OUT}$  required can be estimated as

$$
I_{OUT} \cong 100 \, nC \times 10 \, kHz = 1.0 \, mA \tag{6}
$$

 $I_{\text{OUT}}$  represents the minimum average current required to meet the design requirements. Using the TPSI3052 calculator tool, one can easily find the R<sub>PXFR</sub> necessary by referring to the  $I_{\text{OUT}}$  or f<sub>MAX</sub> columns directly. 表 9-2 shows the results from the tool, assuming VDDP = 4.75 V, to account for the supply tolerance specified in the design requirements. The TPSI3052 Calculator tool can be found at *[Design Calculator](https://www.ti.com/lit/zip/slvrbi9)*.



## $\frac{1}{2}$  **B** 9-2. Results from the TPSI3052 Calculator Tool, T<sub>A</sub> = 25°C, Three-Wire Mode



#### 表 **9-2. Results from the TPSI3052 Calculator Tool, TA = 25°C, Three-Wire Mode (continued)**



 $\frac{1}{3}$  9-3 summarizes the various output parameters of the calculator tool.

#### 表 **9-3. TPSI3052 Calculator Tool Parameter Descriptions**



For this design example,  $R_{PXFR}$  must be configured to the 9.09-kΩ setting or higher to transfer enough power to support switching the specified load at the required 10-kHz frequency.

#### *9.2.2.5 CVDDP Capacitance*

For two-wire mode, the recommended capacitance  $C_{\text{VDDP}}$  from VDDP to VSSP is 220 nF.

For this design, three-wire mode is required to meet the design requirements. For three-wire mode, increasing the amount of capacitance,  $C_{VDDP}$ , improves the ripple on the VDDP supply. For this design, 1  $\mu$ F in parallel with 100 nF is used.

#### *9.2.2.6 Gate Driver Output Resistor*

The optional external gate driver resistors,  $R_{GSRC}$  and  $R_{GSNK}$ , along with the diode are used to:

- 1. Limit ringing caused by parasitic inductances and capacitances
- 2. Limit ringing caused by high voltage switching dv/dt, high current switching di/dt, and body-diode reverse recovery
- 3. Fine-tune gate drive strength for sourcing and sinking
- 4. Reduce electromagnetic interference (EMI)

The TPSI3052 has a pullup structure with a P-channel MOSFET with a peak source current of 1.5 A. Therefore, the peak source current can be predicted with:

$$
I_{O+} \cong min\left(1.5 \, A, \, \frac{V_{VDDH}}{R_{DSON\_VDRV} + R_{GSRC} + R_{GFET\_INT}}\right)
$$

(7)

where



- R<sub>GSRC</sub>: external turn-on resistance.
- R<sub>DSON VDRV</sub>: TPSI3052 driver on resistance in high state. See *Electrical Characteristics*.
- $V_{VDDH}$ : VDDH voltage. Assumed 15.1 V in this example.
- $R_{\text{GFET INT}}$ : external power transistor internal gate resistance, found in the power transistor data sheet. Assume 0  $\Omega$  for this example.
- $I_{Q+1}$ : peak source current. The minimum value between 1.5 A, the gate driver peak source current, and the calculated value based on the gate drive loop resistance.

For this example,  $R_{DSON}$  v<sub>DRV</sub> = 2.5Ω,  $R_{GSRC}$  = 10 Ω, and  $R_{GFET}$  <sub>INT</sub> = 0 Ω results in:

$$
I_{O+} \cong min\left(1.5 \, A, \frac{15.1 \, V}{2.5 \, \Omega + 10 \, \Omega + 0 \, \Omega}\right) = 1.21 \, A\tag{8}
$$

Similarly, the TPSI3052 has a pulldown structure with an N-channel MOSFET with a peak sink current of 3.0 A. Therefore, assuming  $R_{GFFT|INT} = 0 \Omega$ , the peak sink current can be predicted with:

$$
I_{O-} \cong min \Big[ 3.0 A, (V_{VDDH} \times (R_{GSRC} + R_{GSNK}) - R_{GSRC} \times V_F) \times \frac{1}{R_{GSRC} \times R_{GSNK} + R_{DSON\_VDRV} \times (R_{GSRC} + R_{GSNK})} \Big] \tag{9}
$$

where

- R<sub>GSRC</sub>: external turn-on resistance.
- R<sub>GSNK</sub>: external turn-off resistance.
- R<sub>DSON\_VDRV</sub>: TPSI3052 driver on resistance in low state. See *Electrical Characteristics*.
- $V_{VDDH}$ : VDDH voltage. Assumed 15.1 V in this example.
- $V_F$ : diode forward voltage drop. Assumed 0.7 V in this example.
- $I<sub>O</sub>$ : peak sink current. The minimum value between 3.0 A, the gate driver peak sink current, and the calculated value based on the gate drive loop resistance.

For this example, assuming R<sub>DSON VDRV</sub> = 1.7 Ω, R<sub>GSRC</sub> = 10 Ω, R<sub>GSNK</sub> = 5.0 Ω, and R<sub>GFET</sub> INT = 0 Ω, results in:

$$
I_0 = \min\left[3.0 \, A, (15.1 \, V \times (10 \, \Omega + 5 \, \Omega) - 10 \, \Omega \times 0.7 \, V) \times \frac{1}{10 \, \Omega \times 5 \, \Omega + 1.7 \, \Omega \times (10 \, \Omega + 5 \, \Omega)}\right] = 2.91 \, A \tag{10}
$$

Importantly, the estimated peak current is also influenced by PCB layout and load capacitance. Parasitic inductance in the gate driver loop can slow down the peak gate drive current and introduce overshoot and undershoot. Therefore, TI strongly recommends to minimize the gate driver loop.

#### *9.2.2.7 Start-up Time and Recovery Time*

As described in the *CDIV1, CDIV2 [Capacitance](#page-25-0)* section, the start-up time of the fully discharged VDDH rail depends on the amount of capacitance present on the VDDH supply. The rate at which this capacitance is charged depends on the amount of power transferred from the primary side to the secondary side. The amount of power transferred can be adjusted by choosing  $R_{PXFR}$ . Increasing the resistor settings for  $R_{PXFR}$  transfers more power from the primary supply (VDDP) to the secondary supply (VDDH), thereby reducing the overall start-up and recovery times.

#### *9.2.2.8 Supplying Auxiliary Current, IAUX From VDDM*

The TPSI3052 is capable of providing power from VDDM to support external auxiliary circuitry as shown in  $\boxtimes$  [9-3.](#page-29-0) In this case, the required transfer power must include the additional power consumed by the auxiliary circuitry on the VDDM rail. The  $R_{PXFR}$  value must be set to meet the overall power requirements.



<span id="page-29-0"></span>

図 **9-3. Supplying Auxiliary Power From VDDM**

As an example, assume that the auxiliary circuitry requires an average current of 4 mA.  $\frac{1}{3}$  9-4 summarizes the results from the TPSI3052 calculator tool. The Calculator tool can be found at *[Design Calculator](https://www.ti.com/lit/zip/slvrbi9)*.

| 衣 9-4. Results from the TPSB002 Galculator Tool, TA = 25°C, Three-wire mode with I <sub>AHX</sub> = 4 mA |                                                   |                   |               |                       |                       |                             |                           |                      |               |
|----------------------------------------------------------------------------------------------------------|---------------------------------------------------|-------------------|---------------|-----------------------|-----------------------|-----------------------------|---------------------------|----------------------|---------------|
| $R_{\sf PXFR}$ , k $\Omega$                                                                              | <b>Power</b><br><b>Converter</b><br>Duty Cycle, % | $I_{VDDP}$ , $mA$ | $P_{IN}$ , mW | $P_{\text{OUT}}$ , mW | $I_{\text{OUT}}$ , mA | $t_{\text{STAT}}$ , $\mu$ s | t <sub>RECOVER</sub> , µs | $f_{EN\_MAX}$<br>kHz | AUX MAX<br>mА |
| 7.32                                                                                                     | 13.3                                              | 5.3               | 25.0          | 5.9                   | 0.35                  | N/A                         | N/A                       | N/A                  | N/A           |
| 9.09                                                                                                     | 21.1                                              | 8.3               | 39.6          | 10.0                  | 0.62                  | N/A                         | N/A                       | N/A                  | N/A           |
| 11                                                                                                       | 40.0                                              | 15.8              | 75.1          | 26.8                  | 1.74                  | N/A                         | N/A                       | N/A                  | N/A           |
| 12.7                                                                                                     | 53.3                                              | 21.1              | 100.1         | 36.1                  | 2.35                  | 3557                        | 96.0                      | 10.4                 | 4.1           |
| 14.7                                                                                                     | 66.7                                              | 26.4              | 125.2         | 45.5                  | 2.98                  | 2285                        | 60.1                      | 16.6                 | 6.0           |
| 16.5                                                                                                     | 80.0                                              | 31.6              | 150.2         | 58.8                  | 3.86                  | 1549                        | 39.3                      | 25.5                 | 8.6           |
| 20                                                                                                       | 93.3                                              | 36.9              | 175.2         | 68.8                  | 4.52                  | 1262                        | 31.2                      | 32.1                 | 10.0          |

**Beautic from the TDSI3053 Calculator Tool, T**<sub>c</sub> = 25%C. Three-Wire Mode with L

Based on the results in  $\frac{1}{3}$  9-4, several observations can be made:

- With R<sub>PXFR</sub> = 7.32 kΩ, R<sub>PXFR</sub> = 9.09 kΩ, and R<sub>PXFR</sub> = 11 kΩ, insufficient power is available to meet the application power needs specified in the design requirements in  $\frac{1}{36}$  [9-1](#page-25-0).
- With R<sub>PXFR</sub> = 12.7 kΩ and higher, sufficient power is transferred to meet the specified design requirements, however, for this design,  $R_{PXFR}$  = 14.7 k $\Omega$  was selected for additional margin.
- For a given  $R_{PXFR}$ , because a significant amount of the transferred power is being provided to the auxiliary circuitry, t<sub>START</sub> is longer, and f<sub>MAX</sub> reduced when compared to the results shown in 表 9-4 with I<sub>AUX</sub> = 0 mA.

#### *9.2.2.9 VDDM Ripple Voltage*

Note that when supplying power from VDDM, that is when  $I_{AUX}$  > 0 mA, additional voltage ripple is present on the VDDM rail. For a given R<sub>PXFR</sub> setting, this ripple can be reduced by applying additional capacitance from VDDM to VSSS or increasing the  $R_{PXFR}$  setting for more power tranfser. For this design example, the ripple on VDDM, VDDMripple, computed in the calculator tool is 35 mV.



#### **9.2.3 Application Curves**





#### <span id="page-31-0"></span>**9.2.3 Application Curves (continued)**



## **9.3 Power Supply Recommendations**

In three-wire mode, to help ensure a reliable supply voltage,  $T1$  recommends that the C<sub>VDDP</sub> capacitance from VDDP to VSSP consists of a 0.1-μF bypass capacitor for high frequency decoupling in parallel with a 1 μF for low frequency decoupling.

In two-wire mode, TI recommends that the C<sub>VDDP</sub> capacitance placed from VDDP to VSSP consists of a 220-nF capacitor connected close to the device between the VDDP and VSSP pins. The recommended absolute capacitance must be 220 nF, so if derating is required, a higher component value can be needed.

Low-ESR and low-ESL capacitors must be connected close to the device between the VDDP and VSSP pins.

#### **9.4 Layout**

#### **9.4.1 Layout Guidelines**

Designers must pay close attention to PCB layout to achieve optimum performance for the TPSI3052. Some key guidelines are:

- Component placement:
	- Place the driver as close as possible to the power semiconductor to reduce the parasitic inductance of the gate loop on the PCB traces.
	- Connect low-ESR and low-ESL capacitors close to the device between the VDDH and VDDM pins and the VDDM and VSSS pins to bypass noise and to support high peak currents when turning on the external power transistor.
	- Connect low-ESR and low-ESL capacitors close to the device between the VDDP and VSSP pins.
	- Minimize parasitic capacitances on the  $R_{PXFR}$  pin.
- Grounding considerations:
	- Limit the high peak currents that charge and discharge the transistor gates to a minimal physical area. This limitation decreases the loop inductance and minimizes noise on the gate terminals of the transistors. Place the gate driver as close as possible to the transistors.
	- Connect the driver VSSS to the Kelvin connection of MOSFET source or IGBT emitter. If the power device does not have a split Kelvin source or emitter, connect the VSSS pin as close as possible to the source or emitter terminal of the power device package to separate the gate loop from the high power switching loop.
- High-voltage considerations:



- To ensure isolation performance between the primary and secondary side, avoid placing any PCB traces or copper below the driver device. TI recommends a PCB cutout or groove to prevent contamination that can compromise the isolation performance.
- Thermal considerations:
	- Proper PCB layout can help dissipate heat from the device to the PCB and minimize junction-to-board thermal impedance  $(θ_{JB})$ .
	- If the system has multiple layers, TI also recommends connecting the VDDH and VSSS pins to internal ground or power planes through multiple vias of adequate size. These vias must be located close to the IC pins to maximize thermal conductivity. However, keep in mind that no traces or coppers from different high voltage planes are overlapping.

## **9.4.2 Layout Example**

 $\boxtimes$  9-12 shows a PCB layout example with the signals and key components labeled.



図 **9-12. 3-D PCB View**

**図 [9-13](#page-33-0) and 図 [9-14](#page-34-0) show the top and bottom layer traces and copper.** 

<span id="page-33-0"></span>**[TPSI3052](https://www.ti.com/product/ja-jp/tpsi3052?qgpn=tpsi3052)**

[JAJSNT3B](https://www.ti.com/ja-jp/lit/pdf/JAJSNT3) – APRIL 2022 – REVISED AUGUST 2023 **[www.ti.com/ja-jp](https://www.ti.com/ja-jp)**





図 **9-13. Top Layer**

<span id="page-34-0"></span>



図 **9-14. Bottom Layer**



# <span id="page-35-0"></span>**10 Device and Documentation Support**

# **10.1 Related Links**

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to order now.



#### 表 **10-1. Related Links**

# **10.2** ドキュメントの更新通知を受け取る方法

ドキュメントの更新についての通知を受け取るには、[ti.com](https://www.ti.com) のデバイス製品フォルダを開いてください。「更 新の通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週 受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。

## **10.3** サポート・リソース

TI E2E™ サポート [・フォーラム](https://e2e.ti.com)は、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅 速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必 要な支援を迅速に得ることができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様 を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の[使用条件を](https://www.ti.com/corp/docs/legal/termsofuse.shtml)参照してくださ い。

#### **10.4 Trademarks**

TI E2E™ is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。

#### **10.5** 静電気放電に関する注意事項



この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適 切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがありま す。

ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータ がわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。

# **10.6** 用語集

[テキサス・インスツルメンツ用語集](https://www.ti.com/lit/pdf/SLYZ022) この用語集には、用語や略語の一覧および定義が記載されています。

#### **11 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures. "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



#### **OTHER QUALIFIED VERSIONS OF TPSI3052 :**

• Automotive : [TPSI3052-Q1](http://focus.ti.com/docs/prod/folders/print/tpsi3052-q1.html)

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects



**TEXAS** 

## **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**





#### Pack Materials-Page 1



www.ti.com 5-Dec-2023

# **PACKAGE MATERIALS INFORMATION**



\*All dimensions are nominal



# **PACKAGE OUTLINE**

# **DWZ0008A SOIC - 2.8 mm max height**

SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Ref. JEDEC registration MS-013



# **EXAMPLE BOARD LAYOUT**

# **DWZ0008A SOIC - 2.8 mm max height**

SMALL OUTLINE PACKAGE



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **DWZ0008A SOIC - 2.8 mm max height**

SMALL OUTLINE PACKAGE



7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

8. Board assembly site may have different recommendations for stencil design.



#### 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや 設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供してお り、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的に かかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプ リケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載す ることは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを 自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TI の製品は、TI [の販売条件、](https://www.ti.com/ja-jp/legal/terms-conditions/terms-of-sale.html)または [ti.com](https://www.ti.com) やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供され ています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありま せん。

お客様がいかなる追加条項または代替条項を提案した場合でも、TI はそれらに異議を唱え、拒否します。

郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated