TPSM86837, TPSM86838 JAJSP91B - OCTOBER 2023 - REVISED MAY 2024 # TPSM8683x 4.5V~28V 入力、8A 同期整流降圧パワー モジュール ## 1 特長 - 入力電圧範囲:4.5V~28V - 出力電圧範囲: 0.6V ~ 5.5V - 8A の連続出力電流に対応できる能力 - MOSFET、インダクタ、基本的なパッシブ部品を内蔵 - ・ 25℃で 0.6V ±1% の基準電圧 - D-CAP3™ 制御モードによる高速過渡応答 - TPSM86838 は、出力リップルが小さい疑似固定周波 数向け FCCM 搭載 - TPSM86837 は、軽負荷時の高効率を実現する Ecomode 搭載 - SSコンデンサによる可変ソフトスタート時間 - 出力放電機能を内蔵 - 800kHz と 1200kHz のスイッチング周波数を選択可 - パワー グッド インジケータにより出力電圧を監視 - 最高 98% デューティの動作をサポート - ラッチなしの UV、OV、OT、UVLO 保護 - 動作時接合部温度:-40℃~+150℃ - 19ピン、5.0mm×5.5mmのQFN HotRod™パッケ # 2 アプリケーション - 産業用アプリケーション:医療用アプリケーション、ファ クトリオートメーションおよび制御 (IPC、ロボット)、試験 および測定機器、プロオーディオビデオ - 12V、19V、24V パワー バス アプリケーション向けのス ペースに制約のある POL ## 3 概要 TPSM8683x は、高効率で高電圧入力に対応した、使い やすい同期整流降圧パワー モジュールです。 このデバイ スが搭載しているのは、複数のパワー MOSFET、1 個の シールド付きインダクタ、いくつかの基本的な受動部品で あり、設計サイズの最小化に役立ちます。 動作入力電圧範囲が 4.5V~28V と広いため、このデバイ スは 12V、19V、24V の電源バス レールで電力供給する システムの優れた選択肢です。TPSM8683x は、0.6V~ 5.5V の出力電圧で、最大 8A の連続出力電流をサポート します。 TPSM8683x は DCAP3 制御モードを使用して高速な過 渡応答と優れたラインおよび負荷レギュレーションを実現 し、かつ外部補償を必要としません。 MLCC などの等価直 列抵抗 (ESR) の低い出力コンデンサにも対応していま TPSM86838 は、軽負荷時には強制連続導通モード (FCCM) で動作し、あらゆる負荷条件において出力リップ ルを低減します。TPSM86837 は Eco-mode で動作し、 軽負荷時に高い効率を実現します。 TPSM8683x は完全なラッチなしの OV (過電圧)、UV (低電圧)、OC (過電流)、OT (過熱)、UVLO (低電圧誤動 作防止)保護機能に加え、パワー グッド インジケータ、出 力放電機能も搭載しています。 TPSM8683x は、19 ピンの 5.0mm × 5.5mm HotRod QFN パッケージで供給され、-40℃~150℃の接合部温 度で動作が規定されています。 #### 製品情報 | 部品番号 | ドーチ | パッケージとパッケージ サ<br>イズ <sup>(1) (2)</sup> | |-----------|------|----------------------------------------| | TPSM86838 | FCCM | RCG (B3QFN, 19), | | TPSM86837 | ECO | 5.0mm × 5.5mm | - 詳細については、セクション 10 を参照してください。 - パッケージ サイズ (長さ×幅) は公称値であり、該当する場合はピ ンも含まれます。 TPSM86838 効率、Vout = 5V、Fsw = 800kHz # **Table of Contents** | 1 特長 | 1 | 7 Application and Implementation | 19 | |--------------------------------------|---|-----------------------------------------|-----------------| | 2 アプリケーション | | 7.1 Application Information | 19 | | 3 概要 | | 7.2 Typical Application | 19 | | 4 Pin Configuration and Functions | | 7.3 Power Supply Recommendations | 24 | | 5 Specifications | | 7.4 Layout | 25 | | 5.1 Absolute Maximum Ratings | | 8 Device and Documentation Support | <mark>27</mark> | | 5.2 ESD Ratings | | 8.1 Device Support | <mark>27</mark> | | 5.3 Recommended Operating Conditions | | 8.2 Documentation Support | <mark>27</mark> | | 5.4 Thermal Information | | 8.3ドキュメントの更新通知を受け取る方法 | <mark>27</mark> | | 5.5 Electrical Characteristics | | 8.4 サポート・リソース | <mark>27</mark> | | 5.6 Typical Characteristics | | 8.5 Trademarks | | | 6 Detailed Description | | 8.6 静電気放電に関する注意事項 | <mark>27</mark> | | 6.1 Overview | | 8.7 用語集 | | | 6.2 Functional Block Diagram | | 9 Revision History | | | 6.3 Feature Description | | 10 Mechanical, Packaging, and Orderable | | | 6.4 Device Functional Modes | | Information | 28 | # 4 Pin Configuration and Functions 図 4-1. 19-Pin B3QFN RCG Package (Top View) 表 4-1. Pin Functions | PIN | ı | TYPE(1) | DESCRIPTION | |------|---------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | IYPE(") | DESCRIPTION | | VOUT | 1, 16 | 0 | Output voltage. These pins are connected to the internal buck inductor. Connect these pins to the output load and connect external output capacitors between these pins and PGND. | | MODE | 2 | I | Switching frequency selection pin. Connect this pin to a resistor to AGND for different switching frequency options shown in 表 6-1. | | EN | 3 | I | Enable input control. Driving EN high or leaving this pin floating enables the module. A resistor divider can be used to imply an UVLO function. | | FB | 4 | I | Feedback input. Connect the midpoint of the feedback resistor divider to this pin. Connect the upper resistor (RFBT) of the feedback divider to VOUT at the desired point of regulation. Connect the lower resistor (RFBB) of the feedback divider to AGND. Do not leave open or connect to ground. | | AGND | 5 | G | Ground of internal analog circuitry. Connect AGND to PGND plane at a single point. | | PG | 6 | 0 | Open-drain power-good monitor output that asserts low if the output voltage is out of PG threshold due to overvoltage, undervoltage, thermal shutdown, EN shutdown, or during soft start. | | SS | 7 | I | Soft-start time selection pin. Connecting an external capacitor to AGND to set the soft-start time. A minimum 22nF ceramic capacitor must be connected at this pin, which sets the minimum soft-start time to approximately 2.2ms. Do not float. | | VIN | 8, 9 | Р | Input supply voltage. A 100nF input capacitor is internally connected from this pin to PGND within the module. Externally, connect input capacitors between these pins and PGND in close proximity to the device. | | SW | 10, 11 | 0 | Switching node. Do not place any external component on this pin or connect to any signal. The amount of copper placed on this pin must be kept to a minimum to prevent issues with noise and EMI. | | воот | 12 | I/O | Bootstrap pin for the internal high-side gate driver. A 100nF bootstrap capacitor is internally connected from this pin to SW within the module to provide the bootstrap voltage. <i>Do not place any external component on this pin or connect to any signal.</i> | | NC | 13, 14,<br>15 | _ | No connection. Tie to GND for better thermal performance. | | PGND | 17, 18,<br>19 | G | Power ground. This pin is the return current path for the power stage of the device. Connect these pads to the input supply return, the load return, and the capacitors associated with the VIN and VOUT pins. | (1) I = input, O = output, G = ground, P = power # **5 Specifications** # 5.1 Absolute Maximum Ratings Over the recommended operating junction temperature range of -40°C to +150°C (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |----------------------|-----------------------------------------------------|------------|--------|------| | | V <sub>IN</sub> | -0.3 | 32 | V | | | BOOT | -0.3 | SW + 6 | V | | Input voltage | BOOT-SW | -0.3 | 6 | V | | | EN, FB, MODE | -0.3 | 6 | V | | | PGND, AGND | -0.3 | 0.3 | V | | | SW | -2 | 32 | V | | Output voltage | SW (< 10ns transient) | <b>-</b> 5 | 35 | V | | | PG | -0.3 | 6 | V | | Mechanical vibration | MIL-STD-883D, Method 2007.2, 20Hz to 2kHz | | 20 | G | | Mechanical shock | MIL-STD-883D, Method 2002.3, 1ms, 1/2 sine, mounted | | 500 | G | | Operating junction | temperature, T <sub>J</sub> | -40 | 150 | °C | | Storage temperatur | re, T <sub>stg</sub> | -65 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. # 5.2 ESD Ratings | | | | VALUE | UNIT | |-----|-----------|-----------------------------------------------------------------------|-------|------| | V | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | \/ | | VES | discharge | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±500 | v | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## **5.3 Recommended Operating Conditions** Over the recommended operating junction temperature range of -40°C to 150°C (unless otherwise noted). | | | MIN | NOM MAX | UNIT | |--------------------|--------------------------------|------|----------|------| | | V <sub>IN</sub> | 4.5 | 28 | V | | | BOOT | -0.1 | SW + 5.5 | V | | Input voltage | BOOT-SW | -0.1 | 5.5 | V | | | EN, FB, MODE | -0.1 | 5.5 | V | | | PGND, AGND | -0.1 | 0.1 | V | | Output valtage | SW | -1 | 28 | V | | Output voltage | PG | -0.1 | 5.5 | V | | Operating junction | on temperature, T <sub>J</sub> | -40 | 150 | °C | #### 5.4 Thermal Information | THERMAL METRIC <sup>1</sup> | | TPSM8683x | | |-----------------------------|------------------------------------------------------------------|----------------|------| | | | RCG<br>(B3QFN) | UNIT | | | | 19 PINS | | | Eff R <sub>0JA</sub> | Effective Junction-to-ambient thermal resistance (TPSM8683x EVM) | 24 | °C/W | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance (JEDEC) | 36 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter <sup>2</sup> | 0.5 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter <sup>3</sup> | 12 | °C/W | - (1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. - (2) The junction-to-top board characterization parameter, Ψ<sub>JT</sub>, estimates the junction temperature, T<sub>J</sub>, of a device in a real system, using a procedure described in JESD51-2A (section 6 and 7). T<sub>J</sub> = Ψ<sub>JT</sub> × P<sub>DIS</sub> + T<sub>T</sub>; where P<sub>DIS</sub> is the power dissipated in the device and T<sub>T</sub> is the temperature of the top of the device. - (3) The junction-to-top board characterization parameter, Ψ<sub>JB</sub>, estimates the junction temperature, T<sub>J</sub>, of a device in a real system, using a procedure described in JESD51-2A (section 6 and 7). T<sub>J</sub> = Ψ<sub>JB</sub> × P<sub>DIS</sub> + T<sub>B</sub>; where P<sub>DIS</sub> is the power dissipated in the device and T<sub>B</sub> is the temperature of the board 1mm from the device. #### 5.5 Electrical Characteristics The electrical ratings specified in this section apply to all specifications in this document unless otherwise noted. These specifications are interpreted as conditions that do not degrade the parametric or functional specifications of the device for the life of the product containing it. Typical values correspond to $T_J = 25^{\circ}C$ , $V_{IN} = 24V$ . Minimum and maximum limits are based on $T_J = -40^{\circ}C$ to $+150^{\circ}C$ , $V_{IN} = 4.5V$ to 28V (unless otherwise noted). | P | ARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------------|-----------------------------------------|-------------------------------------------------------------------------------------|-------|------|-------|------| | SUPPLY CURR | ENT | | | | | | | | Quiescent current, | T <sub>J</sub> = 25°C, V <sub>EN</sub> = 5V, V <sub>FB</sub> = 0.7V<br>(TPSM86838) | | 350 | | μA | | l <sub>Q</sub> | operating <sup>1</sup> | T <sub>J</sub> = 25°C, V <sub>EN</sub> = 5V, V <sub>FB</sub> = 0.65V<br>(TPSM86837) | | 45 | | μA | | I <sub>SD</sub> | Shutdown supply current | T <sub>J</sub> = 25°C, V <sub>EN</sub> = 0V | | 3 | | μΑ | | UVLO | - | | | | ' | | | | | Wake up V <sub>IN</sub> voltage | 4.0 | 4.2 | 4.4 | V | | UVLO | V <sub>IN</sub> undervoltage<br>lockout | Shutdown V <sub>IN</sub> voltage | 3.5 | 3.65 | 3.8 | V | | lockout | | Hysteresis V <sub>IN</sub> voltage | | 550 | | mV | | ENABLE(EN PI | N) | | | | | | | I <sub>EN_INPUT</sub> | Input current | V <sub>EN</sub> = 1.1V | | 1 | | μA | | I <sub>EN_HYS</sub> | Hysteresis current | V <sub>EN</sub> = 1.3V | | 3 | | μA | | V <sub>EN_ON</sub> | Cookle three-held | EN rising | | 1.18 | 1.26 | V | | V <sub>EN_OFF</sub> | Enable threshold | EN falling | 1 | 1.07 | | V | | FEEDBACK VO | DLTAGE | | | | ' | | | V | Foodbook valtage | V <sub>OUT</sub> = 5V, continuous mode operation, T <sub>J</sub> = 25°C | 0.594 | 0.6 | 0.606 | V | | V <sub>FB</sub> Feedback voltage | | V <sub>OUT</sub> = 5V, continuous mode operation, T <sub>J</sub> = -40°C to 150°C | 0.591 | 0.6 | 0.609 | V | | CURRENT LIMI | т | | , | | | | | I <sub>LS_OCL</sub> | Low-side MOSFET valley current limit | | 8 | 9.6 | 11.1 | Α | # 5.5 Electrical Characteristics (続き) The electrical ratings specified in this section apply to all specifications in this document unless otherwise noted. These specifications are interpreted as conditions that do not degrade the parametric or functional specifications of the device for the life of the product containing it. Typical values correspond to $T_J = 25^{\circ}C$ , $V_{IN} = 24V$ . Minimum and maximum limits are based on $T_J = -40^{\circ}C$ to $+150^{\circ}C$ , $V_{IN} = 4.5V$ to 28V (unless otherwise noted). | P | ARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------|-------------------------------------------|-------------------------------------------------------------------------------------------------|-------|------|----------|------------------| | I <sub>HS_OCL</sub> | High-side MOSFET peak current limit | | 12.75 | 15 | 17.25 | Α | | I <sub>NOC</sub> | Reverse current limit for FCCM | | 3 | | | Α | | DUTY CYCLE a | nd FREQUENCY CONTRO | L | | | • | | | F <sub>SW</sub> | Switching frequency | V <sub>IN</sub> = 24V, V <sub>OUT</sub> = 5V, continuous mode operation, Mode setting to 800kHz | | 800 | | kHz | | t <sub>ON(MIN)</sub> | Minimum on time <sup>2</sup> | | | 50 | | ns | | t <sub>OFF(MIN)</sub> | Minimum off time <sup>2</sup> | T <sub>J</sub> = 25°C | | 150 | | ns | | SOFT START | | | | | | | | I <sub>SS</sub> | Soft-start charging current | | | 6 | | uA | | POWER GOOD | | | | | | | | | PG lower threshold - falling | % of V <sub>FB</sub> | | 85% | | | | $V_{PGTH}$ | PG lower threshold - rising | % of V <sub>FB</sub> | | 90% | | | | ▼PGTH | PG upper threshold - falling | % of V <sub>FB</sub> | | 110% | | | | | PG upper threshold - rising | % of V <sub>FB</sub> | | 115% | | | | toc niv | PG delay | PG from low-to-high | | 64 | | us | | t <sub>PG_DLY</sub> | 1 G delay | PG from high-to-low | | 32 | | us | | V <sub>OVP</sub> | Output OVP threshold | OVP detect(L->H) | | 125% | | | | t <sub>OVP_DEG</sub> | OVP Prop deglitch | T <sub>J</sub> = 25°C | | 32 | | us | | $V_{UVP}$ | Output UVP threshold | Hiccup detect(H->L) | | 65% | | | | t <sub>UVP_WAIT</sub> | UV protection hiccup wait time | | | 256 | | us | | t <sub>UVP_HICCUP</sub> | UV protection hiccup time before recovery | | | 10.5 | | *t <sub>SS</sub> | | THERMAL SHU | TDOWN | | | | <u>'</u> | | | Thermal shutdov | un threshold <sup>3</sup> | Temperature rising | 150 | 165 | | °C | | | wii uii coiloid | Hysteresis | | 30 | | °C | | SW DISCHARG | E RESISTANCE | | | | | | | V <sub>OUT</sub> discharge ı | resistance | V <sub>EN</sub> = 0, V <sub>SW</sub> = 0.5V, T <sub>J</sub> = 25°C | | 200 | | Ω | - 1) Not representative of the total input current of the system when in regulation. Specified by design and characterization test. - (2) Not production tested. Specified by design. - (3) Not production tested. Specified by design and engineering sample correlation. # **5.6 Typical Characteristics** V<sub>IN</sub> = 12V (unless otherwise noted) V<sub>IN</sub> = 12V (unless otherwise noted) V<sub>IN</sub> = 12V (unless otherwise noted) V<sub>IN</sub> = 12V (unless otherwise noted) V<sub>IN</sub> = 12V (unless otherwise noted) # **6 Detailed Description** ## 6.1 Overview The TPSM8683x is an easy-to-use, synchronous buck DC/DC power module designed for a wide variety of applications where reliability, small design size, and low EMI signature are of paramount importance. With integrated power MOSFETs, a shielded buck inductor, and basic passives, the TPSM8683x is a 8A synchronous buck module operating from 4.5V to 28V input voltage (V<sub>IN</sub>), and the output voltage ranges from 0.6V to 5.5V. The proprietary D-CAP3 control mode enables low external component count, ease of design, optimization of the power design for power, size, and efficiency. The device employs D-CAP3 control mode that provides fast transient response with no external compensation components and an accurate feedback voltage. TPSM86837 operates in Eco-mode to attain high efficiency at light load. TPSM86838 operates in FCCM mode which has the quasi-fixed switching frequency at both light and heavy load. The TPSM8683x is able to adapt both low equivalent series resistance (ESR) output capacitors such as POSCAP or SP-CAP, and ultra-low ESR ceramic capacitors. The TPSM8683x incorporates specific features to improve EMI performance in noise-sensitive applications: - An optimized package and pinout design enables a shielded switch-node layout that mitigates radiated EMI. - Parallel input and output paths with symmetrical capacitor layouts minimize parasitic inductance, switch voltage ringing, and radiated field coupling - Integrated power MOSFETs with enhanced gate drive control enable low-noise PWM switching. The TPSM8683x module also includes inherent protection features for robust system requirements: - An open-drain PGOOD indicator for power-rail sequencing and fault reporting - Precision enable input with hysteresis, providing programmable non-latched input undervoltage lockout (UVLO) - Non-latched overvoltage protections - Hiccup-mode overcurrent protection with cycle-by-cycle valley current limits - Thermal shutdown with automatic recovery. Leveraging a pin arrangement designed for simple layout that requires only a few external components, the TPSM8683x is specified to maximum junction temperatures of 150°C. # **6.2 Functional Block Diagram** # **6.3 Feature Description** ## 6.3.1 The Adaptive On-Time Control and PWM Operation The main control loop of the TPSM8683x is an adaptive on-time pulse width modulation (PWM) controller that supports a proprietary D-CAP3 control mode. The D-CAP3 control mode combines adaptive on-time control with an internal compensation circuit for quasi-fixed frequency and low external component count configuration with both low-ESR and ceramic output capacitors. The D-CAP3 control mode is stable even with virtually no ripple at the output. The TPSM8683x also includes an error amplifier that makes the output voltage very accurate. No external current sense network or loop compensation is required for D-CAP3 control mode. At the beginning of each cycle, the high-side MOSFET is turned on. This MOSFET is turned off after internal one-shot timer expires. This one-shot duration is set proportional to the output voltage, V<sub>OUT</sub>, and is inversely proportional to the module input voltage, V<sub>IN</sub>, to maintain a pseudo-fixed frequency over the input voltage range, hence called adaptive on-time control. When the feedback voltage falls below the reference voltage, the oneshot timer is reset and the high-side MOSFET is turned on again. An internal ripple generation circuit is added to the reference voltage for emulating the output ripple, and this action enables the use of very low-ESR output capacitors, such as multi-layered ceramic caps (MLCC). #### 6.3.2 Mode Selection TPSM8683x has a MODE pin to configure the switching frequency, as shown in 表 6-1. The device reads the voltage on the MODE pin during start-up and latches onto one of the MODE options list in 表 6-1. The voltage on the MODE pin can be set by connecting a resistor to AGND. A guideline for the MODE resistor in 1% resistors in shown in 表 6-1. The MODE pin setting can be reset only by a VIN or EN power cycling. ☑ 6-1 shows the typical start-up sequence of the device after the enable signal triggers the EN turn-on. threshold. After the voltage of internal VCC crosses the UVLO rising threshold, the MODE setting is read. After this process, the MODE is latched and does not change until VIN or EN toggles to restart-up this device. Then after a delay, the internal soft-start function begins to ramp up and Vout ramps up smoothly. When Vout is up to the reference voltage, PGOOD turns to high after a delay. 表 6-1. MODE Pin Settings for TPSM8683x | MODE Pin | Switching Frequency | |-------------|---------------------| | R = 162kohm | 800kHz | | R = 374kohm | 1200kHz | 図 6-1. Power-Up Sequence #### 6.3.2.1 FCCM Control and Eco-mode Control TPSM86838 operates in forced continuous conduction mode (FCCM) in light load conditions and allows the inductor current to become negative. In FCCM, the switching frequency is maintained at a quasi-fixed level over the entire load range, which is designed for applications requiring tight control of the switching frequency and Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 output voltage ripple at the cost of lower efficiency under light load compared with that under Eco-mode. This mode also can help to avoid switching frequency dropping into audible range that can introduce some audible *noise*. TPM86837 is set to Eco-mode to maintain high light load efficiency. As the output current decreases from heavy load condition, the inductor current is also reduced and eventually comes to a point that the rippled valley touches zero level, which is the boundary between continuous conduction and discontinuous conduction modes. The rectifying MOSFET is turned off when the zero inductor current is detected. As the load current further decreases the converter runs into discontinuous conduction mode. The on-time is kept almost the same as in the continuous conduction mode so that longer time is needed to discharge the output capacitor with smaller load current to the level of the reference voltage. This process makes the switching frequency lower, proportional to the load current, and keeps the light load efficiency high. The transition point to the light load operation IOUT(LL) current can be calculated by \$\preceq\$1. $$I_{OUT(LL)} = \frac{1}{2 \times L \times Fsw} \times \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{V_{IN}}$$ (1) #### 6.3.3 Soft Start and Prebiased Soft Start The TPSM8683x has an adjustable soft-start time that can be set by connecting a capacitor between SS and AGND. When the EN pin becomes high, the soft-start charge current ( $I_{SS}$ ) begins charging the external capacitor ( $C_{SS}$ ) connected between SS and AGND. $\not\equiv$ 2 calculates the soft-start time ( $T_{SS}$ ): $$T_{SS} = \frac{C_{SS} \times V_{REF}}{I_{SS}}$$ (2) If the external capacitor $(C_{SS})$ has pre-stored voltage at start-up, the device initially discharges the external capacitor voltage to lower voltage then charge again to prevent inrush start-up. If the output capacitor is prebiased at start-up, the device initiates switching and starts ramping up only after the internal reference voltage becomes greater than the feedback voltage VFB. This scheme make sure that the converters ramp up smoothly into regulation point. ## 6.3.4 Enable and Adjusting Undervoltage Lockout The EN pin provides electrical on and off control of the device. When the EN pin voltage exceeds the threshold voltage, the device begins operating. If the EN pin voltage is pulled below the threshold voltage, the regulator stops switching and enters the standby operation. The EN pin has an internal pullup current source which allows the user to float the EN pin to enable the device. If an application requires control of the EN pin, open-drain or open-collector output logic can be used to interface with the pin. The TPSM8683x implements internal undervoltage lockout (UVLO) circuitry on the $V_{IN}$ pin. The device is disabled when the VIN pin voltage falls below the internal $V_{IN}$ UVLO threshold. The internal $V_{IN}$ UVLO threshold has a hysteresis of 550mV. If an application requires a higher UVLO threshold on the VIN pin, then the EN pin can be configured as shown in $\boxtimes$ 6-2. When using the external UVLO function, TI recommends setting the hysteresis at a value greater than 500mV. The EN pin has a small pullup current, $I_p$ , which sets the default state of the pin to enable when no external components are connected. The pullup current is also used to control the voltage hysteresis for the UVLO function because the pullup current increases by $I_h$ when the EN pin crosses the enable threshold. Use $\pm$ 3 and $\pm$ 4 to calculate the values of R1 and R2 for a specified UVLO threshold. After R1, R2 are settled down, the $V_{EN}$ voltage can be calculated by $\pm$ 5, which must be lower than 5.5V with maximum $V_{IN}$ . 図 6-2. Adjustable VIN Undervoltage Lockout $$R_{1} = \frac{V_{START} \times \frac{V_{ENfalling}}{V_{ENrising}} - V_{STOP}}{I_{p} \times \left(1 - \frac{V_{ENfalling}}{V_{ENrising}}\right) + I_{h}}$$ (3) $$R_{2} = \frac{R_{1} \times V_{\text{ENfalling}}}{V_{\text{STOP}} - V_{\text{ENfalling}} + R_{1} \times (I_{p} + I_{h})}$$ $$\tag{4}$$ $$V_{EN} = \frac{R_2 \times V_{IN} + R_1 \times R_2 \times (I_p + I_h)}{R_1 + R_2}$$ (5) ### Where - I<sub>p</sub> = 1µA - $I_h = 3\mu A$ - V<sub>ENfalling</sub> = 1.07V - V<sub>ENrising</sub> = 1.18V #### 6.3.5 Output Overcurrent Limit and Undervoltage Protection The output overcurrent protection (OCP) is implemented using a cycle-by-cycle low-side MOSFET valley current detection and high-side MOSFET peak current detection. The switching current is monitored by measuring the MOSFET drain to source voltage. This voltage is proportional to the switching current. To improve accuracy, the voltage sensing is temperature compensated. There are some important considerations for this type of overcurrent limit. When the load current is higher than the I<sub>LS\_LIMIT</sub> added by one half of the peak-to-peak inductor ripple current, or higher than I<sub>HS\_LIMIT</sub> subtracted by one half of the peak-to-peak inductor ripple current, the OCP is triggered and the current is being limited, output voltage tends to drop because the load demand is higher than what the module can support. When the output voltage falls below 65% of the target voltage, the UVP comparator detects this fall and shuts down the device after a deglitch wait time of 256 us and then re-start after the hiccup time of 10.5 cycles of soft-start time. When the overcurrent condition is removed, the output recovers. ## 6.3.6 Overvoltage Protection When the output voltage becomes higher than 125% of the target voltage, the OVP is triggered. The output is discharged after a deglitch time of 32us and both the high-side MOSFET driver and the low-side MOSFET driver turn off. When the overvoltage condition is removed, the output voltage recovers. #### 6.3.7 UVLO Protection Undervoltage Lockout protection(UVLO) monitors the internal regulator voltage. When the voltage is lower than UVLO threshold voltage, the device is shut down. This protection is non-latched. #### 6.3.8 Thermal Shutdown The junction temperature $(T_J)$ of the device is monitored by an internal temperature sensor. If $T_J$ exceeds 165°C (typical), the device goes into thermal shutdown. Both the high-side and low-side power FETs are turned off and the discharge path is turned on. When $T_J$ decreases below the hysteresis amount, the module resumes normal operation, beginning with soft start. To avoid unstable conditions, a hysteresis of typically 30°C is implemented on the thermal shutdown temperature. #### 6.3.9 Output Voltage Discharge The TPSM8683x has a built-in discharge function by using an integrated MOSFET with $200\Omega$ R<sub>DS(on)</sub>, which is connected to the output terminal SW. The discharge is slow due to the lower current capability of the MOSFET. The discharge path turns on when the device is turned off due to UV, OV, OT, and EN shutdown conditions. #### 6.3.10 Power Good The TPSM8683x has a built-in power-good (PG) function to indicate whether the output voltage has reached an appropriate level or not. The PG signal can be used for start-up sequencing of multiple rails. The PG pin is an open-drain output that requires a pullup resistor (to any voltage below 5.5V). TI recommends a pullup resistor of 100 kΩ to pull the pin up to 5V voltage. The pin can sink 10mA of current and maintain the specified logic low level. After the FB pin voltage is between 90% and 110% of the internal reference voltage ( $V_{REF}$ ) and after a deglitch time of 64μs, the PG turns to high impedance status. The PG pin is pulled low after a deglitch time of 32μs when FB pin voltage is lower than 85% of the internal reference voltage or greater than 115% of the internal reference voltage, or in events of thermal shutdown, EN shutdown, UVLO conditions. $V_{IN}$ must remain present for the PG pin to stay Low. The PG pin logic are shown in $\frac{1}{2}$ 6-2. | Dovid | co Stato | PG Logic Status | | | | |-----------------------|----------------------------------------------------|-----------------|-----|--|--| | Devic | Device State | | Low | | | | Enable (EN = High) | V <sub>FB</sub> does not trigger V <sub>PGTH</sub> | V | | | | | Lilable (Liv – Fligh) | V <sub>FB</sub> triggers V <sub>PGTH</sub> | | V | | | | Shutdown (EN = Low) | | | V | | | | UVLO | 2V < V <sub>IN</sub> < V <sub>UVLO</sub> | | V | | | | Thermal shutdown | $T_J > T_{SD}$ | | V | | | | Power supply removal | V <sub>IN</sub> < 2V | V | | | | 表 6-2. Power-Good Pin Logic Table #### 6.3.11 Large Duty Operation The TPSM8683x can support large duty operations by smoothly dropping down the switching frequency. The switching frequency is allowed to smoothly drop to make $T_{ON}$ extended to implement the large duty operation and also improve the performance of the load transient performance. The TPSM8683x can support up to 98% duty cycle operation. #### 6.4 Device Functional Modes #### 6.4.1 Standby Operation The TPSM8683x can be placed in standby mode by pulling the EN pin low. The device operates with a shutdown current of $3\mu A$ (typical) when in standby condition. #### 6.4.2 Light Load Operation TPSM86837 operates in Eco-mode, which maintains high efficiency at light loading. As the output current decreases from heavy load conditions, the inductor current is also reduced and eventually comes to a point Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ) を送信 where the rippled valley touches zero level, which is the boundary between continuous conduction and discontinuous conduction modes. The rectifying MOSFET is turned off when the zero inductor current is detected. As the load current further decreases, the converter runs into discontinuous conduction mode. The ontime is kept almost the same as the on-time was in continuous conduction mode so that discharging the output capacitor with smaller load current to the level of the reference voltage takes longer. This fact makes the switching frequency lower, proportional to the load current, and keeps the light load efficiency high. TPSM86838 operates in forced CCM (FCCM) mode. The switching frequency is maintained at an almost constant level over the entire load range which is designed for applications requiring tight control of the switching frequency and output voltage ripple at the cost of lower efficiency under light load. # 7 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. # 7.1 Application Information The schematic of $\boxtimes$ 7-1 shows a typical application for TPSM8683x. This design converts an input voltage range of 4.5V to 28V down to 1.8V with a maximum output current of 8A. ## 7.2 Typical Application The application schematic in 🗵 7-1 shows the TPSM8683x 4.5V to 28V Input, 1.8V output module design meeting the requirements for 8A output. This circuit is available as the evaluation module (EVM). The sections provide the design procedure. 図 7-1. TPSM8683x 1.8V, 8A Reference Design ## 7.2.1 Design Requirements 表 7-1 shows the design parameters for this application. 表 7-1. Design Parameters | PARAMETER | EXAMPLE VALUE | |----------------------------------|----------------------------| | Input voltage range | 24V nominal, 4.5V to 28V | | Output voltage | 1.8V | | Transient response, 8A load step | $\Delta V_{OUT} = \pm 5\%$ | | Output ripple voltage | 20mV | | Output current rating | 8A | | Operating frequency | 800kHz | ## 7.2.2 Detailed Design Procedure #### 7.2.2.1 Output Voltage Resistors Selection The output voltage is set with a resistor divider from the output node to the V<sub>FB</sub> pin. TI recommends to use 1% tolerance or better divider resistors. Start by using $\pm$ 6 to calculate $V_{OUT}$ . $R_6$ is optional and can be used to measure the control loop frequency response. To improve efficiency at very light loads consider using larger value resistors. If the resistance is too high, the device is more susceptible to noise and voltage errors from the V<sub>FB</sub> input current are more noticeable. Please note that TI does not recommend dynamically adjusting output voltage. $$V_{OUT} = 0.6 \times \left(1 + \frac{R7}{R8}\right) \tag{6}$$ ## 7.2.2.2 Output Filter Selection The LC filter used as the output filter has double pole at: $$f_{p} = \frac{1}{2\pi \times \sqrt{L_{OUT} \times C_{OUT}}}$$ (7) At low frequencies, the overall loop gain is set by the output set-point resistor divider network and the internal gain of the device. The low frequency phase is 180 degrees. At the output filter pole frequency, the gain rolls off at a -40dB per decade rate and the phase drops rapidly. D-CAP3 control mode introduces a high frequency zero that reduces the gain roll off to -20dB per decade and increases the phase to 90 degrees one decade above the zero frequency. The inductor and capacitor for the output filter must be selected so that the double pole of 式 7 is located below the high frequency zero but close enough that the phase boost provided by the high frequency zero provides adequate phase margin for a stable circuit. To meet this requirement, use the values recommended in 表 7-2. 表 7-2 Recommended Component Values | Æ 7-2. Recommended Component values | | | | | | | | | | | |-------------------------------------|--------------------|---------------------|------|------------------|------------------------|--------------------------|--|--|--|--| | Switching | Output Voltage | R7 | R8 | C <sub>OUT</sub> | C8 (pF) <sup>(4)</sup> | | | | | | | Frequency (kHz) | (V) <sup>(1)</sup> | (kΩ) <sup>(2)</sup> | (kΩ) | Typical | Maximum | | | | | | | | 1.05 | 7.5 | 10 | 22uF × 3 | 22uF × 10 | | | | | | | | 1.8 | 20 | 10 | 22uF × 3 | 22uF × 10 | 30-100 (47<br>typical) | | | | | | 800 | 3.3 | 45.3 | 10 | 22uF × 3 | 22uF × 10 | 30-100 (47<br>typical) | | | | | | | 5 | 73.2 | 10 | 22uF × 2 | 22uF × 10 | 30-100 (47<br>typical) | | | | | | 1200 | 1.05 | 7.5 | 10 | 22uF × 3 | 22uF × 10 | | | | | | | | 1.8 | 20 | 10 | 22uF × 3 | 22uF × 10 | 30-100 (47<br>typical) | | | | | | | 3.3 | 45.3 | 10 | 22uF × 3 | 22uF × 10 | 30-100 (47<br>typical) | | | | | | | 5 | 73.2 | 10 | 22uF × 2 | 22uF × 10 | 100-200<br>(150 typical) | | | | | - (1) Please use the recommended C<sub>OUT</sub> of the higher and closest output rail for unlisted output rails. - R7 = $0\Omega$ for $V_{OUT} = 0.6V$ . 20 COUT in this data sheet is using Murata GRM32ER71E226KE15L 25VDC capacitor. TI recommends to use the same effective output capacitance. The effective capacitance is defined as the actual capacitance under DC bias and temperature, not the rated or nameplate values. All high value ceramic capacitors have a large voltage coefficient in addition to normal tolerances and temperature effects. A careful study of bias and temperature variation of any capacitor bank must be made to make sure that the minimum value of effective capacitance is provided. Refer to the Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 information of DC bias and temperature characteristics from manufacturers of ceramic capacitors. Higher than Cout max capacitance is allowed by careful tuning the feedforward compensation. (4) R10 and C8 can be used to improve the load transient response or improve the loop-phase margin. The Optimizing Transient Response of Internally Compensated DCDC Converters with Feed-forward Capacitor application report is helpful when experimenting with a feed-forward capacitor. The capacitor value and ESR determines the amount of output voltage ripple. The TPSM8683x is intended for use with ceramic or other low ESR capacitors. Use $\gtrsim$ 8 to determine the required RMS current rating for the output capacitor. $$I_{CO(RMS)} = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{\sqrt{12} \times V_{IN} \times L_{OUT} \times F_{SW}}$$ (8) For this design, three MuRata GRM32ER71E226KE15L 25VDC 22 $\mu$ F output capacitors are used so that the effective capacitance is 68 $\mu$ F at DC biased voltage of 1.8V. #### 7.2.2.3 Input Capacitor Selection The TPSM8683x requires input decoupling capacitors, and a bulk capacitor is needed depending on the application. TI recommends at least two $10\mu\text{F}$ ceramic capacitors for the decoupling capacitor. The capacitor voltage rating must be greater than the maximum input voltage. Use $\gtrsim 9$ to calculate the input voltage ripple. $$\Delta V_{\rm IN} = \frac{I_{\rm OUTMAX} \times 0.25}{C_{\rm IN} \times Fsw}$$ (9) The capacitor must also have a ripple current rating greater than the maximum input current ripple of the application. Use $\gtrsim 10$ to calculate the input ripple current: $$I_{CIN(RMS)} = I_{OUT} \times \sqrt{\frac{V_{OUT}}{V_{IN(MIN)}} \times \frac{V_{IN(MIN)} - V_{OUT}}{V_{IN(MIN)}}}$$ (10) 21 English Data Sheet: SLVSH20 Product Folder Links: TPSM86837 TPSM86838 ## 7.2.3 Application Curves # 7.3 Power Supply Recommendations The TPSM8683x is designed to operate from input supply voltage in the range of 4.5V to 28V. Buck modules require the input voltage to be higher than the output voltage for proper operation. Input supply current must be appropriate for the desired output current. If the input voltage supply is located far from the TPSM8683x circuit, TI recommends some additional input bulk capacitance. #### 7.3.1 Application Thermal Considerations The power module integrates the main power dissipating elements, the power switches and magnetics, all into one package, which enables smaller design size and simplifies the development. Therefore, in addition to the IC losses, the heat generated from the inductor direct current resistance (DCR) and core losses add to the total power dissipated in the package. Under the same operating conditions as the discrete counterparts (which have an external inductor), the module has the challenge of dissipating more heat through a smaller surface area. There is a constraint on the maximum output current that modules can deliver at higher operating ambient temperatures due to limitations in maximum temperature ratings for both the inductor and IC. The temperature rise of module can be calculated by using efficiency and EVM effective $R_{\theta JA}$ . $\rightrightarrows$ 11 calculates the power loss from the data sheet efficiency curves: $$Power Loss = \left(V_{OUT} \times I_{OUT}\right) \times \left(\frac{1}{\eta} - 1\right)$$ (11) Where $\eta$ is the application conditions efficiency. As an example, $\boxtimes$ 7-2 shows the efficiency curve at 25°C for the 24Vin, 1.8Vout, 800kHz condition. At 8A load, with nearly 81% efficiency, $\rightrightarrows$ 11 calculates the power loss as 3.378W. Multiplying by the EVM effective $R_{\theta JA}$ 24 °C/W gives a temperature rise of 81°C. The maximum temperature rating for TPSM8683x is 150°C. Subtracting this temperature rise from the 150°C maximum temperature results in a maximum ambient temperature of 69°C. Consider operation within this ambient temperature. ## 7.4 Layout #### 7.4.1 Layout Guidelines The following list summarizes the essential guidelines for PCB layout and component placement to optimize DC/DC module performance, including thermals and EMI signature. - 1. Use a four-layer PCB with two-ounce copper thickness for good thermal performance and with maximum ground plane. - 2. Place input capacitors as close as possible to the VIN pins. Note the dual and symmetrical arrangement of the input capacitors based on the VIN1 and VIN2 pins located on each side of the module package. The high-frequency currents are split in two and effectively flow in opposing directions such that the related magnetic fields contributions cancel each other, leading to improved EMI performance. - Use low-ESR 1206 or 1210 ceramic capacitors with X7R or X7S dielectric. - Make ground return paths for the input capacitors consist of localized top-side planes that connect to the PGND pads under the module. - Make VIN traces as wide as possible to reduce trace impedance. The wide areas are also of advantage from the view point of heat dissipation. Even though the VIN pins are connected internally, use a wide polygon plane on a bottom PCB layer to connect these pins together and to the input supply. - 3. Place output capacitors as close as possible to the VOUT pins. A similar dual and symmetrical arrangement of the output capacitors enables magnetic field cancellation and EMI mitigation. - Make ground return paths for the output capacitors consist of localized top-side planes that connect to the PGND pads under the module. - Make VOUT traces as wide as possible to reduce trace impedance. The wide areas are also of advantage from the view point of heat dissipation. Even though the VOUT pins are connected internally, use a wide polygon plane on a bottom PCB layer to connect these pins together and to the load, thus reducing conduction loss and thermal stress. - 4. Keep the FB trace as short as possible by placing the feedback resistors close to the FB pin. Reduce noise sensitivity of the output voltage feedback path by placing the resistor divider close to the FB pin, rather than close to the load. FB is the input to the voltage-loop error amplifier and represents a high-impedance node sensitive to noise. Route a trace from the upper feedback resistor to the required point of output voltage regulation. Place the voltage feedback loop away from the high-voltage switching trace, and preferably has ground shield. - 5. Provide enough PCB area for proper heatsinking. Use sufficient copper area to achieve a low thermal impedance commensurate with the maximum load current and ambient temperature conditions. For operation at full rated load, the top-side ground plane is an important heat-dissipating area. Use an array of heat-sinking vias to connect the exposed pads (PGND) of the package to the PCB ground plane. If the PCB has multiple copper layers, connect these thermal vias to inner-layer ground planes. Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 25 ## 7.4.2 Layout Example 図 7-18. TPSM8683x Layout 図 7-19. TPSM8683x Top Layer Design # 8 Device and Documentation Support # 8.1 Device Support ## 8.1.1 サード・パーティ製品に関する免責事項 サード・パーティ製品またはサービスに関するテキサス・インスツルメンツの出版物は、単独またはテキサス・インスツルメンツの製品、サービスと一緒に提供される場合に関係なく、サード・パーティ製品またはサービスの適合性に関する是認、サード・パーティ製品またはサービスの是認の表明を意味するものではありません。 ### 8.2 Documentation Support #### 8.2.1 Related Documentation For related documentation see the following: - Texas Instruments, TPSM86838 Buck Module Evaluation Module EVM user's guide - Texas Instruments, Optimizing Transient Response of Internally Compensated DCDC Converters with Feedforward Capacitor application report # 8.3 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 #### 8.4 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 ## 8.5 Trademarks D-CAP3<sup>™</sup>, HotRod<sup>™</sup>, and テキサス・インスツルメンツ E2E<sup>™</sup> are trademarks of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 ## 8.6 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 8.7 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 ## 9 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 # Changes from Revision A (December 2023) to Revision B (May 2024) Page ## Changes from Revision \* (October 2023) to Revision A (December 2023) **Page** • ドキュメントのステータスを「事前情報」から「量産データ」に変更......1 # 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated www.ti.com 15-May-2024 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | TPSM86837RCGR | ACTIVE | B3QFN | RCG | 19 | 1000 | RoHS & Green | NIPDAU | Level-3-245C-168 HR | -40 to 150 | TPSM86837 | Samples | | TPSM86838RCGR | ACTIVE | B3QFN | RCG | 19 | 1000 | RoHS & Green | NIPDAU | Level-3-245C-168 HR | -40 to 150 | TPSM86838 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE OPTION ADDENDUM** www.ti.com 15-May-2024 # **PACKAGE MATERIALS INFORMATION** www.ti.com 16-May-2024 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPSM86837RCGR | B3QFN | RCG | 19 | 1000 | 330.0 | 16.4 | 5.28 | 5.78 | 4.28 | 8.0 | 16.0 | Q1 | | TPSM86838RCGR | B3QFN | RCG | 19 | 1000 | 330.0 | 16.4 | 5.28 | 5.78 | 4.28 | 8.0 | 16.0 | Q1 | www.ti.com 16-May-2024 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPSM86837RCGR | B3QFN | RCG | 19 | 1000 | 336.0 | 336.0 | 48.0 | | TPSM86838RCGR | B3QFN | RCG | 19 | 1000 | 336.0 | 336.0 | 48.0 | PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated