The  $\mu$ A733M is obsolete and no longer supplied.

### աA733C, աA733M DIFFERENTIAL VIDEO AMPLIFIERS

Selectable Nominal Amplification of 10,

**No Frequency Compensation Required** 

SLFS027B - NOVEMBER 1970 - REVISED MAY 2004

- 200-MHz Bandwidth
- 250-kΩ Input Resistance



| μΑ733Μ U PACKAGE<br>(TOP VIEW)                                      |  |  |                                                                         |  |  |  |  |  |  |  |
|---------------------------------------------------------------------|--|--|-------------------------------------------------------------------------|--|--|--|--|--|--|--|
| IN+[<br>GAIN ADJ 2A]<br>GAIN ADJ 1A[<br>V <sub>CC</sub> -[<br>OUT+[ |  |  | ] IN–<br>] GAIN ADJ 2B<br>] GAIN ADJ 1B<br>] V <sub>CC+</sub><br>] OUT– |  |  |  |  |  |  |  |

NC — No internal connection

#### description/ordering information

The  $\mu$ A733 is a monolithic two-stage video amplifier with differential inputs and differential outputs. Internal series-shunt feedback provides wide bandwidth, low phase distortion, and excellent gain stability. Emitter-follower outputs enable the device to drive capacitive loads, and all stages are current-source biased to obtain high common-mode and supply-voltage rejection ratios.

100, or 400

Fixed differential amplification of 10 V/V, 100 V/V, or 400 V/V may be selected without external components, or amplification may be adjusted from 10 V/V to 400 V/V by the use of a single external resistor connected between 1A and 1B. No external frequency-compensating components are required for any gain option.

The device is particularly useful in magnetic-tape or disc-file systems using phase or NRZ encoding and in high-speed thin-film or plated-wire memories. Other applications include general-purpose video and pulse amplifiers where wide bandwidth, low phase shift, and excellent gain stability are required.

The  $\mu$ A733C is characterized for operation from 0°C to 70°C; the  $\mu$ A733M is characterized for operation over the full military temperature range of –55°C to 125°C.

| TA          | PACKAGE   | <u>=</u> †   | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |  |  |  |  |  |  |  |
|-------------|-----------|--------------|--------------------------|---------------------|--|--|--|--|--|--|--|
|             | P-DIP (N) | Tube of 25   | UA733CN                  | UA733CN             |  |  |  |  |  |  |  |
| 0°C to 70°C |           | Tube of 50   | UA733CD                  | 1147000             |  |  |  |  |  |  |  |
| 0-01070-0   | SOIC (D)  | Reel of 2500 | UA733CDR                 | UA733C              |  |  |  |  |  |  |  |
|             | SOP (NS)  | Reel of 2000 | UA733CNSR                | UA733               |  |  |  |  |  |  |  |

#### **ORDERING INFORMATION**

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 2004, Texas Instruments Incorporated

SLFS027B - NOVEMBER 1970 - REVISED MAY 2004

#### symbol



GAIN ADJ 1A

Component values shown are nominal.



SLFS027B - NOVEMBER 1970 - REVISED MAY 2004

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

|                                                              |                             | μA733C                       | μ <b>Α733</b> Μ                                                                                                                                  | UNIT |  |
|--------------------------------------------------------------|-----------------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|------|--|
| Supply voltage V <sub>CC+</sub> (see Note 1)                 |                             | 8                            | 8                                                                                                                                                | V    |  |
| Supply voltage V <sub>CC</sub> (see Note 1)                  |                             | - 8                          | - 8                                                                                                                                              | V    |  |
| Differential input voltage                                   |                             | ± 5                          | ± 5                                                                                                                                              | V    |  |
| Common-mode input voltage                                    |                             | ±6     ±6       10     10    |                                                                                                                                                  | V    |  |
| Output current                                               |                             | 10                           | 10                                                                                                                                               | mA   |  |
| Continuous total power dissipation                           |                             | See Dissipation Rating Table |                                                                                                                                                  |      |  |
|                                                              | 10<br>See D<br>D package 86 | 86                           |                                                                                                                                                  |      |  |
| Package thermal impedance, $\theta_{JA}$ (see Notes 2 and 3) | N package                   | 80                           | 8     V       -8     V       ±5     V       ±6     V       10     mA       issipation Rating Table     •C/V       •C/V     •C/V       300     •C | °C/W |  |
|                                                              | NS package                  | 76                           |                                                                                                                                                  |      |  |
| Maximum junction temperature, TJ                             |                             | 150                          |                                                                                                                                                  | °C   |  |
| Lead temperature 1,6 mm (1/16 inch) from case for 60 seconds | J or U package              |                              | 300                                                                                                                                              | °C   |  |
| Storage temperature range, T <sub>Stg</sub>                  |                             | - 65 to 150                  | - 65 to 150                                                                                                                                      | °C   |  |

<sup>†</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the recommended operating conditions section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values, except differential input voltages, are with respect to the midpoint between V<sub>CC+</sub> and V<sub>CC-</sub>

Maximum power dissipation is a function of T<sub>J</sub>(max), θ<sub>JA</sub>, and T<sub>A</sub>. The maximum allowable power dissipation at any allowable ambient temperature is PD = (T<sub>J</sub>(max) - T<sub>A</sub>)/θ<sub>JA</sub>. Operating at the absolute maximum T<sub>J</sub> of 150°C can affect reliability.
The package thermal impedance is calculated in accordance with JESD 51-7.

#### DISSIPATION RATING TABLE

| PACKAGE    | T <sub>A</sub> ≤ 25°C | DERATING   | DERATE               | T <sub>A</sub> = 70°C | T <sub>A</sub> = 125°C |
|------------|-----------------------|------------|----------------------|-----------------------|------------------------|
|            | POWER RATING          | FACTOR     | ABOVE T <sub>A</sub> | POWER RATING          | POWER RATING           |
| J (μΑ733Μ) | 500 mW                | 11.0 mW/°C | 104°C                | 500 mW                | 269 mW                 |



SLFS027B - NOVEMBER 1970 - REVISED MAY 2004

# The $\mu\text{A733M}$ is obsolete and no longer supplied.

### electrical characteristics, $V_{CC\pm} = \pm 6 V$ , $T_A = 25^{\circ}C$

| DA                                |                                                                             | FIGURE | TEST CONDITIONS                                  | GAIN                | Ļ   | ι <b>A733C</b> |     | μ   | A733M |     |      |
|-----------------------------------|-----------------------------------------------------------------------------|--------|--------------------------------------------------|---------------------|-----|----------------|-----|-----|-------|-----|------|
| PA                                | RAMETER                                                                     | FIGURE | TEST CONDITIONS                                  | OPTION <sup>†</sup> | MIN | TYP            | MAX | MIN | TYP   | MAX | UNIT |
|                                   | Large-signal                                                                |        |                                                  | 1                   | 250 | 400            | 600 | 300 | 400   | 500 |      |
| AVD                               | differential                                                                | 1      | V <sub>OD</sub> = 1 V                            | 2                   | 80  | 100            | 120 | 90  | 100   | 110 | V/V  |
| VD                                | voltage<br>amplification                                                    |        | 00                                               | 3                   | 8   | 10             | 12  | 9   | 10    | 11  | 1    |
|                                   | ampinioation                                                                |        |                                                  | 1                   |     | 50             |     |     | 50    |     |      |
| BW                                | Bandwidth                                                                   | 2      | 2 R <sub>S</sub> = 50 Ω                          |                     |     | 90             |     |     | 90    |     | MH:  |
|                                   |                                                                             |        |                                                  | 2                   |     | 200            |     |     | 200   |     |      |
| IIO                               | Input offset<br>current                                                     |        |                                                  | Any                 |     | 0.4            | 5   |     | 0.4   | 3   | μA   |
| IIB                               | Input bias current                                                          |        |                                                  | Any                 |     | 9              | 30  |     | 9     | 20  | μA   |
| VICR                              | Common-mode<br>input voltage<br>range                                       | 1      |                                                  | Any                 | ±1  |                |     | ±1  |       | -   | V    |
| VOC                               | Common-mode output voltage                                                  | 1      |                                                  | Any                 | 2.4 | 2.9            | 3.4 | 2.4 | 2.9   | 3.4 | V    |
|                                   | Output offset                                                               |        |                                                  | 1                   |     | 0.6            | 1.5 |     | 0.6   | 1.5 |      |
| VOO                               | voltage                                                                     | 1      |                                                  | 2&3                 |     | 0.35           | 1.5 |     | 0.35  | 1   | V    |
| VOPP                              | Maximum peak-<br>to-peak output<br>voltage swing                            | 1      |                                                  | Any                 | 3   | 4.7            |     | 3   | 4.7   |     | V    |
|                                   |                                                                             |        |                                                  | 1                   |     | 4              |     |     | 4     |     |      |
| r <sub>i</sub> Input resistance 3 | Input resistance                                                            | 3      | V <sub>OD</sub> ≤ 1 V                            | 2                   | 10  | 24             |     | 20  | 24    |     | kΩ   |
|                                   |                                                                             | -      | 3                                                |                     | 250 |                |     | 250 |       | 1   |      |
| r <sub>o</sub>                    | Output resistance                                                           |        |                                                  |                     |     | 20             |     |     | 20    |     | Ω    |
| Ci                                | Input capacitance                                                           | 3      | V <sub>OD</sub> ≤1V                              | 2                   |     | 2              |     |     | 2     |     | pF   |
| 01455                             | Common-mode                                                                 |        | $V_{IC} = \pm 1 V$ ,<br>f $\leq 100 \text{ kHz}$ | 2                   | 60  | 86             |     | 60  | 86    |     |      |
| CMRR                              | rejection ration                                                            | 4      | V <sub>IC</sub> = ±1 V,<br>f = 5 MHz             | 2                   |     | 70             |     |     | 70    |     | dB   |
| <b>k</b> SVR                      | Supply voltage<br>rejection ratio<br>(ΔV <sub>CC</sub> /(ΔV <sub>IO</sub> ) | 1      | $\Delta V_{CC\pm} = \pm 0.5 V$                   | 2                   | 50  | 70             |     | 50  | 70    |     | dB   |
| V <sub>n</sub>                    | Broadband<br>equivalent input<br>noise voltage                              | 5      | BW = 1 kHz to 10 MHz                             | Any                 |     | 12             |     |     | 12    |     | μV   |
|                                   |                                                                             |        | R <sub>S</sub> = 50 Ω,                           | 1                   |     | 7.5            |     |     | 7.5   |     |      |
| <sup>t</sup> pd                   | Propagation<br>delay time                                                   | 2      | Output voltage                                   | 2                   |     | 6.0            | 10  |     | 6.0   | 10  | ns   |
| ·                                 |                                                                             |        | step = 1 V                                       | 3                   |     | 3.6            |     |     | 3.6   |     |      |
|                                   |                                                                             |        | R <sub>S</sub> = 50 Ω,                           | 1                   |     | 10.5           |     |     | 10.5  |     |      |
| t <sub>r</sub>                    | Rise time                                                                   | 2      | Output voltage                                   | 2                   |     | 4.5            | 12  |     | 4.5   | 10  | ns   |
|                                   |                                                                             |        | step = 1 V                                       |                     |     | 2.5            |     |     | 2.5   |     | 1    |
| I <sub>sink(max)</sub>            | Maximum output<br>sink current                                              |        |                                                  | Any                 | 2.5 | 3.6            |     | 2.5 | 3.6   |     | mA   |
| ICC                               | Supply current                                                              |        | No load,<br>No signal                            | Any                 |     | 16             | 24  |     | 16    | 24  | mA   |

<sup>†</sup> The gain option is selected as follows:

Gain Option 1: Gain-adjust pin 1A is connected to pin 1B, and pins 2A and 2B are open.

Gain Option 2: Gain-adjust pin 1A and pin 1B are open, pin 2A is connected to pin 2B.

Gain Option 3: All four gain-adjust pins are open.



SLFS027B - NOVEMBER 1970 - REVISED MAY 2004

# electrical characteristics, V<sub>CC±</sub> = ±6 V, T<sub>A</sub> = 0°C to 70°C for $\mu$ A733C, – 55°C to 125°C for $\mu$ A733M

|                                       |                                                                  |        |                                              | GAIN                | μ <b>Α7</b> | 33C | μ <b>Α7</b> 3 | 83M |      |
|---------------------------------------|------------------------------------------------------------------|--------|----------------------------------------------|---------------------|-------------|-----|---------------|-----|------|
|                                       | PARAMETER                                                        | FIGURE | TEST CONDITIONS                              | OPTION <sup>†</sup> | MIN         | MAX | MIN           | MAX | UNIT |
|                                       |                                                                  |        |                                              | 1                   | 250         | 600 | 200           | 600 |      |
| AVD                                   | Large-signal differential voltage amplification                  | 1      | $V_{OD} = 1 V$                               | 2                   | 80          | 120 | 80            | 120 | V/V  |
|                                       | voltage amplification                                            |        |                                              | 3                   | 8           | 12  | 8             | 12  |      |
| IIO                                   | Input offset current                                             |        |                                              | Any                 |             | 6   |               | 5   | μA   |
| I <sub>IB</sub>                       | Input bias current                                               |        |                                              | Any                 |             | 40  |               | 40  | μA   |
| VICR                                  | Common-mode input voltage range                                  | 1      |                                              | Any                 | ±1          |     | ±1            |     | V    |
| V <sub>OO</sub> Output offset voltage | 0 <i>"</i>                                                       |        |                                              | 1                   |             | 1.5 |               | 1.5 |      |
|                                       | Output offset voltage                                            | 1      |                                              | 2&3                 |             | 1.5 |               | 1.2 | V    |
| V <sub>OPP</sub>                      | Maximum peak-to-peak output voltage swing                        | 1      |                                              | Any                 | 2.8         |     | 2.5           |     | V    |
| r <sub>i</sub>                        | Input resistance                                                 | 3      | $V_{OD} \le 1 V$                             | 2                   | 8           |     | 8             |     | kΩ   |
| CMRR                                  | Common-mode rejection ratio                                      | 4      | $V_{IC} = +1 V,$<br>f $\leq 100 \text{ kHz}$ | 2                   | 50          |     | 50            |     | dB   |
| <b>k</b> SVR                          | Supply voltage rejection ratio ( $\Delta V_{CC}/(\Delta V_{IO})$ | 1      | $\Delta V_{CC\pm} = \pm 0.5 V$               | 2                   | 50          |     | 50            |     | dB   |
| I <sub>sink(max)</sub>                | Maximum output sink current                                      |        |                                              | Any                 | 2.5         |     | 2.2           |     | mA   |
| ICC                                   | Supply current                                                   |        | No load,<br>No signal                        | Any                 |             | 27  |               | 27  | mA   |

<sup>†</sup> The gain option is selected as follows:

Gain Option 1: Gain-adjust pin 1A is connected to pin 1B, and pins 2A and 2B are open.

Gain Option 2: Gain-adjust pin 1A and pin 1B are open, pin 2A is connected to pin 2B.

Gain Option 3: All four gain-adjust pins are open.



# The $\mu\text{A733M}$ is obsolete and no longer supplied.

SLFS027B - NOVEMBER 1970 - REVISED MAY 2004

# PARAMETER MEASUREMENT INFORMATION

## test circuits











Figure 3



Figure 4







Figure 6

**VOLTAGE AMPLIFICATION ADJUSTMENT** 



SLFS027B - NOVEMBER 1970 - REVISED MAY 2004

### **TYPICAL CHARACTERISTICS**





Figure 7



POST OFFICE BOX 655303 • DALLAS, TEXAS 75265

# The $\mu\text{A733M}$ is obsolete and no longer supplied.

SLFS027B - NOVEMBER 1970 - REVISED MAY 2004

# TYPICAL CHARACTERISTICS



Figure 11



Figure 13











ICC - Supply Current - mA

SLFS027B - NOVEMBER 1970 - REVISED MAY 2004

### **TYPICAL CHARACTERISTICS**







#### **PACKAGING INFORMATION**

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
|                  |               |              |                    |      |                |                 | (6)                           |                      |              |                         |         |
| UA733CD          | ACTIVE        | SOIC         | D                  | 14   | 50             | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | 0 to 70      | UA733C                  | Samples |
| UA733CDR         | ACTIVE        | SOIC         | D                  | 14   | 2500           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | 0 to 70      | UA733C                  | Samples |
| UA733CN          | ACTIVE        | PDIP         | N                  | 14   | 25             | RoHS & Green    | NIPDAU                        | N / A for Pkg Type   | 0 to 70      | UA733CN                 | Samples |
| UA733CNSR        | ACTIVE        | SO           | NS                 | 14   | 2000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | 0 to 70      | UA733                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



www.ti.com

10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All | dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|------|------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|      | Device                 | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|      | UA733CDR               | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
|      | UA733CNSR              | SO              | NS                 | 14 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

3-Jun-2022



\*All dimensions are nominal

| Device    | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------|--------------|-----------------|------|------|-------------|------------|-------------|
| UA733CDR  | SOIC         | D               | 14   | 2500 | 356.0       | 356.0      | 35.0        |
| UA733CNSR | SO           | NS              | 14   | 2000 | 356.0       | 356.0      | 35.0        |

### TEXAS INSTRUMENTS

www.ti.com

3-Jun-2022

## TUBE



## - B - Alignment groove width

\*All dimensions are nominal

| Device  | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|---------|--------------|--------------|------|-----|--------|--------|--------|--------|
| UA733CD | D            | SOIC         | 14   | 50  | 506.6  | 8      | 3940   | 4.32   |
| UA733CN | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |

# N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



# **D0014A**



# **PACKAGE OUTLINE**

# SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
- 5. Reference JEDEC registration MS-012, variation AB.



# D0014A

# **EXAMPLE BOARD LAYOUT**

# SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# D0014A

# **EXAMPLE STENCIL DESIGN**

# SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### MECHANICAL DATA

#### PLASTIC SMALL-OUTLINE PACKAGE

#### 0,51 0,35 ⊕0,25⊛ 1,27 8 14 0,15 NOM 5,60 8,20 5,00 7,40 $\bigcirc$ Gage Plane ₽ 0,25 7 1 1,05 0,55 0°-10° Δ 0,15 0,05 Seating Plane — 2,00 MAX 0,10PINS \*\* 14 16 20 24 DIM 10,50 10,50 12,90 15,30 A MAX A MIN 9,90 9,90 12,30 14,70 4040062/C 03/03

NOTES: A. All linear dimensions are in millimeters.

NS (R-PDSO-G\*\*)

**14-PINS SHOWN** 

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated