









**[UCC25660](https://www.ti.com/product/jp/ucc25660?qgpn=ucc25660)** [JAJSNN2B](https://www.ti.com/jp/lit/pdf/JAJSNN2) – OCTOBER 2023 – REVISED JULY 2024

# **UCC25660x** ファミリ 軽負荷時の効率が最適化され、**VIN/VOUT** 範囲が広い **750kHz LLC** コントローラ

# **1** 特長

<span id="page-0-0"></span>**72 TEXAS** 

**INSTRUMENTS** 

- 50kHz~750kHz の全負荷スイッチング周波数
- IPPC 制御による広い入出力 LLC (WLLC) 動作
- 強化された軽負荷管理機能:
	- 高周波数パルス スキップによる軽負荷時の効率向 上
	- 低周波数バーストによるスタンバイ電力の低減
	- 可聴周波数範囲をスキップすることで可聴ノイズを 低減
	- スタンバイ電力をさらに低減するのに役立つ PFC オン / オフ制御信号を内蔵
- 内蔵共振コンデンサ電圧シンセサイザによる、信号の 信頼性の向上と高い起動周波数のサポート
- 容量性領域の自動回避
- 適応型ソフトスタートにより起動時の突入電流を最小化
- 高電圧起動機能を内蔵 (UCC256601、 UCC256602、UCC256604)
- X コンデンサの放電 (UCC256601、UCC256604)
- +0.6/-1.2 ゲート駆動を内蔵
- 保護機能を完備
	- 50ns の過電流保護 (OCP) サイクルごとの電流 制限
	- 過電圧保護 (OVP)、内部および外部過熱保護 (OTP)
	- 19V VCCP クランプを内蔵した入力および VCCP UVLO
- 高電圧部の間隔を確保するためにピンを削除した SOIC-14 パッケージ

# **2** アプリケーション

- テレビ向け SMPS 電源
- 産業用 AC/DC
- 照明およびバッテリ充電器
- ノート PC とゲーム コンソールのアダプタ
- 医療用電源
- PC 電源

# **3** 概要

UCC25660x ファミリ は、強化された軽負荷管理機能と複 数の保護機能に加えて、入力電力比例制御 (IPPC) 方式 を実装した高周波数 LLC コントローラです。

IPPC は LLC コンバータの制御範囲を拡大し、LED ドラ イバやバッテリ充電器など、入出力電圧範囲が広いアプリ ケーションの設計を簡素化します。非汎用入力アプリケー ションでは、PFC を使わなくても動作させることができま す。

UCC25660x ファミリ の強化された軽負荷管理機能は、 可聴ノイズを最小限に抑えながら、改善します。バースト モードで動作する場合、スタンバイ消費電力を最小化する ため、UCC25660x ファミリ は PFC コントローラを直接無 効化できます。

適応型ソフトスタートおよび逆方向回復回避方式に加え て、自動容量性領域回避方式により、FET を損傷させる 可能性があるモードで本デバイスが動作することがないよ うにしています。この方式を採用しているため、あらかじめ 負荷にバイアスが印加された状態で動作させるのに本コ ントローラは理想的です。

UCC25660x ファミリ は、信頼性の高い電源の設計に役 立つ堅牢な保護機能を備えています。UCC25660x ファミ リ には、高電圧での起動、X コンデンサ (X-cap) の放電、 OVP 応答、広いゲイン範囲をサポートするオプションがあ ります。「デバイス比較」表の詳細を参照してください。



1. 利用可能なすべてのパッケージについては、データ シートの末尾にある注文情報を参照してください。



代表的な効率曲線

このリソースの元の言語は英語です。 翻訳は概要を便宜的に提供するもので、自動化ツール (機械翻訳) を使用していることがあり、TI では翻訳の正確性および妥当 ▲■■ 性につきましては一切保証いたしません。 実際の設計などの前には、ti.com で必ず最新の英語版をご参照くださいますようお願いいたします。





# **Table of Contents**





<span id="page-2-0"></span>

# **4 Device Comparison Table**



# **5 Pin Configuration and Functions**



# 図 **5-1. DDB Package 16-Pin SOIC (Pins 2, 13 removed) Top View**

#### 表 **5-1. Pin Functions**





# 表 **5-1. Pin Functions (**続き**)**



Please refere to section 8.2 Typical Application for more details.

<span id="page-4-0"></span>

# **6 Specifications**

#### **6.1 Absolute Maximum Ratings**

Over operating free-air temperature range (unless otherwise noted), all voltages are with respect to GND, currents are positive into and negative out of the specified terminal.<sup>(1)</sup>



(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **6.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## <span id="page-5-0"></span>**6.3 Recommended Operating Conditions**

All voltages are with respect to GND, -40°C < T<sub>J</sub> = T<sub>A</sub> < 125°C, currents are positive into and negative out of the specified terminal, unless otherwise noted.



## **6.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

<span id="page-6-0"></span>

#### **6.5 Electrical Characteristics**

All voltages are with respect to GND, -40°C< T」=T<sub>A</sub> < 125°C, VCC =15V, currents are positive into and negative out of the specified terminal, unless otherwise noted.





All voltages are with respect to GND, -40°C< T」=T<sub>A</sub> < 125°C, VCC =15V, currents are positive into and negative out of the specified terminal, unless otherwise noted.





All voltages are with respect to GND, -40°C< T」=T<sub>A</sub> < 125°C, VCC =15V, currents are positive into and negative out of the specified terminal, unless otherwise noted.





<span id="page-9-0"></span>All voltages are with respect to GND, -40°C< T」=T<sub>A</sub> < 125°C, VCC =15V, currents are positive into and negative out of the specified terminal, unless otherwise noted.



(1) Not tested in production. Ensured by characterization

<span id="page-10-0"></span>

(2) Not tested in production. Ensured by design



#### <span id="page-11-0"></span>**6.6 Switching Characteristics**

All voltages are with respect to GND, -40°C< T」=T<sub>A</sub> < 125°C, VCC =15V, currents are positive into and negative out of the specified terminal, unless otherwise noted.



(1) Not tested in production. Ensured by design

# **6.7 Typical Characteristics**















Copyright © 2024 Texas Instruments Incorporated [資料に関するフィードバック](https://www.ti.com/feedbackform/techdocfeedback?litnum=JAJSNN2B&partnum=UCC25660) *(*ご意見やお問い合わせ*)* を送信 15

**[UCC25660](https://www.ti.com/product/jp/ucc25660?qgpn=ucc25660)** [JAJSNN2B](https://www.ti.com/jp/lit/pdf/JAJSNN2) – OCTOBER 2023 – REVISED JULY 2024 **[www.ti.com/ja-jp](https://www.ti.com/jp)**





<span id="page-16-0"></span>

# **7 Detailed Description**

#### **7.1 Overview**

The UCC25660x ファミリ is a fully featured LLC resonant controller for isolated power supplies. It incorporates high level of integration and several design features to accommodate wide input/output voltage operation, high power density and increased reliability of the LLC power stage.

The device's novel control scheme Input Power Proportional Control (IPPC) offers excellent transient performance inherent in the current mode controls, while enabling a linear relationship between input power and control signal across wide input and output voltage variation. The IPPC control enables consistent light load, burst mode performance operation across a wide input/output voltage variation.

Some of the new features in UCC25660x ファミリ are specified below:

- IPPC Control enables better burst mode and dynamic response under wide input/output voltage operation.
	- New operation modes to increase light load efficiency while reducing audible noise.
	- High-frequency (HF) pulse skip for improved light load efficiency.
	- Low-frequency (LF) burst mode for reduced stand by power consumption.
	- Programable light load / burst mode thresholds.
	- Adaptive burst mode threshold adjustment to accommodate input voltage change.
	- Up to 750kHz full-load switching frequency enables high power density designs.
- Combined resonant current sensing with internal control voltage generation, improves control robustness.
- Input feed forward.
- Integrated protections include:
	- Fast 50ns cycle-by-cycle current limiting.
	- OCP fault to protect under short circuit conditions.
	- Over Power Protection (OPP) to limit peak input power.
	- ZCS (Zero Current Switching) avoidance scheme to eliminate capacitive region operation.
	- Adaptive soft start for reduced inrush current and eliminating reverse recovery at startup.
	- External OVP/OTP protection.
	- Input & bias supply (VCCP) UVLO.





図 **7-1. Simplified Application Schematic**

<span id="page-18-0"></span>

## **7.2 Functional Block Diagram**





# <span id="page-19-0"></span>**7.3 Feature Description**

#### *7.3.1 Input Power Proportional Control*

The previous generation of TI LLC controllers use a version of Charge Control called Hysteretic Hybrid control (HHC). An improved version of the HHC, called Input Power Proportional Control (IPPC) is used in the UCC25660x ファミリ LLC controller. Compared to traditional Direct Frequency Control, where the control signal is proportional to the switching frequency, traditional charge control methods deliver faster transient response while simplifying compensator design as the power stage transfer function becomes a first order system. In traditional Charge Control, the control signal is determined by both input current and switching frequency. IPPC significantlly reduces the control signals dependency on switching frequency, thereby minimizing the impact of input and output voltage variations.

IPPC brings in the following advantages:

- Makes control signal proportional to input power.
- Consistent burst mode and over load performance in wide LLC (WLLC) operation application.
- Retains faster load transient performance and improves line transient performance.



The UCC25660x ファミリ measures the resonant tank current on the ISNS pin through an external differentiator formed by capacitor  $C_{ISNS}$  and resistor  $R_{ISNS}$ . The voltage on the ISNS pin is integrated in the VCR synthesizer block to form an internal VCR signal *VCR\_synth*.

The VCR Synthesizer block applies feed forward gain based on the BLK pin voltage, applies ramp compensation to generate the compensated internal VCR signal.

The compensated internal VCR signal is then compared with two sets of thresholds to control the high side switch turn-off (V<sub>TH</sub>) and low side switch turn-off (V<sub>TL</sub>). The thresholds V<sub>TH</sub> and V<sub>TL</sub> are generated from the internal control signal FBReplica and the high-side and low-side switch on-time from the previous half switching cycle. During the soft start, the  $V_{TH}$  and  $V_{TL}$  thresholds are generated based on the internal soft start ramp. This is used to minimize the resonant tank inrush current during startup.

In the waveform below, the high-side and low-side switches are controlled based on the internal VCR signal and comparator thresholds V<sub>TH</sub> and V<sub>TL</sub>. When the VCR is higher than V<sub>TH</sub>, the high-side switch is turned off and when VCR is lower than  $V_{TL}$ , the low-side switch is turned off.



図 **7-2. IPPC Basic waveforms**

The comparator thresholds  $V_{TH}$  and  $V_{TL}$  can be calculated using the equations below.



$$
V_{TL} = (V_{CM} - k^*FBReplica^*Tsw/2)
$$
\n<sup>(2)</sup>

$$
V_{TH} - V_{TL} = \Delta V_{CR} = k^* FBReplica^* Tsw
$$
\n<sup>(3)</sup>



#### **7.3.1.1 Voltage Feedforward**

By implementing input voltage feed forward, the control signal is proportional to the input power *Pinavg* .

Rewriting the  $\pm \frac{1}{4}$  with input voltage feedforward applied.

$$
FBReplica = \frac{2}{c_r} * K_1 * Pin_{avg} + K_2 * Iranp
$$
\n
$$
\tag{4}
$$

The input voltage to the LLC power stage is periodically sensed on the BLK pin. A periodic average of this voltage is then used to adjust the feed forward gain to make the control signal proportional to input power. More details on this can be found in VCR Synthesizer.

#### *7.3.2 VCR Synthesizer*

The UCC25660x  $77\tilde{g}$  implements a VCR Synthesizer which integrates the resonant tank current to form a internal representation of the resonant capacitor voltage. By implementing the VCR synthesizer internally, the UCC25660x ファミリ provides for an ability to support very high frequency startup with controlled inrush currents and feed forward gain stage. The internal VCR synthesizer also makes the controller less succeptible to external noise picked up on the ISNS pin, making the controller more robust.



図 **7-3. VCR Synthesizer Block Diagram**

The first stage of the VCR synthesizer consists of a programable gain stage, used to implement the input voltage feed forward function. The second stage consist of a programable integrator with ramp compensation.

The UCC256604 has extended gain range enabled. This extended gain range helps to reduce the FBReplica variation when input voltage of the LLC changed over a wide range (3:1). This is achieved by reducing the gain of the programmable gain stage of the VCR synthesizer by turning on the *Wide LLC EN* bit.

To accommodate a wide frequency range of LLC power stages, the time constant of the integrator is externally configurable at startup to meet the needs of the design using the TSET pin. A voltage resistor divider between V5P and GNDP, connecting to TSET pin, configures the TSET settings. The UCC25660x ファミリ detected the divider ratio during startup. Based on the divider ratio, not only the time constant but the OCP threshold can be choosen. Once the time constant is chosen, the maximum dead-time is also configured. The column 2 in the tabled indicates the minimum frequency upto which the IPPC operation is maintained. Once the frequency falls below this, the controller can still maintian closed loop operation and works as a conventional current mode control.

In the table value TSET voltage values indicated are nominal values. Maximum and minimum range that can be used for each TSET setting is within +/- 48mV.







#### *7.3.3 Feedback Chain (Control Input)*

Control of the output voltage is provided by a voltage regulator circuit located on the secondary side of the isolation barrier. The demand signal from the secondary-side regulator circuit is transferred across the isolation barrier using an optocoupler.

A constant current source *IFB* is generated from VCCP voltage and connected to FB pin. A resistor RFB is also connected to this current source with a PMOS in series. During normal operation, the PMOS is always on, so that the FB pin voltage is equal to the Zener diode reference voltage plus the voltage drop on the PMOS source to gate.



#### 図 **7-4. Feedback Chain Block Diagram**

 $I_{R*FRI*nternal} = I_{FB} - I_{OPTO}$  (5)



The control signal *FBReplica* is depicted using the equation below.

# $FBReplica = I_{RFR International} \cdot R_{FBInternal}$  (6)

From this equation, when *IOPTO* increases, *IRFB* decreases, decreasing the *FBReplica* . In this way, the control signal is inverted. When *IOPTO* continues to increase and reaches the value of *IFB* , the FB pin voltage starts to drop because there is not enough current flow through the PMOS. FB pin pulled low impacts the system transient response, due to the extra delay introduced by charging the parasitic capacitor of the optocoupler to pull up the FB pin voltage. A FB pin voltage clamp circuit is used to prevent this scenario. When FB pin voltage drops below the FB pin clamp voltage threshold, an extra current source is turned on to clamp the FB voltage. The clamp strength is *I<sub>FBClamp</sub>*. The FB pin clamp circuit improves the system transient performance from light load to heavy load. The FB pin clamp operation is shown in the figure below.



図 **7-5. FB Pin Voltage vs FB Pin Current**



#### *7.3.4 Adaptive Dead-Time*

The UCC25660x  $775$  implements a high-speed low latency slew-rate detection block to optimize the dead time between high-side and low-side pulses. The adaptive dead-time block adjusts the dead time to prevent shoot through or excessive body diode conduction.

At the core of the adaptive dead time block is the slew rate detector block, capable of detecting slew rates upto 200V/ns, making UCC25660x ファミリ an excellent choice for use in high frequency resonant converters.

In burst mode, during a ZCS prevention operation or in power stages where the slew rate can be very slow, the resonant tank current polarity signal (Ipolarity comparator output) is used to augment the slew rate detector.

Taking advantage of the natural symmetric operation of LLC, only the dead time between high-side switch turn off and low-side switch turn on is determined by the slew rate detector. This dead time is copied and then applied to the dead time between low-side MOSFET turn off and high-side MOSFET turn on. There are a few exceptions where the dead time is not copied. The conditions are listed below.

- Missing Slew rate detector signal in the previous High to Low transition.
- ZCS detection in the previous cycle.

Under the above-mentioned conditions, the Ipolarity comparator based on the ISNS signal is used to adjust the dead time during low to high transitions.

#### *7.3.5 Input Voltage Sensing*

The input voltage sensing through BLK pin is used to implement multiple functions listed below:

- Input voltage Brown-in & Brown-output
- Input feedforward (explained in Input Power Proportional Control)
- Input voltage OVP.



#### **7.3.5.1 Brown in and Brown out Tresholds and Options**

UCC25660x ファミリ provides programmable brown-in and brown-out threshold. When the voltage on the BLK pin falls below  $V_{BLKStop}$ , the controller enters brown out state and stops switching. In the brown-out state, an additional current sink is turned on to draw IBLKHys form the BLK pin. By changing the equivalent resistance connected to the pin externally, the actual brown-in voltage can be programmed.



図 **7-6. BLK Pin Input Voltage Sensing Architecture**

When brown-out is detected, the controller stops switching. If BLK voltage rises above the brown-in voltage, the controller immediately begins soft start and does not wait for fault idle time.

In the variants that have the BLK OVP option enabled, if the BLK pin voltage rises above the OVP threshold, the controller stops switching and move to the fault state. After the fault idle time, the controller checks if the OVP condition is cleared. If the OVP condition is removed, the controller begins recovery and soft start. If the OVP condition is not cleared, the controller stays off and waits until the OVP condition is cleared.



#### **7.3.5.2 Output OVP and External OTP**

UCC25660x ファミリ uses a multi-functional pin (OVP/OTP) that monitors for output overvoltage and external over-temperature conditions.

A Zener is connected between VCCP and the OVP/OTP pin. Under normal operating conditions, the Zener does not conduct and the OVP/OTP pin voltage is the result of the NTC resistance and  $I_{\text{OP}}$  source current. If VCCP rises high enough to exceed the Zener breakdown voltage, the voltage on the OVP/OTP pin is pulled high because of the Zener current. If the voltage on OVP/OTP exceeds the VOVP<sub>Pos</sub> threshold for 40us the controller detects a fault and stops switching.





A NTC is connected from OVP/OTP to GNDP. An internal current source, I<sub>OTP</sub>, flows out of the OVP/OTP pin and into the NTC resistor. Based on the temperature of the NTC, the resulting voltage on the pin is compared to VOTP<sub>Neg</sub> to determine if an external over-temperature fault occurrs. Upon detection of external over-temperature protection, UCC25660x ファミリ moves to the fault state. After the 1-s wait period, UCC25660x ファミリ checks the OVP/OTP pin voltage. If the OVP/OTP pin voltage is higher than VOVP<sub>Pos</sub>, the UCC25660x  $77$ ९ attempts to restart, else it continues to wait in fault idle state. During burst mode, the over-temperature protection is disabled to minimize quiescent current. When transitioning from burst mode to normal switching, the OTP function is reenabled.



#### *7.3.6 Resonant Tank Current Sensing*

The ISNS pin senses the resonant tank current through a differentiator. Besides serving as over current protection pin, the ISNS pin is also an essencial part of the control functions.

The ISNS pin has the following functions.

- 1. Input to the integrator that develops the control voltage, used for IPPC control.
- 2. OCP (Cycle-by-Cycle) protection.
- 3. Resonant current polarity detection.
- 4. ZCS prevention and dead-time management.
- 5. Reverse recovery avoidance at startup.



# <span id="page-29-0"></span>**7.4 Protections**

#### *7.4.1 Zero Current Switching (ZCS) Protection*

ZCS protection is a necessary function for LLC converters to avoid crossing over into the capacitive region of operation. In the capacitive region, the MOSFETs experience severe reverse recovery which can lead to damage to the LLC power stage. In addition, the gain vs frequency relationship inverts in the capacitive region and can cause the converter to completely lose regulation of the power stage.

The goal of the ZCS protection is to make sure that the MOSFET can be turned off before the current inverts thereby eliminating possibility of a hard reverse recovery of the MOSFET's body diode. This can increase the reliability of the power stage. The minimum turn off current is set at a threshold which can increase the chances of achieving ZVS or close to ZVS switching for switches under this condition.

Couple with dead time engine which looks at both the slew done signal and the IPOL signal, we can make sure that opposite MOSFET turns-on at the valley point of the Vds voltage, providing lower turn-on losses.



図 **7-8. ZCS Protection**

When operation nears the inductive/capacitive boundary, the resonant current decreases before the gate turn is turned off. If the ISNS waveform is less than the  $V_{\rm ISNS ZCS}$  threshold, the gate pulse is terminated early instead of waiting for the VCR waveform to cross the VTH or VTL boundary. This early termination scheme is capable of leaving enough resonant current at the gate turn-off edge to drive the ZVS transition during the dead-time.

The ISNS signal is fed to two ZCS comparators. As there is a dedicated comparator for when the HO is on and for when the LO is on, the other comparator output is ignored.







The shape of the resonant current well below the resonant frequency poses some challenge for detecting the correct falling edge of the resonant current waveform. The UCC25660x implements additional logic to make sure that the correct falling edge of the ISNS signal is detected to avoid false tripping.

To improve robustness against noise, the ISNS ZCS comparators are blanked at the rising edge of HO or LO gate. The same blanking time *tleb* is used for both the VCR comparators and the ISNS ZCS comparators.

When a ZCS event is detected, internally the Soft Start ramp voltage is slowly reduced. When the internal soft start ramps down, the switching frequency is also forced to increase further, forcing the system out of Capacitive region.

In the event of a persistent ZCS condition, the controller ceases switching action and move to the fault state. A configurable time-out is used to declare a persistent ZCS fault condition.

#### *7.4.2 Minimum Current Turn-off During Soft Start*

During startup, for the first few switching cycles the MOSFET's on the primary side can experience body diode reverse recovery and hard switching. This is mainly due to the fact that at startup the resonant capacitor can have DC bias voltage which is off from the steady state operating voltage of Vin/2. This leads to a asymmetry in the resonant tank current at startup. In the first few cycles, this asymmetry can be high enough that the current at the point of switch turn-off is in the wrong polarity.

For example, please refer to the figure below.







### *7.4.3 Cycle by Cycle Current Limit and Short Circuit Protection*

The OCP and cycle-by-cycle current limiting feature in UCC25660X provides a fast (<50ns) response to short circuit.

The cycle-by-cycle protection helps to limit the peak stress in the power stage. When the ISNS voltage becomes greater than +  $V_{ISNS-OCP}$ , the current HO gate pulse is terminated. Correspondingly, during the half cycle where the LO pulse is high, if the ISNS voltage becomes less than  $V_{\rm ISNS-OCPn}$  the current LO gate pulse is terminated.

If OCP is detected in 7 consecutive switching cycles, the device move to the fault state.

#### *7.4.4 Overload (OLP) Protection*

Using IPPC with feed forward enables us to get a close correlation between Pout Vs internal contrl signal FBReplica.

When the FBReplica goes above the V<sub>FBOLP</sub> ( $I_{\text{onto}}$  goes to 0µA), the system starts to limit the input power and the OLP timer count increases. If the FBReplica stays above  $V_{FBO|P}$  for  $V(T_{O|P})$ , the OLP fault is detected and the system goes into fault restart sequence.

#### *7.4.5 VCC OVP Protection*

An internal current limited clamp on the VCC pin protects the VCC pin and clamps the gate drive output voltage when the voltage applied to the VCC pin exceeds the recommended max voltage. The clamp has maximum sink current IVCC<sub>clamp</sub>. If the current going through the VCC shunt exceeds IVCC<sub>clamp</sub>, this will result in in the further increase in the VCC pin voltage crossing VCC<sub>OVP</sub>. If this occurs UCC25660X will immediately move to FAULT condition and retry after the 1s fault idle time.



32 *[資料に関するフィードバック](https://www.ti.com/feedbackform/techdocfeedback?litnum=JAJSNN2B&partnum=UCC25660) (ご意見やお問い合わせ) を送信* Copyright © 2024 Texas Instruments Incorporated

<span id="page-32-0"></span>

### **7.5 Device Functional Modes**

#### *7.5.1 Startup*

#### **7.5.1.1 With HV Startup**

First time startup sequence

- 1. When AC is plugged in, voltage is applied on HV pin. If VCCP voltage is below *VCCShort* , VCCP pin is charged with *IVCC\_Charge\_Low* . If VCCP voltage is higher than *VCCShort* , VCCP pin is charged with *IVCC\_Charge\_High* .
- 2. When VCCP voltage is higher than *VCCUVLOr* , an internal LDO regulates the V5P voltage untill the device initialization is complete.
- 3. V5P is established. LL pin & TSET pin are used for burst mode and internal VCR Synthesizer programming.
- 4. If the HV startup option is enabled, the TSET pin outputs high (means PFC OFF) to prevent PFC from turning on before VCCP is full established.
- 5. When VCCP is higher than *VCCStartSelf* , HV charge current stops. LLC startup process begins. TSET voltage is kept lower than 1V, allowing PFC to startup.
- 6. If during stages 3 and 4, VCCP voltage drops below *VCCReStartJfet* , HV charge current enables again and VCCP gets charged with  $I_{VCC\_Change\_High}$
- 7. Once LLC finishes startup, HV charge current is disabled until VCCP drops below *VCCReStartJfet* .
- 8. During normal operation if the VCCP voltage falls below *VCCStopSwitching* , a fault occurs and UCC25660x フ ァミリ shuts down. Normal restart sequence is then followed.

#### Restart sequence

- 1. After a fault is detected, UCC25660x ファミリ shuts down. For fault retry mode, after 1s idle time, UCC25660x ファミリ retries (TSET outputs high when VCCP is still higher than *VCCUVLOf* ).
- 2. if VCCP voltage is below *VCCShort* , VCCP pin is charged with *IVCC\_Charge\_Low* . If VCCP voltage is higher than *VCCShort* , VCCP pin is charged with *IVCC\_Charge\_High* . If VCCP pin voltage is higher than *VCCStartSelf* , HV startup is not enabled (Phase I is skipped). V5P is established and LL pin is released for burst mode programming.

#### **[UCC25660](https://www.ti.com/product/jp/ucc25660?qgpn=ucc25660)** [JAJSNN2B](https://www.ti.com/jp/lit/pdf/JAJSNN2) – OCTOBER 2023 – REVISED JULY 2024 **[www.ti.com/ja-jp](https://www.ti.com/jp)**





図 **7-13. Startup Sequence for "HV Startup" Feature Enabled**

#### **7.5.1.2 Without HV Startup**

When HV startup is disabled, PFC on/off signal is disabled as well. Therefore, the PFC on/off sequence during startup is disabled when HV startup is disabled. The startup sequence is as follows:

- 1. When VCCP voltage is higher than *VCCUVLOr* , V5P is established
- 2. LL pin and TSET pin are used for burst mode and internal VCR integrator programming.
- 3. When VCC drops below *VCCUVLOf* , V5P turns off and system shuts down.





図 **7-14. Startup Sequence for "HV Startup" Feature Disabled**



#### *7.5.2 Soft Start Ramp*

The Soft Start ramp is internally generated in the UCC25660x ファミリ. A fixed maximum Soft Start time of 25 ms is internally generated to help reduce inrush current at startup while allowing a fast output voltage ramping up.

#### **7.5.2.1 Startup Transition to Regulation**

In UCC25660x ファミリ, a new soft start is implemented to control the inrush current at startup.The new scheme helps avoiding any premature soft start termination and ensures smooth transition between soft start and closed loop regulation.

At startup, internal Soft start voltage (*SSRamp*) ramps up using a defined slope and the *FBReplica* is high as the output voltage is below the regulation voltage. A pick lower block looks at these two signals and uses the one that is lower of the two to control the turn-off of the power stage switches.

The soft start is exited only after the *SSRamp* is above a minimum threshold, avoiding any premature soft start exit. A figure showing this behaviour is shown below.



図 **7-15. Soft Start operation**


## *7.5.3 Light Load Management*

#### **7.5.3.1 Operating Modes (Burst Pattern)**

UCC25660x ファミリ burst mode algorithm minimizes audible noise, while improving light load efficiency. This is accomplished by maintaining the burst packet frequency to either be above the audible range (>25kHz) or to maintain the burst packet frequency to be at the very low end of the audible region (<400Hz). UCC25660x ファミ リ employs two burst mode patterns; high-frequency (HF) pulse skip and low-frequency (LF) burst.

HF burst packet includes a fixed number of LO and HO pulses. The purpose of HF burst is to maintain the burst frequency higher than the audible frequency range. In the below image, the low-side gate is enabled on the 2nd valley of the switch node to begin delivery of the next HF burst packet.



図 **7-16. High Frequency Pulse Skip Packet**

LF burst includes a number of HF burst packets and a LF burst off period.



# 図 **7-17. Low Frequency Burst Packet**



The number of HF burst packet is calculated to maintain the LF burst frequency within a frequency range. A set of target frequency range is internally provided, the default option is to regulate the LF burst around 200Hz.



図 **7-18. Packet Size Regulation Inside LF Burst**



#### **7.5.3.2 Mode Transition Management**

Using the LL pin, the user can configure the power level at which the UCC25660x  $77\tilde{=}$  enters the HF pulse skip and LF Burst mode. The two thresholds that can be set are the *HFBurstEntry* and *LFBursttEntry*. More details on how this configuration is done is shown in  $\forall x\rightarrow\pi/5.3.3$ .

 $\overline{\boxtimes}$  7-19 describes the entry and exit behavior of UCC25660X in burst mode.

- The *HFBurstEntry*, corresponds to the *FBReplica* voltage at desired power level where the system enters HF Pulse skip.
- The *LFBurstEntry* corresponds to a modified *FBReplica* voltage at which the system enters LF Burst.
- When *FBreplica* is higher than HFBurstEntry, UCC25660x ファミリ operates in normal switching.
- When *FBreplica* is less than *HFBurstEntry* but greater than *LFBurstEntry*, UCC25660x ファミリ operates in HF pulse skip mode. In the HF pulse skip mode, the energy in each packet is still controlled by the control signal *FBReplica*.
- When *FBreplica* is less than *LFBurstEntry*, UCC25660X operates in LF burst mode. In the LF Burst mode, the energy in each packet is fixed at *LFBurstEntry* threshold.
- While operating in LF Burst mode, a new LF Burst segment is started when the *FBReplica* rises above the *LFBurstEntry* threshold. The segment is terminated when the desired number of packets are delivered and the *FBReplica* is below the *PacketStop* threshold.
- The desired number of packets in a LF Burst segment is computed to regulate the LF Burst operating frequency within 200Hz to 400Hz.
- In case of a sudden load drop, the LF Burst segment is immedialtelly terminated to avoid output over voltage condition.



図 **7-19. Burst Mode Determination from** *FBReplica* **Comparators**



#### <span id="page-39-0"></span>**7.5.3.3 Burst Mode Threshold Programming**

Burst mode programming is set by external resistor divider connected to V5P. During the programming phase, a constant current I<sub>LLPrgm</sub> is fed to the pin and the resulting voltage is measured via ADC (V<sub>LLA</sub>) at time T<sub>LLPrgm</sub>. After T<sub>Prgm</sub>, I<sub>LLPrgm</sub> is turned off and the voltage of the LL resistor divider is measured (V<sub>LLB</sub>).



図 **7-20. LL pin Programming**

<span id="page-40-0"></span>The voltage on the LL pin after switch S1 is off ( $V_{LLB}$ ) is directly used to set the input power at which the system stops the LF Burst segment(*PacketStop*).

Based on the measured V<sub>LLB</sub> voltage and the difference in voltage between V<sub>LLA</sub> and V<sub>LLB</sub>, theFBReplica voltage at which the controller enters HF Burst cant be determined. This can be calculated from the *PacketStop/ HFBurstEntry* ratio given in **TABLE** below. Apart from this, option to disable burst mode features itself is also provided.

The equation to claculate  $V_{LLA}$  -  $V_{LLB}$  is given below. where

$$
V_{LLA} - V_{LLB} = (R_{ul}||R_{l})^{*}I_{LLprgm}
$$
 (7)

 $R_{u}||R_{l}$  = Rth

The *FBReplica* at which the controllers starts the LF Burst segment is given below.

*LFBurstEntry* = *PacketStop*/0.6 (8)



The ability to directly set the input power at which the system goes into various low power modes, dynamically disabling the burst mode enables an extra degree of freedom in the system design.



# **7.5.3.4 PFC On/Off**

PFC on/off logic uses the TSET pin. After the initial programming phase, TSET becomes a logic output pin expected to drive a small signal MOSFET (2N7002 for example). When UCC25660 enters LF Burst mode, the PFC on/off signal goes high. TSET pin voltage goes low when the controller exits LF Burst mode.

# *7.5.4 X-Capacitor Discharge*

The HV pin is used for AC presence detection and X-Cap discharge.



図 **7-21. Zero Cross Detection Sequence HV Pin Only**





図 **7-22. AC ZCD and X-Capacitor Discharge Flow Chart**

- 1. Once every 700ms, the HV pin zero cross detection circuit gets engaged.
- 2. At first, HV pin test current is zero and the duration is 12ms. HV pin voltage is checked to see if the voltage is less than 9V threshold
- 3. If HV pin voltage does not falls below 9V, apply test current I1, and check again if HV pin voltage is less than 9V threshold
- 4. If HV pin voltage still not falls below 9V, continue to increase test current to I2 and then I3, I4
- 5. I4 test current's maximum on time is 36ms
- 6. If the HV pin voltage does not fall below 9V even after I4, the X-Cap discharge circuit is engaged for 360ms.
- 7. The minimal interval between two test current events is 700ms



# **8 Application and Implementation**

# 注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# **8.1 Application Information**

UC25660 can be used in a wide range of applications in which LLC topology is implemented. In order to make the part easier to use, TI has prepared a list of materials to demonstrate the features of the device:

- Full featured EVM hardware
- An excel design calculator
- Simulation models

In the following sections, a typical design example is presented.

# **8.2 Typical Application**

Shown below is a typical half bridge LLC application using UC25660 as the controller.





## *8.2.1 Design Requirements*

The design specifications are summarized in  $\frac{1}{28}$  8-1.



#### 表 **8-1. System Design Specifications**



## *8.2.2 Detailed Design Procedure*

## **8.2.2.1 LLC Power Stage Requirements**

Start the design by deciding the LLC power stage component values. The LLC power stage design procedure outlined here follows the one given in the TI application note "[Designing an LLC Resonant Half-Bridge Power](https://www.ti.com/lit/pdf/slup263) [Converters](https://www.ti.com/lit/pdf/slup263)". The application note contains a full explanation of the origin of each of the equations used. The equations given below are based on the First Harmonic Approximation (FHA) method commonly used to analyze the LLC topology. This method gives a good starting point for any design, but a final design requires an iterative approach combining the FHA results, circuit simulation, and hardware testing. An alternative design approach is given in TI application note [SLUA733](https://www.ti.com/lit/pdf/slua733), LLC Design for UCC29950.

#### **8.2.2.2 LLC Gain Range**

First, determine the transformer turns ratio by the nominal input and output voltages.

$$
N_{PS} = \frac{V_{IN(nom)} / 2}{V_{OUT(nom)}} = \frac{390 / 2}{12} = 16.25 \Rightarrow 16.5
$$
\n(9)

Then determine the LLC gain range M<sub>G(min)</sub> and M<sub>G(max)</sub>. Assume there is a 0.5V drop in the rectifier diodes (V<sub>f</sub>) and an additional 0.5V due to other losses  $(V_{loss})$ .

$$
M_{G(min)} = N_{PS} \frac{V_{OUT(min)} + V_f}{V_{IN(max)} / 2} = 16.5 \frac{12 + 0.5}{410 / 2} = 1.006
$$
\n(10)

$$
M_{G(max)}=N_{PS}\frac{V_{OUT(max)}+V_f+V_{loss}}{V_{IN(min)}/2}=16.5\frac{12+0.5+0.5}{365/2}=1.175
$$

(11)



(12)

(13)

#### **8.2.2.3 Select Ln and Q<sup>e</sup>**

 $L_N$  is the ratio between the magnetizing inductance and the resonant inductance.

$$
L_N = \frac{L_M}{L_R}
$$

 $Q_E$  is the quality factor of the resonant tank.

$$
Q_E = \frac{\sqrt{L_R \ / \ C_R}}{R_E}
$$

In this equation,  $R_E$  is the equivalent load resistance.

Selecting L<sub>N</sub> and Q<sub>E</sub> values should result in an LLC gain curve, that intersects with M<sub>G(min)</sub> and M<sub>G(max)</sub> traces. The peak gain of the resulting curve should be larger than M<sub>G(max)</sub>. Details of how to select L<sub>N</sub> and Q<sub>E</sub> are not discussed here. They are available in the Design calculator.

In this case, the selected  $L_N$  and  $Q_E$  values are:

$$
L_{N} = 6 \tag{14}
$$

$$
Q_{\text{E}}=0.3
$$

#### **8.2.2.4 Determine Equivalent Load Resistance**

Determine the equivalent load resistance by  $\pm$  16.

$$
R_{E} = \frac{8 \times N_{PS}^{2}}{\pi^{2}} \times \frac{V_{OUT(nom)}}{I_{OUT(nom)}} = \frac{8 \times 16.5^{2}}{\pi^{2}} \times \frac{12}{15} = 176.5\Omega
$$

(16)

(15)

Copyright © 2024 Texas Instruments Incorporated [資料に関するフィードバック](https://www.ti.com/feedbackform/techdocfeedback?litnum=JAJSNN2B&partnum=UCC25660) *(*ご意見やお問い合わせ*)* を送信 47

#### **8.2.2.5 Determine Component Parameters for LLC Resonant Circuit**

Before determining the resonant tank component parameters, a nominal switching frequency (resonant frequency) should be selected. In this design, 100kHz is selected as the resonant frequency.

$$
f_0=100\,kHz
$$

(17)

The resonant tank parameters can be calculated as the following:

$$
C_{\rm R} = \frac{1}{2\pi \times Q_{\rm E} \times f_0 \times R_{\rm E}} = \frac{1}{2\pi \times 0.3 \times 100 \, \text{kHz} \times 176.5 \, \Omega} = 30.0 \, \text{nF}
$$
\n(18)

$$
L_{\rm R} = \frac{1}{(2\pi \times f_0)^2 C_{\rm R}} = \frac{1}{(2\pi \times 100 \text{ kHz})^2 \times 30.0 \text{ nF}} = 84.4 \mu\text{H}
$$

$$
L_{\rm M} = L_{\rm N} \times L_{\rm B} = 6 \times 84.4 \,\mu H = 506.4 \,\mu H
$$



(19)

After the preliminary parameters are selected, find the closest actual component value that is available, re-check the gain curve with the selected parameters, and then run time domain simulation to verify the circuit operation.

The following resonant tank parameters are:

$$
C_{\rm R} = 30 \text{ nF}
$$
\n
$$
L_{\rm R} = 85 \text{ }\mu\text{H}
$$
\n(21)

$$
L_{\rm M} = 510 \,\mu H
$$

Based on the final resonant tank parameters, the resonant frequency can be calculated:

(23)

(24)

(26)

$$
f_0 = \frac{1}{2\pi\sqrt{L_{\rm R}C_{\rm R}}} = \frac{1}{2\pi\sqrt{30\,nF \times 85\,\mu H}} = 99.7\,\text{kHz}
$$

Based on the new LLC gain curve, the normalized switching frequency at maximum and minimum gain are given by:

$$
\textit{f}_{N(\textit{Mgmax})}=0.7
$$

$$
(25)
$$

 $f_{N(Mgmin)} = 1.0$ 

The maximum and minimum switching frequencies are:

$$
f_{SW(Mgmax)} = 69.8 \, \text{kHz} \tag{27}
$$

$$
f_{SW(Mgmin)}=99.7\text{kHz}
$$

(28)

## **8.2.2.6 LLC Primary-Side Currents**

The primary-side currents are calculated for component selection purposes. The currents are calculated based on a 110% overload condition.

The primary side RMS load current is given by:

$$
I_{\text{OE}} = \frac{\pi}{2\sqrt{2}} \times \frac{I_o}{n} = \frac{\pi}{2\sqrt{2}} \times \frac{1.1 \times 15A}{16.5} = 1.111A
$$
\n(29)

The RMS magnetizing current at minimum switching frequency is given by:



(30)

(32)

$$
I_M = \frac{2\sqrt{2}}{\pi} \times \frac{N_{PS}V_{OUT}}{\omega L_M} = \frac{2\sqrt{2}}{\pi} \times \frac{16.5 \times 12}{2\pi \times 64.8 \, \text{kHz} \times 510 \, \mu\text{H}} = 0.797 \, \text{A}
$$

The total current in resonant tank is given by:

$$
I_{\rm R} = \sqrt{l_{\rm M}^2 + l_{\rm OE}^2} = \sqrt{(1.111A)^2 + (0.797A)^2} = 1.367A
$$
\n(31)

#### **8.2.2.7 LLC Secondary-Side Currents**

The total secondary side RMS load current is the current referred from the primary side current ( $I_{OE}$ ) to the secondary side.

$$
I_{\text{OES}} = N_{\text{PS}} \times I_{\text{OE}} = 16.5 \times 1.111A = 18.327 A
$$

In this design, the transformer's secondary side has a center-tapped configuration. The current of each secondary transformer winding is calculated by:

$$
I_{\text{WS}} = \frac{\sqrt{2} \times I_{\text{OES}}}{2} = \frac{\sqrt{2} \times 18.327 \text{ A}}{2} = 12.959 \text{ A}
$$
\n(33)

The corresponding half-wave average current is:

$$
I_{SAV} = \frac{\sqrt{2} \times I_{OES}}{\pi} = \frac{\sqrt{2} \times 18.327 \text{ A}}{\pi} = 8.250 \text{ A}
$$

(34)



#### **8.2.2.8 LLC Transformer**

A bias winding is needed in order to utilize the HV self start up function. It is recommended to design the bias winding so that the VCC voltage is greater than 12V.

The transformer can be built or purchased according to these specifications:

- Turns ratio: Primary : Secondary : Bias = 33 : 2 : 2
- Primary terminal voltage:  $450V_{\text{pk}}$
- Primary magnetizing inductance:  $L_M = 510 \mu H$
- Primary side winding rated current:  $I_R = 1.367A$
- Secondary terminal voltage:  $36 V_{\text{pk}}$
- Secondary winding rated current:  $I_{WS}$  = 12.959A
- Minimum switching frequency: 69.8kHz
- Maximum switching frequency: 99.7kHz
- Insulation between primary and secondary sides: IEC60950 reinforced insulation

The minimum operating frequency during normal operation is calculated above. Please note that for some applications that operate as a wide input LLC where the PFC may be shut off in standby mode, the operating frequency may be much lower during heavy load shutdown and the LLC can operate at just above the ZCS boundary which is a lower frequency. The magnetic components in the resonant circuit, the transformer and resonant inductor, should be rated to operate at this lower frequency.

#### **8.2.2.9 LLC Resonant Inductor**

The AC voltage across the resonant inductor is given by its impedance multiplied by the current:

$$
V_{L_R} = \omega L_R I_R = 2\pi \times 69.8 \text{kHz} \times 85 \mu \text{Hz} \times 1.367 \text{A} = 50.946 \text{V}
$$

(35)

The inductor can be built or purchased according to the following specifications:

- Inductance:  $L_R = 85 \mu H$
- Rated current:  $I<sub>R</sub>$  = 1.367A
- Terminal AC voltage: 50.946V
- Frequency range: 69.8kHz to 99.7kHz

Please note some designs may utilize the leakage inductance of the transformer as the resonant inductance and do not require an external resonant inductor.

#### **8.2.2.10 LLC Resonant Capacitor**

This capacitor carries the full-primary current at the switching frequency. A low dissipation factor capacitor is needed to prevent overheating.

The AC voltage across the resonant capacitor is given by its impedance multiplied by the current.

$$
V_{\text{CR}} = \frac{I_{\text{R}}}{\omega C_{\text{R}}} = \frac{1.367 \text{A}}{2\pi \times 69.8 \text{kHz} \times 30 \text{nF}} = 104.0 \text{V}
$$

(36)



(37)

(38)

(40)

$$
V_{\text{CR}(rms)} = \sqrt{\left(\frac{V_{\text{IN}(max)}}{2}\right)^2 + V_{\text{CR}}^2} = \sqrt{\left(\frac{410}{2}\right)^2 + 104.0^2} = 229.9 \text{ V}
$$

Peak voltage:

$$
V_{\text{CR}(peak)} = \frac{V_{\text{IN}(max)}}{2} + \sqrt{2}V_{\text{CR}} = \frac{410}{2} + \sqrt{2} \times 104.0 = 352.0 \, \text{V}
$$

Valley voltage:

$$
V_{CR(valley)} = \frac{V_{IN(max)}}{2} - \sqrt{2}V_{CR} = \frac{410}{2} - \sqrt{2} \times 104.0 = 58.0 V
$$
\n(39)

Rated current:

$$
I_R = 1.367 A
$$

#### **8.2.2.11 LLC Primary-Side MOSFETs**

Each MOSFET sees the input voltage as its maximum applied voltage. Choose the MOSFET voltage rating to be 1.5 times of the maximum bulk voltage:

$$
V_{QLLC(\text{peak})} = 1.5 \times V_{IN(max)} = 615V
$$

Choose the MOSFET current rating to be 1.1 times of the maximum primary side RMS current:

$$
I_{QLLC} = 1.1 \times I_R = 1.504 A
$$

(42)

(41)

#### **8.2.2.12 Design Considerations for Adaptive Dead-Time**

After the resonant tank is designed and the primary side MOSFET is selected, the ZVS operation of the converter needs to be double checked. ZVS can only be achieved when there is enough current left in the resonant inductor at the gate turn off edge to discharge the switch node. UC256604 implements adaptive deadtime based on the slewing of the switch node. The slew detection circuit has a detection range of 0.1V/ns to 200V/ns.

To check the ZVS operation, a series of time domain simulations are conducted, and the resonant current at the gate turn off edges are captured. An example plot is shown below:



図 **8-1. Adaptive Dead-Time**

The figure above assumes the maximum switching frequency occurs at 5% load, and system starts to burst at 5% load.

From this plot, the minimum resonant current left in the tank is  $I_{min} = 0.8A$  in the interested operation range. In order to calculate the slew rate, the primary side switch node parasitic capacitance must be known. This value can be estimated from the MOSFET datasheet. In this case,  $C_{switch node} = 400pF$ . The minimum slew rate is given by:

$$
\frac{I_{MIN}}{C_{switchnode}} = \frac{0.8 \text{ A}}{400 \text{ pF}} = 2 \text{ V} / \text{ ns}
$$
\n(43)

This is larger than 0.1V/ns minimum detectable slew rate.

#### **8.2.2.13 LLC Rectifier Diodes**

The voltage rating of the output diodes is given by:

$$
V_{DB} = 1.2 \times \frac{V_{IN(max)}}{N_{PS}} = 1.2 \times \frac{410}{16.5} = 29.82V
$$

The current rating of the output diodes is given by:

(44)



Instruments

Texas

(45)

(46)

(47)

$$
I_{SAV} = \frac{\sqrt{2} \times I_{OES}}{\pi} = \frac{\sqrt{2} \times 18.329}{\pi} = 8.250 A
$$

#### **8.2.2.14 LLC Output Capacitors**

The LLC converter topology does not require an output filter although a small second stage filter inductor may be useful in reducing peak-to-peak output noise. Assuming that the output capacitors carry the rectifier's full wave output current then the capacitor ripple current rating is:

$$
I_{RECT} = \frac{\pi}{2\sqrt{2}} I_{OUT} = \frac{\pi}{2\sqrt{2}} \times 15 = 16.66 A
$$

Use 20V rating for 12V output voltage:

$$
V_{LLCcap} = 20 V
$$

The capacitor's RMS current rating is:

$$
I_{C(out)} = \sqrt{\left(\frac{\pi}{2\sqrt{2}}I_{OUT}\right)^2 - I_{OUT}^2} = \sqrt{\left(\frac{\pi}{2\sqrt{2}} \times 15\right)^2 - 15^2} = 7.251A
$$
\n(48)

Solid Aluminum capacitors with conductive polymer technology have high ripple-current ratings and are a good choice, especially if the design is required to operate at colder temperatures. The ripple-current rating for a single capacitor may not be sufficient so multiple capacitors are often connected in parallel.

The ripple voltage at the output of the LLC stage is a function of the amount of AC current that flows in the capacitors. To estimate this voltage, assume that all the current, including the DC current in the load, flows in the filter capacitors.

$$
ESR_{max} = \frac{V_{OUT(pk-pk)}}{I_{RECT(pk)}} = \frac{0.12V}{2\frac{\pi}{4} \times 15 A} = 5.1 m\Omega
$$

The capacitor specifications are:

• Voltage rating: 20V

(49)



- Ripple current rating: 7.251A
- $ESR: < 5.1m\Omega$

#### **8.2.2.15 HV Pin Series Resistors**

Multiple resistors are connected in series with HV pin to limit the power dissipation of the UC25660 device. The recommended series resistor with HV pin is 5kΩ.

#### **8.2.2.16 BLK Pin Voltage Divider**

BLK pin senses the LLC DC input voltage and determines when to turn on and off the LLC converter. Also, BLK pin voltage is used for feedforward compensation.

The desired power consumption of the BLK pin resistor divider is  $P_{BLK,ens}$  = 15mW. The BLK sense resistor total value is given by:

$$
R_{BLKsns} = R_{BLKupper} + R_{BLKlower} = \frac{V_{IN}(nom)^2}{P_{BLKsns}} = \frac{390^2}{0.015} = 10M\Omega
$$
\n
$$
(50)
$$

Choose LLC startup voltage as 365V. Then  $V_{BLKStar}$  related to  $V_{BLKStop}$ ,  $V_{BLKStarHys}$ ,  $I_{BLKSink}$  as below:

$$
V_{BLKStart} = 365 \left( \frac{R_{BLKlower}}{R_{BLKupper} + R_{BLKlower}} \right) = V_{BLKStop} + V_{BLKStartHys} + I_{BLKsink} \left( \frac{R_{BLKupper}R_{BLKlower}}{R_{BLKupper} + R_{BLKlower}} \right) \tag{51}
$$

For V<sub>BLKStop</sub>= 1V, V<sub>BLKStartHys</sub>= 0.1V, I<sub>BLKSink</sub>= 5μA,  $R_{BLKupper}$  and  $R_{BLKlower}$  are obtained as 10MΩ and 35.4kΩ respectively.

A standard value of 35.4kΩ is selected for R<sub>BLKlower</sub> and a standard value of 3x 3.3MΩ in series is selected for R<sub>BLKupper</sub>.

The actual startup voltage is given by

$$
V_{BLKStart}\left(\frac{R_{BLKupper} + R_{BLKlower}}{R_{BLKlower}}\right) = \begin{pmatrix} V_{BLKStop} + V_{BLKStartHys} + \\ I_{BLKSimpler} \left(\frac{R_{BLKupper}R_{BLKlower}}{R_{BLKupper} + R_{BLKlower}}\right) \end{pmatrix} \cdot \begin{pmatrix} R_{BLKupper} + R_{BLKlower} \\ R_{BLKlower} \end{pmatrix} = 358V
$$
 (52)

The power consumption in BLK resistors are given by

$$
P_{BLKsns} = \frac{V_{IN(nom)}^2}{(R_{BLKupper} + R_{BLKlower})} = \frac{390^2}{(10M\Omega + 35.4k\Omega)} = 15.3mW
$$
\n(53)

The LLC turn off voltage is given by

$$
V_{BLKStop}\left(\frac{R_{BLKupper} + R_{BLKlower}}{R_{BLKlower}}\right) = 280.6V\tag{54}
$$

#### **8.2.2.17 ISNS Pin Differentiator**

The ISNS pin senses the resonant current through a Differentiator. The ISNS pin together with TSET, BLK pin resistors set the overload protection level. The typical threshold voltage of overload protection ( $V_{FBOPP}$ ) is 4.75V. The ISNS pin also sets the over current protection level (OCP1). The threshold value of OCP1 is either 3.5V or 4V depending on the TSET pin resistors.

The peak ISNS pin voltage at full load

$$
V_{ISNSpeak} = \sqrt{2}I_r = \sqrt{2} \times 1.367 = 1.933V
$$
\n(55)

Select a current sense capacitor first, since there are less high voltage capacitor choices than resistors:

**INSTRUMENTS** 

FXAS

$$
C_{ISNS} = 150pF \tag{56}
$$

For this design, TSET option #4 (Refer セクション 8.2.2.18) is selected. This makes the over current protection threshold as

$$
OCP1\_Threshold = 3.5V \tag{57}
$$

Then calculate the required ISNS resistor value:

$$
R_{ISNS} < \frac{OCP1\_Threshold \cdot C_r}{V_{ISNSpeak} \cdot C_{ISNS}} = \frac{3.5V \cdot 30nF}{1.933V \cdot 150pF} = 329\Omega \tag{58}
$$

 $R_{ISNS} = 205\Omega$  is selected.

The ISNS pin resistor can also be selected based on the  $V_{FBreolic}$  voltage for a given output power. It's value should be chosen such that, at rated power, the FBReplica should be below V<sub>FBOPP</sub> as shown in  $\boxtimes$  [8-2](#page-56-0).

#### **8.2.2.18 TSET Pin**

The TSET pin voltage is used to set the VCR integrator time constants and the minimum switching frequency. Depending on the selected option, OCP1 threshold, Timer gain (k<sub>s</sub>), Integrator component values (R<sub>VCR</sub>, R<sub>RAMP</sub>,  $C_{VCR}$ ), maximum dead time would be set.

For this design, TSET option #4 is selected. So, for option #4, TSET pin voltage needs to be between 0.742V to 0.850V as given in table [TSET Programming Options table](#page-22-0) . A 1M ohm (R<sub>TSET upper</sub>) and a 191kΩ (R<sub>TSET lower</sub>) are used at the TSET pin. Then the TSET pin voltage will be

$$
V_{TSET} = \frac{R_{TSET\_lower} \cdot V5P}{R_{TSET\_upper} + R_{TSET\_lower}} = \frac{191k \cdot 5}{191k + 1M} = 0.8V
$$
\n(59)

Then the  $\ddot{\mathcal{L}}$  4 will become

$$
FBReplica = 0.0076P_{in} + 1.7364
$$
\n
$$
(60)
$$

where previously chosen values of R<sub>ISNS</sub>, C<sub>ISNS</sub>, C<sub>R</sub>, R<sub>BLKupper</sub>, R<sub>BLKlower</sub>, Integrator time constants values of TSET option #4 are used to obtain this relation.

Here for calculating  $P_{in}$ , 92% efficiency is considered in the following expression.

$$
P_{in} = \frac{P_{out}}{\eta} \tag{61}
$$

 $\boxtimes$  [8-2](#page-56-0) shows the FBReplica voltage with respect to the input power of the LLC.

<span id="page-56-0"></span>



The FBReplica voltage can be measured by inserting a 10-kΩ resistor between the feedback optocoupler emitter and ground. Assume the voltage measured on the 10-kΩ resistor is V<sub>10k</sub>. Then FBReplica voltage can be calculated as:

$$
FBReplica = \left(I_{FB} - \frac{V_{10k\Omega}}{10k\Omega}\right) \times R_{FBInternal}
$$
\n(62)

#### **8.2.2.19 OVP/OTP Pin**

The OVP/OTP is used for protecting the power stage from over voltage. Also, the same pin is also used for over temperature protection using negative temperature coefficient (NTC) thermistor. As the bias winding voltage is the mirror image of the output voltage through the turns ratio of the transformer, pulling up this pin with a zener diode is a convenient approach to set the OVP on the primary side. In this design, the nominal output voltage is 12V. Both the bias winding and the secondary side winding has 2 turns. Assuming there is a 0.5V drop in the rectifier diodes (Vf) and a further 0.5V drop due to other losses (Vloss), the nominal voltage of the bias winding is given by:

$$
V_{BiasWindingNom} = (12 + 0.5 + 0.5) \cdot \frac{N_{aux}}{N_2} = (12 + 0.5 + 0.5) \cdot \frac{2}{2} = 13V
$$
\n(63)

The desired OVP threshold in this design is 140% of the nominal value. The OVP threshold level (V<sub>OVPpos</sub>) in UC25660 device is 3.5V.

The required voltage rating of the Zener diode is then given by:

$$
V_z = (1.4 \cdot V_{out} + V_{drop}) \cdot \frac{N_{aux}}{N_2} - V_{OVPpos} = (1.4 \cdot 12 + 0.5 + 0.5) \cdot \frac{2}{2} - 3.5 = 14.3V
$$
(64)

Assume actual voltage rating of Zener used is 15V.

Then actual output voltage at which OVP will be triggered is

$$
V_{out\_opp} = (V_z + V_{OVPpos}) \cdot \frac{N_2}{N_{aux}} - V_{drop} = (15 + 3.5) \cdot \frac{2}{2} - 1 = 17.5V = 146\% \cdot V_{out}
$$
(65)

<span id="page-57-0"></span>During normal operation, the voltage of the OVP/OTP pin should be within the working window of 0.8V to 3.5V. For over temperature protection, the OVP/OTP pin should be pulled down below OTP threshold of 0.8V.

At room temperature, the OVP/OTP pin voltage is considered as 1.4V. So, at room temperature, the effective resistance value at this pin should be

$$
R_{OVP/OTP\_25} = \frac{1.4V}{I_{OVP\_OTP}} = \frac{1.4V}{100 \cdot 10^{-6}A} = 14k\Omega
$$
\n(66)

$$
R_{OVP/OTP_{-}25} = \frac{R_{ext} \cdot R_{NTC_{-}25}}{R_{ext} + R_{NTC_{-}25}} = 14k\Omega
$$
\n(67)

where R<sub>ext</sub> is external resistor that is in parallel with the thermistor. And R<sub>NTC 25</sub> is resistance value of the thermistor at the room temperature.

For this design, over temperature protection is set at the  $110^0$ C. So based on the availability and temperature coefficient of NTCs,

$$
\frac{R_{NTC\_110}}{R_{NTC\_25}} = 0.035263\tag{68}
$$

(refer B57371V2474J060 Datasheet) is chosen. Here  $R_{NTC-110}$  is the resistance of the thermistor at the 110<sup>0</sup>C.

For OTP trigger, the OVP/OTP pin voltage should be below 0.8V.

$$
R_{OVP/OTP\_110} = \frac{0.8V}{I_{OVP\_OTP}} = \frac{0.8V}{100 \cdot 10^{-6}A} = 8k\Omega
$$
\n(69)

$$
R_{OVP/OTP\_110} = \frac{R_{ext} \cdot R_{NTC\_110}}{R_{ext} + R_{NTC\_110}} = 8k\Omega
$$
\n(70)

From equations,式 67, 式 68, 式 70, R<sub>NTC 25</sub> and R<sub>ext</sub> are obtained as 510kΩ and 14.4kΩ. So, finally  $R_{NTC-25}$ =470kΩ (Manfacturer part number: B57371V2474J060 ) and  $R_{ext}=15kΩ$  are chosen.

So, at room temperature, with new chosen resistors, the OVP/OTP voltage will be

$$
R_{OVP/OTP\_25} \cdot I_{OVP\_OTP} = \left(\frac{15k \cdot 470k}{15k + 470k}\right) \cdot 100 \cdot 10^{-6} = 1.454V \tag{71}
$$

At  $110^0$ C, the OVP/OTP voltage will be

$$
R_{OVP/OTP\_110} \cdot I_{OVP\_OTP} = \left(\frac{15k \cdot (470k \cdot 0.035263)}{15k + (470k \cdot 0.035263)}\right) \cdot 100 \cdot 10^{-6} = 0.78V
$$
\n(72)

#### **8.2.2.20 Burst Mode Programming**

The LL pin voltage (VLLB) and the resistor divider that connected to the LL pin allow the designer to set the HFBurstEntry and LFBurstEntry thresholds as shown below.

$$
VLLB = \frac{R_{LL\_lower} \cdot V5P}{R_{LL\_upper} + R_{LL\_lower}}\tag{73}
$$

$$
VLLA = VLLB + \frac{R_{LL\_lower}R_{LL\_upper}}{R_{LL\_upper} + R_{LL\_lower}} \cdot I_{LLPrgm}
$$
\n(74)

As shown in  $\frac{1}{2}\pi$  [7-2,](#page-40-0) (VLLA-VLLB) voltage determines the VLLB/HFBurstEntry ratio.

For this design, (VLLB/HFBurstEntry) = 0.55 is considered. So, Max voltage of (VLLA-VLLB) should be below 1.391V.

FYAS

**NSTRUMENTS** 

Then HFBurstEntry is related to LL pin voltage as below:

$$
HFBurstEntry = \frac{VLLB}{0.55} = 1.818 \cdot VLLB \tag{75}
$$

The LFBurstEntry is always related to LL pin voltage as below:

$$
LFBurstEntry = \frac{VLLB}{0.6} = 1.667 \cdot VLLB \tag{76}
$$

For this design, VLLB= 1V and VLLA=(Max voltage of (VLLA-VLLB))-0.1V are considered. By substituting these values in 式 [73,](#page-57-0) 式 [74](#page-57-0), R<sub>LLupper</sub>, R<sub>LLlower</sub> can be obtained as 641k and 161k respectively.

Finally R<sub>LLupper</sub>= 549kΩ and R<sub>LLlower</sub>=140kΩ are chosen for this design.

Then final burst entries will be calculated as below.

$$
VLLB = \frac{140k \cdot 5}{140k + 549k} = 1.016V \tag{77}
$$

$$
VLLA = 1.016V + \frac{140k \cdot 549k}{140k + 549k} \cdot 10\mu A = 2.131V
$$
\n(78)

$$
VLLA - VLLB = 1.116V \tag{79}
$$

$$
HFBurstEntry = 1.818 \cdot 1.016 = 1.847V \tag{80}
$$

$$
LFBurstEntry = 1.667 \cdot 1.016 = 1.693V \tag{81}
$$



#### **8.2.2.21 Application Curves**

Efficiency (%) vs Output Current (A)





図 **8-4. Steady State Waveforms (Ch1 = ISNS, Ch2 = LO, Ch3 =SW, Ch4 = opto coupler collector series resistance's voltage)**



# **8.3 Power Supply Recommendations**

## *8.3.1 VCCP Pin Capacitor*

The VCCP capacitor must be selected with a value high enough to guarantee that during the LF Burst operation, VCCP won't fall below the VCC<sub>StopSwitching</sub> level.

Choose at least 100µF capacitor or combination of capacitors.

## *8.3.2 Boot Capacitor*

During LF burst off period, power consumed by the high-side gate driver from the HB pin must be drawn from  $C_{\text{BOOT}}$  and will cause its voltage to decay. At the start of the next burst period there must be sufficient voltage remaining on  $C_{BOOT}$  to power the high-side gate driver until the conduction period of LO allows it to be replenished from  $C_{VCCP}$ . The power consumed by the high-side driver during this burst off period will therefore have a direct impact on the size and cost of capacitors that must be connected to HB and VCCP.

Assume the system has a maximum burst off period of 150ms and the bootstrap diode has a forward voltage drop of 1V. Target a minimum bootstrap voltage of 8V to avoid UVLO fault. The maximum allowable voltage drop on the boot capacitor is:

$$
V_{\text{bootstrap}} = V_{\text{VCCP}} - V_{\text{bootforward} \, \text{top}} - 8V = 12V - 1V - 8V = 3V \tag{82}
$$

Boot capacitor can then be sized:

$$
C_B = \frac{I_{BOST\_QUIESCENT}}{V_{bootmaxdrop}} = \frac{60\mu A \times 150ms}{3V} = 3uF
$$
\n(83)

#### *8.3.3 V5P Pin Capacitor*

This pin should be externally connected to a decoupling capacitor to GND. Since the load on this pin is very small, a small decoupling capacitor of 1μF to 4.7μF would be sufficient.



# **8.4 Layout**

# *8.4.1 Layout Guidelines*

- Put a 2.2µF ceramic capacitor on VCCP pin in addition to the energy storage electrolytic capacitor. The 2.2µF ceramic capacitor should be put as close as possible to the VCC pin.
- Minimum recommended boot capacitor,  $C_B$ , is 0.1 $\mu$ F. The minimum value of the boot capacitor needs to be determined by the minimum burst frequency. The boot capacitor should be large enough to hold the bootstrap voltage during the lowest burst frequency. Please refer to the boot leakage current in the electrical table.
- Signal ground and power ground should be single-point connected. Power ground is recommended to connect to the negative terminal of the LLC input bulk capacitor.
- The filtering capacitors for ISNS, BLK, LL, BW/OTP should be put as close as possible to the pins.
- FB trace should be as short as possible
- Use film capacitors or C0G, NP0 ceramic capacitors for the ISNS capacitor for low distortion
- Add necessary filtering capacitors on the VCCP pin to filter out the high spikes on the bias winding waveform.
- Keep necessary high voltage clearance and creepage.
- If 2kV HBM ESD rating is needed on HV pin, it is acceptable to place a 100pF capacitor from the HV pin to ground in order to pass up to 2kV HBM ESD.



# *8.4.2 Layout Example*



#### **8.4.2.1 Schematics**







# 図 **8-6. UCC25660EVM-064 Control Schematic**



#### **8.4.2.2 Schematics**



図 **8-7. UCC25660EVM-064 (Top View)**





図 **8-8. UCC25660EVM-064 (Bottom View)**

# **9 Revision History**

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。







# **10 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



# **PACKAGE OPTION ADDENDUM**

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OUTLINE**

# **DDB0014A SOIC - 1.75 mm max height**

SOIC



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-012, variation AC.



# **EXAMPLE BOARD LAYOUT**

# **DDB0014A SOIC - 1.75 mm max height**

SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.


## **EXAMPLE STENCIL DESIGN**

## **DDB0014A SOIC - 1.75 mm max height**

SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや 設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供してお り、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的に かかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプ リケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載す ることは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを 自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TI の製品は、TI [の販売条件、](https://www.ti.com/ja-jp/legal/terms-conditions/terms-of-sale.html)または [ti.com](https://www.ti.com) やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供され ています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありま せん。

お客様がいかなる追加条項または代替条項を提案した場合でも、TI はそれらに異議を唱え、拒否します。

郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated