

[Order](http://www.tij.co.jp/product/jp/TPS54418?dcmp=dsproject&hqs=sandbuy&#samplebuy)  $\frac{1}{2}$  Now



**[TPS54418](http://www.tij.co.jp/product/tps54418?qgpn=tps54418)**

参考資料

JAJS383E –SEPTEMBER 2009–REVISED APRIL 2018

# **TPS54418 2.95V**~**6V**入力、**4A**出力、**2MHz**、同期整流降圧型 **SWIFT™**コンバータ

**Technical [Documents](http://www.tij.co.jp/product/jp/TPS54418?dcmp=dsproject&hqs=td&#doctype2)** 

# <span id="page-0-1"></span>**1** 特長

- <sup>1</sup> 2つの30mΩ (標準値) MOSFETにより4Aの負荷で 高効率を実現
- スイッチング周波数: 200kHz~2MHz
- 温度範囲内での基準電圧: 0.8V ±1%
- 外部クロックに同期
- 調整可能なスロー・スタートとシーケンシング
- UVおよびOVのパワー・グッド出力
- 動作時およびシャットダウン時の低い静止電流
- プリバイアス出力への安全なスタートアップ
- サイクル単位の電流制限、過熱保護、周波数 フォールドバック保護機能
- 動作時の接合部温度範囲: -40℃~150℃
- 熱的に強化された3mm×3mmの16ピンWQFNパッ ケージ
- [WEBENCH](https://webench.ti.com/wb5/WBTablet/PartDesigner/quickview.jsp?base_pn=TPS54418&origin=ODS&litsection=features)<sup>®</sup> Power Designerにより、TPS54418 を使用するカスタム設計を作成
- <span id="page-0-2"></span>**2** アプリケーション
- 低電圧、高密度の電源システム
- 高性能DSP、FPGA、ASIC、マイクロプロセッサ のポイント・オブ・ロード・レギュレーション
- <span id="page-0-0"></span>• ブロードバンド、ネットワーク、光通信インフラ



## 概略回路図

# **3** 概要

Tools & **[Software](http://www.tij.co.jp/product/jp/TPS54418?dcmp=dsproject&hqs=sw&#desKit)** 

TPS54418デバイスは完全な機能を持つ6V、4A、同期整 流降圧型電流モード・コンバータで、2つのMOSFETが内 蔵されています。

Support & **[Community](http://www.tij.co.jp/product/jp/TPS54418?dcmp=dsproject&hqs=support&#community)** 

 $22$ 

TPS54418デバイスにはMOSFETが内蔵され、電流モー ド制御の実装により外付け部品数が減少し、最高2MHz のスイッチング周波数が可能なためインダクタのサイズが 小さくなり、小型の3mm×3mmの熱的に強化されたQFN パッケージによりデバイスの占有面積が最小化されるた め、小型のデバイスを設計できます。

TPS54418デバイスは、±1%の高精度基準電圧(V<sub>REF</sub>)に より、温度にかかわらず各種の負荷について正確なレギュ レーションを行います。

内蔵の30mΩ MOSFETと標準値350μAの消費電流によ り、効率が最大化されます。ENピンを使用してシャットダウ ン・モードに移行でき、シャットダウン時の消費電流は2μA に低下します。

#### 製品情報**[\(1\)](#page-0-0)**



(1) 利用可能なすべてのパッケージについては、このデータシートの末 尾にある注文情報を参照してください。



### 効率と出力電流との関係

英語版のTI製品についての情報を翻訳したこの資料は、製品の概要を確認する目的で便宜的に提供しているものです。該当する正式な英語版の最新情報は、www.ti.comで閲覧でき、その内 容が常に優先されます。TIでは翻訳の正確性および妥当性につきましては一切保証いたしません。実際の設計などの前には、必ず最新版の英語版をご参照くださいますようお願いいたします。 English Data Sheet: [SLVS946](http://www-s.ti.com/sc/techlit/SLVS946.pdf)



JAJS383E –SEPTEMBER 2009–REVISED APRIL 2018 **[www.tij.co.jp](http://www.tij.co.jp)**

# 目次



# <span id="page-1-0"></span>**4** 改訂履歴

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

### **Revision D (December 2014)** から **Revision E** に変更 **Page**

• タイトルを更新 .......................................................................................................................................................................... [3](#page-2-1)

2

### **Revision C (July 2013)** から **Revision D** に変更 **Page**

• 「*ESD*定格」表、「機能説明」セクション、「デバイスの機能モード」セクション、「アプリケーションと実装」セクション、「電源に関 する推奨事項」セクション、「レイアウト」セクション、「デバイスおよびドキュメントのサポート」セクション、「メカニカル、パッケー ジ、および注文情報」セクションを追加 ....................................................................................................................................... [3](#page-2-1)

### **Revision B (August 2012)** から **Revision C** に変更 **Page**









# <span id="page-2-0"></span>**5** 概要(続き)

低電圧誤動作防止は内部で2.6Vに設定されていますが、イネーブル・ピンの抵抗回路でスレッショルドをプログラムするこ とにより、さらに高い電圧に設定できます。起動時の出力電圧の上昇は、ソフト・スタート・ピンによって制御されます。出力 が公称電圧の93%~107%の範囲内にあるとき、オープン・ドレインのパワー・グッド信号で示されます。周波数のフォール ドバックとサーマル・シャットダウンにより、過負荷状態時にデバイスが保護されます。

<span id="page-2-1"></span>SWIFT™の詳しいドキュメントについては、TIのWebサイト([www.ti.com/swift\)](http://www.ti.com/ww/en/analog/swift/index.html)を参照してください。

**EXAS NSTRUMENTS** 

# <span id="page-3-0"></span>**6 Pin Configuration and Functions**



#### **Pin Functions**



(1)  $I = Input, O = Output, G = Ground$ 



## <span id="page-4-1"></span><span id="page-4-0"></span>**7.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# <span id="page-4-2"></span>**7.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.<br>(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### <span id="page-4-3"></span>**7.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)



## <span id="page-4-4"></span>**7.4 Thermal Information(1)**



(1) Unless otherwise specified, metrics listed in this table refer to JEDEC high-K board measurements

(2) For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, [SPRA953](http://www.ti.com/lit/pdf/spra953).

Test Board Conditions:

(a) 2 inches × 2 inches, 4 layers, thickness: 0.062 inch

(b) 2 oz. copper traces located on the top of the PCB

(c) 2 oz. copper ground planes located on the two internal layers and bottom layer

(d) 4 thermal vias (10 mil) located under the device package

JAJS383E –SEPTEMBER 2009–REVISED APRIL 2018 **[www.ti.com](http://www.ti.com)**

**STRUMENTS** 

**EXAS** 

## <span id="page-5-0"></span>**7.5 Electrical Characteristics**

 $-40^{\circ}$ C ≤ T<sub>J</sub> ≤ 150°C, 2.95 ≤ V<sub>VIN</sub> ≤ 6 V (unless otherwise noted) over operating free-air temperature range





# **Electrical Characteristics (continued)**





**[TPS54418](http://www.ti.com/product/tps54418?qgpn=tps54418)** JAJS383E –SEPTEMBER 2009–REVISED APRIL 2018 **[www.ti.com](http://www.ti.com)**



## **7.6 Typical Characteristics**

<span id="page-7-1"></span><span id="page-7-0"></span>



### **Typical Characteristics (continued)**

<span id="page-8-0"></span>

JAJS383E –SEPTEMBER 2009–REVISED APRIL 2018 **[www.ti.com](http://www.ti.com)**



# **Typical Characteristics (continued)**

<span id="page-9-0"></span>



### **Typical Characteristics (continued)**

<span id="page-10-0"></span>



# <span id="page-11-0"></span>**8 Detailed Description**

### <span id="page-11-1"></span>**8.1 Overview**

The TPS54418 device is a 6-V, 4-A, synchronous step-down (buck) converter with two integrated n-channel MOSFETs. To improve performance during line and load transients the device implements a constant frequency, peak current mode control which reduces output capacitance and simplifies external frequency compensation design. The wide supported switching frequency range of 200 kHz to 2000 kHz allows for efficiency and size optimization when selecting the output filter components. The switching frequency is adjusted using a resistor to ground on the RT/CLK pin. The device has an internal phase lock loop (PLL) on the RT/CLK pin that is used to synchronize the power switch turn on to a falling edge of an external system clock.

The TPS54418 device has a typical default start up voltage of 2.6 V. The EN pin has an internal pull-up current source that can be used to adjust the input voltage under voltage lockout (UVLO) with two external resistors. In addition, the pull up current provides a default condition when the EN pin is floating for the device to operate. The total operating current for the TPS54418 device is 350 μA when not switching and under no load. When the device is disabled, the supply current is less than 5 μA.

The integrated, 30-mΩ MOSFETs allow for high-efficiency power supply designs with continuous output currents up to 4 amperes.

The TPS54418 device reduces the external component count by integrating the boot recharge diode. The bias voltage for the integrated high-side MOSFET is supplied by a capacitor on the BOOT to PH pin. The boot capacitor voltage is monitored by an UVLO circuit and turns off the high-side MOSFET when the voltage falls below a preset threshold. This BOOT circuit allows the TPS54418 device to operate approaching 100%. The output voltage can be stepped down to as low as the 0.8 V reference.

The TPS54418 device has a power good comparator (PWRGD) with 2% hysteresis.

The TPS54418 device minimizes excessive output overvoltage transients by taking advantage of the overvoltage power good comparator. When the regulated output voltage is greater than 109% of the nominal voltage, the overvoltage comparator is activated, and the high-side MOSFET is turned off and masked from turning on until the output voltage is lower than 105%.

The SS (soft-start) pin is used to minimize inrush currents or provide power supply sequencing during power up. A small value capacitor should be coupled to the pin for soft-start. The SS pin is discharged before the output power up to ensure a repeatable re-start after an over-temperature fault, UVLO fault or disabled condition.

The use of a frequency-foldback circuit reduces the switching frequency during startup and over current fault conditions to help limit the inductor current.



### **8.2 Functional Block Diagram**

<span id="page-12-0"></span>

### <span id="page-12-1"></span>**8.3 Feature Description**

#### <span id="page-12-2"></span>**8.3.1 Fixed Frequency PWM Control**

The TPS54418 device uses an adjustable fixed-frequency peak-current-mode control. The output voltage is compared through external resistors on the VSENSE to pin an internal voltage reference by an error amplifier which drives the COMP pin. An internal oscillator initiates the turnon of the high-side power switch. The error amplifier output is compared to the high-side power-switch current. When the power switch reaches the COMP voltage, the high-side power switch is turned off and the low-side power switch is turned on.

The COMP pin voltage increases and decreases as the peak switch current increases and decreases. The device implements a current-limit function by clamping the COMP pin voltage to a maximum value, which limits the maximum peak current the device supplies. The device also implements a minimum COMP pin voltage clamp for improved transient response. When the COMP pin voltage is pushed low to the minimum clamp, such as during a load release event, turn-on of the high-side power switch is inhibited.

#### <span id="page-12-3"></span>**8.3.2 Slope Compensation and Output Current**

The TPS54418 device adds a compensating ramp to the switch current signal. This slope compensation prevents sub-harmonic oscillations as duty cycle increases. The available peak inductor current remains constant over the full duty cycle range.

#### **8.3.3 Bootstrap Voltage (Boot) and Low Dropout Operation**

The TPS54418 device has an integrated boot regulator and requires a small ceramic capacitor between the BOOT and PH pin to provide the gate drive voltage for the high-side MOSFET. The value of the ceramic capacitor should be 0.1  $\mu$ F. A ceramic capacitor with an X7R or X5R grade dielectric with a voltage rating of 10 V or higher is recommended because of the stable characteristics overtemperature and voltage.

#### **[TPS54418](http://www.ti.com/product/tps54418?qgpn=tps54418)** JAJS383E –SEPTEMBER 2009–REVISED APRIL 2018 **[www.ti.com](http://www.ti.com)**



### **Feature Description (continued)**

To improve drop out, the TPS54418 device is designed to operate at 100% duty cycle as long as the BOOT to PH pin voltage is greater than 2.5 V. The high-side MOSFET is turned off using an UVLO circuit, allowing for the low-side MOSFET to conduct when the voltage from BOOT to PH drops below 2.5 V. Because the supply current sourced from the BOOT pin is low, the high-side MOSFET can remain on for more switching cycles than are required to refresh the capacitor, thus the effective duty cycle of the switching regulator is high.

#### **8.3.4 Error Amplifier**

The TPS54418 device has a transconductance amplifier. The error amplifier compares the VSENSE voltage to the lower of the SS pin voltage or the internal 0.8 V voltage reference. The transconductance of the error amplifier is 225 μA/V during normal operation. When the voltage of VSENSE pin is below 0.8 V and the device is regulating using the SS voltage, the transconductance is 70 μA/V. The frequency compensation components are placed between the COMP pin and ground.

#### **8.3.5 Voltage Reference**

The voltage reference system produces a precise  $±1\%$  voltage reference overtemperature by scaling the output of a temperature stable bandgap circuit. The bandgap and scaling circuits produce 0.8 V at the non-inverting input of the error amplifier.

#### **8.3.6 Adjusting the Output Voltage**

<span id="page-13-0"></span>The output voltage is set with a resistor divider from the output node to the VSENSE pin. It is recommended to use divider resistors with 1% tolerance or better. Start with a value of 100 kΩ for the R1 resistor and use [Equation](#page-13-0) 1 to calculate R2. To improve efficiency at very light loads, consider using larger resistor values. If the values are too high, the regulator is more susceptible to noise and voltage errors from the VSENSE input current are noticeable.

$$
R2 = R1 \times \left(\frac{0.8 \text{ V}}{V_0 - 0.8 \text{ V}}\right)
$$
\n
$$
\begin{matrix}\nV_{OUT} \\
S_{R1} \\
V_{SENSE} \\
V_{SENSE}\n\end{matrix}
$$
\n(1)

**Figure 23. Voltage Divider Circuit**

#### **8.3.7 Enable and Adjusting Undervoltage Lockout**

The TPS54418 device is disabled when the VIN pin voltage falls below 2.6 V. If an application requires a higher under-voltage lockout (UVLO), use the EN pin as shown in [Figure](#page-14-2) 24 to adjust the input voltage UVLO by using two external resistors. It is recommended to use the enable resistors to set the UVLO falling threshold ( $V<sub>STOP</sub>$ ) above 2.7 V. The rising threshold ( $V_{START}$ ) should be set to provide enough hysteresis to allow for any input supply variations. The EN pin has an internal pull-up current source that provides the default condition of the TPS54418 device operating when the EN pin floats. Once the EN pin voltage exceeds 1.25 V, an additional 2.55 μA of hysteresis is added. When the EN pin is pulled below 1.18 V, the 2.55 μA is removed. This additional current facilitates input voltage hysteresis.



#### **Feature Description (continued)**





<span id="page-14-2"></span>
$$
R1 = \frac{0.944 \cdot V_{\text{START}} - V_{\text{STOP}}}{2.59 \times 10^{-6}}
$$
  

$$
R2 = \frac{1.18 \cdot R1}{V_{\text{STOP}} - 1.18 + R1 \cdot 3.2 \times 10^{-6}}
$$
 (2)

#### <span id="page-14-0"></span>**8.3.8 Soft-Start Pin**

<span id="page-14-1"></span>The TPS54418 device regulates to the lower of the SS pin and the internal reference voltage. A capacitor on the SS pin to ground implements a soft-start time. The TPS54418 device has an internal pull-up current source of 1.8 μA which charges the external soft-start capacitor. [Equation](#page-14-3) 4 calculates the required soft-start capacitor value where t<sub>SS</sub> is the desired soft-start time in ms,  $I_{SS}$  is the internal soft-start charging current of 1.8  $\mu$ A, and  $V_{REF}$  is the internal voltage reference of 0.8 V. it is recommended to maintain the soft-start time in the range between 1 ms and 10 ms.

<span id="page-14-3"></span>
$$
C_{SS} = \frac{I_{SS} \times t_{SS}}{V_{REF}}
$$

where

- $C_{SS}$  is in nF
- $t_{SS}$  is in ms
- $I_{SS}$  is in  $\mu A$
- $V_{REF}$  is in V (4)

If during normal operation, the input voltage goes below the UVLO, EN pin pulled below 1.2 V, or a thermal shutdown event occurs, the TPS54418 device stops switching and the SS is discharged to 0 volts before reinitiating a powering up sequence.

#### **8.3.9 Sequencing**

Many of the common power supply sequencing methods can be implemented using the SS, EN and PWRGD pins. The sequential method can be implemented using an open drain or collector output of a power on reset pin of another device. [Figure](#page-14-4) 25 shows the sequential method. The power good is coupled to the EN pin on theTPS54418 device which enables the second power supply once the primary supply reaches regulation.

<span id="page-14-4"></span>Ratiometric start up can be accomplished by connecting the SS pins together. The regulator outputs ramp up and reach regulation at the same time. When calculating the soft-start time the pull up current source must be doubled in [Equation](#page-14-3) 4. The ratiometric method is shown in [Figure](#page-15-0) 27.





Texas

**NSTRUMENTS** 





## **Figure 25. Sequencial Start-Up Schematic Figure 26. Sequential Startup using EN and**

<span id="page-15-0"></span>



## **8.3.10 Constant Switching Frequency and Timing Resistor (RT/CLK Pin)**

The switching frequency of the TPS54418 device is adjustable over a wide range from 200 kHz to 2000 kHz by placing a maximum of 1000 kΩ and minimum of 85 kΩ, respectively, on the RT/CLK pin. An internal amplifier holds this pin at a fixed voltage when using an external resistor to ground to set the switching frequency. The RT/CLK is typically 0.5 V. To determine the timing resistance for a given switching frequency, use the curve in [Figure](#page-7-1) 5 or [Figure](#page-7-1) 6 or [Equation](#page-15-1) 5.

<span id="page-15-1"></span>
$$
R_{RT} = \frac{311890}{(f_{SW})^{1.0793}}
$$

where

• 
$$
R_{RT}
$$
 is in kΩ  
\n•  $f_{SW}$  is in kHz  
\n
$$
f_{SW} = \frac{133870}{(R_{RT})^{0.9393}}
$$
\n(5)

where

- $R_{RT}$  is in kΩ
- $f_{SW}$  is in kHz (6)

To reduce the solution size one would typically set the switching frequency as high as possible, but tradeoffs of the efficiency, maximum input voltage and minimum controllable on time should be considered.



 $EN1 = 2 V /$  div Vout1 =  $1 V/div$ Vout $2 = 1$  V / div Time = 5 msec / div

**PWRGD**



#### **Feature Description (continued)**

The minimum controllable on time is typically 60 ns at full current load and 110 ns at no load, and limits the maximum operating input voltage or output voltage.

#### **8.3.11 Overcurrent Protection**

The TPS54418 device implements a cycle-by-cycle current limit. During each switching cycle the high-side switch current is compared to the voltage on the COMP pin. When the instantaneous switch current intersects the COMP voltage, the high-side switch is turned off. During overcurrent conditions that pull the output voltage low, the error amplifier responds by driving the COMP pin high, increasing the switch current. The error amplifier output is clamped internally. This clamp functions as a switch current limit.

#### **8.3.12 Frequency Shift**

To operate at high switching frequencies and provide protection during overcurrent conditions, the TPS54418 device implements a frequency shift. If frequency shift was not implemented, during an overcurrent condition the low-side MOSFET may not be turned off long enough to reduce the current in the inductor, causing a current runaway. With frequency shift, during an overcurrent condition the switching frequency is reduced from 100%, then 75%, then 50%, then 25% as the voltage decreases from 0.8 to 0 volts on VSENSE pin to allow the lowside MOSFET to be off long enough to decrease the current in the inductor. During start-up, the switching frequency increases as the voltage on VSENSE increases from 0 to 0.8 volts. See [Figure](#page-8-0) 7 for details.

#### **8.3.13 Reverse Overcurrent Protection**

The TPS54418 device implements low-side current protection by detecting the voltage across the low-side MOSFET. When the converter sinks current through its low-side FET, the control circuit turns off the low-side MOSFET if the reverse current is more than 1.3 A. By implementing this additional protection scheme, the converter is able to protect itself from excessive current during power cycling and start-up into pre-biased outputs.

#### <span id="page-16-0"></span>**8.3.14 Synchronize Using the RT/CLK Pin**

<span id="page-16-1"></span>The RT/CLK pin is used to synchronize the converter to an external system clock. See [Figure](#page-16-2) 29. To implement the synchronization feature in a system, connect a square wave to the RT/CLK pin with an on time of at least 75ns. If the pin is pulled above the PLL upper threshold, a mode change occurs and the pin becomes a synchronization input. The internal amplifier is disabled and the pin is a high impedance clock input to the internal PLL. If clocking edges stop, the internal amplifier is re-enabled and the mode returns to the frequency set by the resistor. The square wave amplitude at this pin must transition lower than 0.6 V and higher than 1.6 V typically. The recommended synchronization frequency range is 300 kHz to 2000 kHz. If the external system clock is to be removed, TI recommends that it be removed on the falling edge of the clock.

<span id="page-16-2"></span>



**Figure 29. Synchronizing to a System Clock Figure 30. Plot of Synchronizing to System Clock**



### **Feature Description (continued)**

#### **8.3.15 Power Good (PWRGD Pin)**

The PWRGD pin output is an open drain MOSFET. The output is pulled low when the VSENSE voltage enters the fault condition by falling below 91% or rising above 107% of the nominal internal reference voltage. There is a 2% hysteresis on the threshold voltage, so when the VSENSE voltage rises to the good condition above 93% or falls below 105% of the internal voltage reference the PWRGD output MOSFET is turned off. It is recommended to use a pull-up resistor between the values of 1 kΩ and 100 kΩ to a voltage source that is 6 V or less. The PWRGD is in a valid state once the VIN input voltage is greater than 1.2 V.

#### **8.3.16 Overvoltage Transient Protection**

The TPS54418 device incorporates an overvoltage transient protection (OVTP) circuit to minimize voltage overshoot when recovering from output fault conditions or strong unload transients. The OVTP feature minimizes the output overshoot by implementing a circuit to compare the VSENSE pin voltage to the OVTP threshold which is 109% of the internal voltage reference. If the VSENSE pin voltage is greater than the OVTP threshold, the high-side MOSFET is disabled preventing current from flowing to the output and minimizing output overshoot. When the VSENSE voltage drops lower than the OVTP threshold the high-side MOSFET is allowed to turn on the next clock cycle.

#### **8.3.17 Thermal Shutdown**

The device implements an internal thermal shutdown to protect itself if the junction temperature exceeds 175°C. The thermal shutdown forces the device to stop switching when the junction temperature exceeds the thermal trip threshold. Once the die temperature decreases below 160°C, the device reinitiates the power up sequence by discharging the SS pin to 0 volts. The thermal shutdown hysteresis is 15°C.

### <span id="page-17-0"></span>**8.4 Device Functional Modes**

#### **8.4.1 Small Signal Model for Loop Response**

[Figure](#page-17-1) 31 shows an equivalent model for the TPS54418 device control loop which can be modeled in a circuit simulation program to check frequency response and dynamic load response. The error amplifier is a transconductance amplifier with a  $g_M$  of 225  $\mu$ A/V. The error amplifier can be modeled using an ideal voltage controlled current source. The resistor  $R_{OUT(ea)}$  and capacitor  $C_{OUT(ea)}$  model the open loop gain and frequency response of the amplifier. The 1-mV AC voltage source between the nodes a and b effectively breaks the control loop for the frequency response measurements. Plotting a/c shows the small signal response of the frequency compensation. Plotting a/b shows the small signal response of the overall loop. The dynamic loop response can be checked by replacing the  $R_{\text{LOAD}}$  with a current source with the appropriate load step amplitude and step rate in a time domain analysis.



<span id="page-17-1"></span>



#### **Device Functional Modes (continued)**

#### **8.4.2 Simple Small Signal Model for Peak Current Mode Control**

[Figure](#page-18-0) 32 is a simple small signal model that can be used to understand how to design the frequency compensation. The TPS54418 device power stage can be approximated to a voltage controlled current source (duty cycle modulator) supplying current to the output capacitor and load resistor. The control to output transfer function is shown in [Equation](#page-18-1) 7 and consists of a dc gain, one dominant pole and one ESR zero. The quotient of the change in switch current and the change in COMP pin voltage (node c in [Figure](#page-17-1) 31) is the power stage transconductance. The  $g_M$  for the TPS54418 device is 13 A/V. The low frequency gain of the power stage frequency response is the product of the transconductance and the load resistance as shown in [Equation](#page-18-2) 8. As the load current increases and decreases, the low frequency gain decreases and increases, respectively. This variation with load may seem problematic at first glance, but the dominant pole moves with load current [see [Equation](#page-18-3) 9]. The combined effect is highlighted by the dashed line in the right half of [Figure](#page-18-0) 33. As the load current decreases, the gain increases and the pole frequency lowers, keeping the 0-dB crossover frequency the same for the varying load conditions which makes it easier to design the frequency compensation.

<span id="page-18-0"></span>

**Figure 32. Simple Small Signal Model Figure 33. Frequency Response**

<span id="page-18-2"></span><span id="page-18-1"></span>

| s<br>$1+$<br>$\sqrt{2\pi \times f_Z}$<br>$V_{\text{OUT}}$ = Adc $\times$ -<br>$V_C$<br>s<br>$1+$<br>$2\pi \times f_{\rm p}$ |      |
|-----------------------------------------------------------------------------------------------------------------------------|------|
|                                                                                                                             | (7)  |
| $\text{Adc} = g_{M(PS)} \times R_{\text{LOAD}}$                                                                             | (8)  |
| $f_P =$<br>$C_{\text{OUT}} \times R_{\text{LOAD}} \times 2\pi$                                                              | (9)  |
|                                                                                                                             |      |
| f <sub>7</sub><br>$C_{OUT} \times R_{ESR} \times 2\pi$                                                                      | (10) |

#### <span id="page-18-3"></span>**8.4.3 Small Signal Model for Frequency Compensation**

The TPS54418 device uses a transconductance amplifier for the error amplifier and readily supports two of the commonly used frequency compensation circuits. The compensation circuits are shown in [Figure](#page-19-0) 34. The Type-II circuits are most likely implemented in high bandwidth power supply designs using low ESR output capacitors. In Type-IIA, one additional high frequency pole is added to attenuate high-frequency noise.

**FXAS NSTRUMENTS** 

### **Device Functional Modes (continued)**



**Figure 34. Types of Frequency Compensation**

<span id="page-19-0"></span>The design guidelines for TPS54418 device loop compensation are as follows:

1. Calculate the modulator pole ( $f_{P(MOD)}$ ) and the esr zero, ( $f_{Z1}$ ) using [Equation](#page-19-2) 11 and Equation 12. If the output voltage is a high percentage of the capacitor rating it may be necessary to derate the output capacitor  $(C<sub>OUT</sub>)$ . Use the capacitor manufacturer information to derate the capacitor value. Use [Equation](#page-19-3) 13 and [Equation](#page-19-3) 14 to estimate a starting point for the crossover frequency,  $f_c$ . Equation 13 shows the geometric mean of the modulator pole and the ESR zero and [Equation](#page-19-4) 14 is the mean of modulator pole and the switching frequency. Use the lower value of [Equation](#page-19-3) 13 or [Equation](#page-19-4) 14 as the maximum crossover frequency.

<span id="page-19-1"></span>
$$
f_{P(mod)} = \frac{I_{OUT(max)}}{2\pi \times V_{OUT} \times C_{OUT}} \tag{11}
$$

<span id="page-19-2"></span>
$$
f_{Z1} = \frac{1}{C_{OUT} \times R_{ESR} \times 2\pi}
$$
\n(12)

<span id="page-19-3"></span>
$$
f_C = \sqrt{f_{P(\text{mod})} + f_{Z1}}
$$
\n
$$
f = \int_{f \text{mod } S} f_{SW}
$$
\n(13)

$$
f_C = \sqrt{f_{P(mod)}} \times \frac{1 \text{ SW}}{2}
$$
\n(14)

<span id="page-19-5"></span><span id="page-19-4"></span>2. Calculate resistor R3. [Equation](#page-19-5) 15 shows the calculation for resistor R3.

$$
{}^{1}C = \sqrt{{}^{1}P(\text{mod})} \times \frac{ }{2}
$$
  
Calculate resistor R3. Equation  

$$
R3 = \frac{2\pi \times f_C \times V_{OUT} \times C_{OUT}}{g_{M(\text{ea})} \times V_{REF} \times g_{M(\text{ps})}}
$$

where

- $g_{M(ea)}$  is the amplifier gain (225  $\mu$ A/V)
- $g_{M(ps)}$  is the power stage gain (13 A/V) (15)

<span id="page-19-6"></span>3. Place a compensation zero at the dominant pole.  $f<sub>P</sub>$ . [Equation](#page-19-6) 16 shows the calculation for capacitor C1.

$$
9M(ea) × VREF × 9M(ps)
$$
  
\nwhere  
\n•  $g_{M(ea)}$  is the amplifier gain (225 µAV)  
\n•  $g_{M(ps)}$  is the power stage gain (13 AV)  
\nPlace a compensation zero at the dominant pole. f<sub>P</sub>. Equation 16 shows the calculation for capacitor C1.  
\n
$$
f_P = \frac{1}{C_{OUT} × R_{LOAD} × 2\pi}
$$
\n(16)  
\n
$$
C1 = \frac{R_L × C_{OUT}}{R3}
$$
\n(17)

4. Capacitor C2 is optional. It can be used to cancel the zero from the output capacitor ( $C<sub>OUT</sub>$ ) ESR.

$$
C2 = \frac{R_{ESR} \times C_{OUT}}{R3} \tag{18}
$$



#### **[TPS54418](http://www.ti.com/product/tps54418?qgpn=tps54418) [www.ti.com](http://www.ti.com)** JAJS383E –SEPTEMBER 2009–REVISED APRIL 2018

# <span id="page-20-0"></span>**9 Application and Implementation**

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### <span id="page-20-1"></span>**9.1 Application Information**

This design example describes a high-frequency switching regulator design using ceramic output capacitors. This design is available as the HPA375 [\(SLVU280\)](http://www.ti.com/lit/pdf/SLVU280) evaluation module (EVM).

## <span id="page-20-2"></span>**9.2 Typical Application**

This section details a high-frequency, 1.8-V output power supply design application with adjusted UVLO.



**Figure 35. Typical Application Schematic, TPS54418**

### **9.2.1 Design Requirements**

#### **Table 1. Design Parameters**





#### **9.2.2 Detailed Design Procedure**

#### *9.2.2.1 Step One: Select the Switching Frequency*

Choose the highest switching frequency possible in order to produce the smallest solution size. The high switching frequency allows for lower valued inductors and smaller output capacitors compared to a power supply that switches at a lower frequency. However, the highest switching frequency causes extra switching losses, which in turn decrease the device performance. The device is capable of operating between 200 kHz and 2 MHz. Select a moderate switching frequency of 1 MHz in order to achieve both a small solution size and a highefficiency operation. Using [Equation](#page-15-1) 5, R4 is calculates to 180 kΩ. A standard 1%, 182-kΩ resistor is used in the design.

#### *9.2.2.2 Step Two: Select the Output Inductor*

The inductor selected must operate across the entire TPS54418 device input voltage range. To calculate the value of the output inductor, use [Equation](#page-21-0) 19.  $K_{IND}$  is a coefficient that represents the amount of inductor ripple current relative to the maximum output current. The inductor ripple current is filtered by the output capacitor. Therefore, choosing high inductor ripple currents impacts the selection of the output capacitor since the output capacitor must have a ripple current rating equal to or greater than the inductor ripple current. In general, the inductor ripple value is at the discretion of the designer; however,  $K_{IND}$  is normally from 0.1 to 0.3 for the majority of applications.

For this design example, use a  $K_{\text{IND}}$  of 0.3 and the inductor value is calculated to be 0.96  $\mu$ H. For this design, use an inductor with the nearest standard value of 1.0  $\mu$ H. For the output filter inductor, it is important that the RMS current and saturation current ratings not be exceeded. The RMS and peak inductor current can be calculated in [Equation](#page-21-1) 21 and [Equation](#page-21-2) 22.

For this design, the RMS inductor current is 4.014 A and the peak inductor current is 4.58 A. The chosen inductor is a TOKO FDV0630-1R0M. It has a RMS current rating of 9.1 A and a saturation current rating of 20.2 A. The current ratings for this exceed the requirement, but the inductor was chosen for small physical size and low series resistance for high efficiency.

The current flowing through the inductor is the inductor ripple current plus the output current. During power up, faults or transient load conditions, the inductor current can increase above the calculated peak inductor current level calculated above. In transient conditions, the inductor current can increase up to the switch current limit of the device. For this reason, the most conservative approach is to specify an inductor with a saturation current rating equal to or greater than the switch current limit rather than the peak inductor current.

<span id="page-21-0"></span>
$$
L1 = \frac{V_{IN(max)} - V_{OUT}}{I_{OUT} \times K_{IND}} \times \frac{V_{OUT}}{V_{IN(max)} \times f_{SW}}
$$
(19)

$$
I_{RIPPLE} = \frac{\left(V_{IN(max)} - V_{OUT}\right)}{L1} \times \frac{V_{OUT}}{V_{IN(max)} \times f_{SW}}
$$
(20)

<span id="page-21-1"></span>
$$
I_{L(rms)} = \sqrt{\left( I_{OUT} \right)^2 + \frac{1}{12} \times \left( \frac{V_{OUT} \times \left( V_{IN(max)} - V_{OUT} \right)}{V_{IN(max)} \times L1 \times f_{SW}} \right)^2}
$$
(21)

$$
I_{\text{L}(peak)} = I_{\text{OUT}} + \left(\frac{I_{\text{RIPPLE}}}{2}\right) \tag{22}
$$

#### <span id="page-21-2"></span>*9.2.2.3 Step Three: Choose the Output Capacitor*

There are three primary considerations for selecting the value of the output capacitor. The output capacitor determines the modulator pole, the output voltage ripple, and how the regulator responds to a large change in load current. The output capacitance needs to be selected based on the more stringent of these three criteria.



The desired response to a large change in the load current is the first criteria. The output capacitor needs to supply the load with current when the regulator cannot. This situation would occur if there are desired hold-up times for the regulator where the output capacitor must hold the output voltage above a certain level for a specified amount of time after the input power is removed. The regulator is temporarily not able to supply sufficient output current if there is a large, fast increase in the current needs of the load such as transitioning from no load to a full load. The regulator usually needs two or more clock cycles for the control loop to see the change in load current and output voltage and adjust the duty cycle to react to the change. The output capacitor must be sized to supply the extra current to the load until the control loop responds to the load change. The output capacitance must be large enough to supply the difference in current for two clock cycles while only allowing a tolerable amount of droop in the output voltage. [Equation](#page-22-0) 25 shows the necessary minimum output capacitance.

For this example, the transient load response is specified as a 3% change in  $V_{\text{OUT}}$  for a load step from 1 A (50% load) to 2 A (100%).

$$
\Delta I_{\text{OUT}} = 2 - 1 = 1 \text{ A}
$$
\n
$$
\Delta V_{\text{OUT}} = 0.03 \times 1.8 = 0.054 \text{ V}
$$
\n(23)

Using these numbers gives a minimum capacitance of 37  $\mu$ F. This value does not take the ESR of the output capacitor into account in the output voltage change. For ceramic capacitors, the ESR is usually small enough to ignore in this calculation.

<span id="page-22-0"></span>[Equation](#page-22-1) 26 calculates the minimum output capacitance needed to meet the output voltage ripple specification. Where  $f_{SW}$  is the switching frequency,  $V_{RIPPIE}$  is the maximum allowable output voltage ripple, and  $I_{RIPPIE}$  is the inductor ripple current. In this case, the maximum output voltage ripple is 30 mV. [Equation](#page-22-1) 26 yields 5.2  $\mu$ F.

$$
C_{OUT (transient )} > \frac{2 \times \Delta I_{IOUT}}{f_{SW} \times \Delta V_{OUT}}
$$
\n
$$
C_{OUT (riiple )} > \frac{I_{Ripple}}{8 \times f_{SW} \times V_{OUT (riiple )}}
$$
\n(26)

<span id="page-22-1"></span>where

- $\bullet$   $\Delta I_{\text{OUT}}$  is the load step size
- $\Delta V_{\text{OUT}}$  is the acceptable output deviation
- $f_{SW}$  is the switching frequency
- $I_{\text{Ripple}}$  is the inductor ripple current
- $V_{\text{OUT(Ripple)}}$  is the acceptable DC output voltage ripple

[Equation](#page-22-2) 27 calculates the maximum ESR an output capacitor can have to meet the output voltage ripple specification. [Equation](#page-22-2) 27 indicates the ESR should be less than 57 m $\Omega$ . In this case, the ESR of the ceramic capacitor is much less than 57 mΩ.

Additional capacitance de-ratings for aging, temperature and DC bias should be factored in which increases this minimum value. For this example, two 22-μF, 10-V, X5R ceramic capacitors with 3 m $\Omega$  of ESR are used.

Capacitors generally have limits to the amount of ripple current they can handle without failing or producing excess heat. An output capacitor that can support the inductor ripple current must be specified. Some capacitor data sheets specify the RMS (root mean square) value of the maximum ripple current. [Equation](#page-22-3) 28 can be used to calculate the RMS ripple current the output capacitor needs to support. For this application, [Equation](#page-22-3) 28 yields 333 mA.

<span id="page-22-3"></span><span id="page-22-2"></span>
$$
R_{ESR} < \frac{V_{OUT (ripple)}}{I_{Ripple}} \tag{27}
$$
\n
$$
I_{CO(rms)} = \frac{V_{OUT} \times (V_{IN(max)} - V_{OUT})}{\sqrt{12 \times V_{IN(max)} \times L1 \times f_{SW}}} \tag{28}
$$

#### **[TPS54418](http://www.ti.com/product/tps54418?qgpn=tps54418)** JAJS383E –SEPTEMBER 2009–REVISED APRIL 2018 **[www.ti.com](http://www.ti.com)**

# *9.2.2.4 Step Four: Select the Input Capacitor*

The TPS54418 device requires a high quality ceramic, type X5R or X7R, input decoupling capacitor of at least 4.7 μF of effective capacitance and in some applications a bulk capacitance. The effective capacitance includes any DC bias effects. The voltage rating of the input capacitor must be greater than the maximum input voltage. The capacitor must also have a ripple current rating greater than the maximum input current ripple of the device. The input ripple current can be calculated using [Equation](#page-23-4) 29.

The value of a ceramic capacitor varies significantly over temperature and the amount of DC bias applied to the capacitor. The capacitance variations due to temperature can be minimized by selecting a dielectric material that is stable over temperature. X5R and X7R ceramic dielectrics are usually selected for power regulator capacitors because they have a high capacitance to volume ratio and are fairly stable over temperature. The output capacitor must also be selected with the dc bias taken into account. The capacitance value of a capacitor decreases as the dc bias across a capacitor increases.

For this example design, a ceramic capacitor with at least a 10 V voltage rating is required to support the maximum input voltage. For this example, one 10  $\mu$ F and one 0.1  $\mu$ F 10 V capacitors in parallel have been selected. The input capacitance value determines the input ripple voltage of the regulator. The input voltage ripple can be calculated using [Equation](#page-23-5) 30.

<span id="page-23-4"></span>
$$
I_{CIN(rms)} = I_{OUT} \times \sqrt{\frac{V_{OUT}}{V_{IN(min)}} \times \frac{(V_{IN(min)} - V_{OUT})}{V_{IN(min)}}}
$$
\n
$$
\Delta V_{IN} = \frac{I_{OUT(max)} \times 0.25}{C_{IN} \times f_{SW}}
$$
\n(30)

<span id="page-23-5"></span>Using the design example values,  $I_{OUT(max)} = 4$  A,  $C_{IN} = 10 \mu F$ ,  $f_{SW} = 1$  MHz, yields an input voltage ripple of 99 mV and a rms input ripple current of 1.96 A.

#### <span id="page-23-0"></span>*9.2.2.5 Step Five: Minimum Load DC COMP Voltage*

<span id="page-23-1"></span>The TPS54418 implements a minimum COMP voltage clamp for improved load-transient response. The COMP voltage tracks the peak inductor current, increasing as the peak inductor current increases, and decreases as the peak inductor current decreases. During a severe load-dump event, for instance, the COMP voltage decreases suddenly, falls below the minimum clamp value, then settles to a lower DC value as the control loop compensates for the transient event. During the time when COMP reaches the minimum clamp voltage, turnon of the high-side power switch is inhibited, keeping the low-side power switch on to discharge the output voltage overshoot more quickly.

Proper application circuit design must ensure that the minimum load steady-state COMP voltage is above the +3 sigma minimum clamp to avoid unwanted inhibition of the high side power switch. For a given design, the steadystate DC level of COMP must be measured at the minimum designed load and at the maximum designed input voltage, then compared to the minimum COMP clamp voltage shown in [Figure](#page-10-0) 22. These conditions give the minimum COMP voltage for a given design. Generally, the COMP voltage and minimum clamp voltage move by about the same amount with temperature. Increasing the minimum load COMP voltage is accomplished by decreasing the output inductor value or the switching frequency used in a given design.

#### <span id="page-23-2"></span>*9.2.2.6 Step Six: Choose the Soft-Start Capacitor*

<span id="page-23-3"></span>The soft-start capacitor determines the minimum amount of time it takes for the output voltage to reach its nominal programmed value during power up. This is useful if a load requires a controlled voltage slew rate. This is also used if the output capacitance is very large and would require large amounts of current to quickly charge the capacitor to the output voltage level. The large currents necessary to charge the capacitor may make the device reach the current limit or excessive current draw from the input power supply may cause the input voltage rail to sag. Limiting the output voltage slew rate solves both of these problems.

The soft-start capacitor value can be calculated using [Equation](#page-24-0) 31. For the example circuit, the soft-start time is not too critical since the output capacitor value is 44  $\mu$ F which does not require much current to charge to 1.8 V. The example circuit has the soft-start time set to an arbitrary value of 4 ms which requires a 10 nF capacitor. In the device,  $I_{SS}$  is 2  $\mu$ A and  $V_{REF}$  is 0.8 V. For this application, maintain the soft-start time in the range between 1 ms and 10 ms.



A 0.1-μF ceramic capacitor must be connected between the BOOT to PH pin for proper operation. It is recommended to use a ceramic capacitor with X5R or better grade dielectric. The capacitor should have 10 V or higher voltage rating.

# *9.2.2.8 Step Eight: Undervoltage Lockout Threshold*

*9.2.2.7 Step Seven: Select the Bootstrap Capacitor*

The undervoltage lockout (UVLO) can be adjusted using an external voltage divider on the EN pin of the TPS54418. The UVLO has two thresholds, one for power up when the input voltage is rising and one for power down or brown outs when the input voltage is falling. For the example design, the supply should turn on and start switching once the input voltage increases above 3.1 V ( $V<sub>STAR</sub>$ ). Switching continues until the input voltage falls below 2.8 V ( $V<sub>STOP</sub>$ ).

<span id="page-24-1"></span>The programmable UVLO and enable voltages are set using a resistor divider between the VIN pin and GND to the EN pin. [Equation](#page-24-1) 32 and [Equation](#page-24-2) 33 can be used to calculate the resistance values necessary. From [Equation](#page-24-1) 32 and [Equation](#page-24-2) 33, a 48.7 kΩ between the VIN pin and the EN pin and a 32.4-kΩ resistor between the EN pin and GND are required to produce the 3.1-V start voltage and the 2.8-V stop voltage.

$$
R1 = \frac{0.944 \cdot V_{\text{START}} - V_{\text{STOP}}}{2.59 \times 10^{-6}}
$$
\n
$$
R2 = \frac{1.18 \cdot R1}{V_{\text{STOP}} - 1.18 + R1 \cdot 3.2 \times 10^{-6}}
$$
\n(32)

## <span id="page-24-2"></span>*9.2.2.9 Step Nine: Select Output Voltage and Feedback Resistors*

<span id="page-24-3"></span>For the example design, 100 kΩ was selected for R6. Using [Equation](#page-24-3) 34, R7 is calculated as 80 kΩ. The nearest standard 1% resistor is 80.6 kΩ.

$$
RT = \frac{V_{ref}}{V_{OUT} - V_{ref}} R6
$$
 (34)

## **9.2.2.9.1 Output Voltage Limitations**

Due to the internal design of the TPS54418, there are limitations to the minimum and maximum achievable output voltages. The output voltage can never be lower than the internal voltage reference of 0.8 V. Above 0.8 V, the output voltage may be limited by the minimum controllable on time. The minimum output voltage in this case is given by [Equation](#page-24-4) 35. There is also a maximum achievable output voltage which is limited by the minimum off time. The maximum output voltage is given by [Equation](#page-25-0) 36. These equations represent the results when the power MOSFETs are matched. Refer to [SLYT293](http://www.ti.com/lit/pdf/SLYT293) for more information.

<span id="page-24-4"></span> $V_{\text{OUT (min)}} = t_{\text{ON (min)}} \times f_{\text{SW (max)}} \times V_{\text{IN (max)}} - I_{\text{OUT (min)}} (R_{\text{LS (min)}} + R_{\text{DCR}})$ 

where

- $V_{\text{OUT}(min)}$  is the minimum achievable output voltage
- $t_{ON(min)}$  is the minimum controllable on-time (110 nsec typical)
- $f_{SW(max)}$  is the maximum switching frequency including tolerance
- $V_{IN(max)}$  is the maximum input voltage
- $I_{\text{OUT(min)}}$  is the minimum load current
- $R_{LS(min)}$  is the minimum low-side MOSFET on-resistance. (30 m $\Omega$  typical)
- $R_{DCR}$  is the series resistance of output inductor  $(35)$

25



<span id="page-24-0"></span>
$$
\mathsf{ww.t.com}
$$

 $ss = \frac{ISS \times I_{SS}}{11}$ REF  $C_{\text{esc}} = \frac{I_{SS} \times t}{I}$ V  $=\frac{I_{SS} \times}{I}$ 

where

- $C_{SS}$  is in nF
- $\cdot$  I<sub>SS</sub> is in  $\mu$ A
- $\bullet$  t<sub>SS</sub> is in ms
- $V_{REF}$  is in V (31)

**[TPS54418](http://www.ti.com/product/tps54418?qgpn=tps54418)** JAJS383E –SEPTEMBER 2009–REVISED APRIL 2018 **[www.ti.com](http://www.ti.com)**

<span id="page-25-0"></span>
$$
V_{OUT \, (max)} = (1 - t_{OFF \, (max)} f_{SW \, (max)}) V_{IN \, (min)} - I_{OUT \, (max)} (R_{LS \, (max)} + R_{DCR})
$$

#### where

26

- $V_{\text{OUT(max)}}$  is the maximum achievable output voltage
- $t_{\text{OFF(max)}}$  is the maximum, minimum controllable off time (60 ns typical)
- $f_{SW(max)}$  is the maximum switching frequency including tolerance
- $V_{IN(min)}$  is the minimum input voltage
- $I_{\text{OUT(max)}}$  is the maximum load current
- $R_{HS(max)}$  is the maximum high-side MOSFET on-resistance. (70 m $\Omega$  max)
- $R_{DCR}$  is the series resistance of output inductor (36)  $(36)$

#### *9.2.2.10 Step 10: Select Loop Compensation Components*

There are several industry techniques used to compensate DC/DC regulators. The method presented here is easy to calculate and yields high phase margins. For most conditions, the regulator has a phase margin between 60 and 90 degrees. The method presented here ignores the effects of the slope compensation that is internal to the TPS54418. Because the slope compensation is ignored, the **actual** crossover frequency is usually lower than the crossover frequency used in the calculations. Use SwitcherPro software for a more accurate design.

To get started, the modulator pole, f<sub>P(mod)</sub>, and the esr zero, f<sub>Z1</sub> must be calculated using [Equation](#page-25-1) 37 and [Equation](#page-25-2) 38. For  $C_{\text{OUT}}$ , derating the capacitor is not needed as the 1.8 V output is a small percentage of the 10 V capacitor rating. If the output is a high percentage of the capacitor rating, use the capacitor manufacturer information to derate the capacitor value. Use [Equation](#page-25-3) 39 and [Equation](#page-25-4) 40 to estimate a starting point for the crossover frequency, f<sub>C</sub>. For the example design, f<sub>P(mod)</sub> is 8.04 kHz and f<sub>Z1</sub> is 2412 kHz. [Equation](#page-25-3) 39 is the geometric mean of the modulator pole and the esr zero and [Equation](#page-25-4) 40 is the mean of modulator pole and the switching frequency. [Equation](#page-25-3) 39 yields 139 kHz and [Equation](#page-25-4) 40 gives 63 kHz. Use the lower value of [Equation](#page-25-3) 39 or [Equation](#page-25-4) 40 as the maximum crossover frequency. For this example, fc is 35 kHz. Next, the compensation components are calculated. A resistor in series with a capacitor is used to create a compensating zero. A capacitor in parallel to these two components forms the compensating pole (if needed).

<span id="page-25-1"></span>
$$
f_{P(mod)} = \frac{I_{OUT(max)}}{2\pi \times V_{OUT} \times C_{OUT}} \tag{37}
$$

<span id="page-25-2"></span>
$$
f_{Z1} = \frac{1}{C_{OUT} \times R_{ESR} \times 2\pi}
$$
\n(38)

$$
f_C = \sqrt{f_{P(mod)} + f_{Z1}}
$$
(38)

$$
f_C = \sqrt{f_{P(mod)} \times \frac{f_{SW}}{2}}
$$
 (40)

The compensation design takes the following steps:

<span id="page-25-4"></span><span id="page-25-3"></span> $\frac{(\text{mod})}{2}$ <br>sation design<br>he anticipate<br>value. In this<br>13 A/V and t<br> $\times f_C \times V_{\text{OUT}}$ 1. Set up the anticipated cross-over frequency. Use [Equation](#page-25-5) 41 to calculate the compensation network's resistor value. In this example, the anticipated cross-over frequency  $f_c$  is 35 kHz. The power stage gain  $(\mathsf{g}_{\mathsf{M}(\mathsf{ps})})$  is 13 A/V and the error amplifier gain  $(\mathsf{g}_{\mathsf{M}(\mathsf{ea})})$  is 225uA/V.

$$
R3 = \frac{2\pi \times f_C \times V_{OUT} \times C_{OUT}}{g_{M(ea)} \times V_{REF} \times g_{M(ps)}}
$$
(41)

<span id="page-25-6"></span><span id="page-25-5"></span>2. Place compensation zero at the pole formed by the load resistor and the output capacitor. The compensation network's capacitor can be calculated from [Equation](#page-25-6) 42.

$$
C3 = \frac{R_{OUT} \times C_{OUT}}{R3} \tag{42}
$$

3. An additional pole can be added to attenuate high frequency noise. In this application, it is not necessary to add it.

From the procedures above, start with a 11.2 kΩ resistor and a 2650pF capacitor. After prototyping and bode plot measurement, the optimized compensation network selected for this design includes a 7.5 kΩ resistor and a 2700 pF capacitor.



#### *9.2.2.11 Power Dissipation Estimate*

<span id="page-26-0"></span>Use [Equation](#page-26-0) 43 through [Equation](#page-26-1) 52 to help estimate the device power dissipation under continuous conduction mode (CCM) operation. The power dissipation of the device ( $P_{TOT}$ ) includes conduction loss ( $P_{COMP}$ ), dead time loss (P<sub>D</sub>), switching loss (P<sub>SW</sub>), gate drive loss (P<sub>GD</sub>) and supply current loss (P<sub>Q</sub>).



$$
P_Q = 350 \times (10)^{-6} \times V_{IN}
$$

where

- $\bullet$  I<sub>OUT</sub> is the output current (A)
- R<sub>DS(on)</sub> is the on-resistance of the high-side MOSFET  $(\Omega)$
- $V_{\text{OUT}}$  is the output voltage (V)
- $V_{IN}$  is the input voltage (V)
- $f_{SW}$  is the switching frequency (Hz) (49)

 $P_{TOT} = P_{COMP} + P_{D} + P_{SW} + P_{GD} + P_{Q}$  (50)

For a given ambient temperature,

$$
T_J = T_A + R_{TH} \times P_{TOT} \tag{51}
$$

<span id="page-26-1"></span>For maximum junction temperature ( $T_{J(max)} = 150^{\circ}C$ )

 $T_{A(max)} = T_{J(max)} - R_{TH} \times P_{TOT}$ 

where

- $P_{TOT}$  is the total device power dissipation (W)
- $T_A$  is the ambient temperature (°C)
- T<sub>J</sub> is the junction temperature (°C)
- $R_{TH}$  is the thermal resistance of the package (°C/W)
- $T_{J(max)}$  is maximum junction temperature (°C)
- $T_{A(max)}$  is maximum ambient temperature (°C) (52)

Additional power can be lost in the regulator circuit due to the inductor ac and dc losses and trace resistance that impact the overall regulator efficiency. [Figure](#page-26-2) 36 and [Figure](#page-26-2) 37 show power dissipation for the EVM.

<span id="page-26-2"></span>

JAJS383E –SEPTEMBER 2009–REVISED APRIL 2018 **[www.ti.com](http://www.ti.com)**

**ISTRUMENTS** 

Texas

#### **9.2.3 Application Curves**





**[www.ti.com](http://www.ti.com)** JAJS383E –SEPTEMBER 2009–REVISED APRIL 2018





JAJS383E –SEPTEMBER 2009–REVISED APRIL 2018 **[www.ti.com](http://www.ti.com)**





## <span id="page-30-0"></span>**10 Power Supply Recommendations**

These devices are designed to operate from an input voltage supply between 2.95 V and 6 V. This supply must be well regulated. Proper bypassing of input supplies and internal regulators is also critical for noise performance, as is PCB layout and grounding scheme. See the recommendations in the *Layout [Guidelines](#page-30-2)* section.

## <span id="page-30-1"></span>**11 Layout**

## <span id="page-30-2"></span>**11.1 Layout Guidelines**

Layout is a critical portion of good power supply design. There are several signal paths that conduct fast changing currents or voltages that can interact with stray inductance or parasitic capacitance to generate noise or degrade the power supplies performance.

- Minimize the loop area formed by the bypass capacitor connections and the VIN pins. See [Figure](#page-31-1) 54 for a PCB layout example.
- The GND pins and AGND pin should be tied directly to the power pad under the TPS54418 device. The power pad should be connected to any internal PCB ground planes using multiple vias directly under the device. Additional vias can be used to connect the top-side ground area to the internal planes near the input and output capacitors. For operation at full rated load, the top-side ground area along with any additional internal ground planes must provide adequate heat dissipating area.
- Place the input bypass capacitor as close to the device as possible.
- Route the PH pin to the output inductor. Because the PH connection is the switching node, place the output inductor close to the PH pins. Minimize the area of the PCB conductor to prevent excessive capacitive coupling.
- The boot capacitor must also be located close to the device.
- The sensitive analog ground connections for the feedback voltage divider, compensation components, softstart capacitor and frequency set resistor should be connected to a separate analog ground trace as shown in [Figure](#page-31-1) 54.
- The RT/CLK pin is particularly sensitive to noise so the RT resistor should be located as close as possible to the device and routed with minimal trace lengths.
- The additional external components can be placed approximately as shown. It is possible to obtain acceptable performance with alternate PCB layouts, however, this layout has been shown to produce good results and can be used as a guide.

JAJS383E –SEPTEMBER 2009–REVISED APRIL 2018 **[www.tij.co.jp](http://www.tij.co.jp)**

INSTRUMENTS

**TEXAS** 

### <span id="page-31-0"></span>**11.2 Layout Example**



# VIA to Ground Plane

<span id="page-31-1"></span>**Figure 54. PCB Layout Example**



# <span id="page-32-0"></span>**12** デバイスおよびドキュメントのサポート

# <span id="page-32-1"></span>**12.1** デバイス・サポート

#### **12.1.1 WEBENCH®**ツールによるカスタム設計

[ここをクリックす](https://webench.ti.com/wb5/WBTablet/PartDesigner/quickview.jsp?base_pn=TPS54418&origin=ODS&litsection=device_support)ると、WEBENCH® Power Designerにより、TPS54418デバイスを使用するカスタム設計を作成できます。

- 1. 最初に、入力電圧(V<sub>IN</sub>)、出力電圧(V<sub>OUT</sub>)、出力電流(I<sub>OUT</sub>)の要件を入力します。
- 2. オプティマイザのダイヤルを使用して、効率、占有面積、コストなどの主要なパラメータについて設計を最適化します。
- 3. 生成された設計を、テキサス・インスツルメンツが提供する他のソリューションと比較します。

WEBENCH Power Designerでは、カスタマイズされた回路図と部品リストを、リアルタイムの価格と部品の在庫情報と併せ て参照できます。

ほとんどの場合、次の操作を実行可能です。

- 電気的なシミュレーションを実行し、重要な波形と回路の性能を確認する。
- 熱シミュレーションを実行し、基板の熱特性を把握する。
- カスタマイズされた回路図やレイアウトを、一般的なCADフォーマットでエクスポートする。
- 設計のレポートをPDFで印刷し、同僚と設計を共有する。

WEBENCHツールの詳細は、[www.ti.com/WEBENCH](http://www.ti.com/lsds/ti/analog/webench/overview.page?DCMP=sva_web_webdesigncntr_en&HQS=sva-web-webdesigncntr-vanity-lp-en)でご覧になれます。

### **12.1.2** 開発サポート

SWIFT™の他のドキュメントについては、TI Webサイトの[www.ti.com/swift](http://www.ti.com/ww/en/analog/swift/index.html)を参照してください。

### <span id="page-32-2"></span>**12.2** 商標

SWIFT is a trademark of Texas Instruments. WEBENCH is a registered trademark of Texas Instruments. All other trademarks are the property of their respective owners.

## <span id="page-32-3"></span>**12.3** 静電気放電に関する注意事項



これらのデバイスは、限定的なESD(静電破壊)保護機能を内 蔵しています。保存時または取り扱い時は、MOSゲートに対す る静電破壊を防 ▲ ルするために、リード線同士をショートさせて おくか、デバイスを導電フォームに入れる必要があります。

### <span id="page-32-4"></span>**12.4 Glossary**

[SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

# <span id="page-32-5"></span>**13** メカニカル、パッケージ、および注文情報

以降のページには、メカニカル、パッケージ、および注文に関する情報が記載されています。この情報は、そのデバイスに ついて利用可能な最新のデータです。このデータは予告なく変更されることがあり、ドキュメントが改訂される場合もありま す。本データシートのブラウザ版を使用されている場合は、画面左側の説明をご覧ください。



## **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 19-Oct-2022



**TEXAS** 

## **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**





#### Pack Materials-Page 1



# **PACKAGE MATERIALS INFORMATION**

www.ti.com 11-Oct-2024



\*All dimensions are nominal



# **GENERIC PACKAGE VIEW**

# **RTE 16 WQFN - 0.8 mm max height**

**3 x 3, 0.5 mm pitch** PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.







# **PACKAGE OUTLINE**

# **RTE0016F WQFN - 0.8 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **EXAMPLE BOARD LAYOUT**

# **RTE0016F WQFN - 0.8 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **EXAMPLE STENCIL DESIGN**

# **RTE0016F WQFN - 0.8 mm max height**

PLASTIC QUAD FLATPACK - NO LEAD



6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや 設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供してお り、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的に かかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプ リケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載す ることは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを 自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TI の製品は、TI [の販売条件、](https://www.ti.com/ja-jp/legal/terms-conditions/terms-of-sale.html)または [ti.com](https://www.ti.com) やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供され ています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありま せん。

お客様がいかなる追加条項または代替条項を提案した場合でも、TI はそれらに異議を唱え、拒否します。

郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated