

Technical documentation





#### **[THS3215](https://www.tij.co.jp/product/jp/ths3215?qgpn=ths3215)**

JAJSGM2C – MARCH 2016 – REVISED JUNE 2021

# **THS3215 650MHz**、差動からシングルエンドへの変換、**DAC** 出力アンプ

# **1** 特長

<span id="page-0-0"></span>**TEXAS** 

• 入力段:内部ゲイン 2V/V

**INSTRUMENTS** 

- バッファ付き差動入力
- シングルエンドの低インピーダンス出力
- フルパワー帯域幅:350MHz (2V<sub>PP</sub>)
- 出力段:外部でゲインを変更可能
	- フルパワー帯域幅: 270MHz (5V<sub>PP</sub>)
	- スルーレート:3000V/µs
	- SPDT 入力スイッチとマルチプレクサ
- 全信号パス:入力段 + 出力段
	- HD2 (20MHz、5V<sub>PP</sub>、100Ω 負荷): –66dBc
	- HD3 (20MHz、5V<sub>PP</sub>、100Ω 負荷): –68dBc
	- 100Ω 負荷に 10V<sub>PP</sub> を出力 (±6.5V 両電源を使用)
	- 重い容量性負荷に 12Vpp を出力 (15V 単電源を 使用)
- 低インピーダンス出力を備えた内部 DC 基準バッファ
- 電源電圧範囲
	- 両電源:±4V~±7.9V
	- 単電源:8V~15.8V

# **2** アプリケーション

- D/A コンバータ (DAC) の出力アンプ
- 広帯域任意波形ジェネレータ (AWG) の出力ドライバ
- 20V<sub>PP</sub> を超える出力アンプ [\(THS3091](https://www.tij.co.jp/product/jp/ths3091)) へのプリドライ バ
- ピエゾ素子用の単一電源、大容量性負荷のドライバ

# **3** 概要

THS3215 は、相補電流出力のデジタル / アナログ・コン バータ (DAC) と接続するために必要な主要信号チェー ン・コンポーネントを統合しています。

この 2 段アンプ・システムがもたらす柔軟性は、各種シス テムが必要とする差動入力シングルエンド出力 DC 結合 低歪み信号処理を実現します。入力段は DAC の抵抗性 終端をバッファリングし、2V/V の固定ゲインで差動からシ ングルエンドに信号を変換します。この差動からシングル エンドへの出力は、外部で直接使用することができ、RLC フィルタまたはアッテネータ経由で内部出力電力段 (OPS) の入力に接続することもできます。この広帯域電流 帰還出力電力段は、外部ピンでゲインを柔軟に設定でき ます。

出力電力段の非反転入力に接続された内部 2×1 マルチ プレクサ (mux) により、内部差動 - シングルエンド段 (D2S) 出力と外部入力を簡単に切り替えることできます。

オプションのオンチップ中間電源バッファは、単一電源動 作中に信号パス段を経由してバイアス印加するための広 帯域低出力インピーダンスの電圧源となります。この機能 により、最高 15.8V の電源で動作する単一電源 AC 結合 アプリケーションで、非常に簡単にバイアスを印加できま す。このバッファへの外部入力を使うと、DC 誤差補正ル ープや、簡単な出力 DC オフセット機能を実現できます。

類似デバイスの [THS3217](https://www.tij.co.jp/product/jp/ths3217) も同じ機能を備えていますが、 静止電力と帯域幅がより大きくなります。THS3215 と THS3217 は、テキサス・インスツルメンツの新しい AWG アプリケーション用高速 DAC である [DAC38J82](https://www.tij.co.jp/product/jp/dac38j82) などをサ ポートしています。

#### 制品情報 $(1)$



(1) 提供されているすべてのパッケージについては、データシートの 末尾にあるパッケージ・オプションについての付録を参照してくだ さい。



ゲイン **= 5V/V**、差動からシングルエンドへのライン・ドライバと、オプションの外部フィルタ

英語版の TI 製品についての情報を翻訳したこの資料は、製品の概要を確認する目的で便宜的に提供しているものです。該当する正式な英語版の最新情報は、 ◆◆ www.ti.com で閲覧でき、その内容が常に優先されます。TI では翻訳の正確性および妥当性につきましては一切保証いたしません。実際の設計などの前には、必ず 最新版の英語版をご参照くださいますようお願いいたします。



# **Table of Contents**





# **4 Revision History**

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。



- Changed *DC output impedance* parameter: deleted maximum specification, changed test level from A to C .... [6](#page-5-0)
- Changed *DC output impedance* parameter: deleted maximum specification, changed test level from A to C .... [7](#page-6-0)
- Deleted minimum and maximum specifications from *DC output impedance* parameter.................................. [11](#page-10-0)



#### **Changes from Revision \* (March 2016) to Revision A (April 2016) Page**

• データシートのステータスを製品プレビューから量産データへ変更..........................................................................[1](#page-0-0)



# <span id="page-3-0"></span>**Device Comparison Table**



(1)  $A_V$  is the voltage gain.

# **5 Pin Configuration and Functions**



#### 図 **5-1. RGV Package 16-Pin VQFN Top View**

#### 表 **5-1. Pin Functions**



(1) Throughout this document +V<sub>CC</sub> refers to the voltage applied at the +VCC1 and +VCC2 pins, and  $-V_{CC}$  is the voltage applied at the – VCC1 and –VCC2 pins.

<span id="page-4-0"></span>

# **6 Specifications**

#### **6.1 Absolute Maximum Ratings**



over operating free-air temperature range (unless otherwise noted) $(1)$ 

(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Long-term continuous current for electromigration limits.

#### **6.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)



#### **6.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *[Semiconductor and IC Package Thermal Metrics](https://www.ti.com/lit/pdf/spra953)* application [report.](https://www.ti.com/lit/pdf/spra953)



## <span id="page-5-0"></span>**6.5 Electrical Characteristics: D2S**

at +V $_{\rm CC}$  = 6.0 V, –V $_{\rm CC}$  = –6.0 V, A<sub>V</sub> = 2 V/V, 25-Ω source impedance, input common-mode voltage (V<sub>IC</sub>) = 0.25 V, external OPS input selected (PATHSEL ≥ 1.3 V), V<sub>REF</sub> = GND, R<sub>LOAD</sub> = 100 Ω, and T<sub>J</sub> ≈ 25°C (unless otherwise noted)



## <span id="page-6-0"></span>**6.5 Electrical Characteristics: D2S (continued)**

at +V<sub>CC</sub> = 6.0 V, -V<sub>CC</sub> = -6.0 V, A<sub>V</sub> = 2 V/V, 25- $\Omega$  source impedance, input common-mode voltage (V<sub>IC</sub>) = 0.25 V, external OPS input selected (PATHSEL ≥ 1.3 V), V<sub>REF</sub> = GND, R<sub>LOAD</sub> = 100 Ω, and T<sub>J</sub> ≈ 25°C (unless otherwise noted)



(1) Test levels (all values set by characterization and simulation): (A) 100% tested at T<sub>A</sub>≈ T<sub>J</sub>≈ 25°C; over temperature limits by characterization and simulation. (B) Not tested in production; limits set by characterization and simulation. (C) Typical value only for information. DC limits tested with no self-heating. Add internal self heating to T<sub>A</sub> for T<sub>J</sub>.

(2) This slew rate is the average of the rising and falling time estimated from the large-signal bandwidth as: (Vpeak /  $\sqrt{2}$ ) × 2 $\pi$  × f<sub>-3dB</sub>.<br>(3) Currents out of pin treated as a positive polarity.

Currents out of pin treated as a positive polarity.

(4) Applies to input pins 2 (IN+) and 3 (IN–).

(5) Output measured at pin 6.

(6) Output measured at pin 6.

## **6.6 Electrical Characteristics: OPS**

at +V $_{\rm CC}$  = 6.0 V, –V $_{\rm CC}$  = –6.0 V, 25-Ω D2S source impedance, D2S input common-mode voltage (V<sub>IC</sub>) = 0.25 V, V $_{\rm REF}$  = GND,  $R_F$  = 249 Ω<sup>[\(1\)](#page-8-0)</sup>,  $R_G$  = 162 Ω, A<sub>V</sub> = 2.5 V/V, OPS  $R_{LOAD}$  = 100 Ω, OPS enabled (DISABLE ≤ 0.7 V or floated), external OPS input selected (PATHSEL ≥ 1.3 V), and T $_{\textrm{J}}$  ≈ 25°C (unless otherwise noted)



# **6.6 Electrical Characteristics: OPS (continued)**

at +V $_{\rm CC}$  = 6.0 V, –V $_{\rm CC}$  = –6.0 V, 25-Ω D2S source impedance, D2S input common-mode voltage (V<sub>IC</sub>) = 0.25 V, V $_{\rm REF}$  = GND,  $R_F$  = 249 Ω<sup>[\(1\)](#page-8-0)</sup>,  $R_G$  = 162 Ω, A<sub>V</sub> = 2.5 V/V, OPS  $R_{LOAD}$  = 100 Ω, OPS enabled (DISABLE ≤ 0.7 V or floated), external OPS input selected (PATHSEL ≥ 1.3 V), and T $_{\textrm{J}}$  ≈ 25°C (unless otherwise noted)



## <span id="page-8-0"></span>**6.6 Electrical Characteristics: OPS (continued)**

at +V $_{\rm CC}$  = 6.0 V, –V $_{\rm CC}$  = –6.0 V, 25-Ω D2S source impedance, D2S input common-mode voltage (V<sub>IC</sub>) = 0.25 V, V $_{\rm REF}$  = GND,  $R_F$  = 249 Ω<sup>(1)</sup>,  $R_G$  = 162 Ω, A<sub>V</sub> = 2.5 V/V, OPS  $R_{LOAD}$  = 100 Ω, OPS enabled (DISABLE ≤ 0.7 V or floated), external OPS input selected (PATHSEL ≥ 1.3 V), and T $_{\textrm{J}}$  ≈ 25°C (unless otherwise noted)



(1) Output power stage includes an internal 18.5-kΩ feedback resistor. This internal resistor, in parallel with an external 249-Ω R<sub>F</sub> and 162- $\Omega$  R<sub>G</sub>, results in a gain of 2.5 V/V after including a nominal gain loss of 0.9935 V/V due to the input buffer and loop-gain effects.

(2) Test levels (all values set by characterization and simulation): (A) 100% tested at T<sub>A</sub>≈ T<sub>J</sub>≈ 25°C; over temperature limits by characterization and simulation. (B) Not tested in production; limits set by characterization and simulation. (C) Typical value only for information. DC limits tested with no self-heating. Add internal self heating to T<sub>A</sub> for T<sub>J</sub>.

(3) This slew rate is the average of the rising and falling time estimated from the large-signal bandwidth as: (Vpeak / √ 2) × 2π × f<sub>–3dB</sub>.<br>(4) Output measured at pin 11.

Output measured at pin 11.

(5) Currents out of pin treated as a positive polarity.

(6) Output measured at pin 11.

(7) Currents out of pin treated as a positive polarity.



## <span id="page-9-0"></span>**6.7 Electrical Characteristics: D2S + OPS**

at +V<sub>CC</sub> = 6.0 V, –V<sub>CC</sub> = –6.0 V, 25- $\Omega$  D2S source impedance, D2S input V<sub>IC</sub> = 0.25 V, internal path selected to OPS (PATHSEL ≤ 0.7 V or floated), V<sub>REF</sub> = GND, combined A<sub>V</sub> = 5 V/V, D2S R<sub>LOAD</sub>= 200 Ω, R<sub>F</sub> = 249 Ω<sup>(1)</sup>, R<sub>G</sub> = 162 Ω (OPS A<sub>V</sub> = 2.5 V/V), OPS enabled (DISABLE ≤ 0.7 V or floated), OPS R<sub>LOAD</sub> = 100 Ω, and Tյ ≈ 25°C (unless otherwise noted)



(1) Output power stage includes an internal 18.5-kΩ feedback resistor. This internal resistor, in parallel with an external 249-Ω RF and 162- $\Omega$  R<sub>G</sub>, results in a gain of 2.5 V/V after including a nominal gain loss of 0.9935 V/V due to the input buffer and loop-gain effects.

(2) Test levels (all values set by characterization and simulation): (A) 100% tested at T<sub>A</sub>≈ T<sub>J</sub>≈ 25°C; over temperature limits by characterization and simulation. (B) Not tested in production; limits set by characterization and simulation. (C) Typical value only for information.

(3) This slew rate is the average of the rising and falling time estimated from the large-signal bandwidth as: (Vpeak /  $\sqrt{2}$ ) × 2 $\pi$  × f<sub>-3dB</sub>.<br>(4) Output measured at pin 11.

Output measured at pin 11.

<span id="page-10-0"></span>

## **6.8 Electrical Characteristics: Midscale (DC) Reference Buffer**

at +V $_{\rm CC}$  = 6.0 V, –V $_{\rm CC}$  = –6.0 V, R<sub>LOAD</sub> = 150 Ω at pin 15, and Tյ ≈ 25°C (unless otherwise noted)



(1) Test levels (all values set by characterization and simulation): (A) 100% tested at T<sub>A</sub>≈ T<sub>J</sub>≈ 25°C; over temperature limits by characterization and simulation. (B) Not tested in production; limits set by characterization and simulation. (C) Typical value only for information.

(2) This slew rate is the average of the rising and falling time estimated from the large-signal bandwidth as:  $(V_{PEAK} / \sqrt{2}) \times 2\pi \times f_{-3dB}$ .

(3) Currents out of pin treated as a positive polarity.

# <span id="page-11-0"></span>**6.9 Typical Characteristics: D2S + OPS**

at +V<sub>CC</sub> = 6 V, -V<sub>CC</sub> = -6 V, 25- $\Omega$  D2S source impedance, V<sub>IC</sub> = 0.25 V, internal path selected (PATHSEL = GND), V<sub>REF</sub> = GND, D2S R<sub>LOAD</sub> = 200 Ω at pin 6, R<sub>F</sub> = 249 Ω, R<sub>G</sub> = 162 Ω, OPS A<sub>V</sub> = 2.5 V/V, OPS On (DISABLE = GND), OPS R<sub>LOAD</sub> = 100 Ω at pin 11, and T $_J$  ≈ 25°C (unless otherwise noted)





## **6.9 Typical Characteristics: D2S + OPS (continued)**

at +V<sub>CC</sub> = 6 V, -V<sub>CC</sub> = -6 V, 25- $\Omega$  D2S source impedance, V<sub>IC</sub> = 0.25 V, internal path selected (PATHSEL = GND), V<sub>REF</sub> = GND, D2S R<sub>LOAD</sub> = 200 Ω at pin 6, R<sub>F</sub> = 249 Ω, R<sub>G</sub> = 162 Ω, OPS A<sub>V</sub> = 2.5 V/V, OPS On (DISABLE = GND), OPS R<sub>LOAD</sub> = 100 Ω at pin 11, and T $_J$  ≈ 25°C (unless otherwise noted)





# <span id="page-13-0"></span>**6.10 Typical Characteristics: D2S Only**

at +V<sub>CC</sub> = 6.0 V, –V<sub>CC</sub> = –6.0 V, fixed gain of 2 V/V, 25- $\Omega$  D2S source impedance, V<sub>IC</sub> = 0.25 V, external path selected (PATHSEL = +V<sub>CC</sub>), V<sub>REF</sub> = GND, D2S R<sub>LOAD</sub> = 100 Ω at pin 6, and Tյ ≈ 25°C (unless otherwise noted)



<span id="page-14-0"></span>

# **6.10 Typical Characteristics: D2S Only (continued)**

at +V<sub>CC</sub> = 6.0 V, –V<sub>CC</sub> = –6.0 V, fixed gain of 2 V/V, 25- $\Omega$  D2S source impedance, V<sub>IC</sub> = 0.25 V, external path selected (PATHSEL = +V<sub>CC</sub>), V<sub>REF</sub> = GND, D2S R<sub>LOAD</sub> = 100 Ω at pin 6, and Tյ ≈ 25°C (unless otherwise noted)



# <span id="page-15-0"></span>**6.11 Typical Characteristics: OPS Only**





## **6.11 Typical Characteristics: OPS Only (continued)**





# **6.11 Typical Characteristics: OPS Only (continued)**





## **6.11 Typical Characteristics: OPS Only (continued)**





# <span id="page-19-0"></span>**6.12 Typical Characteristics: Midscale (DC) Reference Buffer**

at +V<sub>CC</sub> = 6.0 V, –V<sub>CC</sub> = –6.0 V, R<sub>LOAD</sub> = 150 Ω, and Tյ ≈ 25°C (unless otherwise noted)



<span id="page-20-0"></span>

## **6.13 Typical Characteristics: Switching Performance**

at +V<sub>CC</sub> = 6 V, -V<sub>CC</sub> = -6 V, 25- $\Omega$  D2S source impedance, V<sub>IC</sub> = 0.25 V, internal path selected (PATHSEL = GND), V<sub>REF</sub> = GND, D2S R<sub>LOAD</sub> = 200 Ω at pin 6, R<sub>F</sub> = 249 Ω, R<sub>G</sub> = 162 Ω, OPS On (DISABLE = GND), OPS R<sub>LOAD</sub> = 100 Ω at pin 11, and  ${\sf T}_{\sf J}\,{\approx}\,25^\circ{\sf C}$  (unless otherwise noted)





# <span id="page-21-0"></span>**6.14 Typical Characteristics: Gain Drift**

at +V<sub>CC</sub> = 6 V, -V<sub>CC</sub> = -6 V, 50- $\Omega$  D2S source impedance, V<sub>IC</sub> = 0.25 V, internal path selected (PATHSEL = GND), V<sub>REF</sub> = GND, D2S R<sub>LOAD</sub> = 100 Ω at pin 6, R<sub>F</sub> = 249 Ω, R<sub>G</sub> = 162 Ω, OPS on (DISABLE = GND), OPS R<sub>LOAD</sub> = 100 Ω at pin 11, and  ${\sf T}_{\sf J}\,{\approx}\,25^\circ{\sf C}$  (unless otherwise noted)



<span id="page-22-0"></span>

# **7 Parameter Measurement Information**

#### **7.1 Overview**

The THS3215 comprises three blocks of high-performance amplifiers. Each block requires both frequencyresponse and step-response characterization. The midscale buffer and OPS use standard, single-ended I/O test methods with network analyzers, pulse generators, and high-speed oscilloscopes. The differential to singleended input stage (D2S) requires a wideband differential source for test purposes. All ac characterization tests were performed using the THS3215 evaluation module (EVM). The THS3215EVM offers many configuration options. For most of the D2S-only tests, the OPS was disabled.  $\boxtimes$  7-1 shows a typical configuration for an ac frequency-response test of the D2S.

The THS3215EVM includes unpopulated, optional, passive elements at the D2S inputs to implement a differential filter. These elements were not used in the D2S characterization, and the two input pins were terminated to ground through 49.9 Ω resistors. DC test points are provided through 10 kΩ or 20 kΩ resistors on all THS3215 nodes.  $\boxtimes$  7-1 also shows the output network used to emulate a 200 Ω load resistance (R<sub>LOAD</sub>) while presenting a 50 Ω source back to the D2S output pin. The R3 (= 169 Ω) and R4 (= 73.2 Ω) resistors combine with the 50  $Ω$  network analyzer input impedance to present a 200  $Ω$  load at VO1 (pin 6), The impedance presented from the input of the network analyzer back to the D2S output (VO1, pin 6) is 50 Ω. The 16.5 dB insertion loss intrinsic to this dc-coupled impedance network is removed from the characterization curves. VREF (pin 14) was connected to GND for all the tests.



#### 図 **7-1. D2S Input and Output Interface Showing 50 Ω Differential Input, and 200 Ω RLOAD at VO1**

#### **7.2 Frequency Response Measurement**

For D2S and full-signal path (D2S + OPS) characterization, the [LMH3401](https://www.tij.co.jp/product/jp/lmh3401), a very wideband, dc-coupled, single-ended to differential amplifier, was used. The [LMH3401EVM](http://www.ti.com/tool/lmh3401evm) was used as an interface between a single-ended source and the differential input required by the D2S, shown in  $\boxtimes$  [7-2.](#page-23-0) The LMH3401 provides an input impedance of 50 Ω, and converts a single-ended input to a differential output driving through 50 Ω outputs on each side to what is a 50  $\Omega$  termination at each input of the THS3215 D2S.





#### <span id="page-23-0"></span>図 **7-2. Frequency-Response Measurement: D2S and Full-Path (D2S + OPS) Circuit Configurations**

The LMH3401 provides 7 GHz bandwidth with 0.1-dB flatness through 700 MHz. From the single-ended matched input (using active match through an internal 12.5 Ω resistor), the LMH3401 produces a differential output with 16-dB gain to the internal output pins. Building out to a 50 Ω source by adding external 40.2 Ω resistors on both differential outputs in series with the internal 10 Ω resistor, results in a net gain of 10 dB to the matched 50 Ω load on the THS3215EVM.

The maximum output swing test for the D2S is 4 V<sub>PP</sub> (see [HD2 vs Output Voltage](#page-13-0) and [HD3 vs Output Voltage](#page-13-0)). With a fixed gain of 2 V/V, the tests in [HD2 vs Output Voltage](#page-13-0) and [HD3 vs Output Voltage](#page-13-0) require a 2  $V_{PP}$ differential input. In order to achieve the 2  $V_{PP}$  differential swing at the D2S inputs, the LMH3401 internal outputs must drive a 4  $V_{PP}$  differential signal around the  $V_{OCM}$  of the LMH3401. This LMH3401 single-to-differential preamplifier is normally operated with  $\pm 2.5$  V supplies, and V<sub>OCM</sub> set to ground. Under these conditions, the LMH3401 supports ±1.4 V on each internal output pin; well beyond the maximum required for THS3215 D2S characterization of ±1 V.

The output of the LMH3401EVM connects directly to the Vin+ (J1) and Vin– (J2) SMA connectors on the THS3215EVM, as shown in  $\boxtimes$  [7-1](#page-22-0). The physical spacing of the SMA connectors lines up for a direct (no cabling) connection between the two different EVMs using SMA barrels. For THS3215 designs that must be evaluated before any DAC connection, consider using the LMH3401EVM as a gain of 10 dB, single-to-differential interface to the inputs of the D2S. This setup allows single-ended sources to generate differential output signals through the combined LMH3401EVM to THS3215EVM configuration. The D2S, small-signal, frequency-response curves over input common-mode voltage (see [Frequency Response vs Input Common-Mode Voltage](#page-13-0)) were generated by adjusting the LMH3401 voltage supplies and maintaining  $V<sub>OCM</sub>$  at midsupply to preserve input headroom on the LMH3401. In order to make single-ended, frequency-response measurements, the configuration shown in  $\boxtimes$ 7-3 was used.



図 **7-3. Frequency-Response Measurement: OPS Inverting and Noninverting, Midscale Buffer, and VREF-Input Circuit Configurations**

<span id="page-24-0"></span>

#### **7.3 Harmonic Distortion Measurement**

The distortion plots for all stages used a filtered high-frequency function generator to generate a very lowdistortion input signal. The LMH3401 interface was used when testing the D2S and the full-signal path (D2S + OPS) harmonic distortion performance. Running the filtered signal through the LMH3401, as shown in  $\boxtimes$  7-4, provided adequate input signal purity because of the approximately –100-dBc harmonic distortion performance through 100 MHz provided by the LMH3401. In order to test the harmonic-distortion performance of the OPS and midscale buffer, the configuration shown in  $\overline{\mathbb{X}}$  7-5 was used.



図 **7-4. Harmonic-Distortion Measurement: D2S and Full-Path (D2S + OPS) Circuit Configurations**



図 **7-5. Harmonic-Distortion Measurement: OPS Inverting and Noninverting and Midscale Buffer Circuit Configurations**



## <span id="page-25-0"></span>**7.4 Noise Measurement**

All the noise measurements were made using the very low-noise, high-gain bandwidth [LMH6629](https://www.tij.co.jp/product/jp/lmh6629) as a low-noise preamplifier to boost the output noise from the THS3215 before measurement on a spectrum analyzer, as shown in  $\boxtimes$  7-6. The 0.69-nV/ $\sqrt{Hz}$  input-voltage noise specification of the LMH6629 provides flat gain of 20 V/V through 100 MHz with its ultrahigh, 6.3-GHz gain bandwidth product. The D2S and OPS noise was measured with the common-mode voltage at GND.



図 **7-6. Noise Measurement Using LMH6629 Preamplifier**

## **7.5 Output Impedance Measurement**

Output impedance measurement for the three stages under different conditions were performed as a smallsignal measurement calibrated to the device pins using an impedance analyzer. Calibrating the measurement to the device pins removes the THS3215EVM parasitic resistance, inductance, and capacitance from the measured data.

#### **7.6 Step-Response Measurement**

Generating a clean, fast, differential-input step for time-domain testing presents a considerable challenge. A multichannel pulse generator with adjustable rise and fall times was used to generate the differential pulse to drive D2S inputs in [Large-Signal Step Response vs Load Resistance.](#page-14-0) A high-speed scope was used to digitize the pulse response.

## **7.7 Feedthrough Measurement**

In order to test the forward-feedthrough performance of the OPS in the disabled state, the circuit shown in  $\boxtimes$  [7-7](#page-26-0) was used. The PATHSEL pin was driven low to select the internal path between the D2S and OPS. A 100 mV<sub>PP</sub>, swept-frequency, sinusoidal signal was applied at the VREF pin, and the output signal was measured at the OPS output pin (VOUT, pin 11). The transfer function from VREF to the output of the D2S at VO1 has a gain of 0 dB, as shown in [VREF Input Pin Frequency Response](#page-14-0). The results shown in [OPS Forward Feedthrough in Disable](#page-20-0) account for the 6 dB loss due to the doubly-terminated OPS output, and report the forward feedthrough between VOUT and VO1 at different OPS gains. The D2S inputs were grounded through 50 Ω resistors for this test.

<span id="page-26-0"></span>





In order to test the reverse feedthrough performance of the OPS in its disabled state, the circuit shown in  $\boxtimes$  [7-8](#page-27-0) was used. The PATHSEL pin was driven high to select the external path to the OPS noninverting pin, VIN+, pin 9. A 100 mV<sub>PP</sub>, swept-frequency, sinusoidal signal was applied at the VIN+ pin and the output signal was measured at the D2S output pin (VO1, pin 6). The results shown in [OPS Reverse Feedthrough in Disable](#page-20-0) account for the 16.5 dB loss due to the D2S termination, and the test reports the reverse feedthrough between the VO1 and VIN+ pins. The D2S inputs were grounded through 50  $\Omega$  resistors for this test.



<span id="page-27-0"></span>



## **7.8 Midscale Buffer ROUT Versus CLOAD Measurement**

For the tests in [Series Resistance vs Capacitive Load](#page-19-0) and [Frequency Response vs Capacitive Load,](#page-19-0) the circuit shown in  $\boxtimes$  [7-9](#page-28-0) was used. The 150  $\Omega$  load circuit configured as shown, provides a 50  $\Omega$  path from the network analyzer back to the output of the buffer. As shown in  $\boxtimes$  [7-9,](#page-28-0) place R<sub>OUT</sub> below the load capacitor to improve the phase margin of the closed-loop buffer output, while adding 0  $\Omega$  dc impedance into the line connecting VMID\_OUT (pin 15) to the VREF pin. When using the midscale buffer to drive the VREF input, use a decoupling capacitor at VMID\_OUT to reduce broadband noise and source impedance.

<span id="page-28-0"></span>

図 **7-9. ROUT Versus CLOAD Measurement Circuit**

# **8 Detailed Description**

# **8.1 Overview**

The THS3215 is a differential-input to single-ended output amplifier system that provides the necessary functional blocks to convert a differential output signal from a wideband DAC to a dc-coupled, single-ended, high-power output signal. The THS3215 typically operates using balanced, split supplies. Signal swings through the device can be adjusted around ground at several points within the device. Single-supply operation is also supported for an ac-coupled signal path. The THS3215 supply voltage ranges from  $\pm 4.0$  V to  $\pm 7.9$  V. The two internal logic gates rely on a logic reference voltage at pin 7 that is usually tied to ground for any combination of power-supply voltages. The DISABLE control (pin 10) turns the output power stage (OPS) off to reduce power consumption when not in use.

A differential-to-single-ended stage (D2S) provides a high input impedance for a high-speed DAC (plus any reconstruction filter between the DAC and THS3215) operating over a common-mode input voltage range from – 1 V to +3.0 V. This range is intended to support either current sourcing or current sinking DACs. The D2S is internally configured to reject the input common-mode voltage and convert the differential inputs to a singleended output at a fixed gain of 2 V/V (6 dB).

An uncommitted, on-chip, wideband, unity-gain buffer is provided (between pins 1 and 15) to drive the VREF pin. The buffer offers extremely broad bandwidth to achieve very-low output impedance to high frequencies ([Buffer](#page-19-0) [Output Impedance vs Load Current\)](#page-19-0). The buffer does not provide a high full-power bandwidth because of a relatively low slew rate. The buffer stage includes a default midsupply bias resistor string of 50 kΩ each to set the default input to midsupply. This 25 kΩ Thevinin impedance is easily overridden with an external input source, but is intended to provide a midsupply bias for single-supply operation. The buffer amplifier that drives the VREF pin has two functions:

- Provides an easy-to-interface, dc-correction, servo-loop input
- Provides an optional offset injection point for the D2S output



<span id="page-29-0"></span>The final OPS provides a very high-performance, current-feedback amplifier for line-driving applications. The 700 MHz small-signal bandwidth (SSBW) stage provides 3000 V/us of slew-rate, sufficient to drive a 5 V<sub>PP</sub> output with 270 MHz bandwidth. In addition, the OPS is able to drive a very-high continuous and peak output current sufficient to drive the most demanding loads at very high speeds. A unique feature added to the OPS is a  $2 \times 1$ input multiplexer at the noninverting input. The PATHSEL control (pin 4) is used to select the appropriate signal path to the OPS noninverting input. One of the multiplexer select paths passes the internal D2S output directly to the OPS. The other select path accepts an external input to the OPS at VIN+ (pin 9). This configuration allows the D2S output, available at VO1 (pin 6), to pass through an external RLC filter and back into the OPS at VIN+ (pin 9).

If the OPS does not require power for certain application configurations, a shutdown feature has been included to reduce power consumption. For designs that do not use the OPS at all, two internal fixed resistors are included to define the operating points for the disabled OPS. An approximate 18.5 k $\Omega$  resistor to the logic reference (GND, pin 7) from VIN+ (pin 9), and an approximate 18.5 kΩ, fixed, internal feedback resistor are included to hold the OPS pin voltages in range if no external resistors are used around the OPS. These resistors must be included in the design calculations for any external network.

Two sets of power supply-pins have been provided for both the positive and negative supplies. –VCC2 (pin 5) and +VCC2 (pin 16) power the D2S and midscale buffer stages, while –VCC1 (pin 8) and +VCC1 (pin 13) supply power to the OPS. The supply rails are connected internally by antiparallel diodes. Externally, connect power first to the OPS, then connect back on each side with a π-filter (ferrite bead + capacitor) to the input-stage supply pins (see  $\boxtimes$  [8-15](#page-47-0)). Do not use mismatched supply voltages on either the positive or negative sides because the supplies are internally connected through the antiparallel diodes. Imbalanced positive and negative supplies are acceptable, however.

When the OPS is disabled, the output pin goes to high impedance. Do not connect two OPS outputs from different devices together and select them as a *wired-or* multiplexer. Although the high-impedance output is disabled, the inverting node is still available through the feedback resistor, and can load the active signal. The signal path through the inverting node typically degrades the distortion on the desired active signal in a wired-or multiplexer configuration using current-feedback amplifiers (CFAs).



## **8.2 Functional Block Diagram**

<span id="page-30-0"></span>

#### **8.3 Feature Description**

#### **8.3.1 Differential to Single-Ended Stage (D2S) With Fixed Gain of 2 V/V (Pins 2, 3, 6, and 14)**

This buffered-amplifier stage isolates the DAC output pins from the differential to single-ended conversion. Present two high-impedance inputs to allow the DAC to operate in its best configuration independent of subsequent operations. The two very wideband input buffers hold an approximately constant response shape over a wide input common-mode operating voltage. [Frequency Response vs Input Common-Mode Voltage](#page-13-0) shows 6 dB of gain with 0.5 dB flatness through 100 MHz over the intended –1 V to +3 V input common-mode range. In this case, the VREF pin is grounded, forcing the D2S output to be centered on ground for any input common-mode voltage. For the D2S-only tests, a 100 Ω load is used to showcase the performance of this stage directly driving a doubly-terminated cable. The wide, input common-mode range of the D2S satisfies the required compliance voltage over a wide range of DAC types. Most current sourcing DACs require an average dc compliance voltage on their outputs near ground. Current sinking DACs require an average dc compliance voltage near their positive supply voltage for the analog section. The 3 V maximum common-mode range is intended to support DAC supplies up to 3.3 V, where the average output operating current pulls down from 3.3 V by the termination impedance from the supply. For instance, a 20 mA tail current DAC must level shift from a 3.3 V bias on the output resistors down to 3 V or lower. This DAC-to-THS3215 configuration requires at least a 300 mV dc level shift with half the tail current in each side, implying a 30 Ω load impedance to the supply on each output side using a 20 mA reference current.

The overriding limits to the input common-mode operating range are due to the input buffer headroom. Over temperature, the D2S input headroom specification is 2 V to the negative supply and 1.5 V to the positive supply. Therefore, operation at a 3 V input common-mode voltage requires at least a 4.5 V positive supply, where 5 V is a more conservative minimum.

While DAC outputs rarely have any common-mode signal present (unless the reference current is being modulated), the D2S does a reasonable job of rejecting input common-mode signals over frequency. [Common-](#page-13-0)[Mode Rejection Ratio vs Input Common-Mode Voltage](#page-13-0) shows the CMRR to decrease above 10 MHz. For current-sinking DACs coming from a positive supply voltage, any noise on the positive supply looks like an input common-mode signal. Keeping the noise low at higher frequencies reduces the possibility of feedthrough to the D2S output due to the decreasing CMRR at higher frequencies. A current-sinking DAC uses pull-up resistors to the voltage supply to convert the DAC output current to a voltage. Make sure that the DAC voltage supply is properly decoupled through a ferrite-bead-and-capacitor, π-filter network, similar to the supply decoupling for the THS3215 shown in  $\overline{\boxtimes}$  [8-15.](#page-47-0)

The D2S provides a differential gain of 6 dB. The gain is reasonably precise using internal resistor matching with extremely low gain drift over temperature (see [D2S Gain Over Temperature](#page-21-0) and [D2S Gain Drift Histogram\)](#page-21-0). The single-ended D2S output signal can be placed over a wide range of dc offset levels using the VREF pin. The VREF pin shows a precise gain of 1 V/V to the D2S output. Grounding VREF places the first stage output centered on ground (with some offset voltage). For best ac performance through the D2S, anything driving the VREF pin must have a very wide bandwidth with very low output impedance over frequency while driving a 150 Ω load. The on-chip midscale buffer provides these features (see [Buffer Output Impedance vs Load Current](#page-19-0)). When a dc offset (or other small-level ac signal) must be applied to the VREF pin, buffer the signal through the midscale buffer stage. Maintain the total range of the dc offset plus signal swing within the available output swing range of the D2S. The headroom to the supplies is a symmetric  $\pm 2.1$  V (maximum) over temperature. Therefore, on the minimum  $\pm 4$  V supply, the D2S operates over a  $\pm 1.9$  V output range. At the maximum  $\pm 7.9$  V supply, a ±5.8 V output range is supported. At the higher swings, account for available linear output current, including the current into the internal feedback resistor load of approximately 500-Ω.

 $\boxtimes$  [8-1](#page-31-0) shows the internal structure of the D2S functional block. It consists of two internal stages:

- 1. The first stage consists of two wideband, closed-loop, fixed gain of 1 V/V buffers to isolate the requirements of the complementary DAC output from the difference operation of the D2S.
- 2. The second stage is a wideband CFA configured as a difference amplifier, operating in a fixed gain of 2 V/V, performing the differential to single-ended conversion.



<span id="page-31-0"></span>

図 **8-1. D2S Operating Example**

The CFA design offers the best, full-power bandwidth versus supply current, with moderate noise and dc precision.  $\boxtimes$  8-1 shows a typical current-sourcing DAC with a 20 mA total tail current. The tail current is split equally between the 25  $\Omega$  termination resistors to produce a dc common-mode voltage and a differential ac current signal. This example sets the input common-mode voltage at 0.25 V, and is also the *compliance* voltage of the DAC. The 25 Ω termination resistors shown here are typically realized as a 50 Ω matched reconstruction (or Nyquist) filter between the DAC and the THS3215 buffer inputs for most AWG applications. The DAC signal is further amplified by 6 dB in the second stage for a net transimpedance gain of 100  $\Omega$  to the D2S output at VO1. This configuration produces a 2 V<sub>PP</sub> output for the 20 mA reference current assumed in the example of  $\boxtimes$ 8-1. The input common-mode voltage is cancelled on the two sides of the op amp circuit to give a ground referenced output. Any voltage applied to VREF (pin 14) has a gain transfer function of 1 V/V to VO1, independent of the signal path, as long as the source impedance of VREF is very low at dc and over frequency.

The IN+ buffer output drives a 150  $\Omega$  load with VREF grounded. Any source driving VREF must have the ability to drive a 150 Ω load with low output impedance across frequency. For differential input signals, the IN– buffer drives a 150 Ω active load. The active load is realized by a combination of the 250 Ω R<sub>G</sub> resistor and the inverted and attenuated signal present at the inverting terminal of the difference amplifier stage. If only IN– is driven (with IN+ at a dc fixed level), the load is 250  $Ω$ .

The resistor values around the D2S difference amplifier are derived in the following sequence, as shown in  $\boxtimes$ [8-2](#page-32-0):

- 1. Select the feedback resistor value to set the response shape for the wideband CFA stage. The 500  $\Omega$  design used here was chosen as a compromise between loading and noise.
- 2. Set the input resistor on the inverting input side to give the desired single-sided gain for that path. Setting  $R<sub>G</sub>$  = 250 Ω results in a gain of –2 V/V from the buffered signal (–V) to the output of the difference amplifier.
- 3. Solve the required attenuation to the noninverting input to get a matched gain magnitude for the signal provided at the buffer output (+V) on the noninverting path. If  $\alpha$  = R2 / (R1 + R2), as shown in  $\boxtimes$  [8-2,](#page-32-0) then the solution for  $\alpha$  is shown in  $\overrightarrow{\mathcal{X}}$  2:

$$
\alpha \left( 1 + \frac{R_F}{R_G} \right) = 2 \tag{1}
$$
\n
$$
\alpha = \frac{2}{3} = \frac{R1}{(R1 + R2)} \tag{2}
$$

<span id="page-32-0"></span>



#### 図 **8-2. D2S Impedance Analysis**

4. After solving the attenuation from the buffer output to the amplifier noninverting input, set the impedance (R1 + R2). It is preferable to have the two first-stage buffer outputs drive the same load impedance to match nonlinearity in their outputs in order to improve even-order harmonic distortion. The load impedance from –V to R<sub>G</sub> has an active impedance because of the inverted and attenuated version of the input signal appearing at the inverting amplifier node from the +V input signal. Assuming a positive input signal into the +V path, an attenuated version of the signal appears at the amplifier summing junction side of  $R<sub>G</sub>$ , while the inverted version of the signal appears on the input side of R<sub>G</sub>.

The impedance seen at node –V in  $\boxtimes$  8-2 is derived in  $\ddot{\uppi}$  3 by solving for the V/I expression across R<sub>G</sub>.

$$
Z_{i} = \frac{R_{G}}{(1+\alpha)} = \frac{250 \Omega}{1+\frac{2}{3}} = 150 \Omega
$$
\n(3)

For load balancing,  $(R1 + R2) = 150$  Ω while the attenuation is α. More generally, all the terms are now available to solve for R2, as shown in  $\ddot{\mathbb{R}}$  4:

$$
R2 = R_G \frac{\alpha}{(\alpha + 1)} = 250 \Omega \frac{\frac{2}{3}}{1 + \frac{2}{3}} = 100 \Omega
$$
\n(4)

R1 is then simply ( $Z_i - R2$ ) = 50 Ω.

 $\overline{2}$ 

This analysis for matched gains and buffer loads can be applied to a more general, discrete design using different target gains and starting  $R_F$  values. It is clearly useful to have the attenuation and buffer loading accurately controlled. Therefore, it is very important to control the impedance at VREF (pin 14) to be as low as possible. For instance, using the midscale buffer to drive VREF only adds 0.21  $\Omega$  dc impedance in series with R2. This low, dc output impedance can only be delivered with a closed-loop buffer design. For discrete implementations of this D2S, consider the [BUF602](https://www.tij.co.jp/product/jp/buf602) buffer and [LMH6702](https://www.tij.co.jp/product/jp/lmh6702) wideband CFA. For even better dc and ac output impedance in the buffers (and possibly better gain), use a closed-loop, dual, wideband op amp like the [OPA2889](https://www.tij.co.jp/product/jp/opa2889) for lower frequency applications, or the [OPA2822](https://www.tij.co.jp/product/jp/opa2822) for higher frequency. These unity gain stable op amps can be used as buffers, offering different performance options along with the LMH6702 wideband CFA over the design point chosen for the THS3215.

After gain matching is achieved in the single op amp differential stage, the common-mode input voltage is cancelled to the output, and the VREF input voltage is amplified by 1 V/V to the output. The analysis circuit is shown in  $\boxtimes$  [8-3](#page-33-0), where VREF is shown grounded at the R2 element.





#### 図 **8-3. D2S Common-Mode Cancellation**

<span id="page-33-0"></span>The gain magnitudes are equal on each side of the differential inputs; therefore, the common-mode inputs achieve the same gain magnitude, but opposite phase, resulting in common-mode signal cancellation. The inverting path gain is V<sub>CM</sub> × (R<sub>F</sub> / R<sub>G</sub>). The noninverting path gain is V<sub>CM</sub> × α × (1 + R<sub>F</sub> / R<sub>G</sub>). Using  $\pm \frac{1}{2}$ .

$$
\alpha = \frac{\frac{R_F}{R_G}}{\left(1 + \frac{R_F}{R_G}\right)}
$$
\n(5)

the noninverting path gain becomes  $V_{CM} \times R_F / R_G$ , and adding that result to the inverting path signal cancels the input common-mode voltage to zero. Slight gain mismatches reduce this rejection to the 48 dB typical CMRR, with a 42 dB tested minimum. The 42 dB minimum over the 3 V maximum common-mode input range adds another ±23.8 mV worst-case D2S output offset term to the specified maximum ±35 mV output offset with 0 V input common-mode voltage. The polarity of the gain mismatch is random.

The VREF pin input voltage (V<sub>REF</sub>) generates a gain of 1 V/V using the analysis shown in  $\boxtimes$  8-4.



図 **8-4. Gain Transfer Function from VREF to VO1**

The gain from VREF to VO1 is shown in  $\ddot{\mathbf{\pi}}$  6:

$$
V_{REF} \frac{R1}{(R1+R2)} \left(1 + \frac{R_F}{R_G}\right) = V_{O1}
$$
\n
$$
(6)
$$

Getting both R1 and (R1 + R2) in terms of R<sub>G</sub> and the target attenuation, α simplifies, as shown in  $\ddot{\mathbf{x}}$  7:

$$
\frac{R1}{(R1+R2)} = \frac{R_G \frac{1-\alpha}{1+\alpha}}{R_G \frac{1}{1+\alpha}} = (1-\alpha)
$$

34 *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=JAJSGM2C&partnum=THS3215)* Copyright © 2021 Texas Instruments Incorporated

(7)

<span id="page-34-0"></span>

Putting  $\overrightarrow{x}$  7 back into the gain expression ( $\overrightarrow{x}$  6), and expanding out gives:

$$
V_{REF}\left(1-\alpha\right)\left(1+\frac{R_F}{R_G}\right)=V_{O1}\tag{8}
$$

Substituting the value of α from  $\pm 5$  into  $\pm 8$  reduces the expression to V<sub>O1</sub> = V<sub>REF</sub>, a gain of 1 V/V. This gain is very precise, as shown in the *[D2S Electrical Characteristics](#page-5-0)* table, where the tested dc limits are 0.975 V/V to 1.015 V/V.

The D2S output offset and drift are largely determined by the internal elements. The only external consideration is the dc source impedance at the two buffer inputs. With low source impedance, the D2S output offset is tested to be within ±35 mV, that becomes a maximum ±17 mV input differential offset specification. Assuming the dc source impedances are closely matched, the mismatch in the two input bias currents adds another input offset term for higher source impedances. The input bias offset current is limited in test to be < ±0.40 µA. This error term does not rise to add more than  $\pm 1$  mV input differential offset until the dc source impedance exceeds 2.5 kΩ. A high dc source impedance most commonly occurs in an input ac-coupled, single-supply application, where dc offsets are less critical.

The absolute input bias currents modify the common-mode input voltage if the dc source resistance is too large. The input bias current is tested to a limit of  $\pm 4$   $\mu$ A on each input. In order to move the input common-mode voltage by ±100 mV, the dc source impedance must exceed 25 kΩ. This added input common-mode voltage is cancelled by the D2S at the output (pin 6) and is set to the reference voltage applied at VREF (pin 14).

The D2S output noise is largely fixed by the internal elements. The D2S shows a differential input voltage noise of 6 nV/√ Hz, and a current noise of 2 pA/√ Hz on each input. Higher termination resistors increase this source noise, as given by 式 9, where R<sub>t</sub> is the dc termination impedance at each buffer input. The D2S has a 1/f corner at approximately 10 kHz (see [Differential Input Noise vs Source Impedance](#page-13-0)).

$$
e_{i\_diff} = \sqrt{(6 \text{ nV})^2 + 2(4kTR_t) + 2(2pA \times R_t)^2}
$$
\n(9)

The total differential input noise is dominated by the differential voltage noise. For instance, evaluating this expression for R<sub>t</sub> = 200 Ω on each input, increases the total differential input noise to 6.5 nV/√  $\overline{\sf Hz}$ , only slightly greater than the 6 nV/ $\sqrt{Hz}$  for the D2S with 0 Ω source  $R_{t}$  on each input. If higher final output SNR is desired, consider generating as much input swing as the DAC can support by increasing the termination impedance. It is possible that a lower tail current with higher  ${\sf R_t}$  can yield improved SNR at the D2S input. This differential input noise appears at the D2S output times a gain of 2 V/V.

$$
e_{\text{out\_diff}} = 2 \times e_{i\_diff} \tag{10}
$$

#### **8.3.2 Midscale (DC) Reference Buffer (Pin 1 and Pin 15)**

This optional block can be completely unconnected and not used if the design does not require this feature. Internal 50 kΩ resistors to the power supplies bias the input of the buffer to the midpoint of the supplies used. The internal resistors set a midsupply operating point when the buffer is not used, as well as a default midsupply point at the buffer output to be used in other stages for single-supply, ac-coupled applications.

The buffer provides a very wideband, low output-impedance when used to drive VREF, pin 14 (see [Buffer Output](#page-19-0) [Impedance vs Load Current](#page-19-0)). To provide this low broadband impedance, the closed-loop midscale (dc) reference buffer offers a very broadband SSBW, but only a modest large-signal bandwidth (LSBW); see [Frequency](#page-19-0) [Response vs Output Voltage](#page-19-0). This path is not normally intended to inject a wideband signal, but can be used for lower-amplitude signals. Driving the buffer output into the VREF pin allows a wideband small-signal term to be added into the D2S along with the signal from the differential inputs.



The midscale (or dc) reference buffer injects an offset voltage to the output offset of the D2S when it drives the VREF pin. The offset has very low drift, but consider the effect of the input bias current times the dc source impedance at VMID IN (pin 1). When used as a default midsupply reference for single-supply operation, the input to this buffer is just the average of the total power supplies though a 25 kΩ source impedance. Add an external capacitor to filter the supply and the 50 kΩ internal resistors. A 1-µF capacitor on VMID\_IN adds a 6-Hz pole to the noise sources. If lower noise at lower frequencies is required, implement a midscale divider with external, lower-valued resistors in parallel with the internal 50 kΩ values.

If the midscale buffer drives the VREF pin, the buffer noise is added to  $\ddot{x}$  9 and  $\ddot{x}$  [10.](#page-34-0) The midscale buffer 4.4 nV/ $\sqrt{Hz}$  voltage noise is amplified by 0 dB, and adds (RMS) a negligible impact to the total D2S output noise. The biggest impact comes when the internal default 50 kΩ dividers are used. Be sure to decouple VMID\_IN with at least a 1  $\mu$ F capacitor in the application to reduce the noise contribution through this path.  $\boxtimes$  8-5 shows the simulation circuit with the 1 µF capacitor installed.  $\boxtimes$  8-6 shows the simulated output noise for the midscale buffer using the internal 50 kΩ divider with and without the 1 µF capacitor on VMID\_IN.





 $1 -$ <br> $10$ 

Frequency (Hz)

10 100 1k 10k 100k 1M

D501

In the flat region, the 1 µF capacitor reduces the midscale buffer output spot noise from approximately 55 nV/ $\sqrt$ Hz to 4.4 nV/√ Hz. If the noise below 100 Hz is unacceptable, either add a low-noise buffer to drive this input, or add lower-value resistors externally to set up the midsupply bias. Also, consider the noise impact of any reference voltage source driving the midscale buffer path.


#### **8.3.3 Output Power Stage (OPS) (Pins 4, 7, 9, 10, 11, and 12)**

A wideband CFA provides a flexible output driver with several unique features. The OPS can be left unused if the specific application only uses the D2S alone, or a combination of the D2S with an off-chip power driver. If left unused, simply tie DISABLE (pin 10) and PATHSEL (pin 4) to the positive supply. This logic configuration turns the OPS off and opens up the external and internal OPS noninverting input paths. An internal fixed 18.5 kΩ resistor holds the external input pin at the logic reference voltage on GND (pin 7). Additionally, the OPS output is connected to the inverting input through another internal 18.5 kΩ resistor when no external resistors are installed on VIN+, VOUT, or VIN– (pins 9, 11, or 12, repectively). Disabling the OPS saves approximately 11 mA of supply current from the nominal total 35 mA, with all stages operating on ±6 V supplies.

The noninverting input to the OPS provides two possible paths controlled by the PATHSEL logic control. With the logic reference (pin 7) at ground, floating PATHSEL or controlling it to a voltage < 0.7 V connects the input path directly to the internal D2S output. Tying PATHSEL to the positive supply, or controlling it to a logic level > 1.3 V, connects the input path to the external input at VIN+. The intent for this switched input is to allow an external filter to be inserted between the D2S output and OPS inputs when needed, and bypass the filter when not. Alternatively, this switched input also allows a completely different signal path to be inserted at the OPS input, independent of that available at the internal D2S output.

In situations where the D2S output at VO1 (pin 6) is switched into another off-chip power driver, the OPS can be disabled using DISABLE. With the logic reference (pin 7) at ground, floating DISABLE, or controlling it to a voltage < 0.7 V, enables the OPS. Tying DISABLE to the positive supply, or controlling it to a logic level > 1.3 V, disables the OPS.

Operation of the wideband, current-feedback OPS requires an external feedback resistor and a gain element. After configuring, the OPS can amplify the D2S output through either the noninverting path, or be configured as an inverting amplifier stage using the external OPS input at VIN+ as a dc reference.

One of the first considerations when designing with the OPS is determining the external resistor values as a function of gain in order to hold the best ac performance. The loop gain (LG) of a CFA is set by the internal open-loop transimpedance gain from the inverting error current to the output, and the effective feedback impedance to the inverting input. The nominal internal open-loop transimpedance gain  $(Z_{\Omega})$  magnitude and phase are shown in  $\boxtimes$  8-7.



図 **8-7. Simulated OPS ZOL Gain Magnitude and Phase**

The feedback transimpedance (Z<sub>OPT</sub>) can be approximated as shown in 式 11, where R<sub>i</sub> is the open-loop, highfrequency impedance into the inverting node of the OPS. For a detailed derivation of 式 11, see the *Setting Resistor Values to Optimize Bandwidth* section in the OPA695 datasheet ([SBOS293](https://www.ti.com/lit/pdf/SBOS293)).

$$
Z_{OPT} \approx R_F + \left(1 + \frac{R_F}{R_G}\right) R_i
$$

Copyright © 2021 Texas Instruments Incorporated *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=JAJSGM2C&partnum=THS3215)* 37

(11)



As the signal gain is varied, hold  $Z_{\text{OPT}}$  approximately constant to hold the ac response constant over gain. Holding  $Z_{\text{OPT}}$  constant is a requirement to solve for  $R_F$ . An example of the THS3215 OPS  $R_F$  derivation is shown in 式 12:

$$
R_F = 430 \Omega - \left(1 + \frac{R_F}{R_G}\right) \times 74 \Omega
$$
\n(12)

The calculations are complicated by the internal feedback resistor value of approximately 18.5 kΩ. After the external  $R_F$  is approximately set by the constant bandwidth consideration, the  $R_G$  must be set considering the other gain error terms. From the noninverting input of a CFA, the total gain to the output includes a loss through the input buffer stage (described by the CMRR) and the loop gain (LG) loss set by the typical dc open-loop transimpedance gain and the feedback transimpedance. Extract the buffer gain from the VIN+ input to the VIN– input from the CMRR using  $\ddot{x}$  13. This gain loss only applies to the noninverting mode of operation and can be ignored in inverting mode operation.

$$
\beta = \left(1 - 10^{\frac{-CMRR}{20}}\right) = \text{Buffer Gain CFA}
$$
\n(13)

The OPS has a typical CMRR of 53 dB (buffer gain,  $β = 0.9978$ ) with a tested minimum of 47 dB (minimum buffer gain of 0.9955). The dc LG adds to the gain error. The LG is given by  $\ddot{\mathcal{R}}$  14, where the typical design gain of 2.5 V/V value is also shown (the 245 Ω shown for R<sub>F</sub> is the external 249 Ω feedback resistor in parallel with the internal 18.5 kΩ feedback resistor).

$$
LG = \frac{Z_{OL}}{(R_F + NG \times R_i)} = \frac{1.7 \text{ M}\Omega}{(245 \Omega + 2.5 \times 74 \Omega)} = 3593
$$
\n(14)

The closed-loop output impedance with a heavy load also adds a minor gain loss that is neglected here. The total noninverting gain is then set by 式 15 (remember to include the internal R<sub>F</sub> in this analysis). The R<sub>F'</sub> shown here is the parallel combination of the internal and external feedback resistors.

$$
A_V^+ = \beta \times \left(1 + \frac{R_F}{R_G}\right) \times \frac{LG}{(1 + LG)}
$$
\n(15)

Using nominal values for each term at the specified R<sub>F</sub> = 249 Ω and R<sub>G</sub> = 162 Ω gives the gain calculation in  $\pm$ 16, yielding a nominal gain very close to 2.5 V/V.

$$
A_v^+ = 0.9978 \times \left(1 + \frac{245.7}{162}\right) \times \frac{3593}{1 + 3593} = 2.51
$$
\n(16)

Testing the total gain spread with the internal variation in buffer gain, open-loop transimpedance gain, internal feedback resistor, and ±1% external resistor variation gives a worst-case gain spread of 2.5 V/V to 2.52 V/V. The gain error is primarily dominated by the external 1% resistors. For the tighter tolerance shown in  $\frac{1}{100}$  [8-1](#page-38-0), use 0.1% precision resistors.

At very low gains (< 1.5 V/V), parasitic effects at the inverting input due to stray inductance and capacitance render a flat frequency response impossible. Looking then at gains from 1.5 V/V and up, a table of nominally recommended R<sub>F</sub> and R<sub>G</sub> values is shown in  $\frac{1}{2}$  [8-1](#page-38-0). Do not operate the OPS in noninverting gains of less than 2.5 V/V for large output signals because the limited slew-rate of the CFA input buffer causes signal degradation. 表 [8-1](#page-38-0) accounts for the nominal gain losses described previously, and uses standardized resistor values to minimize the nominal gain-error to target gain. The calculation also restricts the solution to a minimum  $R_G$  = 20 Ω. The gain calculations include the nominal buffer gain loss, the loop-gain effect, and the nominal internal feedback resistor = 18.5 kΩ.

<span id="page-38-0"></span>Instruments **[www.tij.co.jp](https://www.tij.co.jp)**



表 **8-1. Optimized RF Values for Different OPS Noninverting Signal Gains**

The measured bandwidths in  $\ddot{\mathcal{R}}$  8-1 come from [Frequency Response vs Noninverting Gain](#page-15-0) using the resistor values in the table and a 100 Ω load. Plotting the R<sub>F</sub> value versus gain gives the curve of  $\boxtimes$  8-8. The curve shows some ripple due to the standard value resistors used to minimize the target dc gain error.





Using R<sub>F</sub> values greater than the recommended values in  $\frac{1}{20}$  8-1 band-limits the response, whereas using less than the recommended R<sub>F</sub> values peaks the response. Using the values shown in  $\frac{1}{36}$  8-1 results in a more constant SSBW (see [Frequency Response vs Noninverting Gain](#page-15-0). Holding a more constant loop-gain over the external gain setting also acts to hold a more constant output impedance profile, as shown in  $\boxtimes$  [8-9.](#page-39-0) The sweptfrequency, closed-loop, output impedance is shown for gains of 2.5 V/V, 5 V/V, and 10 V/V using the R<sub>F</sub> and R<sub>G</sub> values of  $\frac{1}{2}$  8-1. The first two steps do a good job of delivering the same (and very low) output impedance over frequency, while the gain of 10 V/V shows the expected higher closed-loop output impedance due to the reduced loop-gain and bandwidth.



<span id="page-39-0"></span>

図 **8-9. OPS Closed-Loop Output Impedance vs Gain Setting**

Reducing the R<sub>F</sub> value with increasing gain also helps minimize output noise versus a fixed R<sub>F</sub> design. See [Input-Referred Spot Noise vs Frequency](#page-17-0) for the three noise terms for the OPS. The total output noise calculation is shown in  $\pm$  17:

$$
e_{o} = \sqrt{\left(e_{ni}^{2} + 4kTR_{S} + (i_{bn}R_{S})^{2}\right)NG^{2} + (i_{bi}R_{F})^{2} + (4kTR_{F})NG}
$$
\n(17)

where

- $R<sub>S</sub>$  is the source impedance on the noninverting input. If the OPS is driven from the D2S directly using the internal path,  $R_S \approx 0$  Ω.
- $NG = (1 + R_F / R_G)$  for the design point.
- The flat-band noise numbers for the OPS are:
	- $E_{ni} = 2.7$  nV/ $\sqrt{Hz}$
	- $I_{bn} = 1.3 \text{ pA}/\sqrt{\text{Hz}}$
	- $I_{\text{bi}} = 18 \text{ pA}/\sqrt{\text{Hz}}$

Using the values of R<sub>F</sub> and R<sub>G</sub> listed in  $\frac{1}{100}$  [8-1](#page-38-0), a swept gain output- and input-referred noise estimate is computed, as shown in  $\frac{1}{3}$  8-2. In this sweep, R<sub>S</sub> = 0 Ω. The input-referred noise (E<sub>ni</sub>) in  $\frac{1}{3}$  [8-1](#page-38-0) is at the noninverting input of the OPS. To refer the noise to the D2S differential inputs, divide the output noise by two if there is no interstage loss. Dividing the  $E_{ni}$  column by 2 V/V shows that the OPS noise contribution is negligible when referred to the D2S inputs, where the 6 nV/ $\sqrt{Hz}$  differential input noise dominates. Operating with higher feedback resistors in the OPS quickly increases the output noise due to the inverting input current noise term. Although increasing  $R_F$  improves phase margin (for example, when driving a capacitive load), be careful to check the total output noise using  $\pm$  17.





<span id="page-40-0"></span>



Operating the OPS as an inverting amplifier is also possible. When driving the OPS directly from the D2S to the R<sub>G</sub> resistor, use the values shown in  $\frac{1}{36}$  [8-1](#page-38-0) for the noninverting mode in order to achieve optimal results. Note that the R<sub>G</sub> resistor is the load for the D2S. Operating with the D2S driving an R<sub>G</sub> < 80  $\Omega$  increases the harmonic distortion of the D2S. In that case, scaling up  $R_F$  and  $R_G$  in order to reduce the loading results in better system performance at the cost of a lower OPS bandwidth. In order to reduce layout parasitics, consider splitting the R<sub>G</sub> resistor in two, with the first half close to VO1 and the second half close to VIN– (pin 12). Splitting  $R_G$  in this manner places the trace capacitance inside the two resistors, thus keeping both active nodes more stable.

Using the OPS to receive and amplify a signal in the inverting mode with a matched terminating impedance requires another resistor to ground (R<sub>M</sub>) along with R<sub>G</sub>. This R<sub>M</sub> resistor is shown in  $\boxtimes$  8-10 for a 50 Ω matched input impedance design.



#### 図 **8-10. Inverting OPS Operation With Matched Input Impedance**

表 8-3 gives the recommended external resistor values versus gain for the inverting gain mode with input matching configuration.  $\frac{1}{1000}$   $\frac{1}{5000}$  s for the required R<sub>F</sub> to simultaneously allow the gain, input impedance (50 Ω), and feedback transimpedance to be set to the optimal target values. The table includes the effect of the internal 18.5 kΩ feedback resistor, and minimizes the RMS error to input impedance target (Z<sub>I</sub>) and overall gain.





Copyright © 2021 Texas Instruments Incorporated *[Submit Document Feedback](https://www.ti.com/feedbackform/techdocfeedback?litnum=JAJSGM2C&partnum=THS3215)* 41



<span id="page-41-0"></span>

At higher gains,  $R_M$  increases to larger values, and the resistor is excluded from the circuit. The resulting input impedance of the network is resistor  $R_G$ . From that point,  $R_F$  simply increases to get higher gains, thereby rapidly reducing the SSBW. However, below a gain of  $-5$  V/V, the inverting design with the values shown in  $\frac{1}{100}$ [8-3](#page-40-0) holds a more constant SSBW versus the noninverting mode (see [Frequency Response vs Inverting Gain](#page-15-0)).

#### *8.3.3.1 Output DC Offset and Drift for the OPS*

The OPS provides modest dc precision with typical, minimum, and maximum dc error terms in  $\ddot{\mathcal{R}}$  8-4. The input offset voltage applies to either input path with very little difference between the internal and external paths.

| <b>PARAMETER</b> | <b>TYPICAL</b> | <b>MINIMUM</b> | <b>MAXIMUM</b> | <b>UNIT</b> |
|------------------|----------------|----------------|----------------|-------------|
| V IC             |                | $-15$          | 'ని            | mV          |
| <b>I</b> bn      |                | –ე             | 'ని            | μA          |
| "bi              | ±5             | $-75$          | 75             | μA          |

表 **8-4. Typical Offset and Bias Current Values for the OPS**

Selecting the internal path results in no source resistance for I<sub>bn</sub>, so that term drops out. When the external path is selected, a dc source impedance may be present, so the  $I_{bn}$  term creates another error term, and adds to the total output offset.

Stepping through an example design for the OPS output dc offset using the external path with a low insertion loss filter shown in  $\boxtimes$  [8-17,](#page-49-0) along with its R<sub>F</sub> and R<sub>G</sub> values, gives the following results:

- $R<sub>S</sub>$  for the I<sub>bn</sub> term = 90.9 Ω || 464 Ω = 76 Ω. (dc source impedance for the filter design)
- $R_F$  including the internal 18.5 kΩ resistor = 205 Ω || 18.5 kΩ = 202.7 Ω
- Resulting gain with the 102  $\Omega$  R<sub>G</sub> element = 2.99 V/V

 $\bar{\mathcal{R}}$  8-5 shows the typical and worst-case output error terms. Note that a positive current out of the noninverting input gives a positive output offset term, whereas a positive current out of the inverting input gives a negative output term.







表 **8-5. Output Offset Voltage Contribution From Various Error Terms at 25°C (continued)**



The input offset voltage dominates the error terms. The worst-case numbers are calculated by adding the individual errors algebraically, but is rarely seen in practice. None of the OPS input dc error terms are correlated. To compute output drift numbers, use the same gains shown in  $\frac{1}{26}$  [8-5](#page-41-0) with the specified drift numbers.

The OPS PATHSEL control responds extremely quickly with low-switching glitches, as shown in  $\boxtimes$  8-11. For this test, the D2S input is set to GND, and the output of the D2S is connected to the external OPS input. The PATHSEL switch is then toggled at 10 MHz. The results show the offset between the internal and external paths as well matched.



図 **8-11. OPS Path-Select Switching Glitch**

The OPS includes a disable feature that reduces power consumption from approximately 11 mA to 2 mA. The logic controls are intended to be ground-referenced regardless of the power supplies used. The logic reference (GND, pin 7) is normally grounded and also provides a connection to the internal 18.5 kΩ resistor on VIN+ (pin 9, default bias to pin 7). Operating in a single-supply configuration with  $-V_{CC}$  at GND and the external OPS input (VIN+) floated, places VIN+ internally at  $-V_{CC}$  = GND. Driving the external OPS input (VIN+) from a source within the operating range overrides the bias to  $-V_{CC}$ . However, if the application requires VIN+ to be floated in a single-supply operation, consider centering the voltage on VIN+ with an added 18.5 kΩ external resistor to the  $+V_{CC}$  supply.

If the disable feature is not needed, simply float or ground DISABLE (pin 10) to hold the OPS in the enabled state. Increasing the voltage on the DISABLE pin to greater than 1.3 V disables the OPS and reduces the current to approximately 2 mA. In a single-supply design, the OPS can be disabled by setting DISABLE to  $+V_{\text{CC}}$ , even up to the maximum operating supply of 15.8 V.

Do not move the logic threshold away from those set by the logic ground at pin 7. If a different logic swing level is required, and GND (pin 7) is biased to a different voltage, be sure the source can sink the typical 280 µA coming out of GND. Also recognize that the 18.5 kΩ bias resistor on the external OPS input (VIN+) is connected to GND voltage internally.

As shown in [OPS Enable and Disable Time,](#page-20-0) the OPS enables in approximately 100 ns from the logic threshold at 1.0 V, while disabling to a final value in approximately 500 ns.

#### *8.3.3.2 OPS Harmonic Distortion (HD) Performance*

The OPS in the THS3215 provides one of the best HD solutions available through high power levels and frequencies. [HD2 vs Output Voltage](#page-16-0) and [HD3 vs Output Voltage](#page-16-0) show the swept-frequency HD2 and HD3, where the second harmonic is clearly the dominant term over the third harmonic. Typical wideband CFA distortion is reported only through 2 V<sub>PP</sub> output, while [HD2 vs Output Voltage](#page-16-0) and [HD3 vs Output Voltage](#page-16-0)



provide sweeps at 5 V<sub>PP</sub> and 8 V<sub>PP</sub> into a 100  $\Omega$  load. These curves show an approximate 20 dB per decade rise with frequency due to loop-gain roll-off.

The distortion performance is extremely robust as a function of load resistance (see [HD2 vs Load Resistance](#page-16-0) and [HD3 vs Load Resistance\)](#page-16-0). Normally, heavier loads degrade the distortion performance, as shown by the HD2 in [HD2 vs Load Resistance.](#page-16-0) However at frequencies greater than 30 MHz, the HD2 actually improves slightly as the output load is increased from 500  $\Omega$  to 100  $\Omega$ .

One of the key advantages offered by the CFA design in the OPS is that the distortion performance holds approximately constant over gain, as seen in the full-path distortion measurements of [HD2 vs Gain](#page-12-0) and [HD3 vs](#page-12-0) [Gain.](#page-12-0) Here, the D2S provides a fixed gain of 2 V/V driving a 200 Ω interstage load and using the internal path to drive the OPS at gains from 1.5 V/V to 10 V/V. Hold the loop-gain approximately constant by adjusting the feedback  $R_F$  value with gain to achieve vastly improved performance versus a voltage-feedback-based design.

Testing a 5  $V_{PP}$  output from the OPS with the supplies swept from the minimum  $±4$  V to  $±7.5$  V in [HD2 vs Supply](#page-16-0) [Voltage](#page-16-0) and [HD3 vs Supply Voltage](#page-16-0) show:

- 1. The 1.5 V headroom on ±4 V supplies and ±2.5 V output voltage results in degraded performance. At the lower supplies, target lower output swings for improved linearity performance.
- 2. The HD2 does not change significantly with supply voltages above ±6 V. The HD3 does improve slightly at higher supply-voltage settings.

From these plots at ±7.5 V supplies, a 5 V<sub>PP</sub> output into 100 Ω load shows better than –60 dBc HD2 and HD3 performance through 30 MHz. This exceptional performance is available with the OPS configured as a standalone amplifier. Combining the standalone OPS performance with the D2S (see [HD2 vs Frequency](#page-11-0) and [HD3 vs Frequency](#page-11-0)) does not degrade the full, signal-path distortion levels. With the D2S and OPS running together at a final 5  $V_{PP}$  output and 30 MHz, the HD2 changes to –63 dBc and HD3 changes to –59 dBc on  $\pm 6$  V supplies. Lower output swings for the combined stages provide much lower distortion. The 2 V<sub>PP</sub> output curves on [HD2 vs Frequency](#page-11-0) and [HD3 vs Frequency](#page-11-0) show –61 dBc for HD2 and HD3 at 50 MHz.

#### *8.3.3.3 Switch Feedthrough to the OPS*

The THS3215 uses two logic control pins that enable one of four combinations of states; therefore, various feedthrough effects must be considered. [OPS Forward Feedthrough in Disable](#page-20-0) and [OPS Reverse Feedthrough](#page-20-0) [in Disable](#page-20-0) show the feedthrough of the switches with the OPS disabled. With the OPS enabled, the signal feedthrough from the deselected input to the OPS output is shown in [Forward Feedthrough With OPS Enabled,](#page-44-0) [Internal Path Selected](#page-44-0) and [Forward Feedthrough With OPS Enabled, External Path Selected](#page-44-0) at different closedloop OPS gains. The results are shown for a 100 mV<sub>PP</sub> signal at the deselected input, and are not normalized to the gain of the OPS. When the external input of the OPS is selected, add a low-pass filter between the DAC and the D2S inputs to reduce the feedthrough of the DAC high-frequency content .

<span id="page-44-0"></span>



#### *8.3.3.4 Driving Capacitive Loads*

The OPS can drive heavy capacitive loads very well, as shown in [Series Output Resistance vs Load](#page-18-0) [Capacitance](#page-18-0) to [Pulse Response.](#page-18-0) All high-speed amplifiers benefit from the addition of an external series resistor to isolate the load capacitor from the feedback loop. Not using a series isolation resistor often leads to response peaking and possibly oscillation. If frequency response flatness under capacitive load is the design goal, use slightly higher  $R_F$  values at the lower gains. Target a slightly-higher feedback transimpedance to increase the nominal phase margin before the capacitive load acts to decrease it. Using a higher  $R_F$  value increases the frequency response flatness across a range of capacitive loads using lower external series resistor values. Although the suggested R<sub>F</sub> and R<sub>G</sub> values of  $\frac{\pi}{6}$  [8-1](#page-38-0) apply when driving a 100 Ω load, if the intended load is capacitive (for example, a passive filter with a shunt capacitor as the first element, another amplifier, or a Piezo element), use the values reported in 表 8-6 as a starting point. The values in 表 8-6 were used to generate [Series Output Resistance vs Load Capacitance](#page-18-0) and [Frequency Response vs Load Capacitance](#page-18-0). The results come from a nominal total feedback transimpedance target of 405 Ω (versus 351 Ω used for  $\frac{1}{28}$  [8-3\)](#page-40-0), and includes the internal 18.5 kΩ resistor in the design.  $\frac{1}{20}$  8-6 finds the least error to target gain in the selection of standard resistor values, and limits the minimum R<sub>G</sub> to 20 Ω. The gains calculated here put 18.5 kΩ in parallel with the reported external standard value  $R_F$ .











As the capacitive load or amplifier gain increases, the series resistor values can be reduced to hold a flat response (see [Series Output Resistance vs Load Capacitance\)](#page-18-0). See [Frequency Response vs Load Capacitance](#page-18-0) for the measured SSBW shapes for various capacitive loads configured with the suggested series resistor from the output of the OPS and the R<sub>F</sub> and R<sub>G</sub> values suggested in  $\frac{1}{20}$  [8-6](#page-44-0) for a gain of 2.5 V/V. This measurement includes a 200  $\Omega$  shunt resistor in parallel with the capacitive load as a measurement path.



[HD2 vs Load Capacitance](#page-18-0) and [HD3 vs Load Capacitance](#page-18-0) demonstrate the OPS harmonic distortion performance when driving a range of capacitive loads. These figures show suitable performance for large-signal, piezo-driver applications. If voltage swings higher than 12  $V_{PP}$  are required, consider driving the OPS output into a step-up transformer. The high peak-output current for the OPS supports very fast charging edge rates into heavy capacitive loads, as shown in the step response plots (see [Pulse Response](#page-18-0) and [Pulse Response\)](#page-18-0). This peak current occurs near the center of the transition time driving a capacitive load. Therefore, the I × R drop to the capacitive load through the series resistor is at a maximum at midtransition, and 0 V at the extremes (low dV/dT points). For even better performance driving heavy capacitive loads, consider using the [THS3217,](https://www.tij.co.jp/product/jp/ths3217) a DAC output amplifier with higher output current and slew rate.

#### **8.3.4 Digital Control Lines**

The THS3215 provides two logic input lines that control the input path to the OPS and the OPS power disable feature; both are referenced to GND (pin 7). The control logic defaults to a logic-low state when the pins are externally floated. The GND pin must have a dc path to some reference voltage for correct operation. Float the two logic control lines to enable the OPS and select the internal path connecting the D2S internal output to the OPS noninverting input.  $\boxtimes$  8-14 shows a simplified internal schematic for either logic control input pin.



図 **8-14. Logic Control Internal Schematic**

The Q2 branch of the differential pair sets up a switch threshold approximately 1 V greater than the voltage applied to the GND pin. If the control input is floating or < 0.7 V, the differential-pair tail current diverts to the 100-Ω detector load, and results in an output voltage (V<sub>CTRL</sub>, shown in  $\boxtimes$  8-14) that activates the desired mode. The floated pin default voltage is the PNP base current into the 19 kΩ resistor. As the control pin voltage rises above 1.3 V, the differential-pair current is completely diverted away from the 100  $\Omega$  side, thus switching states.

This unique design allows the logic control inputs to be connected to a single-supply as high as 15.9 V, in order to hold the inputs permanently high, while still accepting a low ground-referenced logic swing for single-supply operation. The NPN transistor (Q3) and two diodes (D1 and D2) act as a clamp to prevent large voltages from appearing across the differential stage.

When the OPS is disabled, both input paths to the OPS are also opened up regardless of the state of PATHSEL (pin 4).

#### **8.4 Device Functional Modes**

Any combination of the three internal blocks can be used separately, or in various combinations. The following sections describe the various functional modes of the THS3215.



### **8.4.1 Full-Signal Path Mode**

The full-signal path from the D2S to the OPS is available in various options. Three options are described in the following subsections.

#### *8.4.1.1 Internal Connection With Fixed Common-Mode Output Voltage*

The most basic operation is to ground VREF (pin 14), and use the internal connection from the D2S to the OPS to provide a differential to single-ended, high-power driver.  $\boxtimes$  8-15 shows the characterization circuit used for the combined performance specifications.



図 **8-15. Differential to Single-Ended, Gain of 5 V/V Configuration**

This configuration shows the test circuit used to generate [Frequency Response vs Output Voltage](#page-11-0). Some of the key features in this basic configuration include:

- 1. The power supplies are brought into the OPS first, then back to the input stage through a π-filter comprised of a ferrite bead and local decoupling capacitors on –VCC2 and +VCC2 (pins 5 and 16, respectively). See the [セクション](#page-61-0) *10* section for more information.
- 2. The two logic lines are grounded. This logic configuration (with pin 7 grounded) selects the internal path from the D2S to OPS, and enables the OPS.
- 3. The external I/O pins of the midscale buffer are left floating.
- 4. The VREF pin is grounded, thus setting the D2S output common-mode voltage at VO1 (pin 6) to ground.
- 5. The D2S external output is loaded with a 200 Ω resistor to ground. Lighter loading on the VO1 pin (versus the 100 Ω used to characterize the D2S only) results in increased frequency response peaking. Heavier loading degrades the D2S distortion performance.



- 6. The external OPS input at VIN+ (pin 9) is left floating. However, VIN+ is internally tied to ground by the internal 18.5 kΩ resistor.
- 7. The feedback resistor in the OPS is set to the parallel combination of the external 249  $\Omega$  resistor and the internal 18.5 kΩ resistor. This 245.7 Ω total R<sub>F</sub> with the 162 Ω R<sub>G</sub> resistor results in a gain of approximately 2.5 V/V (7.98 dB) in the OPS.
- 8. The input D2S provides a gain of 2 V/V (6 dB), and along with the 2.5 V/V (7.98 dB) from the OPS, results in an overall gain of 5 V/V (13.98 dB) with > 600 MHz of SSBW (see [Frequency Response vs Output Voltage](#page-11-0)).

#### *8.4.1.2 Internal Connection With Adjustable Common-Mode Output Voltage*

The simplest modification to this starting configuration is using the midscale buffer to drive the VREF pin with either a dc or ac source into VMID\_IN (pin 1), shown in  $\boxtimes$  8-16.



図 **8-16. Differential to Single-Ended, Gain of 5 V/V Configuration With VREF Driven by the Midscale Buffer**



<span id="page-49-0"></span>The VREF input is used to offset the output of the D2S that is then amplified by the OPS. Correct the total dc offset at the output of the OPS by adjusting the voltage at VMID\_IN (pin 1). Use the on-chip midscale buffer as a low-impedance source to drive the correction voltage to the VREF pin. A wideband small-signal source can also be summed into this path with a gain of 1 V/V to the D2S output pin. [Frequency Response vs Output Voltage](#page-19-0) shows the midscale buffer to have an extremely flat response through 100 MHz for  $\lt$  100 mV<sub>PP</sub>swings, while 1  $V_{PP}$  is supported through 20 MHz with a flat response.

From this point on, the diagrams are simplified to not show the power-supply elements. However, the supplies are required by any application, as described in the [セクション](#page-52-0) *9* section.

#### *8.4.1.3 External Connection*

In the configuration shown in  $\boxtimes$  8-17, the bias to PATHSEL (pin 4) is changed in order to select the external input of the OPS. The external D2S output drives a low insertion loss, third-order Bessel filter. The filter in this example is designed with a low frequency insertion loss of 1.55 dB and  $f_{-3dB}$  = 50 MHz, and results in an additional insertion loss of 1 dB at 30 MHz. The OPS gain is slightly increased to recover the filter loss, in order to give an input to output gain of 5 V/V. Using an interstage filter between the D2S and the OPS improves the step response by reducing the overshoot. The filter in this example has a relatively low cutoff frequency but if the application requires it, use a filter with a higher cutoff frequency.



図 **8-17. External Path Configuration With Interstage Low-Pass Filter**



#### **8.4.2 Dual-Output Mode**

The D2S is also used to directly drive a doubly-terminated line, as shown in  $\boxtimes$  8-18. In addition, the OPS amplifies the internal D2S output by 5 V/V. The internal path to the OPS is selected with PATHSEL (pin 4) at ground, and the OPS gain is increased to 5 V/V. A 2  $V_{PP}$  output at VO1 produces a 10  $V_{PP}$  output at VOUT (pin 11). This 10 V<sub>PP</sub> swing requires higher supply operation to provide sufficient headroom in the OPS output stage in order to preserve signal integrity. A power supply of ±7.5 V provides adequate headroom.



図 **8-18. Dual-Output Mode**

A simple modification to the circuit in  $\boxtimes$  8-18 is to disable the OPS. The D2S output at VO1 can then be used either directly or through a filter to an even higher power driver, such as the ±15 V [THS3091](https://www.tij.co.jp/product/jp/ths3091).

#### **8.4.3 Differential I/O Voltage Mode**

Having two amplifiers available also allows a simple differential I/O implementation with independent output common-mode control, as shown in  $\boxtimes$  [8-19](#page-51-0). In this configuration, the D2S provides one side of the differential output, while simultaneously driving the OPS configured in an inverting gain of –1 V/V to provide the differential output on the other side. The output at VMID OUT (pin 15) biases the external noninverting input, VIN+ (pin 9). This circuit configuration places the differential input to the output filter at a common-mode voltage, V<sub>MID</sub> <sub>OUT</sub>.



<span id="page-51-0"></span>

図 **8-19. Differential I/O Configuration With Independent Output Common-Mode Voltage Control**

<span id="page-52-0"></span>

# **9 Application and Implementation**

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### **9.1 Application Information**

#### **9.1.1 Typical Applications**

The five example designs presented show a good, but not comprehensive, range of the possible solutions that the THS3215 provides. Numerous more configurations are clearly possible to the creative designer.

#### *9.1.1.1 High-Frequency, High-Voltage, Dual-Output Line Driver for AWGs*



#### 図 **9-1. Dual-Channel Design: 5 VPP at THS3215 Output and 20 VPP at THS3095 Output**

#### **9.1.1.1.1 Design Requirements**

For this design example, use the parameters listed in  $\frac{1}{2}$  9-1 as the input parameters.



#### 表 **9-1. Dual-Output Design Specifications**



#### **9.1.1.1.2 Detailed Design Procedure**

The THS3215 is well suited for high-speed, low-distortion arbitrary waveform generator (AWG) applications commonly used in laboratory equipment. In this typical application, a high-speed, complementary-current-output DAC is used to drive the D2S. The OPS of the THS3215 easily drives a 50 MHz, 2.5 V<sub>PP</sub> signal into a matched 50 Ω load. When a larger output signal is required, consider using the [THS3095](https://www.tij.co.jp/product/jp/ths3095) as the final driver stage.

A passive RLC filter is commonly used on DAC outputs to reduce the high-frequency content in the DAC steps. The filtering between the DAC output and the input to the D2S reduces higher-order DAC harmonics from feeding into the internal OPS path when the external input path is selected. Feedthrough between the internal and external OPS paths increases with increasing frequency; however, the input filter rolls off the DAC harmonics before the harmonics couple to VOUT (pin 10) through the deselected OPS signal path.  $\boxtimes$  9-2 shows an example of a doubly-terminated differential filter from the DAC to the THS3215 D2S inputs at +IN (pin 2) and –IN (pin 3). The DAC is modeled as two, fixed, 10 mA currents and a differential, ac-current source. The 10 mA dc midscale currents set up the average common-mode voltage at the DAC outputs and D2S inputs at 10 mA  $\times$ 25 Ω = 0.25 V<sub>CM</sub>. The total voltage swing on each DAC output is 0 V to 0.5 V.



図 **9-2. 105 MHz Butterworth Filter Between DAC and D2S Inputs**

Some of the guidelines to consider in this filter design are:

- 1. The filter cutoff is adjusted to hit a standard value in the standard high-frequency, chip inductors kits.
- 2. The required filter output capacitance is reduced from the design value of 29.4 pF to 27 pF to account for the D2S input capacitance of 2.4 pF, as reported in the *[D2S Electrical Characteristics](#page-5-0)* table.
- 3. The capacitor at the DAC output pins must also be reduced by the expected DAC output pin capacitance. The DAC output capacitance is often specified as 5 pF, but is usually much lower. Contact the DAC manufacturer for an accurate value.

 $\overline{2}$  [9-3](#page-54-0) shows the TINA-simulated filter response for the input-stage filter. The low-frequency 34 dBΩ gain is due to the 50  $Ω$  differential resistance at the DAC output terminals. At 200 MHz, this filter is down 17 dB from the 50  $Ω$  level; it is also very flat through 50 MHz.

<span id="page-54-0"></span>



図 **9-3. Simulated, Differential-Input Filter Response**

In the example design of  $\boxtimes$  [9-1](#page-52-0), a 50 MHz, third-order Bessel filter is placed between the D2S output and the external OPS input. Another 25 MHz, third-order Bessel filter is placed at the input of a very-high output-swing THS3095 stage. A double-pole, double-throw (DPDT) relay selects the THS3095 path when the internal OPS path is selected in the THS3215.  $\overline{\otimes}$  [9-1](#page-52-0) shows this design. The key operational considerations in this design include:

- 1. When the external input OPS path is selected, the 2  $V_{PP}$  maximum D2S output swing experiences a 1.55 dB insertion loss from the interstage filter between VO1 (pin 6) and VIN+ (pin 9). A standard value inductor is used and the 464  $\Omega$  termination accounts for the internal 18.5 k $\Omega$  element. The 10  $\Omega$  resistor at VIN+ isolates the OPS input from the 52 pF filter capacitor. To recover the insertion loss and produce a maximum 5 V<sub>PP</sub> output, the OPS gain is set to 2.96 V/V. When the interstage filter path is selected, the two DPDT relays pass the OPS output on directly from the 49.9 Ω output matching resistor to  $V_{\Omega}$ . Disable the THS3095 to conserve power.
- 2. To deliver 20  $V_{PP}$  at the  $V_{O}$  output, select the THS3095 path. Select the internal OPS path to bypass the 50 MHz filter (1.55 dB insertion loss) in order to give a maximum 5.9  $V_{PP}$  output at VOUT (pin 11). The two DPDT relays switch position, and the 49.9  $\Omega$  at the OPS output becomes part of the 25 MHz, third-order Bessel filter into the THS3095 stage. This filter has a 1 dB insertion loss requiring a gain of 3.8 V/V in the THS3095 to deliver 20  $V_{PP}$  from the OPS output.
- 3. Frequency Response of the 5  $V_{PP}$  and 20  $V_{PP}$  Channels and Harmonic Distortion Performance of the 5  $V_{PP}$ and 20  $V_{PP}$  Channels show the frequency response and harmonic distortion performance of the dual outputvoltage system. The frequency response is normalized to 0 dB to make bandwidth comparisons easier.



#### **9.1.1.1.3 Application Curves**

#### <span id="page-55-0"></span>*9.1.1.2 High-Voltage Pulse-Generator*



# **図 9-6. Driving a 10 V<sub>PP</sub> Pulse Output into a 100 Ω Load With a 35 MHz External Interstage Bessel Filter**

#### **9.1.1.2.1 Design Requirements**

To design a high-voltage, high-speed pulse generator with minimum overshoot, use the parameters listed in  $\frac{1}{\sqrt{N}}$ [9-1](#page-52-0) as the input parameters.







#### **9.1.1.2.2 Detailed Design Procedure**

 $\overline{\boxtimes}$  [9-6](#page-55-0) shows an example design using the THS3215 to deliver a 10 V<sub>PP</sub> maximum voltage from a DAC input, and includes an example external, third-order, interstage Bessel filter. Some of the salient considerations for this design include:

- 1. Termination resistance at the D2S inputs is increased to reduce DAC output current. This example is intended to be used with a current-sourcing DAC with an output compliance voltage of at least 1 V on a 0.5 V common-mode voltage. The 10-mA, single-ended, DAC tail current produces a 0 V to 1 V swing on each 100  $\Omega$  termination. The resulting 2 V<sub>PP</sub> differential DAC signal produces a higher SNR signal at the THS3215 inputs.
- 2. The midscale buffer is not used. VREF (pin 14) is grounded to set the inputs to a  $4-V_{\text{PP}}$  ground-centered maximum output swing at VO1 (pin 6). The external input to the OPS is selected by setting PATHSEL (pin 4) to 3.3 V (anything over 1.3 V is adequate, or tie this pin to  $+V_{CC}$  for fixed, external-path operation).
- 3. The interstage Bessel filter is –0.3 dB flat through 12 MHz, with only 1.55 dB of insertion loss. The filter is designed to be low insertion-loss with relatively high resistor values. The filter uses standard inductor values. The capacitors are also standard-value, and slightly off from the exact filter solution. The final resistor to ground is designed for 500 Ω, but increased here to a standard 511 Ω externally to account for the internal 18.5 kΩ resistor on the external OPS input pin to GND. To isolate the last 75 pF filter capacitor from the OPS input stage, a 10  $\Omega$  series resistor is added close to the VIN+ (pin 9) input.
- 4. The filter adds 1.55 dB of insertion loss that is recovered, to achieve a 10  $V_{PP}$  maximum output by designing the OPS for a gain of 3 V/V. Looking at  $\frac{1}{2}$  [8-6,](#page-44-0) this gain setting requires the 205 Ω external R<sub>F</sub> and 102 Ω R<sub>G</sub> to ground for best operation.
- 5. For 10 V<sub>PP</sub> maximum output, the ±7.5 V supplies shown in  $\boxtimes$  [9-6](#page-55-0) give adequate headroom in the OPS output stage. The operating maximum supply of 15.8 V requires a 5% tolerance on these ±7.5 V supplies.
- 6. The Bessel filter gives a very low overshoot full-scale output step-response, as shown in the 5 MHz, ±5 V square wave of Pulse Response of the System With the Interstage Bessel Filter. The frequency response of the system is shown in Frequency Response of the System With the Interstage Bessel Filter.



#### **9.1.1.2.3 Application Curves**

## <span id="page-57-0"></span>*9.1.1.3 Single-Supply, AC-Coupled, Piezo Element Driver*



図 **9-9. Single-Supply, Heavy Capacitive-Load Driving**

#### **9.1.1.3.1 Detailed Design Procedure**

The very-high peak output current and slew rate of the THS3215 OPS make it particularly suitable for driving heavy capacitive loads, such as the piezo elements used in continuous wave (CW) applications that require high-amplitude, sinusoidal-type excitations. The driver is quickly disabled during the receive time when the output transmit and receive switch is moved to receive mode.  $\boxtimes$  9-9 shows an example design using the internal midscale buffer to bias all the stages to midsupply on a single 15 V design. There are many elements to this example that also apply to any single-supply application. The key points here are:

- 1. The differential DAC input signal is ac-coupled to the D2S input, and the termination resistors are scaled up and biased to midsupply using the output of the midscale buffer, VMID\_OUT (pin 15). The 10-nF blocking capacitors before the 1.62 k $\Omega$  termination resistors set the high-pass pole at 10 kHz.
- 2. The internal divider resistors of the midscale buffer are decoupled using a 1 µF capacitor on VMID\_IN (pin 1). Use of the capacitor improves both noise and PSRR through the reference buffer stage. In turn, the noise injected by the bias source is reduced at the various places the buffer output is used.



- 3.  $V_{MID-OUT}$  is also applied to the VREF input (pin 14) to hold the D2S output centered on the single 15 V supply. There is minimal dc current into VREF because the D2S input buffers operate at the same commonmode voltage,  $V_{MID-OUT}$ .
- 4. The D2S output is dc biased at midsupply and delivers two times the differential swing applied at its inputs. Assuming 2  $V_{PP}$  at the D2S inputs implies 4  $V_{PP}$  at the D2S output pins. Lower input swings are supported with the gain in the OPS adjusted to meet the desired output maximum.
- 5. The filter in  $\boxtimes$  [9-9](#page-57-0) is a 0.2 dB ripple, second-order Chebyshev filter at 15 MHz. For example, if the desired maximum frequency is 12 MHz, this filter attenuates the HD2 and HD3 out of the D2S by approximately 3 dB and 5 dB, respectively. Increased attenuation can be provided with higher-order filters, but this simple filter does a good job of band-limiting the high-frequency noise from the D2S outputs before the noise gets into the OPS.
- 6. The dc bias voltage at VO1 (pin 6) drives a small dc current into the 18.5 kΩ resistor to ground at the OPS external input, VIN+ (pin 9). The error voltage due to the bias current level-shifts the dc voltage at the OPS noninverting input through the 105  $\Omega$  filter resistor. This offset is amplified by the OPS gain because the R<sub>G</sub> element is referenced to the  $V_{\text{MID}}$  output with a dc gain of 3.4 V/V.
- 7. The logic lines are still referenced to ground in this single-supply application. The external path to the OPS is selected by connecting PATHSEL (pin 4) to + $V_{CC}$ . DISABLE (pin 10) is grounded in this example in order to hold the OPS on. If the disable feature is required by the application, drive DISABLE (pin 10) using a standard logic control driver. Note that the midscale buffer output still drives  $R_G$  and  $R_F$  to midsupply in this configuration with the OPS disabled.
- 8. To operate at midsupply, ac-couple the R<sub>G</sub> element to ground through a capacitor.  $\boxtimes$  [9-9](#page-57-0) shows the midscale buffer driving  $R_G$ , thus eliminating the need for an added capacitor. Use a blocking capacitor to move the dc gain to 1 V/V. The voltage on the external, noninverting input of the OPS sets the dc operating point. Use a blocking capacitor to lighten the load on the midscale buffer output and eliminate the bias on R<sub>G</sub> when the OPS is disabled.
- 9. Piezo element drivers operate in a relatively low-frequency range; therefore, the OPS  $R_F$  is scaled up even further than the values suggested in  $\ddot{\mathcal{R}}$  [8-6](#page-44-0). An increased R<sub>F</sub> allows R<sub>G</sub> to also be scaled up, thereby reducing the load on the midscale buffer, and allow a lower series output resistor to be used into the 220 pF capacitive load.
- 10. The peak charging current into the capacitive load occurs at the peak dV/dT point. Assuming a 12 MHz sinusoid at 12 V<sub>PP</sub> requires a peak output current from the OPS of 6 V<sub>PEAK</sub> × 2 $\pi$  × 12 MHz × 220 pF = 100 mA. This result is slightly lesser than the rated minimum peak output current of the OPS.

Using a very low series resistor limits the waveform distortion due to the I × R drop at the peak charging point around the sinusoidal zero crossing. The 100 mA through 5.9  $\Omega$  causes a 0.59 V peak drop to the load capacitance around zero crossing. The voltage drop across the series output resistor increases the apparent third harmonic distortion at the capacitive load. [HD2 vs Load Capacitance](#page-18-0) and [HD3 vs Load Capacitance](#page-18-0) show 10 V<sub>PP</sub> distortion sweeps into various capacitor loads. The results shown in these figures are for the OPS only because the results set the harmonic distortion performance in this example.

#### *9.1.1.4 Output Common-Mode Control Using the Midscale Buffer as a Level Shifter*



図 **9-10. Adding an Output DC Offset Using the Midscale Buffer**

#### **9.1.1.4.1 Detailed Design Procedure**

An easy way to insert a dc offset into the signal channel (without sacrificing any of the DAC dynamic range) is to apply the desired offset at VMID\_IN (pin 1) and use it to bias VREF (pin 14) and VIN+ (pin 9). An example is shown in  $\boxtimes$  9-10. This example shows a relatively low maximum differential input of 1 V<sub>PP</sub> on any compliance voltage required by the DAC. Other configuration options include:

- 1. The D2S output is offset using a dc input at VMID\_IN. Although shown here as  $\pm 2$  V, the dc range expands to  $\pm 3.5$  V when using  $\pm 7.5$  V supplies.
- 2. Connect VMID\_OUT (pin 15) to the VREF input to place the D2S output at the dc offset voltage along with a gain of 2 V/V version of the differential input voltage. The stated range of ±2 V, along with the ±0.5 V out of the upper input buffer, requires a peak output current from VMID OUT of 2.5 V / 150  $\Omega$  = 16.7 mA. This value is well below the rated minimum linear output current of 40 mA for the midscale buffer.
- 3. The dc offset voltage is then applied to the external OPS non-inverting input, VIN+. Connecting the circuit in this manner results in no additional dc gain for the dc offset between the D2S and OPS outputs, while continuing to retain the signal gain of the OPS configured as an inverting amplifier. The values of  $R_F$  and  $R_G$ in this application example are derived from  $\frac{1}{36}$  [8-3](#page-40-0). The OPS is setup for a gain of  $-4$  V/V in this example. Using the resistor values from  $\frac{1}{2}$  [8-3](#page-40-0) results in the widest bandwidth for the OPS; however, the R<sub>G</sub> = 51.1  $\Omega$ resistor presents a heavy load to the D2S output. In such cases, the OPS external resistors can be scaled up to reduce the D2S output load, but at the expense of reduced OPS bandwidth.
- 4. No filtering is shown in this example; however, introducing filtering in the OPS  $R<sub>G</sub>$  path is certainly possible. In such cases, the  $R_G$  element is also the filter termination resistor. Filtering adds insertion loss that can be recovered by adjusting the OPS gain setting.



#### *9.1.1.5 Differential I/O Driver With independent Common-Mode Control*



図 **9-11. Differential I/O with Common-Mode Control**

#### **9.1.1.5.1 Detailed Design Procedure**

Certain applications require the differential DAC output voltage to be translated from one common-mode (compliance) level to a differential output at a different common-mode level. The THS3215 performs voltagelevel translation directly using the very flexible blocks provided internally.  $\boxtimes$  9-11 shows an example of such an application, where the differential gain is always 4 V/V. The differential gain is fine-tuned down by setting the insertion loss in the differential post-filter. The considerations critical to this application include:

- 1. The input is dc-coupled with the appropriate termination impedance required by the DAC. Use a highfrequency, antialiasing filter at the input to limit DAC feedthrough in the deselected OPS internal input.
- 2. The output common-mode control is set with the voltage applied to the VMID buffer input at VMID\_IN (pin 1). The circuit is configured so that the output at VMID\_OUT (pin 15) drives both VREF (pin 14), in order to set the D2S dc output voltage, and VIN+ (pin 9).
- 3. The D2S output available at VO1 (pin 6) provides one side of the differential-output, and is dc-biased at  $V_{MID-OUT}$ . VO1 also drives the R<sub>G</sub> resistor for the OPS in an inverting gain of –1 V/V. The dc bias level at the R<sub>G</sub> input and the VIN+ input of the OPS are the same voltage; therefore, no level shift through the OPS occurs. The OPS outputs an inverted version of the D2S output signal at the same common-mode voltage  $(V_{\text{MID\quad}})$ . The wideband, differential signal with independent output common-mode voltage control can now be applied to a differential filter and on to the next stage.
- 4. Make sure that the differential filter has only differential resistors and capacitors. Termination resistors to ground level-shift the input common-mode voltage, while differential resistors transfer  $V_{\text{MID-OUT}}$  directly through the filter as a common-mode input to the mixer.
- 5. If the desired V<sub>MID</sub> <sub>OUT</sub> + differential signal combined clips in the OPS or D2S, offset the supplies to gain headroom. For instance, if a 5 V output common-mode voltage is required with a 10  $V_{PP}$  differential signal, the OPS and D2S must deliver 2.5 V to 7.5 V output swings. The D2S has the higher headroom requirement at 1.5 V (maximum). Operating the THS3215 with –5 V and 10 V supplies stays within the rated maximum of 15.8 V total supply range, and provide adequate headroom for the positive offset swing requirement. Note that the logic lines are still referenced to GND by pin 7. Tie PATHSEL (pin 4) to  $+V_{CC}$  to hold this design in the external path mode required.



# <span id="page-61-0"></span>**10 Power Supply Recommendations**

The THS3215 typically operates on balanced, split supplies. The specifications and characterization plots use ±6 V in most cases. The full operating range for the THS3215 spans ±4 V to ±7.9 V. The input and output stages have separate supply pins that are isolated internally.

The recommended external supply configuration brings  $\pm V_{CC}$  into the output stage first, then back to the input stage connections through a π-filter comprised of ferrite beads and added decoupling capacitors at +VCC2 (pin 16) and –VCC2 (pin 5).  $\boxtimes$  10-1 shows an example decoupling configuration. This same circuit configuration was used to characterize the D2S + OPS performance in [Frequency Response vs Output Voltage](#page-11-0) to [HD3 vs Supply](#page-12-0) [Voltage](#page-12-0).



図 **10-1. Recommended Power-Supply Configuration**



The ferrite bead acts to break the feedback loop from the output stage load currents that re-enter the D2S and midscale buffer stages. Operate the two positive supply pins and the two negative supply pins at the same voltage. Using separate sources on the two pins risks forward-biasing the on-chip parallel diodes that connect the two supply inputs together. +VCC1 (pin 13) and +VCC2 (pin 16) have two parallel diodes that are off if the voltage at the two pins are equal. The same is true for –VCC1 (pin 8) and –VCC2 (pin 5).

The THS3215 provides considerable flexibility in the supply voltage settings. The overriding consideration is always satisfying the required headroom to the supplies on all the I/O paths. The logic controls on PATHSEL (pin 4) and DISABLE (pin 10) are intended to operate ground referenced regardless of supplies used. The ground connection on pin 7 is used to set the reference.

Power savings are certainly possible by operating with only the minimum required supplies for the intended swings at each of the pins. For instance, consider an example design operating with a current-sinking DAC with the input common-mode voltage at 3 V, with an output swing at the D2S output of ±1 V. Looking at just the D2S under these conditions, the minimum positive supply is 3  $V_{CM}$  + the maximum input headroom of 1.5 V to the positive supply + the input signal swing of 0.25 V, resulting in a minimum 4.75 V supply for this operation. The ±1 V output at VO1 (pin 6) along with the D2S output headroom sets the minimum negative supply voltage. The maximum 1.5 V headroom gives a possible minimum negative supply of  $-2.75$  V. However, the minimum operating total of 8 V increases the negative supply to –3.5 V.

If the  $\pm$ 1 V swing is then amplified by the OPS, the output swing and headroom requirements set the minimum operating supply. For instance, if the OPS is operating at a gain of 2.5 V/V, the ±2.5 V output requires a maximum headroom of 1.6 V to either supply. Achieving a 1.6 V headroom requires a minimum balanced supply of ±4.1 V. However, the input stage overrides the positive side because the required minimum is 4.75 V, while the negative increases to –4.1 V. This example of absolute minimum supplies saves power. Using a typical 35 mA quiescent current for all stages, going to the minimum 8.5 V total across the device, uses 310 mW of quiescent power versus the 420 mW if a simple ±6 V supply is applied. However, ac performance degrades with the lower headroom. For more power-sensitive applications, consider adjusting the supplies to the minimum required on each side.

#### **10.1 Thermal Considerations**

The internal power for the THS3215 is a combination of its quiescent power and load power. The quiescent power is simply the total supply voltage times the supply current. This current is trimmed to reduce power dissipation variation and minimize variations in the ac performance. At a  $\pm$ 7.5 V supply, the maximum supply current of 36.5 mA dissipates 548 mW of quiescent power. The worst-case load power occurs if the output is at  $\frac{1}{2}$  the single-sided supply voltage driving a dc load. Placing a ±3.75 V dc output into 100 Ω adds another 37.5 mA  $\times$  3.75 V = 140 mW of internal power. This total of approximately 688 mW of internal dissipation requires the thermal pad be connected to a good heat-spreading ground plane to hold the internal junction temperatures below the rated maximum of 150°C.

The thermal impedance is approximately 45 °C/W with the thermal pad connected. For 688 mW of internal power dissipation there is a 31°C (approximate) rise in the junction temperature from ambient. Designing for the intended 85°C maximum ambient temperature results in a maximum junction temperature of 116°C.



# **11 Layout**

# **11.1 Layout Guidelines**

High-speed amplifier designs require careful attention to board layout in order to achieve the performance specified in the data sheets. Poor layout techniques can lead to increased parasitics from the board and external components resulting in suboptimal performance, and also instability in the form of oscillations. The THS3215 evaluation module (EVM) serves as a good reference for proper, high-speed layout methodology. The EVM includes numerous extra elements needed for lab characterization, and also additional features that are useful in certain applications. These additional components can be eliminated on the end system if not required by the application. General suggestions for the design and layout of high-speed, signal-path solutions include:

- 1. Minimize parasitic capacitance to any ac ground for all of the signal I/O pins. Parasitic capacitance on the output and input pins can cause instability. To reduce unwanted capacitance, open a window around the signal I/O pins on all of the ground and power planes around those pins. On other areas of the board, continuous ground and power planes are preferred for signal routing, with matched impedance traces for longer runs.
- 2. Use high-quality, high-frequency decoupling capacitors (0.1 µF) on the ground plane at the device power pins. Higher value capacitors (2.2 µF) are required, but can be placed further from the device power pins and shared among devices. For best high-frequency decoupling, consider X2Y supply-decoupling capacitors that offer a much higher self-resonance frequency over standard capacitors. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. Follow the power-supply guidelines recommended in the [セクション](#page-61-0) *10* section.
- 3. Careful selection and placement of external components preserve the high-frequency performance of the THS3215. Use low-reactance type resistors. Surface-mount resistors work best, and allow a tighter overall layout. Keep the printed circuit board (PCB) trace length as short as possible. Never use wire-bound type resistors in a high-frequency application. The output pin and inverting input pins are the most sensitive to parasitic capacitance; therefore, always position the feedback and series output resistors, if any, as close as possible to the inverting input pins and output pins. Place other network components, such as input termination resistors, close to the gain-setting resistors.
- 4. When using differential signal routing over any appreciable distance, use microstrip layout techniques with matched impedance traces. On differential lines, like those on the D2S inputs, match the routing in order to minimize common-mode noise effects and improve HD2 performance.
- 5. The input summing junction of the OPS is very sensitive to parasitic capacitance. Connect the  $R_G$  element into the summing junction with minimal trace length to the device-pin side of the resistor. The other side of R<sub>G</sub> can have more trace length to source or ground, if needed; however, a very-short, low-inductance connection is preferred. For best results, do not socket a high-speed device such as the THS3215. The additional lead length and pin-to-pin capacitance introduced by the socket can create an extremely troublesome parasitic network that makes it almost impossible to achieve a smooth, stable frequency response. Best results are obtained by soldering the THS3215 directly onto the board.



# **11.2 Layout Example**



図 **11-1. Layout Example**



# **12 Device and Documentation Support**

### **12.1 Device Support**

### **12.1.1 Development Support**

#### *12.1.1.1 TINA-TI™ (Free Software Download)*

TINA™ is a simple, powerful, and easy-to-use circuit simulation program based on a SPICE engine. TINA-TI is a free, fully-functional version of the TINA software, preloaded with a library of macro models in addition to a range of both passive and active models. TINA-TI provides all the conventional dc, transient, and frequency domain analysis of SPICE, as well as additional design capabilities.

Available as a [free download](http://www.ti.com/tool/tina-ti) from the Analog eLab Design Center, TINA-TI offers extensive post-processing capability that allows users to format results in a variety of ways. Virtual instruments offer the ability to select input waveforms and probe circuit nodes, voltages, and waveforms, creating a dynamic quick-start tool.

The THS3215 TINA model is available on the THS3215 product folder, under the *[Tools and software](https://www.tij.co.jp/product/jp/THS3215/toolssoftware)* tab. After downloading, open the model, right-click on a model symbol, and select *Enter Macro* to see the list of modeled parameters.

#### **Note**

These files require that either the TINA software (from DesignSoft™) or TINA-TI software be installed. Download the free TINA-TI software from the [TINA-TI folder](http://www.ti.com/tool/tina-ti).

### **12.2 Documentation Support**

#### **12.2.1 Related Documentation**

For related documentation, see the following:

- Texas Instruments, *[OPA695 Ultra-Wideband, Current-Feedback Operational Amplifier With Disable](https://www.ti.com/lit/pdf/SBOS293)* data [sheet](https://www.ti.com/lit/pdf/SBOS293)
- Texas Instruments, *[THS3215EVM and THS3217EVM](https://www.ti.com/lit/pdf/sbou161)* user's guide
- Texas Instruments, *[Voltage Feedback Vs Current Feedback Op Amps](https://www.ti.com/lit/pdf/slva051)* application report
- Texas Instruments, *[Current Feedback Amplifier Analysis and Compensation](https://www.ti.com/lit/pdf/SLOA021)* application report
- Texas Instruments, *[Current Feedback Amplifiers: Review, Stability Analysis, and Applications](https://www.ti.com/lit/pdf/SBOA081)* application note
- Texas Instruments, *[Stabilizing Current-Feedback Op Amps While Optimizing Circuit Performance](https://www.ti.com/lit/pdf/SBOA095)* application [report](https://www.ti.com/lit/pdf/SBOA095)

#### **12.3 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on [ti.com.](https://www.ti.com) Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

# **12.4** サポート・リソース

TI E2E™ サポート [・フォーラム](https://e2e.ti.com)は、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接 得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得るこ とができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するも のではなく、必ずしも TI の見解を反映したものではありません。TI の[使用条件を](https://www.ti.com/corp/docs/legal/termsofuse.shtml)参照してください。

#### **12.5 Trademarks**

TINA-TI™, TINA™, and TI E2E™ are trademarks of Texas Instruments. DesignSoft™ is a trademark of DesignSoft, Inc.

すべての商標は、それぞれの所有者に帰属します。



#### **12.6 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### **12.7 Glossary**

[TI Glossary](https://www.ti.com/lit/pdf/SLYZ022) This glossary lists and explains terms, acronyms, and definitions.

## **13 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 26-May-2021



**TEXAS** 

### **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**





#### Pack Materials-Page 1



# **PACKAGE MATERIALS INFORMATION**

www.ti.com 20-Apr-2023



\*All dimensions are nominal



# **GENERIC PACKAGE VIEW**

# **RGV 16 VQFN - 1 mm max height**

**4 x 4, 0.65 mm pitch** PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



4224748/A
## 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや 設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供してお り、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的に かかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプ リケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載す ることは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを 自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TI の製品は、TI [の販売条件、](https://www.ti.com/ja-jp/legal/terms-conditions/terms-of-sale.html)または [ti.com](https://www.ti.com) やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供され ています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありま せん。

お客様がいかなる追加条項または代替条項を提案した場合でも、TI はそれらに異議を唱え、拒否します。

郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated