# EVM User's Guide: LMKDB1104EVM LMKDB1104 Evaluation Module



## Description

The LMKDB1104 Evaluation Module (EVM) is designed to provide a quick setup to evaluate the LMKDB1104 LP-HCSL buffer that supports PCIe Gen 1 to Gen 6. The printed circuit board (PCB) contains several jumpers and a USB connection to enable the LMKDB1104 with desired user programming and setup. The evaluation module provides flexibility for compliance testing, system prototyping, and performance evaluation of the LMKDB1104 device.

### Features

- PCIe Gen 1 to Gen 6 and DB2000QL compliant buffer
- · External and USB power supply options
- Programmability through TICS Pro Software GUI graphical user interface (GUI)
- Output enable / disable through pin controls

### Applications

- High performance computing
- Server motherboard
- NIC/SmartNIC
- Hardware accelerator



LMKDB1104EVM

1



# **1 Evaluation Module Overview**

## **1.1 Introduction**

The EVM can be configured through an on-board USB microcontroller (MCU) interface using a PC with TI's TICS Pro Software GUI. TICS Pro can also be used to import and export register data for flexible programming of device. Input and outputs of the LMKDB1104 can be interfaced with external system for evaluating compatibility and performance through coaxial cable. On-board LDOs give user an option to use the USB as power supply to minimize the number of test equipment needed. Side Band Interface (SBI) header pins can be used to daisy chain or control the outputs of LMKDB1104 for fast switching.

## 1.2 Kit Contents

LMKDB1104EVM box contains:

- One LMKDB1104EVM board (DC256A).
- 3-ft mini-USB cable (MPN 3021003-03).

## **1.3 Specification**

Some key specifications for LMKDB1104 buffer and EVM are noted in Table 1-1.

| Parameter           | Value                                                     |
|---------------------|-----------------------------------------------------------|
| Ambient temperature | -40 to 105 °C                                             |
| Power supply        | 1.8V ± 10%, 3.3V ± 10%                                    |
|                     | 1MHz to 400MHz. (automatic output disable (AOD) disabled) |
|                     | 25MHz to 400MHz. (automatic output disable (AOD) enabled) |
| Output format       | LP-HCSL                                                   |

### Table 1-1. LMKDB1104 Key Parameters

## **1.4 Device Information**

The LMKDB1104 is a high performance LP-HCSL buffer that supports PCIe Gen 1 to Gen 6. LMKDB1104 has extremely low additive jitter, fail safe inputs, flexible power-up sequence, individual output enable pins, loss of input signal detection, and 3-wire or 4-wire SBI and SMBus interface. The EVM has integrated LDOs for excellent power supply noise suppression with operating supply voltage of 3.3V.



# 2 EVM Quick Start

Table 2-1 describes the default jumper configuration of the EVM to power the device from an external power supply option. Configure the EVM as specified in Table 2-1 for initial bring up. The EVM can also be configured to use an onboard 3.3V LDO with USB supply option by changing the position of jumper JP10 as described in Table 2-1.

| Category                      | Reference Designator | Default Position | Description                                                                                                                                                               |
|-------------------------------|----------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                               | J15                  | 1-2              | Connect USB or external supply to VDDA of device.                                                                                                                         |
|                               | J16                  | 1-2              | Connect USB or external supply to output bank and digital supply of the chip (VDD).                                                                                       |
| Power                         | J17                  | 1-2              | Connect USB or external supply to IO pins on board (VDD_IO).                                                                                                              |
|                               | JP10                 | 1-2              | Choose between USB power supply and external.<br>Current configuration is for external power supply<br>option. To change to USB option, change jumper<br>position to 2-3. |
| Output enable control pins    | JP7, JP5, JP3, JP2   | 2-3              | Pull down to GND to enable output (OE#0, OE#1, OE#2, OE#3) with pin control option.                                                                                       |
| SMBus address control<br>pins | JP9, JP6             | -                | Refer to Table 3-7 for selecting SMBus address.                                                                                                                           |
|                               | JP4                  | 1-2              | CLKPWRGD_PD# pulled high.                                                                                                                                                 |
|                               | JP8                  | 2-3              | SBI_EN pin = GND.                                                                                                                                                         |
| Digital pins                  | J14                  | 1-2              | SN74LVC125 buffer enable control pin. Default pull down to VDD.                                                                                                           |
|                               | JP1                  | 2-3              | SLEWRATE_SEL pin pulled low by default.                                                                                                                                   |

#### Table 2-1. Default Jumper Configuration

### 2.1 Hardware Setup

Figure 1-1 shows default jumper configuration for the EVM.

To begin using the LMKDB1104EVM, follow the steps below.

- 1. Verify the EVM default jumper as described in Table 2-1 and Figure 1-1.
- 2. Change jumper JP10 from position 1-2 to position 2-3 to use USB supply.
- 3. Connect the USB cable to USB port at J12.
- Connect 100MHz reference clock to CLKIN\_P/N. Refer to Table 3-8 for different input reference configurations.

### 2.2 Software Setup

### 2.2.1 TICS Pro GUI Setup

- 1. If not already installed, then install TICS Pro software from TI website: TICS Pro Software GUI.
- 2. Start TICS Pro software.
- 3. Make sure the steps under Section 2.1 have been completed before performing this step. Select the LMKDB1104 profile from Select Device  $\rightarrow$  Clock Distribution with Divider  $\rightarrow$  LMKDB1104.
- 4. Confirm communication with the board as follows:
  - a. Click USB Communication from the menu bar.
  - b. Click Interface to launch the Communication Setup pop-up window.
  - c. Confirm following field the *Communication Setup* pop-up window:
    - i. Make sure USB2ANY is selected as the interface.
    - ii. In case of multiple USB2ANY, select desired interface. If a USB2ANY is currently in use in another TICS Pro, then the user must release that interface by changing the interface setting to *DemoMode*.
    - iii. Click *Identify* to blink LED shown in Figure 2-1. After clicking the *Identify* button, the LED flashes quickly at about 0.5 second on, 0.5 second off for about 5 seconds. This confirms the connection to the board. However, be aware that USB2ANY devices connected to the PC, but not attached to a TICS Pro instance, can blink at a slow rate of 1 second on, 1 second off continuously.
  - d. Confirm all the fields match the ones shown in Figure 2-2.





Figure 2-1. USB LED

| M Communication Setup                              |                                                       |                                      | - 🗆 X                                                                                            |
|----------------------------------------------------|-------------------------------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------|
| Interface<br>USB2ANY<br>TIHera<br>FTDI<br>DemoMode | Select USB2ANY<br>D7D7986E09002400 ×<br>USB Connected | Identify<br>Bit Rate (kbps)<br>400 ~ | Protocol SMBus<br>Scan Bus Address: 0x 62<br>Scan range: 0x 23 to 0x 7F<br>Force Block Transfers |
|                                                    |                                                       |                                      |                                                                                                  |
|                                                    |                                                       |                                      |                                                                                                  |
|                                                    |                                                       |                                      |                                                                                                  |
|                                                    |                                                       |                                      | Close                                                                                            |

## Figure 2-2. Communication Setup



#### 2.2.2 Power Up Sequence

By default, the LMKDB1104 and the GUI are started with the default configuration. When using the on-board USB supply option, the following steps can be followed to avoid any improper power up sequence issue when plugging in the USB cable to the EVM.

- 1. After all the steps above, toggle the USB 3V3 Supply pin  $Low \rightarrow High$  for power reset. This step is not necessary but recommended if there are any issues with readback or improper start up on EVM.
- 2. Click on Scan Bus in the Communication Setup window to find and update device address.
- 3. Click on Read All Regs to update the register readback from the device.

### 2.3 EVM Measurements

Measurements can now be made on the clock outputs using an oscilloscope or a phase noise analyzer.

### 3 Hardware

#### 3.1 Device Operation Modes

The LMKDB1104 can be configured to start up in one of two modes during power-on/reset (POR). SBI\_EN enable pin determines the mode of operation during power supply ramp up. Below are both of the modes for the device:

- 1. **SMBus Mode Only** (EVM default): When SBI\_EN pin is set to low during the power up, SBI interface is disabled and output enable (OE) control is only accessible through the SMBus and OE control pins.
- 2. **SBI and SMBus Mode**: When SBI\_EN pin is set to high during power up, SBI interface is enabled and the outputs can be controlled through SBI interface and SMBus. OE pin controls are not possible since those pins are being used for SBI communication.

### 3.2 EVM Configuration

The LMKDB1104EVM can be configured for multiple modes using on board MCU and external or USB power supply options. The following sections describes power, logic, clock input, and output interfaces on the EVM and how to configure the EVM accordingly.

Some of the key components and the reference designator are noted in Table 3-1.

| Item No. | Reference Designators | Description                                                                                       |
|----------|-----------------------|---------------------------------------------------------------------------------------------------|
| 1        | U1                    | LMKDB1104.                                                                                        |
| 2A       | J18                   | External VDD option through SMA Port.                                                             |
| 2В       | JP10                  | Jumper header to select between external or on-board 3.3V USB supply option.                      |
| 3        | J1, J2                | SMA Ports for Clock Input (CLKIN_P, CLKIN_N).                                                     |
| 4        | J4 through J11        | SMA Ports for Clock Outputs (CLKX_P, CLKX_N).                                                     |
| 5        | JP9, JP6              | SADR0_tri and SADR1_tri jumper header option to select different address as defined in Table 3-7. |
| 6        | JP8                   | SBI_EN pin header jumper to enable or disable SBI interface during power-up.                      |
| 7        | JP4                   | CLKPWRGD_PD# pin header jumper to enable or disable the LMKDB1104.                                |
| 8        | JP1                   | SLEWRATE_SEL pin header jumper to select fast or slow slew rate option.                           |
| 9A       | J3                    | SBI Connector header jumper for daisy chain option.                                               |
| 9B       | J14                   | SBI_PRIMARY header jumper option to disable the U4A, U4B, U4C, U4D buffer outputs of the EVM.     |
| 10       | U9                    | USB power option LDO.                                                                             |
| 11       | U4A, U4B, U4C, U4D    | Hi-Z buffer part used on SBI lines for daisy chain configuration.                                 |
| 12       | U7                    | MSP430F5529IPN MCU.                                                                               |

#### Table 3-1. Key Components Reference Designator and Descriptions



### 3.2.1 Power Supply

The LMKDB1104 has VDDA and VDD supply pins that operate from  $1.8V \pm 10\%$  and  $3.3V \pm 10\%$ . The EVM has two different methods of supplying power to the device as listed in Table 3-2.

For 3.3V supply option, EVM has an onboard LDO to reduce the need for external power supply and operate the EVM using USB cable with a PC.

To use 1.8V ± 10% supply on the EVM, J18 can be used to force external supply voltage.

| EVM Power Mode     | Designator | Position        | Supply Voltage       | Description                         |  |  |  |
|--------------------|------------|-----------------|----------------------|-------------------------------------|--|--|--|
| Extornal (default) | J18        | External supply | 1.8V ± 10% or 3.3V ± | External supply option is selected  |  |  |  |
| JP10               | 1-2        | 10%             |                      |                                     |  |  |  |
| LICR               | J18 Not o  |                 | 2 2)/ ± 100/         | LISP 3 3V supply option is selected |  |  |  |
| 038                | JP10       | 2-3             | 3.50 ± 10 %          | COD 3.3V supply option is selected. |  |  |  |

#### Table 3-2. EVM Power Modes

#### 3.2.2 Logic Input and Outputs

The logic input and output pins on LMKDB1104 provides option for selecting different device modes, output enable / disable control, loss of signal (LOS) detection, and different device address selection. The following section describes the function of different input and output logic pins. Voltage levels for input pins can be set through TICSPro GUI or using on-board jumper as specified in Table 3-1.

| Table | 3-3. | Device | Start-U | p Modes |
|-------|------|--------|---------|---------|
|-------|------|--------|---------|---------|

| SBI_EN Input Level | Start-up Mode |
|--------------------|---------------|
| Low (default)      | SBI inactive  |
| High               | SBI active    |

### Table 3-4. Output Enable Pin Control

| OE0# to OE3# INPUT LEVEL | OUTPUT STATUS |
|--------------------------|---------------|
| Low (default)            | Active        |
| High                     | Inactive      |

#### Table 3-5. Loss of Signal Detection (LOS)

| LOSb OUTPUT LEVEL (Status pin) | LOS STATUS   |
|--------------------------------|--------------|
| Low                            | Detected     |
| High                           | Not detected |

#### Table 3-6. SLEWRATE\_SEL

| SLEWRATE_SEL  | OUTPUT SLEW RATE |
|---------------|------------------|
| Low (default) | Slow             |
| High          | Fast             |

LMKDB1104 Evaluation Module

| Address   | Selection |   | Binary Value Hex Value |   |   |   |   | /alue |        |                   |                       |
|-----------|-----------|---|------------------------|---|---|---|---|-------|--------|-------------------|-----------------------|
| SADR1_tri | SADR0_tri | 7 | 6                      | 5 | 4 | 3 | 2 | 1     | Rd/Wrt | Without<br>Rd/Wrt | With<br><b>Rd/Wrt</b> |
|           | 0         | 1 | 1                      | 0 | 1 | 1 | 0 | 0     | 0      | 6C                | D8                    |
| 0         | М         | 1 | 1                      | 0 | 1 | 1 | 0 | 1     | 0      | 6D                | DA                    |
|           | 1         | 1 | 1                      | 0 | 1 | 1 | 1 | 1     | 0      | 6F                | DE                    |
|           | 0         | 1 | 1                      | 0 | 0 | 0 | 0 | 1     | 0      | 61                | C2                    |
| М         | М         | 1 | 1                      | 0 | 0 | 0 | 1 | 0     | 0      | 62                | C4                    |
|           | 1         | 1 | 1                      | 0 | 0 | 0 | 1 | 1     | 0      | 63                | C6                    |
|           | 0         | 1 | 1                      | 0 | 0 | 1 | 0 | 1     | 0      | 65                | CA                    |
| 1         | М         | 1 | 1                      | 0 | 0 | 1 | 1 | 0     | 0      | 66                | СС                    |
|           | 1         | 1 | 1                      | 0 | 0 | 1 | 1 | 1     | 0      | 67                | CE                    |

Table 3-7 SMBus Address Decode

Note

SMBus address for the device is Bits[7:1]. Often Rd/Wrt bit is included in the hex value depending on the different vendors. With Rd/Wrt column shows hex value when Rd/Wrt value is considered 0, while Without Rd/Wrt is the SMBus address.

### 3.2.3 Clock Input

LMKDB1104 can support different input interfaces depending on the input swing and common mode voltage. There are four input interfaces type that can be configured on LMKDB1104 using external components and internal termination schemes as shown in Figure 3-1. If using signal generator, then make sure to populate R3 with a  $100\Omega$  resistor or use internal or external  $50\Omega$  termination to ground.

DC Coupled LVDS Input

GND

GND

INP

INN

- DC Coupled HCSL / LP HCSL Input. 1.
- 2. DC Coupled LVDS Input.
- 3. External AC Coupled Input.
- 4. Internal  $50\Omega$  to ground terminations.







Figure 3-1. Input Interfaces

Table 3-8 outlines how to setup all different interfaces supported by LMKDB1104.

7



| Table 3-0: Input Interfaces |                                                                                                                                                                          |  |  |  |  |
|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Input Interface             | Configuration                                                                                                                                                            |  |  |  |  |
| DC coupled HCSL / LPHCSL    | This is default EVM and device configuration. $R2$ and $R4$ values are $0\Omega$ and <i>Input Interface Type</i> on <i>Input</i> page is selected to <i>DC Coupled</i> . |  |  |  |  |
| DC coupled LVDS input       | Populate <i>R</i> 3 with a <b>100Ω</b> resistor and set <i>Input Interface Type</i> on <i>Input</i> page to <i>DC</i><br><i>Coupled</i> .                                |  |  |  |  |
| External AC coupled input   | Replace <i>R2</i> and <i>R4</i> with <b>0.1uF</b> capacitor and set <i>Input Interface Type</i> on <i>Input</i> page to <i>AC Coupled</i> .                              |  |  |  |  |
| Internal termination        | To enable internal $50\Omega$ to ground terminations, set the <i>Input Termination</i> on <i>Input</i> page to <i>Enabled</i> .                                          |  |  |  |  |

#### Table 3-8. Input Interfaces

### 3.2.4 Clock Outputs

LMKDB1104 has four differential clock outputs (CLK[0:4]\_P/N). All the outputs are DC coupled with a capacitive load of 2pF.

#### WARNING

DC-coupled clocks must not be directly connected to RF equipment, which cannot accept DC voltages greater than 0V, such as spectrum analyzers and phase noise analyzers.

#### 3.2.5 Status Outputs, LEDs and Test Points

LMKDB1104EVM have status output signal from LMKDB1104, LEDs and test points to monitor signal / supply voltage on the board. Table 3-9 summarizes all the status signals / test points on the board.

| Function / Test Signal | Status Pin / LED Designator | Description                                                                                                                      |  |  |  |  |  |
|------------------------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| I OSh                  | TP6                         | Test point to monitor LOSb status.                                                                                               |  |  |  |  |  |
| EOSD                   | D1                          | LED status light for LOSb detection.                                                                                             |  |  |  |  |  |
| SBI CONNECTOR          | J3                          | Jumper header for SBI OUT, SBI_IN, SBI_DATA, and<br>SHFT_LD# pins to connect all signals needed for daisy chain in<br>one place. |  |  |  |  |  |
|                        | D6                          | LED status light for VDDA supply pin.                                                                                            |  |  |  |  |  |
| VDDA                   | TP2                         | Test point for VDDA supply pins.                                                                                                 |  |  |  |  |  |
|                        | D7                          | LED status light for VDD supply pins.                                                                                            |  |  |  |  |  |
| VBD                    | TP3                         | Test point for VDD supply pins.                                                                                                  |  |  |  |  |  |
| VDD_MAIN               | TP1                         | Test Point to measure the VDD supply selected from USB option or external option through JP10.                                   |  |  |  |  |  |
| GND                    | TP4, TP5                    | Test points for GND reference on the board.                                                                                      |  |  |  |  |  |
| USB LED                | D5                          | USB LED status light to verify USB2ANY communication to board.                                                                   |  |  |  |  |  |
| 112.4 21/2             | D3                          | USB2ANY LDO supply status LED.                                                                                                   |  |  |  |  |  |
| 02A_3V3                | U6                          | Test point for USB2ANY LDO supply pin.                                                                                           |  |  |  |  |  |

### Table 3-9. Status Output, LEDs and Test Points

# 4 Software

### 4.1 TICS Pro LMKDB1104 Software

LMKDB1104 TICS Pro GUI provides full functionality to interact with the device through SMBus, SBI, and OE pin option to interact with the device. TI recommends to use GUI interface while evaluating LMKDB1104EVM to fully utilize all the functionalities of the EVM. The GUI interface consists of *User Controls* and *Raw Register* page to write directly into each register bit or field values. The GUI interface also has *Input, Device Info*, and *Output* pages, which can be used to evaluate functions available on the device. The following sections describe the details of each page.

#### 4.1.1 Input

Input page provides access to configure different input modes and read back live status for loss of signal (LOSb) as shown in Figure 4-1



### Figure 4-1. Input Interface

### 4.1.1.1 Input Interface Type

Input interface type can configured as AC Coupled or DC coupled. AC coupled option provides internal bias to the clock inputs connected.

#### 4.1.1.2 Input Termination

Internal 50Ω to ground terminations can be enabled or disabled using the *Input Termination* drop-down menu.

#### 4.1.1.3 Auto Output Disable (AOD)

Automatic output disable (AOD) can be enabled or disabled using this control. AOD is enabled by default on LMKDB1104. AOD disables the outputs when low when there is a loss of signal (LOS) detected on the input. When AOD is disabled, outputs follow the input clock in DC state.



#### 4.1.1.4 LOS Event

LOS Event Status gives information when there is a loss of signal (LOS) event. Make sure to clear the LOS event afterward by writing a 1 or selecting the Detected option from the LOS Event drop-down menu.

#### 4.1.1.5 LOS Readback

LOS Readback provide live status of loss of signal detection.

#### 4.1.2 Device Info and EVM Setup

Device Info page contains three different sections and the LMKDB1104EVM information.

#### **Device Info and EVM Setup**



Figure 4-2. Device Info

#### 4.1.2.1 Device Info

This section contains following information related to device which can be read back using *Read Device Info* button.

- 1. Vendor ID
- 2. Device ID
- 3. Rev ID

#### 4.1.2.2 EVM Setup

EVM setup has key pins to configure device. Below tables outlines usage of each pin option.

Table 4-1. CLKPWRGD\_PD#

| Pin Level      | Function                                                                                         |
|----------------|--------------------------------------------------------------------------------------------------|
| Low            | LMKDB1104 power down mode.                                                                       |
| High (default) | LMKDB1104 normal operation mode.                                                                 |
| Hi-Z           | When Hi-Z is selected, on-board header jumper can be used to force external voltages on the pin. |



### 4.1.2.3 SMBus

Byte counter value determines the number of register readback during block read operation.

### 4.1.3 Output

The output page in TICS Pro has controls for clock outputs through SMBus, OE pins, and SBI.

### **Output Controls**

| SMBus                                                  |                                                                                                                                                                                                                      |  |  |  |  |
|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Global Output Amplitude                                | OE Pins & Slew Rate Control                                                                                                                                                                                          |  |  |  |  |
| 600 mV ~                                               | Update All Pins Set Pin Slew Rate Control                                                                                                                                                                            |  |  |  |  |
| SMBus Output Control                                   | All Low All High                                                                                                                                                                                                     |  |  |  |  |
| Enable All CLK0 CLK1 CLK2 CLK3                         | SLEWRATE_CTRL_MODE                                                                                                                                                                                                   |  |  |  |  |
| Disable All                                            | Set Pin OE0# Low v Set Pin OE2# Low v High: Slew rate selected via pin High: Slew rate selected via SMBus                                                                                                            |  |  |  |  |
|                                                        | Set Pin OE1# Low v Set Pin OE3# Low v                                                                                                                                                                                |  |  |  |  |
| SBI Mask Registers Disabled CEnabled                   | User can control the OE pins via software by removing jumper header J14.                                                                                                                                             |  |  |  |  |
| Enable All MASK0 MASK1 MASK2 MASK3                     | Low: Output enabled<br>High: Output disabled                                                                                                                                                                         |  |  |  |  |
| Disable All                                            |                                                                                                                                                                                                                      |  |  |  |  |
| OE Pin Readback □Low RB ☑ High RB                      | Side Band Interface (SBI)                                                                                                                                                                                            |  |  |  |  |
| RB_0E0# RB_0E1# RB_0E2# RB_0E3#                        | Set Pin SBI_EN High v Enable SBI Control                                                                                                                                                                             |  |  |  |  |
|                                                        | SBI_EN Pin Status SBI Output Control                                                                                                                                                                                 |  |  |  |  |
| Read OE Pins Status                                    |                                                                                                                                                                                                                      |  |  |  |  |
| Output Slow Rate Control SLEWRATE OPT values can range | SBI Clock Freq 2 KHz Disable All                                                                                                                                                                                     |  |  |  |  |
| from 0 = fastest to 15 = slowest                       | SBI Latch Enable                                                                                                                                                                                                     |  |  |  |  |
| SLEWRATE_OPT_1 OF CLK0 OPT_4 v CLK1 OPT_4 v            | SBI output control requires SBI_EN pin high during power up. There are two methods to enable the SBI output control on this EVM.                                                                                     |  |  |  |  |
| SLEWRATE_OPT_2 0 CLK2 OPT_4 V CLK3 OPT_4 V             | 1. Manual: This method requires user to switch the SBI_EN pin to high and then do a power cycle to enable SBI mode on the device.                                                                                    |  |  |  |  |
|                                                        | 2. Automated: When using USB to power up the board through a on-board LDO. User can click Enable SBI Control button in the<br>GUI to configure SBI EN pin and do a restart necessary for SBI using the on-board LDO. |  |  |  |  |
|                                                        |                                                                                                                                                                                                                      |  |  |  |  |

Figure 4-3. Output

#### 4.1.3.1 SMBus

SMBus can be used to control the following parameters on the outputs:

- 1. Global Output Amplitude: To program output VOD from 600mV to 975mV with a step size of 25mV.
- 2. SMBus Output Control: To enable or disable CLK0 through CLK3 via register bits.
- 3. Output Slew Rate Control: To program slew rate value for an output slew rate.
- 4. SBI Mask Register: To enable or disable SBI mask bits. When a mask bit is enabled, an output is controlled through SMBus and SBI control doesn't have any affect on the output. This is used when critical outputs needs to stay on.
- 5. OE# Pin Readback: To read status of OE# pins.

#### 4.1.3.1.1 Programmable Output Slew Rate Control

The LMKDB1104 has four registers where four different slew rate values can be stored. After storing the desired slew rate values in SLEWRATE\_OPT\_# registers, 1 of those 4 slew rates can be assigned to each output by using the drop-down menus next to the desired output. There are 16 different slew rate values possible, where 0x0 is the fastest slew rate and 0xF is the slowest slew rate.

The default slew rate values for each SLEWRATE\_OPT\_X are shown in Table 4-2. The default slew rate for all outputs is set to SLEWRATE\_OPT\_2 which is set to 0x6. The drop-down menu can be used to change the slew rate of each output from the default. To use SMBus to set the slew rate of each output, SLEWRATE\_CTRL\_MODE needs to be set to 1 (SLEWRATE\_CTRL\_MODE = 1). The LMKDB1104 default is SLEWRATE\_CTRL\_MODE = 0, which sets all the outputs' slew rates through the SLEWRATE\_PIN.



#### Table 4-2. Default SLEWRATE OPT # Values

| Register Field Name | Default Value | Default Slew Rate              |
|---------------------|---------------|--------------------------------|
| SLEWRATE_OPT_1      | 0x0           | Fastest                        |
| SLEWRATE_OPT_2      | 0x6           | Fast (default for all outputs) |
| SLEWRATE_OPT_3      | 0xA           | Slow                           |
| SLEWRATE_OPT_4      | 0xF           | Slowest                        |

#### 4.1.3.2 OE Pins and Slew Rate Control

Low and high voltage level can be set on all the pins using GUI without the need of onboard headers. By default, the LMKDB1104EVM is set to control OE pins through the header jumpers. To control the OE pins using software, remove jumper header J14, SBI\_PRIMARY. After removing jumper header J14, OE pins cannot be controlled through the OE pin jumper headers.

#### Table 4-3. OE# Pins

| Pin Level     | Function                                                                                                  |  |
|---------------|-----------------------------------------------------------------------------------------------------------|--|
| Low (default) | LMKDB1104 has CLK# active. To control OE pin through the MSP430, make sure to remove jumper header J14    |  |
| High          | LMKDB1104 has CLK# inactive. To control OE pin through the MSP430, make sure to remove jumper header J14. |  |

| Pin Level     | Function                                                                                             |
|---------------|------------------------------------------------------------------------------------------------------|
| Low (default) | All outputs are set to a slow slew rate.                                                             |
| High          | All outputs are set to a high slew rate.                                                             |
| Hi-Z          | When Hi-Z is selected, on-board header jumper JP1 can be used to force external voltages on the pin. |

## Table 4-4. SLEWRATE\_PIN

#### 4.1.3.3 Side Band Interface (SBI)

Side band interface can be evaluated using controls available on the output page. There are two methods that can be used to enable SBI on the LMKDB1104.

- 1. Automated: When using on-board USB power supply option on the EVM, clicking once on the *Enable SBI Control* button configures the LMKDB1104 into SBI mode.
- Manual: This method requires to set the Set Pin SBI\_EN to High followed with a power cycle on the board. This is needed when using external supply option or when not using the Enable SBI Control button. SBI is enabled on LMKDB1104 after the restart.

After using any of the methods above, press *Read SBI\_EN* to verify status of SBI mode on the device. Use check boxes for CLK0 through CLK3 to enable (checked) or disable (unchecked) the desired outputs. Once selected, click on *SBI Latch Enable* to load data into shift register.



## **5** Implementation Results

### 5.1 Typical Phase Noise Characteristic

Figure 5-1 shows a typical phase noise performance for 156.25MHz reference clock input from the SMA100B.

LMKDB1104EVM was configured in cascade mode to get these measurements, which were obtained by following these steps:

- SMA100B → LMKDB1104EVM input. Then, LMKDB1104EVM to secondary LMKDB1104 EVM. This was done to get a fast slew rate at the input. Other methods like clipping a circuit can be used to get a desired slew rate and square wave form as well outputted from the SMA100B.
- 2. Output phase noise is measured through a Balun to the differential waveform from the LMKDB1104 into a single-ended waveform for the phase noise analyzer.



Figure 5-1. LMKDB1104 Output Clock Phase Noise



# 6 Hardware Design Files

## 6.1 Schematics



Figure 6-1. Power Supply (External and USB option)



Figure 6-2. LMKDB1104 Device and CLKIN\_P/N Reference



Differential impedance is 85 ohms.
 Trace length should be matched with in +/- 2 MILS
 Place load capacitor 2pF close to SMA connectors.



Figure 6-3. Clock Outputs CLK0 to CLK7



Figure 6-4. Output Enable Pins (OE#)







- 1. Place LOS TP close to device.
- 2. LED can be placed near the same test point.



### Figure 6-6. Status LEDs, Test Points, and SMBus Clock and Data Connections







### 6.2 PCB Layouts

| Layer | Name           | Material      | Thickness | Constant | Board Layer Stack |
|-------|----------------|---------------|-----------|----------|-------------------|
| 1     | Top Overlay    |               |           |          |                   |
| 2     | Top Solder     | Solder Resist | 0.40mil   | 3.5      |                   |
| 3     | Top Layer      | Copper        | 1.4Omil   |          |                   |
| 4     | Dielectric 1   | 185HR         | 3.50mil   | 4.1      |                   |
| 5     | L2_GND1        | Copper        | 1.4Omil   |          |                   |
| 6     | Dielectric 2   | 185HR         | 14.00mil  | 4.3      |                   |
| 7     | L3_SIG1        | Copper        | 1.4Omil   |          |                   |
| 8     | Dielectric 3   | 185HR         | 18.00mil  | 4.3      |                   |
| 9     | L4_PWR1        | Copper        | 1.40mil   |          |                   |
| 10    | Dielectric 4   | 185HR         | 14.00mil  | 4.3      |                   |
| 11    | L5_GND2        | Copper        | 1.4Omil   |          |                   |
| 12    | Dielectric 5   | 185HR         | 3.50mil   | 4.1      |                   |
| 13    | Bottom Layer   | Copper        | 1.4Omil   |          |                   |
| 14    | Bottom Solder  | Solder Resist | 0.40mil   | 3.5      |                   |
| 15    | Bottom Overlay |               |           |          |                   |

### Figure 6-8. Layer Stackup





Figure 6-9. Top Layer (CLKIN / CLKOUT Signals)



Figure 6-10. Bottom Layer





Figure 6-11. Signal 1 Layer



Figure 6-12. PWR Layer





Figure 6-13. GND 1 Layer



Figure 6-14. GND 2 Layer



## 6.3 Bill of Materials (BOM)

### Table 6-1. Bill of Materials

| Designator                                       | Quantity | Value  | Description                                                      | Package Reference       | Part Number          | Manufacturer        |
|--------------------------------------------------|----------|--------|------------------------------------------------------------------|-------------------------|----------------------|---------------------|
| !PCB1                                            | 1        |        | Printed Circuit Board                                            |                         | DC256                | Any                 |
| C1, C2, C3, C4, C5                               | 5        | 0.1uF  | CAP, CERM, 0.1 uF, 16V,+/- 10%, X7R, 0201                        | 0201                    | GRM033Z71C104KE14D   | MuRata              |
| C6, C7                                           | 2        | 33pF   | CAP, CERM, 33pF, 100V, +/- 5%, C0G/NP0, 0603                     | 0603                    | 06031A330JAT2A       | AVX                 |
| C8, C9, C10, C11,<br>C12, C13, C14, C15          | 8        | 2pF    | CAP, CERM, 2pF, 50V, +/- 15%, C0G/NP0,<br>0402                   | 0402                    | GJM1555C1H2R0CB01D   | MuRata              |
| C17                                              | 1        | 22uF   | CAP, CERM, 22uF, 10V, +/- 20%, X5R, 0805                         | 0805                    | LMK212BJ226MG-T      | Taiyo Yuden         |
| C18, C19                                         | 2        | 10uF   | CAP, CERM, 10uF, 10V, +/- 20%, X5R, 0603                         | 0603                    | GRM188R61A106ME69D   | MuRata              |
| C20, C21, C27, C32,<br>C33, C34                  | 6        | 0.1uF  | CAP, CERM, 0.1uF, 16V, +/- 5%, X7R, 0603                         | 0603                    | C0603C104J4RAC7867   | Kemet               |
| C22, C30                                         | 2        | 220pF  | CAP, CERM, 220pF, 50V, +/- 1%, C0G/NP0, 0603                     | 0603                    | 06035A221FAT2A       | AVX                 |
| C23                                              | 1        | 4.7uF  | CAP, CERM, 4.7µF, 50V,+/- 10%, X7R, 1206                         | 1206                    | C3216X7R1H475K160AE  | TDK                 |
| C24                                              | 1        | 0.1uF  | CAP, CERM, 0.1 uF, 50V, +/- 20%, X7R, 0805                       | 0805                    | 08055C104MAT2A       | AVX                 |
| C25, C28                                         | 2        | 30pF   | CAP, CERM, 30pF, 100V,+/- 5%, C0G/NP0,<br>AEC-Q200 Grade 1, 0603 | 0603                    | GCM1885C2A300JA16D   | MuRata              |
| C26                                              | 1        | 0.01uF | CAP, CERM, 0.01uF, 50V, +/- 5%, X7R, 0603                        | 0603                    | C0603C103J5RACTU     | Kemet               |
| C29                                              | 1        | 2200pF | CAP, CERM, 2200pF, 50V, +/- 10%, X7R, 0603                       | 0603                    | C0603C222K5RACTU     | Kemet               |
| C31                                              | 1        | 0.47uF | CAP, CERM, 0.47uF, 16V, +/- 10%, X7R, 0603                       | 0603                    | GRM188R71C474KA88D   | MuRata              |
| C37, C38                                         | 2        | 10uF   | CAP, CERM, 10µF, 16V,+/- 20%, X6S, 0603                          | 0603                    | GRM188C81C106MA73D   | MuRata              |
| C41, C42                                         | 2        | 1uF    | CAP, CERM, 1µF, 25V,+/- 20%, X7R, AEC-<br>Q200 Grade 1, 0603     | 0603                    | CGA3E1X7R1E105M080AC | TDK                 |
| D1                                               | 1        | Green  | LED, Green, SMD                                                  | 0805 LED                | LTST-C171GKT         | Lite-On             |
| D2                                               | 1        | 7.5V   | Diode, Zener, 7.5V, 550mW, SMB                                   | SMB                     | 1SMB5922BT3G         | ON Semiconductor    |
| D3, D6, D7                                       | 3        | Red    | LED, Red, SMD                                                    | Red 0805 LED            | LTST-C170KRKT        | Lite-On             |
| D4                                               | 1        | 30V    | Diode, Schottky, 30V, 0.2A, SOT-23                               | SOT-23                  | BAT54-7-F            | Diodes Inc.         |
| D5                                               | 1        | Green  | LED, Green, SMD                                                  | 1.6x0.8x0.8mm           | LTST-C190GKT         | Lite-On             |
| H1, H2, H3, H4                                   | 4        |        | Machine Screw, Round, #4-40 x 1/4, Nylon,<br>Philips panhead     | Screw                   | NY PMS 440 0025 PH   | B&F Fastener Supply |
| H5, H6, H7, H8                                   | 4        |        | Standoff, Hex, 0.5"L #4-40 Nylon                                 | Standoff                | 1902C                | Keystone            |
| J1, J2, J4, J5, J6, J7,<br>J8, J9, J10, J11, J18 | 11       |        | CONN SMA JACK STR EDGE MNT                                       | CONN_JACK               | CON-SMA-EDGE-S       | RF Solutions Ltd.   |
| J3                                               | 1        |        | Header, 2.54mm, 5x1, Gold, TH                                    | Header, 2.54mm, 5x1, TH | 61300511121          | Wurth Elektronik    |

#### Table 6-1. Bill of Materials (continued)

| Designator                                                                                                                                            | Quantity | Value   | Description                                                              | Package Reference                                            | Part Number      | Manufacturer            |
|-------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------|--------------------------------------------------------------------------|--------------------------------------------------------------|------------------|-------------------------|
| J12                                                                                                                                                   | 1        |         | Connector, Receptacle, USB Mini B 2.0, SMT                               | Connector, Receptacle,<br>USB Mini B 2.0, 5<br>Position, SMT | 65100516121      | Wurth Elektronik        |
| J13, J14, J15, J16,<br>J17                                                                                                                            | 5        |         | Header, 100mil, 2x1, Gold, TH                                            | Header, 2x1, 100mil                                          | 5-146261-1       | TE Connectivity         |
| JP1, JP2, JP3, JP4,<br>JP5, JP6, JP7, JP8,<br>JP9, JP10                                                                                               | 10       |         | Header, 100mil, 3x1, Gold, TH                                            | 3x1 Header                                                   | TSW-103-07-G-S   | Samtec                  |
| L1                                                                                                                                                    | 1        | 60 ohm  | Ferrite Bead, 60 ohm at 100MHz, 3.5A, 0603                               | 0603                                                         | MPZ1608S600ATAH0 | TDK                     |
| L2                                                                                                                                                    | 1        | 330 ohm | Ferrite Bead, 330 ohm at 100MHz, 2A, 0805                                | 0805                                                         | 742792037        | Wurth Elektronik        |
| LBL1                                                                                                                                                  | 1        |         | Thermal Transfer Printable Labels, 0.650" W x 0.200" H - 10,000 per roll | PCB Label 0.650 x 0.200<br>inch                              | THT-14-423-10    | Brady                   |
| Q1, Q2                                                                                                                                                | 2        | 25V     | MOSFET, N-CH, 25V, 0.22A, SOT-23                                         | SOT-23                                                       | FDV301N          | Fairchild Semiconductor |
| Q3                                                                                                                                                    | 1        | 50V     | MOSFET, N-CH, 50V, 0.22A, SOT-23                                         | SOT-23                                                       | BSS138           | Fairchild Semiconductor |
| R2, R4, R25, R26,<br>R27, R28, R29, R30,<br>R31, R32                                                                                                  | 10       | 0       | RES, 0, 5%, 0.063 W, AEC-Q200 Grade 0,<br>0402                           | 0402                                                         | CRCW04020000Z0ED | Vishay-Dale             |
| R6, R7, R34, R35,<br>R36, R37, R39, R40,<br>R41, R43, R45, R48,<br>R50, R53, R60, R61,<br>R62, R63, R66, R68,<br>R69, R70, R74, R77,<br>R80, R84, R85 | 27       | 0       | RES, 0, 5%, 0.1 W, AEC-Q200 Grade 0, 0603                                | 0603                                                         | CRCW06030000Z0EA | Vishay-Dale             |
| R8, R9, R13, R14,<br>R17, R19, R22                                                                                                                    | 7        | 22      | RES, 22, 5%, 0.1 W, AEC-Q200 Grade 0, 0603                               | 0603                                                         | CRCW060322R0JNEA | Vishay-Dale             |
| R10, R12, R15, R16,<br>R18, R20, R21, R23,<br>R24, RSB1, RSB2,<br>RSB3                                                                                | 12       | 4.99k   | RES, 4.99 k, 1%, 0.063 W, 0402                                           | 0402                                                         | RC0402FR-074K99L | Yageo America           |
| R11, R67, R81, R82                                                                                                                                    | 4        | 470     | RES, 470, 5%, 0.1 W, AEC-Q200 Grade 0, 0603                              | 0603                                                         | CRCW0603470RJNEA | Vishay-Dale             |
| R33, R79                                                                                                                                              | 2        | 33k     | RES, 33 k, 5%, 0.1 W, AEC-Q200 Grade 0,<br>0603                          | 0603                                                         | CRCW060333K0JNEA | Vishay-Dale             |
| R38, R42                                                                                                                                              | 2        | 33      | RES, 33, 5%, 0.063 W, AEC-Q200 Grade 0, 0402                             | 0402                                                         | CRCW040233R0JNED | Vishay-Dale             |
| R46                                                                                                                                                   | 1        | 1.5k    | RES, 1.5 k, 5%, 0.063 W, AEC-Q200 Grade 0, 0402                          | 0402                                                         | CRCW04021K50JNED | Vishay-Dale             |
| R51                                                                                                                                                   | 1        | 110k    | RES, 110 k, 1%, 0.25 W, 1206                                             | 1206                                                         | RC1206FR-07110KL | Yageo America           |
| R56                                                                                                                                                   | 1        | 1.2Meg  | RES, 1.2M, 5%, 0.1 W, AEC-Q200 Grade 0, 0603                             | 0603                                                         | CRCW06031M20JNEA | Vishay-Dale             |



| Table 6-1. Bill of Materials (continued)                                                                            |          |       |                                                                                                                                                   |                               |                    |                   |  |
|---------------------------------------------------------------------------------------------------------------------|----------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|--------------------|-------------------|--|
| Designator                                                                                                          | Quantity | Value | Description                                                                                                                                       | Package Reference             | Part Number        | Manufacturer      |  |
| R58                                                                                                                 | 1        | 1.00k | RES, 1.00 k, 0.5%, 0.1 W, 0603                                                                                                                    | 0603                          | RT0603DRE071KL     | Yageo America     |  |
| R59                                                                                                                 | 1        | 10k   | RES, 10 k, 5%, 0.1 W, AEC-Q200 Grade 0,<br>0603                                                                                                   | 0603                          | CRCW060310K0JNEA   | Vishay-Dale       |  |
| R64, R65                                                                                                            | 2        | 1.5k  | RES, 1.5 k, 5%, 0.1 W, AEC-Q200 Grade 0,<br>0603                                                                                                  | 0603                          | CRCW06031K50JNEA   | Vishay-Dale       |  |
| R71                                                                                                                 | 1        | 100   | RES, 100, 5%, 0.1 W, AEC-Q200 Grade 0,<br>0603                                                                                                    | 0603                          | CRCW0603100RJNEA   | Vishay-Dale       |  |
| R75                                                                                                                 | 1        | 100k  | RES, 100 k, 5%, 0.1 W, AEC-Q200 Grade 0, 0603                                                                                                     | 0603                          | CRCW0603100KJNEA   | Vishay-Dale       |  |
| R78                                                                                                                 | 1        | 510   | RES, 510, 5%, 0.1 W, AEC-Q200 Grade 0,<br>0603                                                                                                    | 0603                          | CRCW0603510RJNEA   | Vishay-Dale       |  |
| R83                                                                                                                 | 1        | 2.20  | RES, 2.20, 1%, 0.1 W, 0603                                                                                                                        | 0603                          | ERJ-3RQF2R2V       | Panasonic         |  |
| R86                                                                                                                 | 1        | 0     | RES, 0, 5%, .05 W, AEC-Q200 Grade 0, 0201                                                                                                         | 0201                          | ERJ-1GN0R00C       | Panasonic         |  |
| SH-J15, SH-J16, SH-<br>J17, SH-JP1, SH-<br>JP2, SH-JP3, SH-<br>JP4, SH-JP5, SH-<br>JP6, SH-JP7, SH-<br>JP8, SH-JP10 | 12       | 1x2   | Shunt, 100mil, Gold plated, Black                                                                                                                 | Shunt                         | SNT-100-BK-G       | Samtec            |  |
| TP1, TP2, TP3, TP4,<br>TP5, TP6, U6                                                                                 | 7        |       | Test Point, Miniature, SMT                                                                                                                        | Test Point, Miniature,<br>SMT | 5019               | Keystone          |  |
| U1                                                                                                                  | 1        |       | PCIe Gen 1 to Gen 6 Ultra Low Jitter 1:4 LP-<br>HCSL Clock Buffer and Clock MUX                                                                   | WQFN28                        | LMKDB1104RUYT      | Texas Instruments |  |
| U2                                                                                                                  | 1        |       | 150mA Ultra-Low Noise LDO for RF and<br>Analog Circuits Requires No Bypass Capacitor,<br>NGF0006A (WSON-6)                                        | NGF0006A                      | LP5900SD-3.3/NOPB  | Texas Instruments |  |
| U4                                                                                                                  | 1        |       | Quadruple Bus Buffer Gate With 3-State<br>Outputs, RGY0014A, LARGE T&R                                                                            | RGY0014A                      | SN74LVC125ARGYR    | Texas Instruments |  |
| U5                                                                                                                  | 1        |       | 4-Channel ESD Protection Array for High-<br>Speed Data Interfaces, DRY0006A (USON-6)                                                              | DRY0006A                      | TPD4E004DRYR       | Texas Instruments |  |
| U7                                                                                                                  | 1        |       | 25MHz Mixed Signal Microcontroller with 128<br>KB Flash, 8192 B SRAM and 63 GPIOs, -40 to<br>85 degC, 80-pin QFP (PN), Green (RoHS & no<br>Sb/Br) | PN0080A                       | MSP430F5529IPN     | Texas Instruments |  |
| U8                                                                                                                  | 1        |       | Single 2-Input Exclusive-OR Gate, DBV0005A<br>(SOT-23-5)                                                                                          | DBV0005A                      | SN74LVC1G86DBVR    | Texas Instruments |  |
| U9                                                                                                                  | 1        |       | 500mA, Low IQ, Small Size, Low Dropout<br>Regulator, DQN0004A (X2SON-4)                                                                           | DQN0004A                      | TLV75533PDQNR      | Texas Instruments |  |
| Y1                                                                                                                  | 1        |       | Crystal, 24.000MHz, 20pF, SMD                                                                                                                     | Crystal, 11.4x4.3x3.8mm       | ECS-240-20-5PX-TR  | ECS Inc.          |  |
| C35, C39, C43                                                                                                       | 0        | 10uF  | CAP, CERM, 10µF, 16V,+/- 20%, X6S, 0603                                                                                                           | 0603                          | GRM188C81C106MA73D | MuRata            |  |

### Table 6-1. Bill of Materials (continued)

| Designator                            | Quantity | Value | Description                                                  | Package Reference | Part Number          | Manufacturer  |
|---------------------------------------|----------|-------|--------------------------------------------------------------|-------------------|----------------------|---------------|
| C36, C40, C44                         | 0        | 1uF   | CAP, CERM, 1µF, 25V,+/- 20%, X7R, AEC-<br>Q200 Grade 1, 0603 | 0603              | CGA3E1X7R1E105M080AC | TDK           |
| FID1, FID2, FID3,<br>FID4, FID5, FID6 | 0        |       | Fiducial mark. There is nothing to buy or mount.             | N/A               | N/A                  | N/A           |
| R1, R5                                | 0        | 49.9  | RES, 49.9, 1%, 0.063 W, 0402                                 | 0402              | RC0402FR-0749R9L     | Yageo America |
| R3                                    | 0        | 100   | RES, 100, 5%, 0.063 W, AEC-Q200 Grade 0,<br>0402             | 0402              | CRCW0402100RJNED     | Vishay-Dale   |



## 7 Compliance Information

## 7.1 Compliance and Certifications

Refer to LMKDB1104EVM EU Declaration of Conformity (DoC).

### **8 Additional Information**

#### 8.1 Trademarks

All trademarks are the property of their respective owners.

### 9 References

For additional information on LMKDB1104, refer to *LMKDB1xx* data sheet.

LMKDB1104EVM EU Declaration of Conformity (DoC): SSZQS73.

#### STANDARD TERMS FOR EVALUATION MODULES

- 1. Delivery: TI delivers TI evaluation boards, kits, or modules, including any accompanying demonstration software, components, and/or documentation which may be provided together or separately (collectively, an "EVM" or "EVMs") to the User ("User") in accordance with the terms set forth herein. User's acceptance of the EVM is expressly subject to the following terms.
  - 1.1 EVMs are intended solely for product or software developers for use in a research and development setting to facilitate feasibility evaluation, experimentation, or scientific analysis of TI semiconductors products. EVMs have no direct function and are not finished products. EVMs shall not be directly or indirectly assembled as a part or subassembly in any finished product. For clarification, any software or software tools provided with the EVM ("Software") shall not be subject to the terms and conditions set forth herein but rather shall be subject to the applicable terms that accompany such Software
  - 1.2 EVMs are not intended for consumer or household use. EVMs may not be sold, sublicensed, leased, rented, loaned, assigned, or otherwise distributed for commercial purposes by Users, in whole or in part, or used in any finished product or production system.
- 2 Limited Warranty and Related Remedies/Disclaimers:
  - 2.1 These terms do not apply to Software. The warranty, if any, for Software is covered in the applicable Software License Agreement.
  - 2.2 TI warrants that the TI EVM will conform to TI's published specifications for ninety (90) days after the date TI delivers such EVM to User. Notwithstanding the foregoing, TI shall not be liable for a nonconforming EVM if (a) the nonconformity was caused by neglect, misuse or mistreatment by an entity other than TI, including improper installation or testing, or for any EVMs that have been altered or modified in any way by an entity other than TI, (b) the nonconformity resulted from User's design, specifications or instructions for such EVMs or improper system design, or (c) User has not paid on time. Testing and other quality control techniques are used to the extent TI deems necessary. TI does not test all parameters of each EVM. User's claims against TI under this Section 2 are void if User fails to notify TI of any apparent defects in the EVMs within ten (10) business days after delivery, or of any hidden defects with ten (10) business days after the defect has been detected.
  - 2.3 TI's sole liability shall be at its option to repair or replace EVMs that fail to conform to the warranty set forth above, or credit User's account for such EVM. TI's liability under this warranty shall be limited to EVMs that are returned during the warranty period to the address designated by TI and that are determined by TI not to conform to such warranty. If TI elects to repair or replace such EVM, TI shall have a reasonable time to repair such EVM or provide replacements. Repaired EVMs shall be warranted for the remainder of the original warranty period. Replaced EVMs shall be warranted for a new full ninety (90) day warranty period.

# WARNING

Evaluation Kits are intended solely for use by technically qualified, professional electronics experts who are familiar with the dangers and application risks associated with handling electrical mechanical components, systems, and subsystems.

User shall operate the Evaluation Kit within TI's recommended guidelines and any applicable legal or environmental requirements as well as reasonable and customary safeguards. Failure to set up and/or operate the Evaluation Kit within TI's recommended guidelines may result in personal injury or death or property damage. Proper set up entails following TI's instructions for electrical ratings of interface circuits such as input, output and electrical loads.

NOTE:

EXPOSURE TO ELECTROSTATIC DISCHARGE (ESD) MAY CAUSE DEGREDATION OR FAILURE OF THE EVALUATION KIT; TI RECOMMENDS STORAGE OF THE EVALUATION KIT IN A PROTECTIVE ESD BAG.

3 Regulatory Notices:

3.1 United States

3.1.1 Notice applicable to EVMs not FCC-Approved:

**FCC NOTICE:** This kit is designed to allow product developers to evaluate electronic components, circuitry, or software associated with the kit to determine whether to incorporate such items in a finished product and software developers to write software applications for use with the end product. This kit is not a finished product and when assembled may not be resold or otherwise marketed unless all required FCC equipment authorizations are first obtained. Operation is subject to the condition that this product not cause harmful interference to licensed radio stations and that this product accept harmful interference. Unless the assembled kit is designed to operate under part 15, part 18 or part 95 of this chapter, the operator of the kit must operate under the authority of an FCC license holder or must secure an experimental authorization under part 5 of this chapter.

3.1.2 For EVMs annotated as FCC – FEDERAL COMMUNICATIONS COMMISSION Part 15 Compliant:

#### CAUTION

This device complies with part 15 of the FCC Rules. Operation is subject to the following two conditions: (1) This device may not cause harmful interference, and (2) this device must accept any interference received, including interference that may cause undesired operation.

Changes or modifications not expressly approved by the party responsible for compliance could void the user's authority to operate the equipment.

#### FCC Interference Statement for Class A EVM devices

NOTE: This equipment has been tested and found to comply with the limits for a Class A digital device, pursuant to part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference when the equipment is operated in a commercial environment. This equipment generates, uses, and can radiate radio frequency energy and, if not installed and used in accordance with the instruction manual, may cause harmful interference to radio communications. Operation of this equipment in a residential area is likely to cause harmful interference in which case the user will be required to correct the interference at his own expense.

#### FCC Interference Statement for Class B EVM devices

NOTE: This equipment has been tested and found to comply with the limits for a Class B digital device, pursuant to part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference in a residential installation. This equipment generates, uses and can radiate radio frequency energy and, if not installed and used in accordance with the instructions, may cause harmful interference to radio communications. However, there is no guarantee that interference will not occur in a particular installation. If this equipment does cause harmful interference to radio or television reception, which can be determined by turning the equipment off and on, the user is encouraged to try to correct the interference by one or more of the following measures:

- Reorient or relocate the receiving antenna.
- Increase the separation between the equipment and receiver.
- Connect the equipment into an outlet on a circuit different from that to which the receiver is connected.
- Consult the dealer or an experienced radio/TV technician for help.
- 3.2 Canada

3.2.1 For EVMs issued with an Industry Canada Certificate of Conformance to RSS-210 or RSS-247

#### Concerning EVMs Including Radio Transmitters:

This device complies with Industry Canada license-exempt RSSs. Operation is subject to the following two conditions:

(1) this device may not cause interference, and (2) this device must accept any interference, including interference that may cause undesired operation of the device.

#### Concernant les EVMs avec appareils radio:

Le présent appareil est conforme aux CNR d'Industrie Canada applicables aux appareils radio exempts de licence. L'exploitation est autorisée aux deux conditions suivantes: (1) l'appareil ne doit pas produire de brouillage, et (2) l'utilisateur de l'appareil doit accepter tout brouillage radioélectrique subi, même si le brouillage est susceptible d'en compromettre le fonctionnement.

#### **Concerning EVMs Including Detachable Antennas:**

Under Industry Canada regulations, this radio transmitter may only operate using an antenna of a type and maximum (or lesser) gain approved for the transmitter by Industry Canada. To reduce potential radio interference to other users, the antenna type and its gain should be so chosen that the equivalent isotropically radiated power (e.i.r.p.) is not more than that necessary for successful communication. This radio transmitter has been approved by Industry Canada to operate with the antenna types listed in the user guide with the maximum permissible gain and required antenna impedance for each antenna type indicated. Antenna types not included in this list, having a gain greater than the maximum gain indicated for that type, are strictly prohibited for use with this device.

#### Concernant les EVMs avec antennes détachables

Conformément à la réglementation d'Industrie Canada, le présent émetteur radio peut fonctionner avec une antenne d'un type et d'un gain maximal (ou inférieur) approuvé pour l'émetteur par Industrie Canada. Dans le but de réduire les risques de brouillage radioélectrique à l'intention des autres utilisateurs, il faut choisir le type d'antenne et son gain de sorte que la puissance isotrope rayonnée équivalente (p.i.r.e.) ne dépasse pas l'intensité nécessaire à l'établissement d'une communication satisfaisante. Le présent émetteur radio a été approuvé par Industrie Canada pour fonctionner avec les types d'antenne énumérés dans le manuel d'usage et ayant un gain admissible maximal et l'impédance requise pour chaque type d'antenne. Les types d'antenne non inclus dans cette liste, ou dont le gain est supérieur au gain maximal indiqué, sont strictement interdits pour l'exploitation de l'émetteur

- 3.3 Japan
  - 3.3.1 Notice for EVMs delivered in Japan: Please see http://www.tij.co.jp/lsds/ti\_ja/general/eStore/notice\_01.page 日本国内に 輸入される評価用キット、ボードについては、次のところをご覧ください。

https://www.ti.com/ja-jp/legal/notice-for-evaluation-kits-delivered-in-japan.html

3.3.2 Notice for Users of EVMs Considered "Radio Frequency Products" in Japan: EVMs entering Japan may not be certified by TI as conforming to Technical Regulations of Radio Law of Japan.

If User uses EVMs in Japan, not certified to Technical Regulations of Radio Law of Japan, User is required to follow the instructions set forth by Radio Law of Japan, which includes, but is not limited to, the instructions below with respect to EVMs (which for the avoidance of doubt are stated strictly for convenience and should be verified by User):

- 1. Use EVMs in a shielded room or any other test facility as defined in the notification #173 issued by Ministry of Internal Affairs and Communications on March 28, 2006, based on Sub-section 1.1 of Article 6 of the Ministry's Rule for Enforcement of Radio Law of Japan,
- 2. Use EVMs only after User obtains the license of Test Radio Station as provided in Radio Law of Japan with respect to EVMs, or
- 3. Use of EVMs only after User obtains the Technical Regulations Conformity Certification as provided in Radio Law of Japan with respect to EVMs. Also, do not transfer EVMs, unless User gives the same notice above to the transferee. Please note that if User does not follow the instructions above, User will be subject to penalties of Radio Law of Japan.

【無線電波を送信する製品の開発キットをお使いになる際の注意事項】 開発キットの中には技術基準適合証明を受けて

いないものがあります。 技術適合証明を受けていないもののご使用に際しては、電波法遵守のため、以下のいずれかの 措置を取っていただく必要がありますのでご注意ください。

- 1. 電波法施行規則第6条第1項第1号に基づく平成18年3月28日総務省告示第173号で定められた電波暗室等の試験設備でご使用 いただく。
- 2. 実験局の免許を取得後ご使用いただく。
- 3. 技術基準適合証明を取得後ご使用いただく。
- なお、本製品は、上記の「ご使用にあたっての注意」を譲渡先、移転先に通知しない限り、譲渡、移転できないものとします。 上記を遵守頂けない場合は、電波法の罰則が適用される可能性があることをご留意ください。 日本テキサス・イ

ンスツルメンツ株式会社

#### 東京都新宿区西新宿6丁目24番1号

西新宿三井ビル

- 3.3.3 Notice for EVMs for Power Line Communication: Please see http://www.tij.co.jp/lsds/ti\_ja/general/eStore/notice\_02.page 電力線搬送波通信についての開発キットをお使いになる際の注意事項については、次のところをご覧くださ い。https://www.ti.com/ja-jp/legal/notice-for-evaluation-kits-for-power-line-communication.html
- 3.4 European Union
  - 3.4.1 For EVMs subject to EU Directive 2014/30/EU (Electromagnetic Compatibility Directive):

This is a class A product intended for use in environments other than domestic environments that are connected to a low-voltage power-supply network that supplies buildings used for domestic purposes. In a domestic environment this product may cause radio interference in which case the user may be required to take adequate measures.

#### 4 EVM Use Restrictions and Warnings:

- 4.1 EVMS ARE NOT FOR USE IN FUNCTIONAL SAFETY AND/OR SAFETY CRITICAL EVALUATIONS, INCLUDING BUT NOT LIMITED TO EVALUATIONS OF LIFE SUPPORT APPLICATIONS.
- 4.2 User must read and apply the user guide and other available documentation provided by TI regarding the EVM prior to handling or using the EVM, including without limitation any warning or restriction notices. The notices contain important safety information related to, for example, temperatures and voltages.
- 4.3 Safety-Related Warnings and Restrictions:
  - 4.3.1 User shall operate the EVM within TI's recommended specifications and environmental considerations stated in the user guide, other available documentation provided by TI, and any other applicable requirements and employ reasonable and customary safeguards. Exceeding the specified performance ratings and specifications (including but not limited to input and output voltage, current, power, and environmental ranges) for the EVM may cause personal injury or death, or property damage. If there are questions concerning performance ratings and specifications, User should contact a TI field representative prior to connecting interface electronics including input power and intended loads. Any loads applied outside of the specified output range may also result in unintended and/or inaccurate operation and/or possible permanent damage to the EVM and/or interface electronics. Please consult the EVM user guide prior to connecting any load to the EVM output. If there is uncertainty as to the load specification, please contact a TI field representative. During normal operation, even with the inputs and outputs kept within the specified allowable ranges, some circuit components may have elevated case temperatures. These components include but are not limited to linear regulators, switching transistors, pass transistors, current sense resistors, and heat sinks, which can be identified using the information in the associated documentation. When working with the EVM, please be aware that the EVM may become very warm.
  - 4.3.2 EVMs are intended solely for use by technically qualified, professional electronics experts who are familiar with the dangers and application risks associated with handling electrical mechanical components, systems, and subsystems. User assumes all responsibility and liability for proper and safe handling and use of the EVM by User or its employees, affiliates, contractors or designees. User assumes all responsibility and inability to ensure that any interfaces (electronic and/or mechanical) between the EVM and any human body are designed with suitable isolation and means to safely limit accessible leakage currents to minimize the risk of electrical shock hazard. User assumes all responsibility and liability for any improper or unsafe handling or use of the EVM by User or its employees, affiliates, contractors or designees.
- 4.4 User assumes all responsibility and liability to determine whether the EVM is subject to any applicable international, federal, state, or local laws and regulations related to User's handling and use of the EVM and, if applicable, User assumes all responsibility and liability for compliance in all respects with such laws and regulations. User assumes all responsibility and liability for proper disposal and recycling of the EVM consistent with all applicable international, federal, state, and local requirements.
- 5. Accuracy of Information: To the extent TI provides information on the availability and function of EVMs, TI attempts to be as accurate as possible. However, TI does not warrant the accuracy of EVM descriptions, EVM availability or other information on its websites as accurate, complete, reliable, current, or error-free.
- 6. Disclaimers:
  - 6.1 EXCEPT AS SET FORTH ABOVE, EVMS AND ANY MATERIALS PROVIDED WITH THE EVM (INCLUDING, BUT NOT LIMITED TO, REFERENCE DESIGNS AND THE DESIGN OF THE EVM ITSELF) ARE PROVIDED "AS IS" AND "WITH ALL FAULTS." TI DISCLAIMS ALL OTHER WARRANTIES, EXPRESS OR IMPLIED, REGARDING SUCH ITEMS, INCLUDING BUT NOT LIMITED TO ANY EPIDEMIC FAILURE WARRANTY OR IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF ANY THIRD PARTY PATENTS, COPYRIGHTS, TRADE SECRETS OR OTHER INTELLECTUAL PROPERTY RIGHTS.
  - 6.2 EXCEPT FOR THE LIMITED RIGHT TO USE THE EVM SET FORTH HEREIN, NOTHING IN THESE TERMS SHALL BE CONSTRUED AS GRANTING OR CONFERRING ANY RIGHTS BY LICENSE, PATENT, OR ANY OTHER INDUSTRIAL OR INTELLECTUAL PROPERTY RIGHT OF TI, ITS SUPPLIERS/LICENSORS OR ANY OTHER THIRD PARTY, TO USE THE EVM IN ANY FINISHED END-USER OR READY-TO-USE FINAL PRODUCT, OR FOR ANY INVENTION, DISCOVERY OR IMPROVEMENT, REGARDLESS OF WHEN MADE, CONCEIVED OR ACQUIRED.
- 7. USER'S INDEMNITY OBLIGATIONS AND REPRESENTATIONS. USER WILL DEFEND, INDEMNIFY AND HOLD TI, ITS LICENSORS AND THEIR REPRESENTATIVES HARMLESS FROM AND AGAINST ANY AND ALL CLAIMS, DAMAGES, LOSSES, EXPENSES, COSTS AND LIABILITIES (COLLECTIVELY, "CLAIMS") ARISING OUT OF OR IN CONNECTION WITH ANY HANDLING OR USE OF THE EVM THAT IS NOT IN ACCORDANCE WITH THESE TERMS. THIS OBLIGATION SHALL APPLY WHETHER CLAIMS ARISE UNDER STATUTE, REGULATION, OR THE LAW OF TORT, CONTRACT OR ANY OTHER LEGAL THEORY, AND EVEN IF THE EVM FAILS TO PERFORM AS DESCRIBED OR EXPECTED.

www.ti.com

- 8. Limitations on Damages and Liability:
  - 8.1 General Limitations. IN NO EVENT SHALL TI BE LIABLE FOR ANY SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL, OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF THESE TERMS OR THE USE OF THE EVMS, REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. EXCLUDED DAMAGES INCLUDE, BUT ARE NOT LIMITED TO, COST OF REMOVAL OR REINSTALLATION, ANCILLARY COSTS TO THE PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES, RETESTING, OUTSIDE COMPUTER TIME, LABOR COSTS, LOSS OF GOODWILL, LOSS OF PROFITS, LOSS OF SAVINGS, LOSS OF USE, LOSS OF DATA, OR BUSINESS INTERRUPTION. NO CLAIM, SUIT OR ACTION SHALL BE BROUGHT AGAINST TI MORE THAN TWELVE (12) MONTHS AFTER THE EVENT THAT GAVE RISE TO THE CAUSE OF ACTION HAS OCCURRED.
  - 8.2 Specific Limitations. IN NO EVENT SHALL TI'S AGGREGATE LIABILITY FROM ANY USE OF AN EVM PROVIDED HEREUNDER, INCLUDING FROM ANY WARRANTY, INDEMITY OR OTHER OBLIGATION ARISING OUT OF OR IN CONNECTION WITH THESE TERMS, EXCEED THE TOTAL AMOUNT PAID TO TI BY USER FOR THE PARTICULAR EVM(S) AT ISSUE DURING THE PRIOR TWELVE (12) MONTHS WITH RESPECT TO WHICH LOSSES OR DAMAGES ARE CLAIMED. THE EXISTENCE OF MORE THAN ONE CLAIM SHALL NOT ENLARGE OR EXTEND THIS LIMIT.
- 9. Return Policy. Except as otherwise provided, TI does not offer any refunds, returns, or exchanges. Furthermore, no return of EVM(s) will be accepted if the package has been opened and no return of the EVM(s) will be accepted if they are damaged or otherwise not in a resalable condition. If User feels it has been incorrectly charged for the EVM(s) it ordered or that delivery violates the applicable order, User should contact TI. All refunds will be made in full within thirty (30) working days from the return of the components(s), excluding any postage or packaging costs.
- 10. Governing Law: These terms and conditions shall be governed by and interpreted in accordance with the laws of the State of Texas, without reference to conflict-of-laws principles. User agrees that non-exclusive jurisdiction for any dispute arising out of or relating to these terms and conditions lies within courts located in the State of Texas and consents to venue in Dallas County, Texas. Notwithstanding the foregoing, any judgment may be enforced in any United States or foreign court, and TI may seek injunctive relief in any United States or foreign court.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated