

# AMC0x11S Precision, 2.25V Input,

# Basic and Reinforced Isolated Amplifiers with Fixed-Gain and Single-Ended Output

#### 1 Features

- Linear input voltage range: 0 to 2.25V
- High input impedance: 1GΩ (typical)
- Supply voltage range:
  - High-side (VDD1): 3.0V to 5.5V
  - Low-side (VDD2): 3.0V to 5.5V
- Fixed gain: 1V/V
- Single-ended output
- Low DC errors:
  - Offset error: ±1mV (maximum)
  - Offset drift: ±25µV/°C (maximum)
  - Gain error: ±0.25% (maximum)
  - Gain drift: ±40ppm/°C (maximum)
  - Nonlinearity: ±0.02% (maximum)
- High CMTI: 50V/ns (minimum)
- Low EMI: Meets CISPR-11 and CISPR-25 standards
- Isolation ratings:
  - AMC0211S: Basic isolation
  - AMC0311S: Reinforced Isolation
- Safety-related certifications:
  - DIN EN IEC 60747-17 (VDE 0884-17)
  - UL1577
- Fully specified over the industrial temperature range: -40°C to +105°C

# 2 Applications

- Motor drives
- Photovoltaic inverters
- Server Power Supply Units (PSU)
- EV charging stations

## 3 Description

The AMC0x11S is a precision, galvanically isolated amplifier with a 2.25V, high impedance input, fixedgain, and single-ended output. The high-impedance input is optimized for connection to a high-impedance resistive divider or other voltage signal source with high output resistance.

The isolation barrier separates parts of the system that operate on different common-mode voltage levels. The isolation barrier is highly resistant to magnetic interference. This barrier is certified to provide reinforced isolation up to 5kV<sub>RMS</sub> (DWV package) and basic isolation up to 3kV<sub>RMS</sub> (D package) (60s).

The AMC0x11S outputs a single-ended signal proportional to the input voltage with a fixed gain of 1V/V. The output is designed to connect directly to the input of an ADC. The voltage applied to the REFIN pin sets the output voltage at 0V input.

The AMC0x11S devices come in 8-pin, wide- and narrow-body SOIC packages, and are fully specified over the temperature range from -40°C to +105°C.

#### **Package Information**

| PART NUMBER  | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> |
|--------------|------------------------|-----------------------------|
| AMC0211S (3) | D (SOIC 8)             | 4.9mm × 6.0mm               |
| AMC0311S     | DWV (SOIC 8)           | 5.85mm × 11.5mm             |

- For more information, see the Mechanical, Packaging, and Orderable Information addendum.
- The package size (length × width) is a nominal value and includes pins, where applicable.
- PRODUCT PREVIEW



**Typical Application** 



# **Table of Contents**

| 1 Features1                                           | 6.17 Typical Characteristics                        | 17 |
|-------------------------------------------------------|-----------------------------------------------------|----|
| 2 Applications1                                       | 7 Detailed Description                              |    |
| 3 Description1                                        | 7.1 Overview                                        |    |
| 4 Device Comparison Table3                            | 7.2 Functional Block Diagram                        | 19 |
| 5 Pin Configuration and Functions4                    | 7.3 Feature Description                             |    |
| 6 Specifications5                                     | 7.4 Reference Input                                 |    |
| 6.1 Absolute Maximum Ratings5                         | 7.5 Device Functional Modes                         |    |
| 6.2 ESD Ratings5                                      | 8 Application and Implementation                    | 23 |
| 6.3 Recommended Operating Conditions5                 | 8.1 Application Information                         |    |
| 6.4 Thermal Information (D Package)6                  | 8.2 Typical Application                             |    |
| 6.5 Thermal Information (DWV Package)7                | 8.3 Best Design Practices                           | 26 |
| 6.6 Power Ratings7                                    | 8.4 Power Supply Recommendations                    | 27 |
| 6.7 Insulation Specifications (Basic Isolation)8      | 8.5 Layout                                          |    |
| 6.8 Insulation Specifications (Reinforced Isolation)9 | 9 Device and Documentation Support                  | 28 |
| 6.9 Safety-Related Certifications (Basic Isolation)10 | 9.1 Documentation Support                           | 28 |
| 6.10 Safety-Related Certifications (Reinforced        | 9.2 Receiving Notification of Documentation Updates | 28 |
| Isolation)11                                          | 9.3 Support Resources                               | 28 |
| 6.11 Safety Limiting Values (D Package)12             | 9.4 Trademarks                                      |    |
| 6.12 Safety Limiting Values (DWV Package)13           | 9.5 Electrostatic Discharge Caution                 | 28 |
| 6.13 Electrical Characteristics14                     | 9.6 Glossary                                        | 28 |
| 6.14 Switching Characteristics15                      | 10 Revision History                                 | 28 |
| 6.15 Timing Diagram                                   | 11 Mechanical, Packaging, and Orderable             |    |
| 6.16 Insulation Characteristics Curves                | Information                                         | 28 |

# **4 Device Comparison Table**

| PARAMETER                        | AMC0211S <sup>(1)</sup> | AMC0311S             |
|----------------------------------|-------------------------|----------------------|
| Isolation rating per VDE 0884-17 | Basic                   | Reinforced           |
| Package                          | Narrow-body SOIC (D)    | Wide-body SOIC (DWV) |

(1) PRODUCT PREVIEW

# **5 Pin Configuration and Functions**



Figure 5-1. DWV and D Package, 8-pin SOIC (Top View)

Table 5-1. Pin Functions

| Р   | IN    | TYPE             | DESCRIPTION                                                                                                                                                                                 |  |
|-----|-------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NO. | NAME  | ITPE             | DESCRIPTION                                                                                                                                                                                 |  |
| 1   | VDD1  | High-side power  | High-side power supply <sup>(1)</sup>                                                                                                                                                       |  |
| 2   | INP   | Analog input     | Analog input                                                                                                                                                                                |  |
| 3   | SNSN  | Analog input     | GND1 sense pin and inverting analog input to the modulator. Connect to GND1.                                                                                                                |  |
| 4   | GND1  | High-side ground | High-side analog ground                                                                                                                                                                     |  |
| 5   | GND2  | Low-side ground  | Low-side analog ground                                                                                                                                                                      |  |
| 6   | REFIN | Analog input     | The voltage applied to this pin is added as an offset to the output voltage of the device. Internally, a $90k\Omega$ resistor is connected from REFIN to GND2. Connect to GND2 if not used. |  |
| 7   | OUT   | Analog output    | Analog output                                                                                                                                                                               |  |
| 8   | VDD2  | Low-side power   | Low-side power supply <sup>(1)</sup>                                                                                                                                                        |  |

<sup>(1)</sup> See the *Power Supply Recommendations* section for power-supply decoupling recommendations.



## 6 Specifications

## **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)(1)

|                         |                                              | MIN        | MAX        | UNIT |
|-------------------------|----------------------------------------------|------------|------------|------|
| Power-supply voltage    | High-side VDD1 to GND1                       | -0.3       | 6.5        | W    |
|                         | Low-side VDD2 to GND2                        | -0.3       | 6.5        | V    |
| Analog input voltage    | INP, SNSN to GND1                            | GND1 – 3   | VDD1 + 0.5 | V    |
| Reference input voltage | REFIN to GND2                                | GND2 – 0.5 | VDD2 + 0.5 | V    |
| Input current           | Continuous, any pin except power-supply pins | -10        | 10         | mA   |
| Temperature             | Junction, T <sub>J</sub>                     |            | 150        | °C   |
|                         | Storage, T <sub>stg</sub>                    | -65        | 150        |      |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

### 6.2 ESD Ratings

|   |       |                         |                                                                           | VALUE | UNIT |
|---|-------|-------------------------|---------------------------------------------------------------------------|-------|------|
| , | ,     | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>         | ±2000 | \ \/ |
| ' | (ESD) | Electrostatic discharge | Charged-device model (CDM), per per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±1000 | V    |

- (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process.

## **6.3 Recommended Operating Conditions**

over operating ambient temperature range (unless otherwise noted)

|                       |                                              |                                                        | MIN  | NOM | MAX      | UNIT |
|-----------------------|----------------------------------------------|--------------------------------------------------------|------|-----|----------|------|
| POWER                 | SUPPLY                                       |                                                        |      |     | •        |      |
| VDD1                  | High-side power supply                       | VDD1 to GND1                                           | 3    | 5.0 | 5.5      | V    |
| VDD2                  | Low-side power supply                        | VDD2 to GND2                                           | 3    | 3.3 | 5.5      | V    |
| ANALOG                | SINPUT                                       |                                                        |      | -   |          |      |
| V <sub>Clipping</sub> | Nominal input voltage before clipping output | V <sub>IN</sub> = V <sub>INP</sub> - V <sub>SNSN</sub> | 0    |     | 2.56     | V    |
| V <sub>FSR</sub>      | Specified linear input voltage               | V <sub>IN</sub> = V <sub>INP</sub> - V <sub>SNSN</sub> | 0(1) |     | 2.25     | V    |
| V <sub>REFIN</sub>    | Reference input voltage                      | REFIN to GND2                                          | 0    |     | VDD2     | V    |
| ANALOG                | OUTPUT                                       |                                                        |      |     |          |      |
| C <sub>LOAD</sub>     | Capacitive load                              | OUT to GND2                                            |      |     | 500      | pF   |
| R <sub>LOAD</sub>     | Resistive load                               | OUT to GND2                                            |      | 10  | 1        | kΩ   |
| TEMPER                | ATURE RANGE                                  |                                                        |      |     | <u> </u> |      |
| T <sub>A</sub>        | Specified ambient temperature                | Specified ambient temperature                          | -40  |     | 105      | °C   |

(1) See the Analog Output section for details.



# 6.4 Thermal Information (D Package)

|                       | THERMAL METRIC(1)                            | D (SOIC) | UNIT |
|-----------------------|----------------------------------------------|----------|------|
|                       | I DERIMAL METRIC                             | 8 PINS   | UNII |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 116.5    | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 52.8     | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 58.9     | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 19.4     | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 58.0     | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A      | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note.



# 6.5 Thermal Information (DWV Package)

|                       | THERMAL METRIC(1)                            | DWV (SOIC) | UNIT |
|-----------------------|----------------------------------------------|------------|------|
|                       | I DERMAL METRIC                              | 8 PINS     | UNII |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 102.8      | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 45.1       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 63.0       | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 14.3       | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 61.1       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note.

# 6.6 Power Ratings

|                 | PARAMETER                              | TEST CONDITIONS    | VALUE | UNIT |
|-----------------|----------------------------------------|--------------------|-------|------|
| P <sub>D</sub>  | Maximum power dissipation (both sides) | VDD1 = VDD2 = 5.5V | 72    | mW   |
| P <sub>D1</sub> | Maximum power dissipation (high-side)  | VDD1 = 5.5V        | 33    | mW   |
| P <sub>D2</sub> | Maximum power dissipation (low-side)   | VDD2 = 5.5V        | 39    | mW   |



### 6.7 Insulation Specifications (Basic Isolation)

over operating ambient temperature range (unless otherwise noted)

|                   | PARAMETER                                             | TEST CONDITIONS                                                                                                                                            | VALUE              | UNIT             |
|-------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------|
| GENER             | AL                                                    |                                                                                                                                                            |                    | _                |
| CLR               | External clearance <sup>(1)</sup>                     | Shortest pin-to-pin distance through air                                                                                                                   | ≥ 4                | mm               |
| CPG               | External creepage <sup>(1)</sup>                      | Shortest pin-to-pin distance across the package surface                                                                                                    | ≥ 4                | mm               |
| DTI               | Distance through insulation                           | Minimum internal gap (internal clearance) of the insulation                                                                                                | ≥ 15.4             | μm               |
| СТІ               | Comparative tracking index                            | DIN EN 60112 (VDE 0303-11); IEC 60112                                                                                                                      | ≥ 600              | V                |
|                   | Material group                                        | According to IEC 60664-1                                                                                                                                   | I                  |                  |
|                   | Overvoltage category                                  | Rated mains voltage ≤ 300V <sub>RMS</sub>                                                                                                                  | I-IV               |                  |
|                   | per IEC 60664-1                                       | Rated mains voltage ≤ 600V <sub>RMS</sub>                                                                                                                  | 1-111              |                  |
| DIN EN            | IEC 60747-17 (VDE 0884-17)(2)                         |                                                                                                                                                            | I                  |                  |
| V <sub>IORM</sub> | Maximum repetitive peak isolation voltage             | At AC voltage                                                                                                                                              | 1130               | V <sub>PK</sub>  |
|                   | Maximum-rated isolation                               | At AC voltage (sine wave)                                                                                                                                  | 800                | V <sub>RMS</sub> |
| $V_{IOWM}$        | working voltage                                       | At DC voltage                                                                                                                                              | 1130               | V <sub>DC</sub>  |
| $V_{IOTM}$        | Maximum transient isolation voltage                   | V <sub>TEST</sub> = V <sub>IOTM</sub> , t = 60s (qualification test),<br>V <sub>TEST</sub> = 1.2 × V <sub>IOTM</sub> , t = 1s (100% production test)       | 4250               | V <sub>PK</sub>  |
| V <sub>IMP</sub>  | Maximum impulse voltage <sup>(3)</sup>                | Tested in air, 1.2/50µs waveform per IEC 62368-1                                                                                                           | 5000               | V <sub>PK</sub>  |
| V <sub>IOSM</sub> | Maximum surge isolation voltage <sup>(4)</sup>        | Tested in oil (qualification test),<br>1.2/50-µs waveform per IEC 62368-1                                                                                  | 10000              | V <sub>PK</sub>  |
|                   | Apparent charge <sup>(5)</sup>                        | Method a, after input/output safety test subgroups 2 and 3, $V_{pd(ini)} = V_{IOTM}$ , $t_{ini} = 60s$ , $V_{pd(m)} = 1.2 \times V_{IORM}$ , $t_{m} = 10s$ | ≤ 5                | pC               |
| _                 |                                                       | Method a, after environmental tests subgroup 1, $V_{pd(ini)} = V_{IOTM}$ , $t_{ini} = 60s$ , $V_{pd(m)} = 1.3 \times V_{IORM}$ , $t_m = 10s$               | ≤ 5                |                  |
| q <sub>pd</sub>   |                                                       | Method b1, at preconditioning (type test) and routine test, $V_{pd(ini)} = V_{IOTM}$ , $t_{ini} = 1$ s, $V_{pd(m)} = 1.5 \times V_{IORM}$ , $t_m = 1$ s    | ≤ 5                |                  |
|                   |                                                       | Method b2, at routine test (100% production) <sup>(7)</sup> , $V_{pd(ini)} = V_{IOTM} = V_{pd(m)}$ , $t_{ini} = t_m = 1$ s                                 | ≤ 5                |                  |
| C <sub>IO</sub>   | Barrier capacitance, input to output <sup>(6)</sup>   | V <sub>IO</sub> = 0.5V <sub>PP</sub> at 1MHz                                                                                                               | ≅1.5               | pF               |
|                   |                                                       | V <sub>IO</sub> = 500V at T <sub>A</sub> = 25°C                                                                                                            | > 10 <sup>12</sup> |                  |
| R <sub>IO</sub>   | Insulation resistance, input to output <sup>(6)</sup> | V <sub>IO</sub> = 500V at 100°C ≤ T <sub>A</sub> ≤ 125°C                                                                                                   | > 10 <sup>11</sup> | Ω                |
|                   | par to oatpar                                         | V <sub>IO</sub> = 500V at T <sub>S</sub> = 150°C                                                                                                           | > 10 <sup>9</sup>  |                  |
|                   | Pollution degree                                      |                                                                                                                                                            | 2                  |                  |
|                   | Climatic category                                     |                                                                                                                                                            | 55/125/21          |                  |
| UL1577            | <u>'</u>                                              |                                                                                                                                                            |                    | 1                |
| V <sub>ISO</sub>  | Withstand isolation voltage                           | V <sub>TEST</sub> = V <sub>ISO</sub> , t = 60s (qualification test),<br>V <sub>TEST</sub> = 1.2 × V <sub>ISO</sub> , t = 1s (100% production test)         | 3000               | V <sub>RMS</sub> |

- (1) Apply creepage and clearance requirements according to the specific equipment isolation standards of an application. Maintain the creepage and clearance distance of a board design to make sure that the mounting pads of the isolator on the printed circuit board (PCB) do not reduce this distance. Creepage and clearance on a PCB become equal in certain cases. Techniques such as inserting grooves, ribs, or both on a PCB are used to help increase these specifications.
- grooves, ribs, or both on a PCB are used to help increase these specifications.

  (2) This coupler is suitable for *safe electrical insulation* only within the safety ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits.
- (3) Testing is carried out in air to determine the surge immunity of the package.
- (4) Testing is carried out in oil to determine the intrinsic surge immunity of the isolation barrier.
- (5) Apparent charge is electrical discharge caused by a partial discharge (pd).
- (6) All pins on each side of the barrier are tied together, creating a two-pin device.
- (7) Either method b1 or b2 is used in production.

### 6.8 Insulation Specifications (Reinforced Isolation)

over operating ambient temperature range (unless otherwise noted)

|                   | PARAMETER                                             | TEST CONDITIONS                                                                                                                                                      | VALUE              | UNIT             |
|-------------------|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------|
| GENER             | AL                                                    |                                                                                                                                                                      |                    | _                |
| CLR               | External clearance <sup>(1)</sup>                     | Shortest pin-to-pin distance through air                                                                                                                             | ≥ 8.5              | mm               |
| CPG               | External creepage <sup>(1)</sup>                      | Shortest pin-to-pin distance across the package surface                                                                                                              | ≥ 8.5              | mm               |
| DTI               | Distance through insulation                           | Minimum internal gap (internal clearance) of the double insulation                                                                                                   | ≥ 15.4             | μm               |
| CTI               | Comparative tracking index                            | DIN EN 60112 (VDE 0303-11); IEC 60112                                                                                                                                | ≥ 600              | V                |
|                   | Material group                                        | According to IEC 60664-1                                                                                                                                             | I                  |                  |
|                   | Overvoltage category                                  | Rated mains voltage ≤ 300V <sub>RMS</sub>                                                                                                                            | I-IV               |                  |
|                   | per IEC 60664-1                                       | Rated mains voltage ≤ 6000V <sub>RMS</sub>                                                                                                                           | 1-111              |                  |
| DIN EN            | IEC 60747-17 (VDE 0884-17)(2)                         |                                                                                                                                                                      |                    |                  |
| V <sub>IORM</sub> | Maximum repetitive peak isolation voltage             | At AC voltage                                                                                                                                                        | 2120               | V <sub>PK</sub>  |
| V                 | Maximum-rated isolation                               | At AC voltage (sine wave)                                                                                                                                            | 1500               | TUVIS            |
| $V_{IOWM}$        | working voltage                                       | At DC voltage                                                                                                                                                        | 2120               | V <sub>DC</sub>  |
| V <sub>IOTM</sub> | Maximum transient isolation voltage                   | $V_{TEST} = V_{IOTM}$ , t = 60s (qualification test),<br>$V_{TEST} = 1.2 \times V_{IOTM}$ , t = 1s (100% production test)                                            | 7000               | V <sub>PK</sub>  |
| V <sub>IMP</sub>  | Maximum impulse voltage <sup>(3)</sup>                | Tested in air, 1.2/50µs waveform per IEC 62368-1                                                                                                                     | 7700               | V <sub>PK</sub>  |
| V <sub>IOSM</sub> | Maximum surge isolation voltage <sup>(4)</sup>        | Tested in oil (qualification test),<br>1.2/50µs waveform per IEC 62368-1                                                                                             | 10000              | V <sub>PK</sub>  |
|                   |                                                       | Method a, after input/output safety test subgroups 2 and 3, $V_{pd(ini)} = V_{IOTM}$ , $t_{ini} = 60s$ , $V_{pd(m)} = 1.2 \times V_{IORM}$ , $t_m = 10s$             | ≤ 5                | pC               |
| <b>a</b>          | Apparent charge(5)                                    | Method a, after environmental tests subgroup 1, $V_{pd(ini)} = V_{IOTM}$ , $t_{ini} = 60s$ , $V_{pd(m)} = 1.6 \times V_{IORM}$ , $t_m = 10s$                         | ≤ 5                |                  |
| q <sub>pd</sub>   | Apparent charge <sup>(5)</sup>                        | Method b1, at preconditioning (type test) and routine test, $V_{pd(ini)} = 1.2 \times V_{IOTM}$ , $t_{ini} = 1$ s, $V_{pd(m)} = 1.875 \times V_{IORM}$ , $t_m = 1$ s | ≤ 5                |                  |
|                   |                                                       | Method b2, at routine test $(100\% \text{ production})^{(7)}$<br>$V_{pd(ini)} = V_{pd(m)} = 1.2 \times V_{IOTM}$ , $t_{ini} = t_m = 1s$                              | ≤ 5                |                  |
| C <sub>IO</sub>   | Barrier capacitance, input to output <sup>(6)</sup>   | V <sub>IO</sub> = 0.5V <sub>PP</sub> at 1MHz                                                                                                                         | ≅1.5               | pF               |
|                   |                                                       | V <sub>IO</sub> = 500V at T <sub>A</sub> = 25°C                                                                                                                      | > 10 <sup>12</sup> |                  |
| R <sub>IO</sub>   | Insulation resistance, input to output <sup>(6)</sup> | V <sub>IO</sub> = 500V at 100°C ≤ T <sub>A</sub> ≤ 125°C                                                                                                             | > 10 <sup>11</sup> | Ω                |
|                   | par to sarpar                                         | V <sub>IO</sub> = 500V at T <sub>S</sub> = 150°C                                                                                                                     | > 10 <sup>9</sup>  |                  |
|                   | Pollution degree                                      |                                                                                                                                                                      | 2                  |                  |
|                   | Climatic category                                     |                                                                                                                                                                      | 55/125/21          |                  |
| UL1577            | ·                                                     |                                                                                                                                                                      |                    | ·                |
| V <sub>ISO</sub>  | Withstand isolation voltage                           | $V_{TEST} = V_{ISO}$ , t = 60s (qualification test),<br>$V_{TEST} = 1.2 \times V_{ISO}$ , t = 1s (100% production test)                                              | 5000               | V <sub>RMS</sub> |

- (1) Apply creepage and clearance requirements according to the specific equipment isolation standards of an application. Maintain the creepage and clearance distance of a board design to make sure that the mounting pads of the isolator on the printed circuit board (PCB) do not reduce this distance. Creepage and clearance on a PCB become equal in certain cases. Techniques such as inserting grooves, ribs, or both on a PCB are used to help increase these specifications.
- (2) This coupler is suitable for *safe electrical insulation* only within the safety ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits.
- (3) Testing is carried out in air to determine the surge immunity of the package.
- (4) Testing is carried in oil to determine the intrinsic surge immunity of the isolation barrier.
- (5) Apparent charge is electrical discharge caused by a partial discharge (pd).
- (6) All pins on each side of the barrier are tied together, creating a two-pin device.
- (7) Either method b1 or b2 is used in production.



# 6.9 Safety-Related Certifications (Basic Isolation)

| VDE                                                                                                                                                         | UL                                                                                     |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|
| DIN EN IEC 60747-17 (VDE 0884-17),<br>EN IEC 60747-17,<br>DIN EN 61010-1 (VDE 0411-1) Clause : 6.4.3 ; 6.7.1.3 ; 6.7.2.1 ;<br>6.7.2.2 ; 6.7.3.4.2 ; 6.8.3.1 | Recognized under 1577 component recognition and CSA component acceptance NO 5 programs |
| Basic insulation                                                                                                                                            | Single protection                                                                      |
| Certificate number: Pending                                                                                                                                 | File number: Pending                                                                   |

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

# 6.10 Safety-Related Certifications (Reinforced Isolation)

| VDE                                                                                                                                                           | UL                                                                                     |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|
| DIN EN IEC 60747-17 (VDE 0884-17),<br>EN IEC 60747-17,<br>DIN EN IEC 62368-1 (VDE 0868-1),<br>EN IEC 62368-1,<br>IEC 62368-1 Clause : 5.4.3 ; 5.4.4.4 ; 5.4.9 | Recognized under 1577 component recognition and CSA component acceptance NO 5 programs |
| Reinforced insulation                                                                                                                                         | Single protection                                                                      |
| Certificate number: Pending                                                                                                                                   | File number: Pending                                                                   |



### 6.11 Safety Limiting Values (D Package)

Safety limiting<sup>(1)</sup> intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry. A failure of the I/O can allow low resistance to ground or the supply and, without current limiting, dissipate sufficient power to over-heat the die and damage the isolation barrier potentially leading to secondary system failures.

| PARAMETER      |                                         | TEST CONDITIONS                                                                             | MIN | TYP | MAX  | UNIT |
|----------------|-----------------------------------------|---------------------------------------------------------------------------------------------|-----|-----|------|------|
| Is             | Safety input, output, or supply current | R <sub>θJA</sub> = 116.5°C/W, VDDx = 5.5V,<br>T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C |     |     | 195  | mA   |
| Ps             | Safety input, output, or total power    | R <sub>θJA</sub> = 116.5°C/W, T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C                 |     |     | 1070 | mW   |
| T <sub>S</sub> | Maximum safety temperature              |                                                                                             |     |     | 150  | °C   |

The maximum safety temperature, T<sub>S</sub>, has the same value as the maximum junction temperature, T<sub>J</sub>, specified for the device. The I<sub>S</sub> and P<sub>S</sub> parameters represent the safety current and safety power, respectively. Do not exceed the maximum limits of I<sub>S</sub> and P<sub>S</sub>. These limits vary with the ambient temperature, T<sub>A</sub>.

The junction-to-air thermal resistance,  $R_{\theta JA}$ , in the Thermal Information table is that of a device installed on a high-K test board for leaded surface-mount packages. Use these equations to calculate the value for each parameter:

 $T_J = T_A + R_{\theta JA} \times P$ , where P is the power dissipated in the device.

 $T_{J(max)} = T_S = T_A + R_{\theta JA} \times P_S$ , where  $T_{J(max)}$  is the maximum junction temperature.  $P_S = I_S \times VDD_{max}$ , where  $VDD_{max}$  is the maximum supply voltage for high-side and low-side.

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

## 6.12 Safety Limiting Values (DWV Package)

Safety limiting<sup>(1)</sup> intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry. A failure of the I/O can allow low resistance to ground or the supply and, without current limiting, dissipate sufficient power to over-heat the die and damage the isolation barrier potentially leading to secondary system failures.

|                | PARAMETER                               | TEST CONDITIONS                                                                             | MIN | TYP | MAX  | UNIT |
|----------------|-----------------------------------------|---------------------------------------------------------------------------------------------|-----|-----|------|------|
| I <sub>S</sub> | Safety input, output, or supply current | R <sub>θJA</sub> = 102.8°C/W, VDDx = 5.5V,<br>T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C |     |     | 220  | mA   |
| Ps             | Safety input, output, or total power    | $R_{\theta JA} = 102.8^{\circ}C/W, T_J = 150^{\circ}C, T_A = 25^{\circ}C$                   |     |     | 1210 | mW   |
| T <sub>S</sub> | Maximum safety temperature              |                                                                                             |     |     | 150  | °C   |

The maximum safety temperature, T<sub>S</sub>, has the same value as the maximum junction temperature, T<sub>J</sub>, specified for the device. The I<sub>S</sub> and P<sub>S</sub> parameters represent the safety current and safety power, respectively. Do not exceed the maximum limits of I<sub>S</sub> and P<sub>S</sub>. These limits vary with the ambient temperature, T<sub>A</sub>.

The junction-to-air thermal resistance,  $R_{\theta JA}$ , in the Thermal Information table is that of a device installed on a high-K test board for leaded surface-mount packages. Use these equations to calculate the value for each parameter:

 $T_J = T_A + R_{\theta JA} \times P$ , where P is the power dissipated in the device.

 $T_{J(max)} = T_S = T_A + R_{\theta JA} \times P_S$ , where  $T_{J(max)}$  is the maximum junction temperature.  $P_S = I_S \times VDD_{max}$ , where  $VDD_{max}$  is the maximum supply voltage for high-side and low-side.



## 6.13 Electrical Characteristics

minimum and maximum specification0s apply from  $T_A = -40^{\circ}\text{C}$  to +105°C, VDD1 = 3.0V to 5.5V, VDD2 = 3.0V to 5.5V, REFIN = GND2, SNSN = GND1,  $V_{INP}$  = 0.25V to 2.25V (unless otherwise noted); typical specifications are at  $T_A$  = 25°C, VDD1 = 5V. and VDD2 = 3.3V

|                      | PARAMETER                                         | TEST CONDITIONS                                                                                  | MIN    | TYP        | MAX   | UNIT   |  |
|----------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------|--------|------------|-------|--------|--|
| ANALOG               | INPUT                                             |                                                                                                  |        |            |       |        |  |
| C <sub>IN</sub>      | Input capacitance                                 |                                                                                                  |        | 2          |       | pF     |  |
| R <sub>INP</sub>     | Input impedance                                   | INP pin to GND1                                                                                  | 0.1    | 1          |       | GΩ     |  |
| I <sub>IB, INP</sub> | Input bias current <sup>(1)</sup>                 | INP pin, INP = GND1                                                                              | -10    | ±3         | 10    | nA     |  |
| CMTI                 | Common-mode transient immunity                    |                                                                                                  | 50     |            |       | V/ns   |  |
| ANALOG               | ОИТРИТ                                            |                                                                                                  |        |            | '     |        |  |
|                      | Nominal gain                                      |                                                                                                  |        | 1          |       | V/V    |  |
| R <sub>OUT</sub>     | Output resistance                                 | OUTP or OUTN                                                                                     | ,      | <0.2       |       | Ω      |  |
|                      | Output short-circuit current                      | sourcing or sinking, INP = GND1, output shorted to either GND2 or VDD2                           |        | 11         |       | mA     |  |
| DC ACCL              | JRACY                                             |                                                                                                  |        |            |       |        |  |
| V <sub>OS</sub>      | Input offset voltage <sup>(1) (2)</sup>           | $V_{OS}$ = ( $V_{OUT} - V_{REFIN}$ ),<br>INP = SNSN = GND1,<br>$V_{REFIN}$ = 250mV, $T_A$ = 25°C | -1     | ±0.2       | 1     | mV     |  |
| TCV <sub>OS</sub>    | Input offset thermal drift <sup>(1)</sup> (2) (4) |                                                                                                  | -25    | ±4         | 25    | μV/°C  |  |
| E <sub>G</sub>       | Gain error <sup>(1)</sup>                         | T <sub>A</sub> = 25°C                                                                            | -0.25% | ±0.05%     | 0.25% |        |  |
| TCE <sub>G</sub>     | Gain error drift <sup>(1)</sup> (5)               |                                                                                                  | -40    | ±5         | 40    | ppm/°C |  |
|                      | Nonlinearity                                      |                                                                                                  | -0.02% | ±0.002%    | 0.02% |        |  |
|                      | Output noise                                      | INP = GND1, BW = 50kHz                                                                           |        | 220        |       | μVrms  |  |
|                      |                                                   | VDD1 DC PSRR, V <sub>INP</sub> = 250mV,<br>VDD1 from 3V to 5.5V                                  |        | -80        |       |        |  |
| PSRR                 | Power-supply rejection ratio <sup>(2)</sup>       | VDD1 AC PSRR, V <sub>INP</sub> = 250mV,<br>VDD1 with 10kHz / 100mV ripple                        |        | -56        |       | dB     |  |
| PSKK                 |                                                   | VDD2 DC PSRR, V <sub>INP</sub> = 250mV,<br>VDD2 from 3V to 5.5V                                  |        | -90        |       | uБ     |  |
|                      |                                                   | VDD2 AC PSRR, V <sub>INP</sub> = 250mV,<br>VDD2 with 10kHz / 100mV ripple                        |        | -69        |       | _      |  |
| AC ACCL              | JRACY                                             |                                                                                                  |        |            |       |        |  |
| BW                   | Output bandwidth                                  |                                                                                                  | 100    | 125        |       | kHz    |  |
| THD                  | Total harmonic distortion <sup>(3)</sup>          | $V_{INP} = 2V_{PP}, V_{INP} > 0V,$<br>$f_{IN} = 10kHz$                                           |        | <b>–77</b> |       | dB     |  |
|                      |                                                   | $V_{INP} = 2.25V_{PP}$ , $f_{INP} = 1kHz$ , BW = $10kHz$                                         | 76     | 80         |       |        |  |
| SNR                  | Signal-to-noise ratio                             | $V_{INP}$ = 2.25 $V_{PP}$ , $f_{INP}$ = 10kHz, BW = 50kHz                                        |        | 70         |       | dB     |  |
| POWER S              | SUPPLY                                            |                                                                                                  |        |            |       |        |  |
| I <sub>DD1</sub>     | High-side supply current                          |                                                                                                  |        | 4.4        | 6.0   | mA     |  |
| I <sub>DD2</sub>     | Low-side supply current                           |                                                                                                  |        | 4.8        | 7.0   | mA     |  |
| VDD1 <sub>UV</sub>   | High-side undervoltage detection                  | VDD1 rising                                                                                      | 2.4    | 2.6        | 2.7   | V      |  |
| אחטווטטא             | threshold                                         | VDD1 falling                                                                                     | 1.9    | 2.0        | 2.1   | V      |  |
| VDD2 <sub>UV</sub>   | Low-side undervoltage detection                   | VDD2 rising                                                                                      | 2.4    | 2.6        | 2.7   | V      |  |
| v DDZUV              | threshold                                         | VDD2 falling                                                                                     | 1.9    | 2.0        | 2.1   | V      |  |

- (1) The typical value includes one standard deviation (sigma) at nominal operating conditions.
- (2) This parameter is input referred.
- THD is the ratio of the rms sum of the amplitudes of first five higher harmonics to the amplitude of the fundamental. (3)
- Offset error temperature drift is calculated using the box method, as described by the following equation:  $TCV_{OS} = (Value_{MAX} - Value_{MIN}) / TempRange$

(5) Gain error temperature drift is calculated using the box method, as described by the following equation:  $TCE_G(ppm) = (Value_{MAX} - Value_{MIN}) / (Value_{(T=25\%)} \times TempRange) \times 10^6$ 

## **6.14 Switching Characteristics**

over operating ambient temperature range (unless otherwise noted)

| PARAMETER       |                                                               | TEST CONDITIONS                                                           | MIN | TYP | MAX | UNIT |
|-----------------|---------------------------------------------------------------|---------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>r</sub>  | Output signal rise time                                       | 10% to 90%, unfiltered output                                             |     | 2.6 |     | μs   |
| t <sub>f</sub>  | Output signal fall time                                       | 10% to 90%, unfiltered output                                             |     | 2.6 |     | μs   |
|                 | V <sub>INP</sub> to V <sub>OUT</sub> signal delay (50% - 10%) | Unfiltered output                                                         |     | 2.4 |     | μs   |
|                 | V <sub>INP</sub> to V <sub>OUT</sub> signal delay (50% - 50%) | Unfiltered output                                                         |     | 3.0 | 3.2 | μs   |
|                 | V <sub>INP</sub> to V <sub>OUT</sub> signal delay (50% - 90%) | Unfiltered output                                                         |     | 4.2 |     | μs   |
| t <sub>AS</sub> | Analog settling time                                          | AVDD step to 3.0V with DVDD $\geq$ 3.0V to $V_{OUT}$ valid, 0.1% settling |     | 20  |     | μs   |

## 6.15 Timing Diagram



Figure 6-1. Rise, Fall, and Delay Time Definition



#### **6.16 Insulation Characteristics Curves**





Figure 6-2. Thermal Derating Curve for Safety-Limiting Current per VDE

Figure 6-3. Thermal Derating Curve for Safety-Limiting Power per VDE



T<sub>A</sub> up to 150°C, stress-voltage frequency = 60Hz, isolation working voltage = 1500V<sub>RMS</sub>, projected operating lifetime ≥50 years

Figure 6-4. Isolation Capacitor Lifetime Projection



### 6.17 Typical Characteristics

at VDD1 = 5 V, VDD2 = 3.3 V, SNSN = GND1, REFIN = GND2, f<sub>IN</sub> = 10 kHz, and BW = 100 kHz (unless otherwise noted)





## **6.17 Typical Characteristics (continued)**

at VDD1 = 5 V, VDD2 = 3.3 V, SNSN = GND1, REFIN = GND2, f<sub>IN</sub> = 10 kHz, and BW = 100 kHz (unless otherwise noted)



## 7 Detailed Description

#### 7.1 Overview

The AMC0x11S is a precision, galvanically isolated amplifier with a 2.25V, high impedance input, fixed-gain, and single-ended output. The input stage of the device drives a second-order, delta-sigma ( $\Delta\Sigma$ ) modulator. The modulator converts the analog input signal into a digital bitstream that is transferred across the isolation barrier that separates the high side from the low side.

On the low-side, the received bitstream is processed by an analog filter that outputs a GND2-referenced, single-ended signal at the OUT pin. This single-ended output signal is proportional to the input signal. The output voltage at 0V input is set by the voltage applied to the REFIN pin.

The SiO<sub>2</sub>-based, capacitive isolation barrier supports a high level of magnetic field immunity, as described in the *ISO72x Digital Isolator Magnetic-Field Immunity* application note. The digital modulation used in the AMC0x11S transmits data across the isolation barrier. This modulation, and the isolation barrier characteristics, result in high reliability and high common-mode transient immunity.

# 7.2 Functional Block Diagram





#### 7.3 Feature Description

#### 7.3.1 Analog Input

The high-impedance input buffer on the INP pin feeds a second-order, switched-capacitor, feed-forward  $\Delta\Sigma$  modulator. The modulator converts the analog signal into a bitstream that is transferred across the isolation barrier, as described in the *Isolation Channel Signal Transmission* section.

There are two restrictions on the analog input signal. First, if the input voltage exceeds the value specified in the *Absolute Maximum Ratings* table, the input current must be limited to 10mA. This limitation is caused by the device input electrostatic discharge (ESD) diodes turning on. Second, linearity and noise performance are specified only when the input voltage is within the linear full-scale range (V<sub>FSR</sub>). V<sub>FSR</sub> is specified in the *Recommended Operating Conditions* table.

#### 7.3.2 Isolation Channel Signal Transmission

The AMC0x11S uses an on-off keying (OOK) modulation scheme, as shown in Figure 7-1, to transmit the modulator output bitstream across the SiO<sub>2</sub>-based isolation barrier. The transmit driver (TX) as illustrated in the *Functional Block Diagram* transmits an internally generated, high-frequency carrier across the isolation barrier to represent a digital *one*. However, TX does not send a signal to represent a digital *zero*. The nominal frequency of the carrier used inside the AMC0x11S is 480MHz.

The receiver (RX) on the other side of the isolation barrier recovers and demodulates the signal and provides the input to the analog filter. The AMC0x11S transmission channel is optimized to achieve the highest level of common-mode transient immunity (CMTI) and the lowest level of radiated emissions. The high-frequency carrier and RX/TX buffer switching cause these emissions.



Figure 7-1. OOK-Based Modulation Scheme

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



#### 7.3.3 Analog Output

The AMC0x11S provides a single-ended analog output voltage proportional to the input voltage. The output is referred to GND2 and is galvanically isolated from the input of the device. The output is designed to connect directly to the input of an ADC.

The output buffer requires a minimum headroom of 250mV for linear operation. Therefore, with REFIN shorted to GND2, the device shows non-linear behavior for input voltages near 0V. To extend the linear input range to 0V, connect a reference voltage to the REFIN pin that is ≥250mV. The voltage applied to the REFIN pin is added to the output voltage as an offset and provides headroom for the output buffer. The output voltage of the AMC0x11S is equal to:

$$V_{OUT} = V_{IN} + V_{REFIN} = (V_{INP} - V_{SNSN}) + V_{REFIN}$$
(1)

Connect the REFIN pin to GND2 if no offset is required. Figure 7-2 shows the input-to-output transfer characteristic of the device.



Figure 7-2. Input to Output Transfer Curve of the AMC0x11S Left: REFIN shorted to GND2. Right: V<sub>REFIN</sub> = 250mV

#### 7.4 Reference Input

The voltage applied to the REFIN pin is added to the output voltage as an offset as described in the *Analog Output* section. In a typical application, REFIN is either shorted to GND2 or biased at ≥250mV.

The output buffer is linear in the range of  $250 \text{mV} < V_{OUT} < (VDD2 - 250 \text{mV})$ . For linear operation, bias the REFIN pin such that:

$$V_{REFIN} \ge 250 \text{mV}$$
 (2)

and

$$V_{REFIN} + V_{FSR, MAX} \le VDD2 - 250mV \tag{3}$$



#### 7.5 Device Functional Modes

The AMC0x11S operates in one of the following states:

- OFF-state: The low-side supply (VDD2) is below the VDD2<sub>UV</sub> threshold. The device is not responsive. OUT is in Hi-Z state. Internally, OUT is clamped to VDD2 and GND2 by ESD protection diodes.
- Missing high-side supply: The low-side of the device (VDD2) is supplied and within the Recommended
   Operating Conditions section. The high-side supply (VDD1) is below the VDD1<sub>UV</sub> threshold. The OUT pin is
   driven to V<sub>REFIN</sub> (0V if REFIN is shorted to GND2).
- Analog input overrange (positive full-scale input): VDD1 and VDD2 are within recommended operating
  conditions but the analog input voltage V<sub>IN</sub> is above the maximum clipping voltage V<sub>Clipping, MAX</sub>. The device
  outputs V<sub>Clipping</sub> + V<sub>REFIN</sub> at the OUT pin.
- Analog input underrange (negative full-scale input): VDD1 and VDD2 are within recommended operating
  conditions but the analog input voltage V<sub>IN</sub> is below the minimum clipping voltage V<sub>Clipping, MIN</sub>. The OUT pin
  is driven to V<sub>REFIN</sub> (0V if REFIN is shorted to GND2).
- Normal operation: VDD1, VDD2, and V<sub>IN</sub> are within the recommended operating conditions. The device
  outputs a voltage proportional to the input voltage.

Table 7-1 lists the operating modes.

**Table 7-1. Device Operational Modes** 

|                          | Table 7 1. Device operational modes |                           |                                              |                                                                                             |  |  |  |  |  |  |
|--------------------------|-------------------------------------|---------------------------|----------------------------------------------|---------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| OPERATING CONDITION      | VDD1                                | VDD2                      | V <sub>IN</sub>                              | DEVICE<br>RESPONSE                                                                          |  |  |  |  |  |  |
| OFF                      | Don't care                          | VDD2 < VDD2 <sub>UV</sub> | Don't care                                   | OUT is in Hi-Z state. Internally, OUT is clamped to VDD2 and GND2 by ESD protection diodes. |  |  |  |  |  |  |
| Missing high-side supply | VDD1 < VDD1 <sub>UV</sub>           | Valid <sup>(1)</sup>      | Don't care                                   | The OUT pin is driven to V <sub>REFIN</sub> (0V if REFIN is shorted to GND2).               |  |  |  |  |  |  |
| Input overrange          | Valid <sup>(1)</sup>                | Valid <sup>(1)</sup>      | $V_{IN} > V_{Clipping, MAX}$                 | The device outputs V <sub>Clipping</sub> + V <sub>REFIN</sub> at the OUT pin.               |  |  |  |  |  |  |
| Input underrange         | Valid <sup>(1)</sup>                | Valid <sup>(1)</sup>      | V <sub>IN</sub> < V <sub>Clipping, MIN</sub> | The OUT pin is driven to V <sub>REFIN</sub> (0V if REFIN is shorted to GND2).               |  |  |  |  |  |  |
| Normal operation         | Valid <sup>(1)</sup>                | Valid <sup>(1)</sup>      | Valid <sup>(1)</sup>                         | The device outputs a voltage proportional to the input voltage.                             |  |  |  |  |  |  |

<sup>(1) &</sup>quot;Valid" denotes within the recommended operating conditions.

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



## 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 8.1 Application Information

Industrial power systems such as motor drives are divided into two or more voltage domains that are galvanically isolated from each other. For example, the high-voltage domain includes the AC grid, DC-link, and power stage for driving the motor. The low-voltage includes the system controller and human interface. The controller must measure the value of the DC-Link voltage while remaining galvanically isolated from the high-voltage side for safety reasons. With the high-impedance input and galvanically isolated output, the AMC0x11S enables this measurement.

### 8.2 Typical Application

Figure 8-1 illustrates a simplified schematic of an AC inverter for a 3-phase motor drive. The AMC0x11S device is used for DC-link voltage sensing. In the power domain, the DC-link voltage is divided down to a 2V level across the bottom resistor (RSNS) of a high-impedance resistive divider. The voltage across RSNS is sensed by the AMC0x11S. The low-side gate driver supply is regulated to a 5V level to power the high-voltage side of the AMC0x11S. In the signal domain, on the opposite side of the isolation barrier, the AMC0x11S outputs a voltage proportional to the DC-link voltage.



Figure 8-1. Using the AMC0x11S in a Typical Application

#### 8.2.1 Design Requirements

Table 8-1 lists the parameters for this typical application.

Table 8-1. Design Requirements

| PARAMETER                                                           | VALUE           |
|---------------------------------------------------------------------|-----------------|
| DC-link voltage                                                     | 450V (maximum)  |
| High-side supply voltage                                            | 5V              |
| Low-side supply voltage                                             | 3.3V            |
| Maximum resistor operating voltage                                  | 125V            |
| Voltage drop across the sense resistor (RSNS) for a linear response | 2.25V (maximum) |
| Current through the resistive divider, I <sub>CROSS</sub>           | 200μA (maximum) |

#### 8.2.2 Detailed Design Procedure

The 200 $\mu$ A cross-current requirement at the maximum DC-link voltage (450V) determines that the total impedance of the resistive divider is 2.25M $\Omega$ . The impedance of the resistive divider is dominated by the top portion (shown exemplary as R1 and R2 in Figure 8-1 ) and the voltage drop across RSNS can be neglected for a moment. The maximum allowed voltage drop per unit resistor is specified as 125V; therefore, the minimum number of unit resistors in the top portion of the resistive divider is 450V / 125V  $\cong$  4. The calculated unit value is 2.25M $\Omega$  / 4 = 563k $\Omega$  and the next closest value from the E96 series is 562k $\Omega$ . The sense resistor (RSNS) is sized such that the voltage drop across the resistor at the maximum DC-link voltage (450V) equals the linear full-scale range input voltage (V<sub>FSR</sub>) of the AMC0x11S, which is 2.25V. This resistance is calculated as RSNS = V<sub>FSR</sub> / (V<sub>DC-link, MAX</sub> - V<sub>FSR</sub>) × R<sub>TOP</sub>, where R<sub>TOP</sub> is the total value of the top resistor string (4 × 562k $\Omega$  = 2.248M $\Omega$ ). RSNS is calculated as 11.3k $\Omega$  and matches a value from the E96 series.

Table 8-2 summarizes the design of the resistive divider.

**Table 8-2. Resistor Value Examples** 

| Table 6 2. Redictor Targe Examples                              |         |
|-----------------------------------------------------------------|---------|
| PARAMETER                                                       | VALUE   |
| Unit resistor value, R <sub>TOP</sub>                           | 562kΩ   |
| Number of unit resistors in R <sub>TOP</sub>                    | 4       |
| Sense resistor value, RSNS                                      | 11.3kΩ  |
| Total resistance value (R <sub>TOP</sub> + RSNS)                | 2.251ΜΩ |
| Resulting current through resistive divider, I <sub>CROSS</sub> | 199.2µA |
| Resulting full-scale voltage drop across sense resistor RSNS    | 2.251V  |
| Peak power dissipated in R <sub>TOP</sub> unit resistor         | 22.3mW  |
| Total peak power dissipated in resistive divider                | 89.6mW  |
|                                                                 |         |

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

#### 8.2.2.1 Input Filter Design

Place a RC filter in front of the device to improve signal-to-noise performance of the signal path. Input noise with a frequency close to the  $\Delta\Sigma$  modulator sampling frequency (typically 10MHz) is folded back into the low-frequency range by the modulator. The purpose of the RC filter is to attenuate high-frequency noise below the desired noise level of the measurement. In practice, a cutoff frequency that is two orders of magnitude lower than the modulator frequency yields good results.

Most voltage-sensing applications use high-impedance resistive dividers in front of the isolated modulator to scale down the input voltage. In this case, a single capacitor, as shown in Figure 8-2, is sufficient to filter the input signal. For (R1 + R2) >> RSNS, the cut-off frequency of the input filter is 1 / (2 x  $\pi$  x RSNS x C5). For example, RSNS =10k $\Omega$  and C5 = 100pF results in a cutoff frequency of 160kHz.



Figure 8-2. Input Filter

#### 8.2.2.2 Connecting the REFIN pin

The reference input has an internal, 90kOhm impedance connected to GND2. This impedance needs to be considered when driving the REFIN pin from a high-impedance source. Connect a 100nF capacitor from REFIN to GND2 to filter out high-frequency noise at the reference input. Figure 8-3 shows different options for connecting the REFIN pin.



Figure 8-3. Connecting the REFIN pin

In the first example, REFIN is shorted to GND2 and the resulting reference voltage is 0V. In the second example,  $V_{REFIN}$  is derived from VDD2 through a resistive divider. In the third example, an external voltage source drives the reference input pin.



### 8.2.3 Application Curve

Figure 8-4 shows the typical full-scale step response of the AMC0x11S.



Figure 8-4. Step Response of the AMC0x11S

## 8.3 Best Design Practices

Do not leave the analog input (INP pin) of the AMC0x11S unconnected (floating) when the device is powered up. If the device input is left floating, the output of the device is not valid.

Do not connect protection diodes to the input (INP pin) of the AMC0x11S. Diode leakage current potentially introduces significant measurement error especially at high temperatures. The input pin is protected against high voltages by the ESD protection circuit and the high impedance of the external resistive divider.

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

### 8.4 Power Supply Recommendations

In a typical application, the high-side power supply (VDD1) for the AMC0x11S is generated from the low-side supply (VDD2) by an isolated DC/DC converter. A low-cost option is based on the push-pull driver SN6501 and a transformer that supports the desired isolation voltage ratings.

The AMC0x11S does not require any specific power-up sequencing. The high-side power supply (VDD1) is decoupled with a low-ESR, 100nF capacitor (C1) parallel to a low-ESR, 1µF capacitor (C2). The low-side power supply (VDD2) is equally decoupled with a low-ESR, 100nF capacitor (C3) parallel to a low-ESR, 1µF capacitor (C4). Place all four capacitors (C1, C2, C3, and C4) as close to the device as possible. Figure 8-5 shows a decoupling diagram for the AMC0x11S.



Figure 8-5. Decoupling of the AMC0x11S

Capacitors must provide adequate *effective* capacitance under the applicable DC bias conditions experienced in the application. Multilayer ceramic capacitors (MLCC) typically exhibit only a fraction of the nominal capacitance under real-world conditions. Consider this factor when selecting these capacitors. This issue is especially acute in low-profile capacitors, in which the dielectric field strength is higher than in taller components. Reputable capacitor manufacturers provide capacitance versus DC bias curves that greatly simplify component selection.

#### 8.5 Layout

#### 8.5.1 Layout Guidelines

The *Layout* section details a layout recommendation with the critical placement of the decoupling capacitors (as close as possible to the AMC0x11S supply pins). This example also depicts the placement of other components required by the device.

#### 8.5.2 Layout Example



## 9 Device and Documentation Support

## 9.1 Documentation Support

#### 9.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, Isolation Glossary application report
- Texas Instruments, Semiconductor and IC Package Thermal Metrics application report
- Texas Instruments, ISO72x Digital Isolator Magnetic-Field Immunity application report
- Texas Instruments, 18-Bit, 1-MSPS Data Acquisition Block (DAQ) Optimized for Lowest Distortion and Noise reference guide
- Texas Instruments, 18-Bit, 1-MSPS Data Acquisition Block (DAQ) Optimized for Lowest Power reference guide
- Texas Instruments, Isolated Amplifier Voltage Sensing Excel Calculator design tool

## 9.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 9.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

## 9.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 9.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

#### 10 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE          | DATE REVISION NO |                 |  |  |
|---------------|------------------|-----------------|--|--|
| December 2024 | *                | Initial Release |  |  |

## 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



www.ti.com 16-Dec-2024

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                     |              |                      |         |
| AMC0311SDWVR     | ACTIVE | SOIC         | DWV                | 8    | 1000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 105   | AMC0311S             | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF AMC0311S:

# **PACKAGE OPTION ADDENDUM**

www.ti.com 16-Dec-2024

• Automotive : AMC0311S-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 16-Dec-2024

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

|   | Device       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ı | AMC0311SDWVR | SOIC            | DWV                | 8 | 1000 | 330.0                    | 16.4                     | 12.15      | 6.2        | 3.05       | 16.0       | 16.0      | Q1               |

PACKAGE MATERIALS INFORMATION

www.ti.com 16-Dec-2024



#### \*All dimensions are nominal

| Ì | Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|--------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| ı | AMC0311SDWVR | SOIC         | DWV             | 8    | 1000 | 353.0       | 353.0      | 32.0        |  |



SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.



SOIC



NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



#### NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated