

# **EMB1499Q Bidirectional Current DC-DC Controller**

Check for Samples: EMB1499Q

## **FEATURES**

- 60-V Maximum Stack Operating Voltage
- Bidirectional Balancing Current
- Fully Synchronous Operation
- Active Clamp Signal
- 250-kHz Switching Frequency
- Fault Detection Includes Two Separate UVLO Cells (One for Each External Supply), Primary and Secondary Side Current Limit, OVP/UVP Sense on Cell Being Charged, Thermal Shutdown, and Watchdog Timer
- Balancing Current User-selectable Through External Voltage
- EMB1499Q is an Automotive Grade Product that is AEC-Q100 Grade 1 Qualified (-40°C to +125°C Operating Junction Temperature)

## **APPLICATIONS**

- Li-Ion Battery Management Systems
- Hybrid and Electric Vehicles
- Grid Storage

#### DESCRIPTION

The EMB1499Q bidirectional current dc/dc controller IC works in conjunction with the EMB1428 switch matrix gate driver IC to support TI's switch matrix based active cell balancing scheme for a battery management system. The EMB1499Q provides three PWM MOSFET gate signals to a bidirectional forward converter so that its output current, either positive or negative, is regulated around a user-defined magnitude. This inductor current is channeled by the EMB1428 through the switch matrix to the cell that needs to be charged or discharged. In a typical scheme, the EMB1499Q-based forward converter exchanges energy between a single cell and the battery stack to which it belongs, with a maximum stack voltage of up to 60 V. The switching frequency is fixed at 250 kHz. The EMB1499Q senses cell voltage, inductor current and stack current and provides protection from abnormal conditions during balancing.

The EMB1499Q also provides an active clamp timing signal to control an external FET driver for the primary-side active clamp FET. The EMB1499Q is enabled and disabled by the EMB1428. Fault conditions detected by the EMB1499Q are communicated to the EMB1428 through the DONE and FAULT pins.



# **Typical Application**



Figure 1. Typical Application

# **Connection Diagram**



Figure 2. 28-Pin HTSSOP See PWP Package



# **PIN DESCRIPTIONS**

| Pin      | Name         | Description                                                                             | Application Information                                                                                                                                                                                                                                                                                                                |
|----------|--------------|-----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | VSENSE_HS    | Secondary side current sense input                                                      | Connect to transformer side of secondary sense resistor                                                                                                                                                                                                                                                                                |
| 2        | CELLPLUS     | Senses the cell voltage, used for OVP/UVP fault detection                               | Connect to top of secondary side of the converter. This is the top of the cell being charged.                                                                                                                                                                                                                                          |
| 3        | LOR          | Fault latch override input                                                              | Grounded for normal operation.                                                                                                                                                                                                                                                                                                         |
| 4        | TM           | Test mode input                                                                         | Grounded for normal operation.                                                                                                                                                                                                                                                                                                         |
| 5, 17    | GNDA         | IC signal ground                                                                        | Connect to module ground at board level.                                                                                                                                                                                                                                                                                               |
| 6        | VSET         | Control voltage for adjusting the balancing current                                     | This voltage is set by the user.                                                                                                                                                                                                                                                                                                       |
| 7        | WDOR         | Watchdog timer override                                                                 | Grounded for normal operation.                                                                                                                                                                                                                                                                                                         |
| 8        | EN           | Input from EMB1428, signals charge or discharge cycle to begin.                         | Rising edge of this signal clears all fault latches, the DONE latch, and initiates charge or discharge current. Falling edge of this signal causes the charge current to ramp down to zero, then asserts the DONE signal, causing shutdown.                                                                                            |
| 9        | DIR          | Input from EMB1428, determines the direction of the converter output current            | "High" indicates charge mode, "Low" indicates discharge mode.                                                                                                                                                                                                                                                                          |
| 10       | DIR_RT       | Output to EMB1428, inverted copy of the DIR signal                                      | Used as a handshake signal to ensure DIR signal has been received correctly.                                                                                                                                                                                                                                                           |
| 11       | DONE         | Output to EMB1428, indicates that the balancing current has ramped down towards zero.   | When the EMB1499Q is disabled by toggling the EN pin low, the chip goes into a 'soft shutdown', ramping the charging current down within several hundred microseconds. When the current has ramped down, the EMB1499Q shuts down and the DONE signal latches high. The DONE latch is cleared at the next rising edge of the EN signal. |
| 12,13,14 | FAULT[0,1,2] | Outputs to EMB1428, three bit digital fault code                                        | If a fault condition is detected, the proper three bit word is latched into the FAULT pins and the EMB1499Q is shut down. The FAULT pins are cleared by the rising edge of the EN input.                                                                                                                                               |
| 15       | VSENSE_LS    | Primary side current sense input                                                        | Connect to transformer side of primary sense resistor.                                                                                                                                                                                                                                                                                 |
| 16       | VINA         | External 12V supply                                                                     | Powers all internal circuitry besides the primary gate side driver. VINA and VINP should be connected together at the board level.                                                                                                                                                                                                     |
| 18       | PWM_CLAMP    | Output, PWM signal used to control primary side active clamp (external driver required) |                                                                                                                                                                                                                                                                                                                                        |
| 19       | GATE_LS      | Output, gate signal for external primary side power FET                                 |                                                                                                                                                                                                                                                                                                                                        |
| 20       | GNDP         | IC power ground                                                                         | Provides ground return for primary side gate driver. Connect to board level ground.                                                                                                                                                                                                                                                    |
| 21       | VINP         | External 12V supply                                                                     | Powers the primary side gate driver. VINP and VINA should be connected together at the board level.                                                                                                                                                                                                                                    |
| 22       | PVINF        | External floating 12V supply                                                            | This floating supply must be referenced to the bottom of the transformer secondary. Supplies power to the secondary side gate drivers. PVINF and VINF should be connected together at the board level.                                                                                                                                 |
| 23       | GATE_HS1     | Output, gate signal for external secondary side power FET                               |                                                                                                                                                                                                                                                                                                                                        |
| 24       | PGNDF        | Floating power ground                                                                   | Connect to secondary side of converter. Provides the ground return for the secondary side gate drivers.                                                                                                                                                                                                                                |
| 25       | GATE_HS2     | Output, gate signal for external secondary side power FET                               |                                                                                                                                                                                                                                                                                                                                        |
| 26       | N/C          | No connect                                                                              | No connect pin. Do not connect                                                                                                                                                                                                                                                                                                         |
| 27       | GNDF         | Floating signal ground                                                                  | Connected to secondary side of converter. Provides ground reference for all internal circuitry that floats with the transformer secondary except the secondary side gate drivers.                                                                                                                                                      |
| 28       | VINF         | External floating 12V supply                                                            | This floating supply must be referenced to the bottom of the transformer secondary. Supplies power to all internal circuitry that floats with the transformer secondary except the secondary side gate drivers. PVINF and VINF should be connected together at the board level.                                                        |





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# **ABSOLUTE MAXIMUM RATINGS**(1)

| VINA, VINP to GND         |                      | -0.5V to 15V   |  |  |  |  |
|---------------------------|----------------------|----------------|--|--|--|--|
| VINF, PVINF to GNDF       |                      | -0.5V to 15V   |  |  |  |  |
| GNDF to GND               |                      | -0.5V to 60V   |  |  |  |  |
| VSENSE_LS to GND          |                      | -0.5V to 0.5V  |  |  |  |  |
| VSENSE_HS to GNDF         |                      | -0.5V to 0.5V  |  |  |  |  |
| VSET to GND               |                      | -0.5V to 7.5V  |  |  |  |  |
| CELLPLUS to GNDF          |                      | -0.5V to 7.5V  |  |  |  |  |
| All other inputs to GND   |                      | -0.5V to 15V   |  |  |  |  |
| ESD Rating <sup>(2)</sup> | Human Body Model     | ±2kV           |  |  |  |  |
| Soldering Information     | Junction Temperature | 150°C          |  |  |  |  |
|                           | Storage Temperature  | -65°C to 150°C |  |  |  |  |

<sup>(1)</sup> Absolute Maximum Ratings indicate limits beyond which damage to the device may occur, including inoperability and degradation of device reliability and/ or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or other conditions beyond those indicated in the recommended Operating Ratings is not implied. The recommended Operating Ratings indicate conditions at which the device is functional and should not be operated beyond such conditions.

## **OPERATING RATINGS**

| VINA, VINP to GND                      | 10V to 14V     |
|----------------------------------------|----------------|
| VINF, PVINF to GNDF                    | 10V to 14V     |
| GNDF to GND                            | 0V to 56V      |
| VSENSE_LS to GND                       | -0.2V to 0.2V  |
| VSENSE_HS to GNDF                      | -0.2V to 0.2V  |
| VSET to GND                            | 1V to 2.2V     |
| CELLPLUS to GNDF                       | 0V to 6V       |
| All other inputs to GND                | 0V to 14V      |
| Junction Temperature (T <sub>J</sub> ) | -40°C to 125°C |

Product Folder Links: EMB1499Q

<sup>(2)</sup> The human body model is a 100pF capacitor discharged through a 1.5 kΩ resistor into each pin. Test method is per JESD22–A114.



## **ELECTRICAL CHARACTERISTICS**

Limits in standard type are for  $TJ = 25^{\circ}C$  only; limits in boldface type apply over the junction temperature (TJ) range of  $-40^{\circ}C$  to  $+125^{\circ}C$ . Minimum and Maximum limits are specified through test, design, or statistical correlation. Typical values represent the most likely parametric norm at  $TJ = 25^{\circ}C$ , and are provided for reference purposes only. For all tests, VINA = VINP = VINF = PVINF = 12V unless otherwise specified.

| Symbol                | Parameter                              | Conditions                            | Min  | Typ <sup>(1)</sup> | Max  | Units |
|-----------------------|----------------------------------------|---------------------------------------|------|--------------------|------|-------|
| Feedback Vo           | Itage                                  |                                       |      |                    |      |       |
| V <sub>SENSE_HS</sub> | Feedback Voltage                       | VSET = 2V                             | 45   | 50                 | 55   | mV    |
|                       |                                        | VSET = 1.2V                           | 24   | 30                 | 36   | mV    |
| Switching Pa          | rameters                               |                                       |      |                    |      |       |
| F <sub>SW</sub>       | Switching Frequency                    |                                       | 220  | 250                | 290  | kHz   |
| D <sub>MAX</sub>      | Maximum Duty Cycle                     | Charge<br>Direction                   |      | 91                 |      | %     |
|                       |                                        | Discharge<br>Direction                |      | 91                 |      | %     |
| D <sub>MIN</sub>      | Minimum Duty Cycle                     | Charge<br>Direction                   |      | 4                  |      | %     |
|                       |                                        | Discharge<br>Direction                |      | 3                  |      | %     |
| Operating Th          | resholds                               |                                       |      |                    |      |       |
| UVLO                  | Under-voltage Lockout                  | VINA, VINP,<br>VINF, PVINF<br>Rising  |      |                    | 10.8 | V     |
|                       |                                        | VINA, VINP,<br>VINF, PVINF<br>Falling | 5    |                    |      | V     |
| V <sub>EN_TH</sub>    | Enable Threshold                       | EN Rising                             |      |                    | 1.55 | V     |
|                       |                                        | EN Falling                            | 0.45 |                    |      | V     |
| V <sub>DIR_TH</sub>   | Direction Threshold                    | DIR Rising                            |      |                    | 2.75 | V     |
| _                     |                                        | DIR Falling                           | 2.2  |                    |      | V     |
| Quiescent Cu          | ırrents                                |                                       |      | ·                  |      | -     |
| $I_{Q\_VINA}$         | VINA Quiescent Current<br>(Operating)  | VSET = 2V,<br>VSENSE_HS =<br>0V       |      | 2                  | 2.8  | mA    |
|                       | VINA Quiescent Current (Shutdown)      | EN = 0V                               |      | <1                 | 2.3  | μА    |
| $I_{Q_{-}VINP}$       | VINP Quiescent Current (Shutdown)      | VEN = 0V                              |      | <1                 | 2.3  | μΑ    |
| I <sub>Q_VINF</sub>   | VINF Quiescent Current<br>(Operating)  | VSET = 2V,<br>VSENSE_HS =<br>0V       |      | 1.5                | 1.9  | mA    |
|                       | VINF Quiescent Current (Shutdown)      | EN = 0V                               |      | <1                 | 2    | μΑ    |
| $I_{Q\_PVINF}$        | VPINF Quiescent Current (Shutdown)     | EN = 0V                               |      | <1                 | 2.5  | μΑ    |
| Q_CELLPLUS            | CELLPLUS Quiescent Current (Operating) | VSET = 2V,<br>VSENSE_HS =<br>0V       |      | 18                 | 30   | μА    |
| Fault Detection       | on                                     | · · · · · · · · · · · · · · · · · · · |      |                    |      |       |
| V <sub>CL_LS</sub>    | Primary Side Current Limit             |                                       | 100  | 132                | 170  | mV    |
| V <sub>CL_HS</sub>    | Secondary Side Current Limit           |                                       | 95   | 136                | 185  | mV    |
| V <sub>OVP</sub>      | Cell OVP Threshold Voltage             | CELLPLUS<br>Rising                    | 4.5  | 5.5                | 7    | V     |
|                       |                                        | CELLPLUS<br>Falling                   |      | 5                  |      | V     |

<sup>(1)</sup> Typical specifications represent the most likely parametric norm at 25°C operation.



# **ELECTRICAL CHARACTERISTICS (continued)**

Limits in standard type are for  $TJ = 25^{\circ}C$  only; limits in boldface type apply over the junction temperature (TJ) range of  $-40^{\circ}C$  to  $+125^{\circ}C$ . Minimum and Maximum limits are specified through test, design, or statistical correlation. Typical values represent the most likely parametric norm at  $TJ = 25^{\circ}C$ , and are provided for reference purposes only. For all tests, VINA = VINP = VINF = PVINF = 12V unless otherwise specified.

| Symbol                   | Parameter                                                   | Conditions          | Min  | Typ <sup>(1)</sup> | Max  | Units |
|--------------------------|-------------------------------------------------------------|---------------------|------|--------------------|------|-------|
| V <sub>UVP</sub>         | Cell UVP Threshold Voltage                                  | CELLPLUS<br>Rising  |      | 1.17               |      | V     |
|                          |                                                             | CELLPLUS<br>Falling | 0.55 | 0.74               | 0.95 | V     |
| t <sub>WD</sub>          | Watchdog Timeout                                            |                     |      | 8                  |      | s     |
| T <sub>SD</sub>          | Thermal Shutdown                                            |                     |      | 165                |      | °C    |
| Output Drivers           |                                                             |                     |      |                    |      | •     |
| R <sub>ON_LS_HIGH</sub>  | Primary Side Driver Pull-up Output<br>Resistance            | IGATE_LS = 100mA    | 3.6  | 5.5                | 8.4  | Ω     |
| R <sub>ON_LS_LOW</sub>   | Primary Side Driver Pull-down<br>Output Resistance          | IGATE_LS = 100mA    | 1.1  | 1.7                | 3.2  | Ω     |
| R <sub>ON_HS1_HIGH</sub> | Secondary Side Driver (HS1) Pull-<br>up Output Resistance   | IGATE_LS = 100mA    | 7    | 11                 | 16   | Ω     |
| R <sub>ON_HS1_LOW</sub>  | Secondary Side Driver (HS1) Pull-<br>down Output Resistance | IGATE_LS = 100mA    | 1.1  | 1.7                | 3.2  | Ω     |
| R <sub>ON_HS2_HIGH</sub> | Secondary Side Driver (HS2) Pull-<br>up Output Resistance   | IGATE_LS = 100mA    | 7    | 11                 | 16   | Ω     |
| R <sub>ON_HS2_LOW</sub>  | Secondary Side Driver (HS2) Pull-<br>down Output Resistance | IGATE_LS = 100mA    | 0.9  | 1.5                | 3    | Ω     |





Figure 3. Top-level Block Diagram





Figure 4. Controller Block Diagram





Figure 5. Support Circuitry Block Diagram



#### **APPLICATION INFORMATION**

The EMB1499Q and the EMB1428 work in conuction to control an active balancing circuit for up to 7 battery cells connected in series. See Typical Application (Figure 1) for the typical system architecture. The EMB1499Q is a PWM controller that regulates the inductor current in the bidirectional forward converter. The EMB1428 provides 12 floating gate drivers that are needed for the control of the FET switch matrix in the circuit. In a typical application, the forward converter has the inductor side (also called "secondary side", "floating side" or "high side") connected to the switch matrix and the other side (also called "primary side", "non-floating side" or "low side") to the battery stack. With such an arrangement, every cell balancing action is an energy exchange between a cell and the whole stack. The EMB1499Q can handle up to 56V between the top cell's negative terminal and the bottom of the stack (bottom cell negative terminal).

Driving the EN pin high initiates the normal operating cycle. Once EN goes high, the EMB1499Q drives the DONE pin low. A normal operation cycle begins when the EMB1499Q DONE pin is driven low upon seeing the EN pin go high. The IC will then set the DIR\_RT pin to the logic opposite of the DIR pin. This completes the initial handshaking with the EMB1428. The EMB1499Q will then start toggling the gate signals and the PWM\_CLAMP signal and ramp the inductor current toward the target current magnitude set by the VSET pin, and in the polarity set by the DIR pin. After a few seconds (less than 8 sec.) of constant current operation, the EMB1499Q sees its EN pin de-asserted by the EMB1428 and it will immediately start to ramp down the inductor current toward zero. When the inductor current is typically 5% of steady state value, the EMB1499Q will pull the DONE pin high to the EMB1428 that the forward converter has shut off. This completes one normal operation cycle for the EMB1499Q.

During operation, the DONE pin will be driven high and the converter shutdown if the following abnormalities are detected during normal operation: over current, over voltage, under voltage, watchdog timeout, and thermal shutdown. The EMB1428 will then assert its FAULT\_INT to inform the system controller of this EMB1499Q Error and read the fault code on the EMB1499Q FAULT pins.

To provide extra protection to the battery management system, the EMB1499Q has a built-in watchdog timer and will automatically shut down the forward converter after 8 seconds of continuous operation. To keep charging or discharging the same cell for more than 8 seconds, the microcontroller has to issue a stop and start command at least once every 8 seconds.

The EMB1499Q needs two separate 12V supplies (10V to 14V) to function. One of the 12V supplies is referenced to the stack ground and the other the floating ground.

#### **Block Descriptions**

This section contains descriptions of the individual circuit blocks in the EMB1499Q.

# **Voltage Domain Definitions**

The EMB1499Q has been divided into two voltage domains. In this document the two domains are called the upper voltage domain and the lower voltage domain.

The upper voltage domain refers to all circuitry that is referenced to GNDF, which is the floating ground. The floating ground is connected to the bottom of the secondary side of the isolated converter. This is also the negative side of the current cell being charged. The circuitry in this domain is powered by VINF, which is an external floating supply. There is also an internal regulator powered from VINF that creates an internal floating 5V rail.

The lower voltage domain refers to all circuitry that is ground referenced. This domain is required to interface with all signals to and from the microcontroller and EMB1428, as these signals are ground referenced. Most of the circuitry in this domain is powered either directly from VINA or from an internal 5V rail powered by VINA. The primary side driver is powered from VINP.

All interfaces between the upper and lower voltage domains require level shift circuitry implemented internally within the EMB1499Q.

Submit Documentation Feedback

Copyright © 2011–2013, Texas Instruments Incorporated



#### **FET Gate Drivers**

The EMB1499Q includes one primary side gate driver and two secondary side gate drivers. A logic signal for the driver of a primary side active clamp FET is also available. Input PWM signal for each of the three gate drivers is level shifted from the internal digital supply rail (VDD) to the external power rail, either PVINF or VINP. Each driver output buffer contains shoot through protection. All drivers are forced into an off state if any power rail goes lower than the UVLO threshold.

#### **Timing Generator**

Depending on the desired direction of the balancing current (as dictated by the state of the DIR pin), the timing generator will adjust the relative timing of the gate signals and PWM\_CLAMP signal.

Based on the state of the DIR pin, the internal logic of the EMB1499Q assigns one of the gate signals as the "control" signal and the others as the "synchronous" signals. The "control" signal is used to establish the required duty cycle and the "synchronous" signals are timed relative to the "control" signal with the proper dead times or overlap times. These two signal types are also treated differently by the internal logic for the purposes of startup, shutdown, and fault handling.

Figure 6 and Figure 7 show typical relative timings for the gate signals in both balancing directions. Also noted in each figure is the assignment of the "control" signal for the balancing current direction. Note that these diagrams are ideal, indicating negligible capacitive loading on the pins. In reality, these gate signals would have finite rise and fall times that are dictated by the  $C_G$  of the external MOSFET and the output resistance of the internal driver (consult the ELECTRICAL CHARACTERISTICS for the  $R_{ON}$  data).



Figure 6. Charge Direction (DIR high)

Copyright © 2011–2013, Texas Instruments Incorporated





Figure 7. Discharge Direction (DIR low)

It should be noted here that for proper operation of the active clamp, an external delay network is required in series with the external active clamp driver that delays the turn-on transition of the active clamp transistor (falling edge of the PWM\_CLAMP signal) by a specified amount. This is discussed in detail in the Application Hints.

# **PWM Controller Blocks**

The DC voltage appearing at VREF (determined by applied to the VSET pin) sets the desired inductor current. As can be seen in the Controller Block Diagram (Figure 4), the VREF voltage is transformed into a GNDF referenced voltage through a current mirror (Iref,  $25~\mu A$ ) and that voltage is compared with the voltage across the secondary side sense resistor. The difference between the two signals is fed to the error amplifier as the error signal. The amplified and filtered/ compensated error signal becomes the current command signal and is compared at the PWM comparator with sensed inductor current. The feedback loop forces the error toward zero which means the inductor current will be regulated at the desired level set by VREF. The current sense amplifier that senses the inductor current switches polarity when there is a change in the DIR logic level, so as to achieve the bidirectional operation. There is also an internal soft start voltage ramp that forces a gradual turn-on and turn-off of the inductor current. The final reference appearing at the error amplifier is determined by the lower of the said soft start voltage ramp and the voltage at VREF.

#### **Current Limit Comparators**

As shown in the Controller Block Diagram (Figure 4), both primary and secondary side currents of the forward converter are internally turned into current sources by the current sense amplifiers. The current sources flow into two resistors whose voltages are then compared with a 200mV reference by two current limit comparators. The trigger point for both primary and secondary currents is typically 134mV across each sense resistor.

# **PWM Comparator**

The EMB1499Q employs a Peak Current Mode control method. Basically the amplified inductor current (IsenseHS) is compared to the current command (Icontrol) at the PWM comparator, generating the PWM signal for gate drivers. To prevent a potential half-switching frequency (sub-harmonic) oscillation issue associated with peak current control, an artificial ramp is added on top of the sensed inductor current before the latter is compared with the current command.



#### **Startup Circuitry**

The startup circuitry (Figure 5) performs three functions. The ramp generator charges an internal Cstart capacitor during startup, generating a gradually increasing voltage ramp until the voltage reaches VSET value and is clamped by it. This voltage ramp is used by the controller block to generate the ramp in the current reference and bring up the inductor current in a soft start manner. The ramp generator also discharges the internal Cstart capacitor during shutdown. The down slope in the VREF voltage as a result of the discharge will cause the inductor current to ramp down gradually. Besides the ramp generator, there is also a comparator that will toggle if the Cstart voltage dips below 100mV. This is to flag that the shutdown is considered complete. The startup circuitry also generates a starthold pulse, which is a 10 µs long pulse that is activated upon the assertion of the EN pin. While this pulse is active, the DONE and FAULT pins are held in the clear state, and the part is not allowed to switch.

#### **UVLO Blocks**

The EMB1499Q has two under-voltage lockout (UVLO) blocks each monitoring one external 12V supply. Block UVLO\_LS monitors VINA with respect to GNDA and block UVLO\_HS monitors VINF with respect to GNDF. UVLO\_HS will not be activated until UVLO\_LS shows that VINA has crossed the UVLO rirsing threshold voltage. UVLO\_LS is activated if either EN is high or DONE is low. When UVLO\_LS has a positive output, bias current is sent to the UVLO\_HS to activate it. Once both UVLOs have positive outputs, the internal chip enable signals are activated, internal rails are powered up and gate drivers are unlocked.

#### **Enable/Shutdown Sequencing**

#### **Shutdown Behavior**

The standard shutdown sequence can be described as follows:

- 1. Initial State: DONE low, EN high, part operating in steady state.
- 2. The EMB1428 drops EN signal low.
- 3. Inductor current ramps down (typically 300 µs).
- 4. When inductor current has ramped sufficiently low, the EMB1499Q shuts down and DONE signal is asserted high to tell the EMB1499Q that the shutdown process has finished, and can accept new commands.
- 5. DONE signal remains latched high, and is not cleared until the next enable sequence.

#### **Enable Behavior**

The standard enable sequence can be described as follows:

- 1. Initial State: DONE high, EN low, external supplies above UVLO voltage (from previous shutdown sequence).
- 2. The EMB1428 asserts EN high.
- 3. EN activates the UVLO blocks, which then allow the internal rails to power up.
- 4. Internal "starthold" pulse remains high for first 10us, clears DONE latch and all fault latches.
- 5. When "starthold" drops low, part is allowed to start up normally, and all output latches are now free to be clocked.

#### **Fault Detection and Fault Codes**

The fault detection circuitry of the EMB1499Q consists of a three-bit encoder which has as its input six different fault modes. Its output is a digital word which is passed to the system microcontroller through the EMB1428. The fault codes (FAULT[2:0])that are passed can be read as follows:

000 = No Fault 001 = Primary Side Current Limit

010 = Secondary Side Current Limit

011 = Thermal Shutdown

100 = Watchdog Timeout

101 = UVP Fault

110 = OVP Fault The fault detection process can be described as follows:



- Fault signals passed into the three-bit encoder
- 2. Internal fault signal passed to PWM logic and all gates are forced off and latched
- Internal fault signal passed to the soft start comparator and asserts start-low, and therefore latches DONE output high
- Three-bit fault word is level shifted to the external supply, and external fault code is latched into output buffer for FAULT 0..2 pins.
- 5. The EMB1428 reads the fault code on the FAULT 0..2 pins and drops EN voltage, shutting the EMB1499Q
- 6. Fault code and DONE signal remain latched until next startup cycle

## Secondary OVP/UVP

This block senses the voltage of the cell being charged/discharged. If this voltage is outside a predefined range, a fault is detected and the IC is disabled.

#### **Current Limit Counter**

The current limit counter monitors both the primary and secondary side current limit signals. The counter is reset every 32 clock pulses. If a specified number of current limit events are detected (4 for primary side and 8 for secondary side) within this 32 clock pulse window, a fault is flagged and the part is disabled.

#### **Watchdog Timer**

The purpose of this block is to create a maximum running time of 8 seconds for the chip. This timer is created by using a string of flip-flops to count clock pulses. After 221 clock pulses (typically 8 seconds at 250kHz switching frequency), if EN is still high, a fault is flagged and the IC is shut down.

#### Thermal Shutdown

This block senses the internal temperature of the die and flag output if that temperature exceeds a predetermined threshold, TSD. If this fault flag is activated, the IC will shut down and charging operation will cease.

# **Application Hints**

#### **Setting the Balancing Current (VSET and Secondary Sense Resistor)**

If the secondary side of the forward converter is connected to battery cells via a switch matrix, the cell balancing current is equal to the steady state value of the main inductor current. Two external parameters determine the balancing current (Ibalancing): the voltage at the VSET pin and the secondary side sense resistance (RSENSE2). The voltage at the VSET pin controls the reference voltage at the error amplifier, and therefore the voltage at the VSENSE HS pin. The equation for selecting the secondary side sense resistance is:

$$R_{SENSE2} = \frac{V_{SENSEHS}}{I_{balancing}}$$

The equation for selecting the secondary side sense resistance is:

$$V_{SENSE\_HS} = \frac{V_{SET}}{40}$$

Supported values for VSET range from 1V to 2.2V. However, the EMB1499Q is factory trimmed at VSET = 2V. Therefore, it is recommended to use VSET = 2V for highest balancing current accuracy. See ELECTRICAL CHARACTERISTICS for specified tolerances on VSENSE\_HS when for VSET = 2V and 1.2V. Due to switching noise present at the secondary side current sense resistor, it is possible that current values are slightly different for different directions of balancing, even if VSET is constant. In such a case, it is recommended that a calibration be conducted at the system level so that a slightly different VSET is programmed when changing the direction of balancing.



## **Primary Sense Resistor Selection**

The primary sense resistor should be chosen in conjunction with the secondary sense resistor so that the ratio between the two resistors is approximately equal to the transformer turns ratio. For example if the secondary sense resistor is  $10m\Omega$ , and the transformer turns ratio is 3.5:1 (recommended for a 14 cell application – see the Transformer Selection section), the primary sense resistor should be chosen to be approximately  $35m\Omega$ .

#### Inductor Selection

The value of the inductor, along with the converter input/output voltages, determines the AC ripple of the inductor current. A good practice is to choose an inductance value so that the peak-to-peak ripple falls somewhere between 20% and 40% of the steady state balancing current during typical operation. If the transformer turns ratio is selected properly (see the Transformer Selection section), and assuming a typical 250kHz switching frequency, then the equation relating inductance to current ripple for the EMB1499Q can be reduced to:

$$L = 3 \times 10^{-6} sec-1 \times V_{CELL} \times \Delta i_{L}$$

where  $V_{CELL}$  is the typical cell voltage in the given application, and  $\Delta i_L$  is the peak-to-peak current ripple value. The EMB1499Q utilizes peak current mode control, which means that the inductor current is sampled in real time and used for loop control. In this type of control method, the slope of the sensed inductor current ripple is an important parameter. This sensed slope is inversely proportional to the inductor value, and directly proportional to the gain of the current sense path. In other words:

$$\frac{dI_{SENSE}}{dt}\,\alpha\frac{R_{SENSE2}A_i}{L}$$

Where  $I_{SENSE}$  is the sensed inductor current,  $R_{SENSE2}$  is the secondary side sense resistor value, and  $A_i$  is the gain of the internal current sense amplifier.

In order to ensure stability of the internal current sense loop, it is recommended that the slope of the sensed inductor current remain somewhat constant if external component values are changed. From the above equation, this means that if the value of the secondary sense resistor is increased (possibly to achieve lower balancing current), then the value of the output inductor should be increased with approximately the same scale.

In addition, it is important to choose an inductor that can support the peak output current without saturating. Inductor saturation will cause a sudden reduction in the inductance value, and cause the converter to operate incorrectly. It is also recommended to choose an inductor with minimal DC winding resistance in order to minimize conduction losses and maximize efficiency.

#### **Transformer Selection**

The EMB1499Q is designed to work optimally with a transformer turns ratio of 3.5:1 when operating within a stack of 14 cells. In order to maintain proper peak currents and voltage stresses on the drains of the power MOSFETs, it is recommended that this relationship between turns ratio and number of cells be maintained. In other words, follow the following equation when choosing a turns ratio for the transformer:

In the typical application, the forward transformer for the EMB1499Q has a minimum primary side inductance of 190 $\mu$ H. To ensure proper operation, it is recommended to use this as the minimum inductance specification for a 14 cell solution. It is reasonable to scale this inductance with the number of cells in the stack. For example, for a 7 cell stack a minimum primary inductance of 95 $\mu$ H can be used. It is also recommended that the leakage inductance of the transformer be less than or equal to 1% of the winding inductance.

In a typical 5A design, the primary side DC winding resistance should be less than typical  $60m\Omega$ , and the secondary side resistance typical  $12m\Omega$ . In order to ensure reasonable efficiency and to ensure properly gauged wires are used in the transformer, it is recommended to follow this specification. It is reasonable to scale these resistance specifications for constant DC power dissipation with different balancing currents.

#### **Power MOSFET Selection**

For optimal balance transfer efficiency, the power MOSFETs should be selected to provide the lowest possible conduction and switching power losses. For the purpose of MOSFET selection, a good criterion to use is the tradeoff between switch on resistance ( $R_{DSON}$ ) and gate charge ( $Q_G$ ). These parameters can be used to estimate the total conduction and gate charge losses for each MOSFET, which should be minimized:

$$P_{LOSS} = I_{RMS}2 \times R_{DSON} + Q_G \times F_{SW}$$



Where F<sub>SW</sub> is the switching frequency of the EMB1499Q (typically 250kHz), and I<sub>DS</sub> is the RMS drain current in each MOSFET during steady state. The following equations can be used to provide a first order estimation of the RMS drain current in each MOSFET: Primary switching NMOS:

$$I_{RMS} \approx \frac{I_{balancing}}{2 \text{ x NumCells}}$$

Secondary switching NMOS:

$$I_{RMS} \approx \frac{I_{balancing}}{\sqrt{2}}$$

Active Clamp PMOS:

Where V<sub>CELL MAX</sub> is the maximum operating voltage of any cell in the stack.

In addition to power dissipation concerns, and assuming that the transformer turns ratio has been chosen correctly (see the Transformer Selection section), the power MOSFETs have the following additional requirements:

- All power MOSFETS must have absolute max rating for V<sub>GS</sub> of at least 20V
- Primary MOSFETS (switching and active clamp) must have drain-source voltage rating of at least 2.5 times the maximum operating stack voltage.
- Secondary MOSFETs must have a drain-source voltage rating of at least 30V, gate resistance no more than  $3\Omega$ , and be avalanche robust (i.e., have an Avalanche Energy rating ( $E_{AR}$ ) specified in the datasheet).

#### Input Capacitor Selection

Ceramic capacitors are required for proper operation due to their low ESR (equivalent series resistance). The voltage rating of the capacitor should exceed the maximum stack voltage in an application with proper de-rating. For example, in a 14 cell Li-ion application, the maximum stack voltage would be approximately 60V. Therefore, a 100V rated capacitor would be recommended. It is advisable to use at least 6.6µF of capacitance. Optimum performance will be achieved by using multiple smaller value capacitors in parallel to minimize series resistance and inductance.

For proper performance, X5R or X7R ceramics are recommended.

# **Output Capacitor Selection**

As with the input capacitors, ceramic capacitors are required (X5R or X7R recommended). Since the maximum operating cell voltage of a Li-ion cell is 4.2V, a voltage rating of 6.3V or higher is recommended.

It is required to use at least 10µF of capacitance. Optimum performance will be achieved by using multiple smaller value capacitors in parallel to minimize series resistance and inductance.

#### Clamp Capacitor Selection

As with the input and output capacitors, a ceramic capacitor is also required for the clamp capacitor. Assuming that the transformer turns ratio has been chosen correctly (see the Transformer Selection section), the voltage rating of the capacitor should be at least 2.5 times the maximum operating voltage of the battery stack.

For example, in a 14 cell solution with a maximum operating cell voltage of 4.2V, the maximum operating voltage of the stack is 58.8V. Therefore, the voltage rating of the capacitor should be at least 2.5 \* 58.8V = 147V. So for a 14 cell solution, a voltage rating of 200V (the next closest common voltage rating) is recommended. The recommended capacitance value for the clamp capacitor is  $0.1\mu F$ .

## **Active Clamp Driver**

The active clamp driver path consists of a delay circuit, gate driver, and a passive level shifting network. See Figure 8 below for the recommended circuit.



The delay network should provide approximately 300ns to 400ns delay to the turn-on transition of the clamp PFET, and minimal delay to the turn-off transition. The recommended driver for this application is the EMB1412 from Texas Instruments. It is important to configure the driver in an inverting configuration. A passive level-shifting network is required in order to provide a negative gate voltage for the clamp PFET. It consists of a  $0.1\mu$ F AC coupling capacitor, a clamping diode, and a  $1k\Omega$  resistor to provide a DC path to ground for the gate of the clamp PFET.



Figure 8. Active Clamp Driver Circuit

# **Continuous Balancing Operation**

If it is desired to continually balance a particular cell for longer than the internal watchdog timeout of the EMB1499Q (typically 8 seconds), the EN pin of the EMB1499Q needs to be toggled within a period less than 8 seconds.

At the system level, this can be done by sending a "stop balancing" command to the EMB1428 gate driver chip, followed by "start balancing" command prior to the EMB1499Q timeout. Simply sending a new "start balancing" command without first sending the "stop balancing" command will not cause the EN pin of the EMB1499Q to toggle. If the EN pin does not toggle, the balancing will time out.

## **PCB Layout Recommendations**

Besides following general switching power supply layout practices, below are recommendations for the EMB1499Q:

- 1. Run the gate traces in parallel with their associated ground planes for as much of the total runs as possible
- 2. Keep current sensing traces away from high dv/dt nodes such as the drains of power FETs
- 3. Place adequate copper underneath power FETs to help with thermal dissipation
- 4. Place numerous 8-mil vias in the PCB pad beneath the EMB1499Q and connect them to the corresponding ground plane(s) on all layers to help with thermal dissipation
- 5. Place the EMB1499Q within a couple inches of the power FETs to reduce board parasitics.



# **REVISION HISTORY**

| CI | hanges from Revision A (May 213) to Revision B                                | Page |
|----|-------------------------------------------------------------------------------|------|
| •  | Changed package drawing from PW to PWP, and package type from TSSOP to HTSSOP | 2    |

Product Folder Links: EMB1499Q



# PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty |              | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing            |      | Q.y            | (2)          | (6)                           | (3)                |              | (4/5)          |         |
| EMB1499QMH/NOPB  | ACTIVE | HTSSOP       | PWP                | 28   | 48             | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | EMB1499<br>QMH | Samples |
| EMB1499QMHE/NOPB | ACTIVE | HTSSOP       | PWP                | 28   | 250            | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | EMB1499<br>QMH | Samples |
| EMB1499QMHX/NOPB | ACTIVE | HTSSOP       | PWP                | 28   | 2500           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | EMB1499<br>QMH | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

10-Dec-2020

| In no event shall TI's liabilit | y arising out of such information | exceed the total purchase | price of the TI part(s) a | at issue in this document sold by | TI to Customer on an annual basis. |
|---------------------------------|-----------------------------------|---------------------------|---------------------------|-----------------------------------|------------------------------------|
|                                 |                                   |                           |                           |                                   |                                    |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 31-Oct-2024

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| EMB1499QMHE/NOPB | HTSSOP          | PWP                | 28 | 250  | 178.0                    | 16.4                     | 6.95       | 10.0       | 1.7        | 8.0        | 16.0      | Q1               |
| EMB1499QMHX/NOPB | HTSSOP          | PWP                | 28 | 2500 | 330.0                    | 16.4                     | 6.95       | 10.0       | 1.7        | 8.0        | 16.0      | Q1               |

www.ti.com 31-Oct-2024



# \*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| EMB1499QMHE/NOPB | HTSSOP       | PWP             | 28   | 250  | 210.0       | 185.0      | 35.0        |
| EMB1499QMHX/NOPB | HTSSOP       | PWP             | 28   | 2500 | 367.0       | 367.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 31-Oct-2024

# **TUBE**



## \*All dimensions are nominal

| Device          | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| EMB1499QMH/NOPB | PWP          | HTSSOP       | 28   | 48  | 495    | 8      | 2514.6 | 4.06   |



PLASTIC SMALL OUTLINE



# NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MO-153, variation AET.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.



PLASTIC SMALL OUTLINE



NOTES: (continued)



<sup>10.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

<sup>11.</sup> Board assembly site may have different recommendations for stencil design.

# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated