



[Order](http://www.ti.com/product/LM2734-Q1?dcmp=dsproject&hqs=sandbuy&#samplebuy) Now







**[LM2734-Q1](http://www.ti.com/product/lm2734-q1?qgpn=lm2734-q1)** SNVSB80 –SEPTEMBER 2018

# **LM2734-Q1 Thin SOT 1-A Load Step-Down DC/DC Regulator**

# <span id="page-0-1"></span>**1 Features**

- AEC-Q100 Qualified for Automotive Applications: – Device Temperature Grade 1: -40°C to +125 $\textdegree$ C, T<sub>A</sub>
- Thin SOT-6 Package
- 3-V to 20-V Input Voltage Range
- 0.8-V to 18-V Output Voltage Range
- 1-A Output Current
- 550-kHz (LM2734Y) and 1.6-MHz (LM2734X) Switching Frequencies
- 300-mΩ NMOS Switch
- 30-nA Shutdown Current
- 0.8-V, 2% Internal Voltage Reference
- Internal Soft Start
- Current-Mode, PWM Operation
- Thermal Shutdown
- Create a Custom Design Using the LM2734-Q1 With [WEBENCH](https://webench.ti.com/wb5/WBTablet/PartDesigner/quickview.jsp?base_pn=LM2734-Q1&origin=ODS&litsection=features)<sup>®</sup> Power Designer

# <span id="page-0-2"></span>**2 Applications**

- **Automotive**
- Local Point-of-Load Regulation
- Advanced Driver Assistance Systems (ADAS)

# **3 Description**

The LM2734-Q1 regulator is a monolithic, highfrequency, PWM step-down DC/DC converter in a 6 pin Thin SOT package. The device provides all the active functions to provide local DC/DC conversion with fast transient response and accurate regulation in the smallest possible PCB area.

With a minimum of external components and online design support through WEBENCH, the LM2734-Q1 regulator is easy to use. The ability to drive 1-A loads with an internal 300-mΩ NMOS switch using state-ofthe-art 0.5-µm BiCMOS technology results in the best power density available. The world-class control circuitry allows for on-times as low as 13 ns, thus supporting exceptionally high-frequency conversion over the entire 3-V to 20-V input operating range down to the minimum output voltage of 0.8 V. Switching frequency is internally set to 550 kHz (LM2734Y) or 1.6 MHz (LM2734X), allowing the use of extremely small surface-mount inductors and chip capacitors. Even though the operating frequencies are very high, efficiencies up to 90% are easy to achieve. External shutdown is included, featuring an ultra-low standby current of 30 nA.

The LM2734-Q1 regulator uses current-mode control and internal compensation to provide highperformance regulation over a wide range of operating conditions. Additional features include internal soft-start circuitry to reduce inrush current, pulse-by-pulse current limit, thermal shutdown, and output overvoltage protection.

#### **Device Information[\(1\)](#page-0-0)**



(1) For all available packages, see the orderable addendum at the end of the datasheet.

<span id="page-0-0"></span>

**Efficiency vs Load Current**  $V_{IN}$  = 5 V,  $V_{OUT}$  = 3.3 V 100 90 80 જી 70 X Version 60 EFFICIENCY



# **Typical Application Circuit**

An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, **44** intellectual property matters and other important disclaimers. PRODUCTION DATA.

Texas<br>Instruments

# **Table of Contents**





# <span id="page-1-0"></span>**4 Revision History**





# <span id="page-2-0"></span>**5 Pin Configuration and Functions**



#### **Pin Functions**





# <span id="page-3-0"></span>**6 Specifications**

# <span id="page-3-1"></span>**6.1 Absolute Maximum Ratings**

over operating free-air temperature (unless otherwise noted)<sup>(1)(2)</sup>



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) If Military/Aerospace specified devices are required, contact the Texas Instruments Sales Office/ Distributors for availability and specifications.

# <span id="page-3-2"></span>**6.2 ESD Ratings**



(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

# <span id="page-3-3"></span>**6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)



### <span id="page-3-4"></span>**6.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *[Semiconductor](http://www.ti.com/lit/pdf/SPRA953) and IC Package Thermal Metrics* application report.



# <span id="page-4-0"></span>**6.5 Electrical Characteristics**

 $\rm{V_{IN}}$  = 5V,  $\rm{V_{BOOST}}$  -  $\rm{V_{SW}}$  = 5V unless otherwise specified. Datasheet min/max specification limits are ensured by design, test, or statistical analysis.



(1) Specified to Average Outgoing Quality Level (AOQL).

(2) Typicals represent the most likely parametric norm.

**[LM2734-Q1](http://www.ti.com/product/lm2734-q1?qgpn=lm2734-q1)** SNVSB80 –SEPTEMBER 2018 **[www.ti.com](http://www.ti.com)**

**STRUMENTS** 

**EXAS** 

# <span id="page-5-0"></span>**6.6 Typical Characteristics**

All curves taken at  $V_{IN} = 5 V$ ,  $V_{BOOST} - V_{SW} = 5 V$  and  $T_A = 25°C$ , unless specified otherwise.





# **Typical Characteristics (continued)**





# <span id="page-7-0"></span>**7 Detailed Description**

# <span id="page-7-1"></span>**7.1 Overview**

The LM2734-Q1 device is a constant frequency PWM buck regulator IC that delivers a 1-A load current. The regulator has a preset switching frequency of either 550 kHz (LM2734Y) or 1.6 MHz (LM2734X). These high frequencies allow the LM2734-Q1 device to operate with small surface-mount capacitors and inductors, resulting in DC/DC converters that require a minimum amount of board space. The LM2734-Q1 device is internally compensated, so it is simple to use, and requires few external components. The LM2734-Q1 device uses current-mode control to regulate the output voltage.

The following operating description of theLM2734-Q1 device will refer to the Simplified Block Diagram () and to the waveforms in [Figure](#page-7-2) 12. The LM2734-Q1 device supplies a regulated output voltage by switching the internal NMOS control switch at constant frequency and variable duty cycle. A switching cycle begins at the falling edge of the reset pulse generated by the internal oscillator. When this pulse goes low, the output control logic turns on the internal NMOS control switch. During this on-time, the SW pin voltage ( $V_{SW}$ ) swings up to approximately  $V_{IN}$ , and the inductor current (I<sub>L</sub>) increases with a linear slope. I<sub>L</sub> is measured by the current-sense amplifier, which generates an output proportional to the switch current. The sense signal is summed with the regulator's corrective ramp and compared to the error amplifier's output, which is proportional to the difference between the feedback voltage and  $V_{REF}$ . When the PWM comparator output goes high, the output switch turns off until the next switching cycle begins. During the switch off-time, inductor current discharges through Schottky diode D1, which forces the SW pin to swing below ground by the forward voltage  $(V_D)$  of the catch diode. The regulator loop adjusts the duty cycle (D) to maintain a constant output voltage.



# <span id="page-7-2"></span>**Figure 12. LM2734-Q1 Waveforms of SW Pin Voltage and Inductor Current**

**INSTRUMENTS** 

Texas

8



# <span id="page-8-0"></span>**7.2 Functional Block Diagram**



### <span id="page-8-1"></span>**7.3 Feature Description**

### **7.3.1 Output Overvoltage Protection**

The overvoltage comparator compares the FB pin voltage to a voltage that is 10% higher than the internal reference Vref. Once the FB pin voltage goes 10% above the internal reference, the internal NMOS control switch is turned off, which allows the output voltage to decrease toward regulation.

### **7.3.2 Undervoltage Lockout**

Undervoltage lockout (UVLO) prevents the LM2734-Q1 from operating until the input voltage exceeds 2.74 V (typical).

The UVLO threshold has approximately 440 mV of hysteresis, so the part will operate until  $V_{\text{IN}}$  drops below 2.3 V (typical). Hysteresis prevents the part from turning off during power up if  $V_{\text{IN}}$  is nonmonotonic.

### **7.3.3 Current Limit**

The LM2734-Q1 uses cycle-by-cycle current limiting to protect the output switch. During each switching cycle, a current limit comparator detects if the output switch current exceeds 1.7 A (typical), and turns off the switch until the next switching cycle begins.

### **7.3.4 Thermal Shutdown**

Thermal shutdown limits total power dissipation by turning off the output switch when the IC junction temperature exceeds 165°C. After thermal shutdown occurs, the output switch does not turn on until the junction temperature drops to approximately 150°C.



### <span id="page-9-0"></span>**7.4 Device Functional Modes**

#### **7.4.1 Enable Pin / Shutdown Mode**

The LM2734-Q1 has a shutdown mode that is controlled by the enable pin (EN). When a logic low voltage is applied to EN, the part is in shutdown mode and its quiescent current drops to typically 30 nA. Switch leakage adds another 40 nA from the input supply. The voltage at this pin must never exceed  $V_{\text{IN}} + 0.3$  V.

### **7.4.2 Soft Start**

This function forces  $V_{OUT}$  to increase at a controlled rate during start up. During soft start, the error amplifier's reference voltage ramps from 0 V to its nominal value of 0.8 V in approximately 200 µs. This forces the regulator output to ramp up in a more linear and controlled fashion, which helps reduce inrush current. Under some circumstances at start-up, an output voltage overshoot may still be observed. This may be due to a large output load applied during start-up. Large amounts of output external capacitance can also increase output voltage overshoot. A simple solution is to add a feed forward capacitor with a value between 470 pf and 1000 pf across the top feedback resistor (R1). See [Figure](#page-19-0) 23 for further detail.



# <span id="page-10-0"></span>**8 Application and Implementation**

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### <span id="page-10-1"></span>**8.1 Application Information**

#### **8.1.1 Boost Function**

Capacitor C<sub>BOOST</sub> and diode D2 in [Figure](#page-10-2) 13 are used to generate a voltage V<sub>BOOST</sub>. V<sub>BOOST</sub> - V<sub>SW</sub> is the gate drive voltage to the internal NMOS control switch. To properly drive the internal NMOS switch during its on-time,  $V_{\text{BOOST}}$  needs to be at least 1.6 V greater than  $V_{\text{SW}}$ . Although the LM2734-Q1 device will operate with this minimum voltage, it may not have sufficient gate drive to supply large values of output current. Therefore, it is recommended that  $V_{\text{BOOST}}$  be greater than 2.5 V above  $V_{SW}$  for best efficiency.  $V_{\text{BOOST}} - V_{SW}$  should not exceed the maximum operating limit of 5.5 V.

5.5 V >  $V_{\text{BOOST}} - V_{\text{SW}}$  > 2.5 V for best performance.



**Figure 13.**  $V_{OUT}$  Charges  $C_{BOOST}$ 

<span id="page-10-2"></span>When the LM2734-Q1 device starts up, internal circuitry from the BOOST pin supplies a maximum of 20 mA to  $C_{\rm BOOST}$ . This current charges  $C_{\rm BOOST}$  to a voltage sufficient to turn the switch on. The BOOST pin continues to source current to  $C_{\text{BOOST}}$  until the voltage at the feedback pin is greater than 0.76 V.

There are various methods to derive  $V_{\text{BOOST}}$ :

- 1. From the input voltage  $(V_{\text{IN}})$
- 2. From the output voltage  $(V<sub>OUT</sub>)$
- 3. From an external distributed voltage rail ( $V_{FXT}$ )
- 4. From a shunt or series Zener diode

In the simplified block diagram of *[Functional](#page-8-0) Block Diagram*, capacitor C<sub>BOOST</sub> and diode D2 supply the gatedrive current for the NMOS switch. Capacitor  $C_{\text{BOOST}}$  is charged via diode D2 by  $V_{\text{IN}}$ . During a normal switching cycle, when the internal NMOS control switch is off (T<sub>OFF</sub>) (refer to [Figure](#page-7-2) 12), V<sub>BOOST</sub> equals V<sub>IN</sub> minus the forward voltage of D2 ( $V_{FD2}$ ), during which the current in the inductor (L) forward biases the Schottky diode D1  $(V_{FD1})$ . Therefore, the voltage stored across  $C_{BOOST}$  is:

$$
V_{\text{BOOST}} - V_{\text{SW}} = V_{\text{IN}} - V_{\text{FD2}} + V_{\text{FD1}}
$$
\n(1)

\nWhen the NMOS switch turns on  $(T_{\text{ON}})$ , the switch pin rises to:

\n
$$
V_{\text{SW}} = V_{\text{IN}} - (R_{\text{DSON}} \times I_{\text{L}}),
$$
\nforcing  $V_{\text{BOOST}}$  to rise thus reverse biasing D2. The voltage at  $V_{\text{BOOST}}$  is then:

\n
$$
V_{\text{BOOST}} = 2 V_{\text{IN}} - (R_{\text{DSON}} \times I_{\text{L}}) - V_{\text{FD2}} + V_{\text{FD1}}
$$
\n(3)

\nwhich is approximately:

\n
$$
2V_{\text{IN}} - 0.4 \text{ V}
$$
\n(4)

**RUMENTS** 

## **Application Information (continued)**

for many applications. Thus the gate-drive voltage of the NMOS switch is approximately:

 $V_{\text{IN}} - 0.2 \text{ V}$  (5)

An alternate method for charging  $C_{\text{BOOST}}$  is to connect D2 to the output as shown in [Figure](#page-10-2) 13. The output voltage should be from 2.5 V and 5.5 V, so that proper gate voltage will be applied to the internal switch. In this circuit,  $C_{\text{BOOST}}$  provides a gate drive voltage that is slightly less than  $V_{\text{OUT}}$ .

In applications where both V<sub>IN</sub> and V<sub>OUT</sub> are greater than 5.5 V, or less than 3 V, C<sub>BOOST</sub> cannot be charged directly from these voltages. If  $V_{IN}$  to  $V_{OUT}$  are greater than 5.5 V, C<sub>BOOST</sub> can be charged from V<sub>IN</sub> or V<sub>OUT</sub> minus a Zener voltage by placing a Zener diode D3 in series with D2, as shown in [Figure](#page-11-0) 14. When using a series Zener diode from the input, ensure that the regulation of the input supply does not create a voltage that falls outside the recommended  $V_{\text{BOOST}}$  voltage.

$$
(V_{INMMN} - V_{D3}) > 1.6 \text{ V}
$$
\n
$$
V_{IN} \bullet \qquad \qquad V_{IV} \bullet
$$



<span id="page-11-0"></span>An alternative method is to place the Zener diode D3 in a shunt configuration as shown in [Figure](#page-12-0) 15. A small 350 mW to 500 mW 5.1-V Zener diode in a SOT or SOD package can be used for this purpose. A small ceramic capacitor such as a 6.3 V, 0.1-µF capacitor (C4) should be placed in parallel with the Zener diode. When the internal NMOS switch turns on, a pulse of current is drawn to charge the internal NMOS gate capacitance. The 0.1- $\mu$ F parallel shunt capacitor ensures that the  $V_{\text{BOOST}}$  voltage is maintained during this time.

Resistor R3 should be chosen to provide enough RMS current to the Zener diode (D3) and to the BOOST pin. A recommended choice for the Zener current ( $I_{\text{ZENER}}$ ) is 1 mA. The current  $I_{\text{BOOST}}$  into the BOOST pin supplies the gate current of the NMOS control switch and varies typically according to the following formula for the X version:

$$
I_{\text{BOOST}} = 0.56 \times (D + 0.54) \times (V_{\text{ZENER}} - V_{D2}) \text{ mA}
$$
\n(8)

 $I_{\text{BOOST}}$  can be calculated for the Y version using the following:

$$
I_{\text{BOOST}} = 0.22 \times (D + 0.54) \times (V_{\text{ZENER}} - V_{D2}) \mu A
$$
 (9)

where D is the duty cycle,  $V_{\text{ZENER}}$  and  $V_{D2}$  are in volts, and  $I_{\text{BOOST}}$  is in milliamps.  $V_{\text{ZENER}}$  is the voltage applied to the anode of the boost diode (D2), and  $V_{D2}$  is the average forward voltage across D2. Note that this formula for I<sub>BOOST</sub> gives typical current. For the worst case I<sub>BOOST</sub>, increase the current by 40%. In that case, the worst case boost current will be:

$$
I_{\text{BOOST-MAX}} = 1.4 \times I_{\text{BOOST}} \tag{10}
$$

R3 will then be given by:

$$
R3 = (VIN - VZENER) / (1.4 \times IBOOST + IZENER)
$$
\n(11)

For example, using the X-version let  $V_{IN}$  = 10 V, V<sub>ZENER</sub> = 5 V, V<sub>D2</sub> = 0.7 V, I<sub>ZENER</sub> = 1 mA, and duty cycle D = 50%. Then:

$$
I_{\text{BOOST}} = 0.56 \times (0.5 + 0.54) \times (5 - 0.7) \text{ mA} = 2.5 \text{ mA}
$$
\n(12)

$$
R3 = (10 V - 5 V) / (1.4 \times 2.5 mA + 1 mA) = 1.11 k\Omega
$$
\n(13)



# **Application Information (continued)**



<span id="page-12-0"></span>**Figure 15. Boost Voltage Supplied from the Shunt Zener on VIN**

## <span id="page-13-0"></span>**8.2 Typical Applications**

## 8.2.1 **LM2734X** (1.6 MHz)  $V_{\text{BOOST}}$  Derived from  $V_{\text{IN}}$  5V to 1.5 V/1 A



**Figure 16. LM2734X (1.6 MHz)**  $V_{\text{BOOST}}$  **Derived from**  $V_{\text{IN}}$  **5 V to 1.5-V/1-A Schematic** 

#### <span id="page-13-1"></span>*8.2.1.1 Design Requirements*

Derive charge for  $V_{\text{BOOST}}$  from the input supply (V<sub>IN</sub>). V<sub>BOOST</sub> – V<sub>SW</sub> should not exceed the maximum operating limit of 5.5V.



#### <span id="page-13-2"></span>*8.2.1.2 Detailed Design Procedure*

#### **8.2.1.2.1 Custom Design With WEBENCH® Tools**

[Click](https://webench.ti.com/wb5/WBTablet/PartDesigner/quickview.jsp?base_pn=LM2734-Q1&origin=ODS&litsection=application) here to create a custom design using the XXXXXXX device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage  $(V_{\text{IN}})$ , output voltage  $(V_{\text{OUT}})$ , and output current  $(I_{\text{OUT}})$  requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at [www.ti.com/WEBENCH.](http://www.ti.com/lsds/ti/analog/webench/overview.page?DCMP=sva_web_webdesigncntr_en&HQS=sva-web-webdesigncntr-vanity-lp-en)



#### **8.2.1.2.2 Inductor Selection**

The Duty Cycle (D) can be approximated quickly using the ratio of output voltage ( $V_0$ ) to input voltage ( $V_{\text{IN}}$ ):

$$
D = \frac{V_{\rm O}}{V_{\rm IN}}\tag{14}
$$

The catch diode (D1) forward voltage drop and the voltage drop across the internal NMOS must be included to calculate a more accurate duty cycle. Calculate D by using the following formula:

$$
D = \frac{V_0 + V_D}{V_{IN} + V_D - V_{SW}}
$$
(15)

 $V_{SW}$  can be approximated by:

 $V_{SW} = I_0 \times R_{DS(ON)}$  (16)

The diode forward drop ( $V_D$ ) can range from 0.3 V to 0.7 V depending on the quality of the diode. The lower  $V_D$ is, the higher the operating efficiency of the converter.

The inductor value determines the output ripple current. Lower inductor values decrease the size of the inductor, but increase the output ripple current. An increase in the inductor value will decrease the output ripple current. The ratio of ripple current ( $\Delta i_L$ ) to output current (I<sub>O</sub>) is optimized when it is set between 0.3 and 0.4 at 1 A. The ratio r is defined as:

$$
r = \frac{\Delta i_L}{I_O} \tag{17}
$$

<span id="page-14-0"></span>One must also ensure that the minimum current limit (1.2 A) is not exceeded, so the peak current in the inductor must be calculated. The peak current  $(I_{LPK})$  in the inductor is calculated as shown in [Equation](#page-14-0) 18:

$$
I_{LPK} = I_0 + \Delta I_L / 2 \tag{18}
$$

r =  $\frac{1}{10}$ <br>
nust also ensure that<br>
be calculated. The pe<br>  $\frac{1}{10}$ <br>
1.5 at an output of 1<br>
1.1 operating condition<br>
igineering judgemen<br>
the designed maxim<br>
de as high as 0.9. T<br>
md if r remains const<br>
aximum ripple If  $r = 0.5$  at an output of 1 A, the peak current in the inductor will be 1.25 A. The minimum specified current limit over all operating conditions is 1.2 A. One can either reduce r to 0.4 resulting in a 1.2-A peak current, or make the engineering judgement that 50 mA over is safe enough with a 1.7-A typical current limit and 6 sigma limits. When the designed maximum output current is reduced, the ratio r can be increased. At a current of 0.1 A, r can be made as high as 0.9. The ripple ratio can be increased at lighter loads because the net ripple is actually quite low, and if r remains constant the inductor value can be made quite large. An equation empirically developed for the maximum ripple ratio at any current less than 2 A is:

$$
r = 0.387 \times I_{\text{OUT}}^{-0.3667} \tag{19}
$$

Note that this is just a guideline.

The LM2734-Q1 operates at frequencies allowing the use of ceramic output capacitors without compromising transient response. Ceramic capacitors allow higher inductor ripple without significantly increasing output ripple. See *Output [Capacitor](#page-15-0)* for more details on calculating output voltage ripple.

<span id="page-14-1"></span>Now that the ripple current or ripple ratio is determined, the inductance is calculated as shown in [Equation](#page-14-1) 20:

$$
L = \frac{V_0 + V_D}{I_0 \times r \times f_S} \times (1-D)
$$

where

- $f_s$  is the switching frequency
- $I_{\Omega}$  is the output current. (20)

When selecting an inductor, make sure that it is capable of supporting the peak output current without saturating. Inductor saturation will result in a sudden reduction in inductance and prevent the regulator from operating correctly. Because of the speed of the internal current limit, it necessary to specify the peak current of the inductor only for the required maximum output current. For example, if the designed maximum output current is 0.5 A and the peak current is 0.7 A, then the inductor should be specified with a saturation current limit of >0.7 A.

Copyright © 2018, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNVSB80&partnum=LM2734-Q1) Feedback*

**FXAS NSTRUMENTS** 

There is no need to specify the saturation or peak current of the inductor at the 1.7-A typical switch current limit. The difference in inductor size is a factor of 5. Because of the operating frequency of the LM2734-Q1, ferrite based inductors are preferred to minimize core losses. This presents little restriction because the variety of ferrite based inductors is huge. Lastly, inductors with lower series resistance (DCR) will provide better operating efficiency. For recommended inductors see example circuits.

#### **8.2.1.2.3 Input Capacitor**

An input capacitor is necessary to ensure that  $V_{\text{IN}}$  does not drop excessively during switching transients. The primary specifications of the input capacitor are capacitance, voltage, RMS current rating, and ESL (Equivalent Series Inductance). The recommended input capacitance is 10  $\mu$ F, although 4.7  $\mu$ F is sufficient for input voltages below 6 V. The input voltage rating is specifically stated by the capacitor manufacturer. Make sure to check any recommended deratings and also verify if there is any significant change in capacitance at the operating input voltage and the operating temperature. The input capacitor maximum RMS input current rating (IRMS-IN) must be greater than:

$$
I_{RMS-IN} = I_0 \times \sqrt{D \times (1 - D + \frac{r^2}{12})}
$$
 (21)

<span id="page-15-1"></span>From [Equation](#page-15-1) 21 from the above equation that maximum RMS capacitor current occurs when  $D = 0.5$ . Always calculate the RMS at the point where the duty cycle, D, is closest to 0.5. The ESL of an input capacitor is usually determined by the effective cross sectional area of the current path. A large leaded capacitor will have high ESL and a 0805 ceramic chip capacitor will have very low ESL. At the operating frequencies of the LM2734-Q1 device, certain capacitors may have an ESL so large that the resulting impedance (2πfL) will be higher than that required to provide stable operation. As a result, surface-mount capacitors are strongly recommended. Sanyo POSCAP, Tantalum or Niobium, Panasonic SP or Cornell Dubilier ESR, and multilayer ceramic capacitors (MLCC) are all good choices for both input and output capacitors and have very low ESL. For MLCCs it is recommended to use X7R or X5R dielectrics. Consult the capacitor manufacturer data sheet to see how rated capacitance varies over operating conditions.

#### <span id="page-15-0"></span>**8.2.1.2.4 Output Capacitor**

The output capacitor is selected based upon the desired output ripple and transient response. The initial current of a load transient is provided mainly by the output capacitor. The output ripple of the converter is:

$$
\Delta V_{\rm O} = \Delta i_{\rm L} \times (R_{\rm ESR} + \frac{1}{8 \times f_{\rm S} \times C_{\rm O}})
$$
\n(22)

When using MLCCs, the ESR is typically so low that the capacitive ripple may dominate. When this occurs, the output ripple will be approximately sinusoidal and 90° phase shifted from the switching action. Given the availability and quality of MLCCs and the expected output voltage of designs using the LM2734-Q1 device, there is really no need to review any other capacitor technologies. Another benefit of ceramic capacitors is their ability to bypass high frequency noise. A certain amount of switching edge noise will couple through parasitic capacitances in the inductor to the output. A ceramic capacitor will bypass this noise while a tantalum will not. Because the output capacitor is one of the two external components that control the stability of the regulator control loop, most applications will require a minimum at 10 µF of output capacitance. Capacitance can be increased significantly with little detriment to the regulator stability. Like the input capacitor, recommended multilayer ceramic capacitors are X7R or X5R. Again, verify actual capacitance at the desired operating voltage and temperature.

Check the RMS current rating of the capacitor. The RMS current rating of the capacitor chosen must also meet the following condition:

$$
I_{RMS-OUT} = I_O \times \frac{r}{\sqrt{12}}
$$

(23)

#### **8.2.1.2.5 Catch Diode**

The catch diode (D1) conducts during the switch off-time. A Schottky diode is recommended for its fast switching times and low forward voltage drop. The catch diode should be chosen so that its current rating is greater than:

$$
I_{D1} = I_0 \times (1-D) \tag{24}
$$



The reverse breakdown rating of the diode must be at least the maximum input voltage plus appropriate margin. To improve efficiency choose a Schottky diode with a low forward voltage drop.

#### **8.2.1.2.6 Boost Diode**

A standard diode such as the 1N4148 type is recommended. For  $\rm V_{BOOST}$  circuits derived from voltages less than 3.3 V, a small-signal Schottky diode is recommended for greater efficiency. A good choice is the BAT54 small signal diode.

#### **8.2.1.2.7 Boost Capacitor**

A ceramic 0.01-µF capacitor with a voltage rating of at least 16 V is sufficient. The X7R and X5R MLCCs provide the best performance.

**EXAS STRUMENTS** 

(25)

#### **8.2.1.2.8 Output Voltage**

The output voltage is set using the following equation where R2 is connected between the FB pin and GND, and R1 is connected between V<sub>O</sub> and the FB pin. A good value for R2 is 10 kΩ.

$$
R1 = \left(\frac{V_O}{V_{REF}} - 1\right) \times R2
$$

#### *8.2.1.3 Application Curves*

<span id="page-17-0"></span>





# **8.2.2 LM2734X** (1.6 MHz)  $V_{\text{BOOST}}$  Derived from  $V_{\text{OUT}}$  12 V to 3.3 V /1 A





## <span id="page-19-0"></span>*8.2.2.1 Design Requirements*

Derive charge for  $V_{BOOST}$  from the output voltage, ( $V_{OUT}$ ). The output voltage should be between 2.5 V and 5.5 V.

## *8.2.2.2 Detailed Design Procedure*

See *Detailed Design [Procedure](#page-13-2)*.



# **Table 2. Bill of Materials for [Figure](#page-19-0) 23**

### *8.2.2.3 Application Curves*



#### 8.2.3 **LM2734X** (1.6 MHz)  $V_{\text{BOOST}}$  Derived from  $V_{\text{SHUNT}}$  18 V to 1.5 V /1 A



#### **Figure 24.** LM2734X (1.6 MHz)  $V_{\text{BOOST}}$  Derived from  $V_{\text{SHUNT}}$  18 V to 1.5 V /1-A Schematic

#### <span id="page-20-0"></span>*8.2.3.1 Design Requirements*

An alternative method when  $V_{IN}$  is greater than 5.5 V is to place the zener diode D3 in a shunt configuration. A small 350 mW to 500 mW 5.1 V zener in a SOT or SOD package can be used for this purpose. A small ceramic capacitor such as a 6.3 V, 0.1 μF capacitor (C4) should be placed in parallel with the zener diode. When the internal NMOS switch turns on, a pulse of current is drawn to charge the internal NMOS gate capacitance. The 0.1  $\mu$ F parallel shunt capacitor ensures that the V<sub>BOOST</sub> voltage is maintained during this time.

## *8.2.3.2 Detailed Design Procedure*

See *Detailed Design [Procedure](#page-13-2)*.



#### **Table 3. Bill of Materials for [Figure](#page-20-0) 24**

### *8.2.3.3 Application Curves*

**TRUMENTS** 

### 8.2.4 LM2734X (1.6 MHz) V<sub>BOOST</sub> Derived from Series Zener Diode (V<sub>IN</sub>) 15 V to 1.5 V / 1 A



# <span id="page-21-0"></span>Figure 25. LM2734X (1.6 MHz) VBOOST Derived from Series Zener Diode (V<sub>IN</sub>) 15 V to 1.5 V / 1-A Schematic

#### *8.2.4.1 Design Requirements*

In applications where both V<sub>IN</sub> and V<sub>OUT</sub> are greater than 5.5 V, or less than 3 V, C<sub>BOOST</sub> cannot be charged directly from these voltages. If  $V_{IN}$  is greater than 5.5 V,  $C_{BOOST}$  can be charged from  $V_{IN}$  minus a zener voltage by placing a zener diode D3 in series with D2. When using a series zener diode from the input, ensure that the regulation of the input supply doesn't create a voltage that falls outside the recommended  $V_{\text{BOOST}}$  voltage.



#### *8.2.4.2 Detailed Design Procedure*

See *Detailed Design [Procedure](#page-13-2)*.



### **Table 4. Bill of Materials for [Figure](#page-21-0) 25**

### *8.2.4.3 Application Curves*



#### 8.2.5 LM2734X (1.6 MHz) V<sub>BOOST</sub> Derived from Series Zener Diode (V<sub>OUT</sub>) 15 V to 9 V /1 A



#### <span id="page-22-0"></span>Figure 26. LM2734X (1.6 MHz)  $V_{BOOST}$  Derived from Series Zener Diode ( $V_{OUT}$ ) 15 V to 9 V /1-A Schematic

#### *8.2.5.1 Design Requirements*

In applications where both V<sub>IN</sub> and V<sub>OUT</sub> are greater than 5.5 V, or less than 3 V, C<sub>BOOST</sub> cannot be charged directly from these voltages. If V<sub>IN</sub> and V<sub>OUT</sub> are greater than 5.5 V,  $\rm C_{BOOST}$  can be charged from V<sub>OUT</sub> minus a zener voltage by placing a zener diode D3 in series with D2.

#### *8.2.5.2 Detailed Design Procedure*

See *Detailed Design [Procedure](#page-13-2)*.



#### **Table 5. Bill of Materials for [Figure](#page-22-0) 26**

### *8.2.5.3 Application Curves*

**TRUMENTS** 

XAS

# **8.2.6 LM2734Y** (550 **kHz)**  $V_{\text{BOOST}}$  Derived from  $V_{\text{IN}}$  5 V to 1.5 V / 1 A



**Figure 27. LM2734Y (550 kHz)**  $V_{\text{BOOST}}$  **Derived from**  $V_{\text{IN}}$  **5 V to 1.5 V / 1-A Schematic** 

### <span id="page-23-0"></span>*8.2.6.1 Design Requirements*

Derive charge for  $V_{BOOST}$  from the input supply ( $V_{IN}$ ).  $V_{BOOST} - V_{SW}$  should not exceed the maximum operating limit of  $5.5$   $\check{V}$ .

### *8.2.6.2 Detailed Design Procedure*

See *Detailed Design [Procedure](#page-13-2)*.



### **Table 6. Bill of Materials for [Figure](#page-23-0) 27**

# *8.2.6.3 Application Curves*



# **8.2.7 LM2734Y (550 kHz) VBOOST Derived from VOUT 12 V to 3.3 V / 1 A**





### <span id="page-24-0"></span>*8.2.7.1 Design Requirements*

Derive charge for  $V_{BOOST}$  from the output voltage, ( $V_{OUT}$ ). The output voltage should be between 2.5 V and 5.5 V.

## *8.2.7.2 Detailed Design Procedure*

See *Detailed Design [Procedure](#page-13-2)*.



## **Table 7. Bill of Materials for [Figure](#page-24-0) 28**

### *8.2.7.3 Application Curves*

**STRUMENTS** 

#### **8.2.8 LM2734Y (550 kHz) VBOOST Derived from VSHUNT 18 V to 1.5 V / 1 A**



**Figure 29. LM2734Y (550 kHz) VBOOST Derived from VSHUNT 18 V to 1.5 V / 1-A**

#### <span id="page-25-0"></span>*8.2.8.1 Design Requirements*

An alternative method when  $V_{IN}$  is greater than 5.5 V is to place the zener diode D3 in a shunt configuration. A small 350 mW to 500 mW 5.1 V zener in a SOT or SOD package can be used for this purpose. A small ceramic capacitor such as a 6.3 V, 0.1 μF capacitor (C4) should be placed in parallel with the zener diode. When the internal NMOS switch turns on, a pulse of current is drawn to charge the internal NMOS gate capacitance. The 0.1  $\mu$ F parallel shunt capacitor ensures that the V<sub>BOOST</sub> voltage is maintained during this time.

# *8.2.8.2 Detailed Design Procedure*

See *Detailed Design [Procedure](#page-13-2)*.



#### **Table 8. Bill of Materials for [Figure](#page-25-0) 29**

### *8.2.8.3 Application Curves*



### 8.2.9 LM2734Y (550 kHz) V<sub>BOOST</sub> Derived from Series Zener Diode (V<sub>IN</sub>) 15 V to 1.5 V / 1 A



#### <span id="page-26-0"></span>Figure 30. LM2734Y (550 kHz)  $V_{BOOST}$  Derived from Series Zener Diode (V<sub>IN</sub>) 15 V to 1.5 V / 1-A Schematic

#### *8.2.9.1 Design Requirements*

In applications where both V<sub>IN</sub> and V<sub>OUT</sub> are greater than 5.5 V, or less than 3 V, C<sub>BOOST</sub> cannot be charged directly from these voltages. If  $V_{IN}$  is greater than 5.5 V,  $C_{BOOST}$  can be charged from  $V_{IN}$  minus a zener voltage by placing a zener diode D3 in series with D2. When using a series zener diode from the input, ensure that the regulation of the input supply doesn't create a voltage that falls outside the recommended  $V_{\text{BOOST}}$  voltage.



#### *8.2.9.2 Detailed Design Procedure*

See *Detailed Design [Procedure](#page-13-2)*.



#### **Table 9. Bill of Materials for [Figure](#page-26-0) 30**

#### *8.2.9.3 Application Curves*

**RUMENTS** 

AS

### 8.2.10 LM2734Y (550 kHz) V<sub>BOOST</sub> Derived from Series Zener Diode (V<sub>OUT</sub>) 15 V to 9 V / 1 A





### <span id="page-27-0"></span>*8.2.10.1 Design Requirements*

In applications where both V<sub>IN</sub> and V<sub>OUT</sub> are greater than 5.5 V, or less than 3 V, C<sub>BOOST</sub> cannot be charged directly from these voltages. If V<sub>IN</sub> and V<sub>OUT</sub> are greater than 5.5 V,  $\rm C_{BOOST}$  can be charged from V<sub>OUT</sub> minus a zener voltage by placing a zener diode D3 in series with D2.

#### *8.2.10.2 Detailed Design Procedure*

See *Detailed Design [Procedure](#page-13-2)*.



#### **Table 10. Bill of Materials for [Figure](#page-27-0) 31**

### *8.2.10.3 Application Curves*



# <span id="page-28-0"></span>**9 Power Supply Recommendations**

Input voltage is rated as 3 V to 18 V; however, care must be taken in certain circuit configurations (for example,  $V_{\text{BOOST}}$  derived from  $V_{\text{IN}}$  where the requirement that  $V_{\text{BOOST}} - V_{\text{SW}} < 5.5$  V should be observed) Also, for best efficiency  $V_{\text{BOOST}}$  should be at least 2.5-V above  $V_{\text{SW}}$ .

The voltage on the Enable pin should not exceed VIN by more than 0.3 V.

# <span id="page-28-1"></span>**10 Layout**

# <span id="page-28-2"></span>**10.1 Layout Guidelines**

When planning layout there are a few things to consider when trying to achieve a clean, regulated output. The most important consideration when completing the layout is the close coupling of the GND connections of the  $C_{\text{IN}}$ capacitor and the catch diode D1. These ground ends should be close to one another and be connected to the GND plane with at least two through-holes. Place these components as close to the IC as possible. Next in importance is the location of the GND connection of the  $C_{\text{OUT}}$  capacitor, which should be near the GND connections of  $C_{IN}$  and D1.

There should be a continuous ground plane on the bottom layer of a two-layer board except under the switching node island.

The FB pin is a high-impedance node — take care to make the FB trace short to avoid noise pickup and inaccurate regulation. The feedback resistors should be placed as close as possible to the IC, with the GND of R2 placed as close as possible to the GND of the IC. The  $V_{\text{OUT}}$  trace to R1 should be routed away from the inductor and any other traces that are switching.

High AC currents flow through the  $V_{IN}$ , SW and  $V_{OUT}$  traces, so they should be as short and wide as possible. However, making the traces wide increases radiated noise, so the designer must make this trade-off. Radiated noise can be decreased by choosing a shielded inductor.

The remaining components should also be placed as close as possible to the IC. See Application Note AN-1229 [\(SNVA054](http://www.ti.com/lit/pdf/SNVA054)) for further considerations and the LM2734-Q1 demo board as an example of a four-layer layout.



# <span id="page-29-0"></span>**10.2 Layout Example**



# **Figure 32. Top Layer**



**Figure 33. Layout Schematic**



# <span id="page-30-0"></span>**11 Device and Documentation Support**

# <span id="page-30-1"></span>**11.1 Development Support**

### **11.1.1 Custom Design With WEBENCH® Tools**

[Click](https://webench.ti.com/wb5/WBTablet/PartDesigner/quickview.jsp?base_pn=LM2734-Q1&origin=ODS&litsection=device_support) here to create a custom design using the LM2734-Q1 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current ( $I_{OUT}$ ) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at [www.ti.com/WEBENCH.](http://www.ti.com/lsds/ti/analog/webench/overview.page?DCMP=sva_web_webdesigncntr_en&HQS=sva-web-webdesigncntr-vanity-lp-en)

### <span id="page-30-2"></span>**11.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### <span id="page-30-3"></span>**11.3 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms](http://www.ti.com/corp/docs/legal/termsofuse.shtml) of [Use.](http://www.ti.com/corp/docs/legal/termsofuse.shtml)

**TI E2E™ Online [Community](http://e2e.ti.com)** *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design [Support](http://support.ti.com/)** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### <span id="page-30-4"></span>**11.4 Third-Party Products Disclaimer**

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

## <span id="page-30-5"></span>**11.5 Trademarks**

E2E is a trademark of Texas Instruments. WEBENCH is a registered trademark of Texas Instruments. All other trademarks are the property of their respective owners.

### <span id="page-30-6"></span>**11.6 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.



# <span id="page-31-0"></span>**11.7 Glossary**

#### [SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

# <span id="page-31-1"></span>**12 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



www.ti.com 10-Dec-2020

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### **OTHER QUALIFIED VERSIONS OF LM2734-Q1 :**

<sub>●</sub> Catalog: <mark>[LM2734](http://focus.ti.com/docs/prod/folders/print/lm2734.html)</mark>

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product



**TEXAS** 

# **TAPE AND REEL INFORMATION**

**AAS**<br>ISTRUMENTS





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**







# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-Aug-2023

Ξ Ξ







# **PACKAGE OUTLINE**

# **DDC0006A SOT-23 - 1.1 max height**

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.

3. Reference JEDEC MO-193.



# **EXAMPLE BOARD LAYOUT**

# **DDC0006A SOT-23 - 1.1 max height**

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

4. Publication IPC-7351 may have alternate designs.

5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **EXAMPLE STENCIL DESIGN**

# **DDC0006A SOT-23 - 1.1 max height**

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

7. Board assembly site may have different recommendations for stencil design.



# **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated