

## LMR51635 4.3V to 60V, 3.5A, Synchronous Buck Converter in a SOT-23 Package

## **1** Features

- Functional Safety-Capable
  - Documentation available to aid functional safety system design
- Configured for rugged industrial applications:
  - 4.3V to 60V input voltage range
  - 3.5A continuous output current
  - Low operating quiescent current of 29µA
  - 70ns minimum switching on time
  - 400kHz switching frequency
  - Frequency spread spectrum (PFM variant)
  - 40°C to 150°C junction temperature range
  - 96% maximum duty cycle
  - Monotonic start-up with prebiased output
  - Short-circuit protection with hiccup mode
  - Precision enable
  - ±1% tolerance voltage reference
- Small design size and ease of use:
  - Integrated synchronous rectification
  - Internal compensation for ease of use
  - SOT-23 package
- Create a custom design using the LMR51635 with the WEBENCH<sup>®</sup> Power Designer

## **2** Applications

- Major appliances
- PLC, DCS, and PAC
- Smart meters
- General purpose wide V<sub>IN</sub> power supplies



## **3 Description**

The LMR51635 is a wide- $V_{IN}$ , easy-to-use, synchronous buck converter capable of driving up to 3.5A load current. With a wide input range of 4.3V to 60V, the device is designed for a wide range of industrial applications for power conditioning from an unregulated source.

The LMR51635 operates at 400kHz switching frequency to support use of relatively small inductors for an optimized design size. The device has pulse frequency modulation (PFM version) to realize high efficiency at light load, soft-start and compensation circuits are implemented internally, which allow the device to be used with minimal external components.

The device has built-in protection features, such as cycle-by-cycle current limit, hiccup mode short-circuit protection, and thermal shutdown in case of excessive power dissipation.

#### **Package Information**

| PART<br>NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> |  |
|----------------|------------------------|-----------------------------|--|
| LMR51635       | DDC (SOT-23-THN, 6)    | 2.9mm × 2.8mm               |  |

- (1) For more information, see Section 11.
- (2) The package size (length × width) is a nominal value and includes pins, where applicable.





## **Table of Contents**

| 1 Features1                           |  |
|---------------------------------------|--|
| 2 Applications1                       |  |
| 3 Description1                        |  |
| 4 Device Comparison Table             |  |
| 5 Pin Configuration and Functions     |  |
| 6 Specifications                      |  |
| 6.1 Absolute Maximum Ratings4         |  |
| 6.2 ESD Ratings                       |  |
| 6.3 Recommended Operating Conditions4 |  |
| 6.4 Thermal Information5              |  |
| 6.5 Electrical Characteristics5       |  |
| 6.6 Typical Characteristics7          |  |
| 7 Detailed Description                |  |
| 7.1 Overview                          |  |
| 7.2 Functional Block Diagram8         |  |
| 7.3 Feature Description               |  |
| 7.4 Device Functional Modes13         |  |

| 8 Application and Implementation                    | 14   |
|-----------------------------------------------------|------|
| 8.1 Application Information                         | . 14 |
| 8.2 Typical Application                             |      |
| 8.3 Power Supply Recommendations                    | 19   |
| 8.4 Layout.                                         | . 19 |
| 9 Device and Documentation Support                  |      |
| 9.1 Device Support                                  |      |
| 9.2 Documentation Support                           |      |
| 9.3 Receiving Notification of Documentation Updates |      |
| 9.4 Support Resources                               | . 21 |
| 9.5 Trademarks                                      |      |
| 9.6 Electrostatic Discharge Caution                 |      |
| 9.7 Glossary                                        |      |
| 10 Revision History                                 |      |
| 11 Mechanical, Packaging, and Orderable             |      |
| Information                                         | . 23 |
|                                                     |      |



# 4 Device Comparison Table

| ORDERABLE PART<br>NUMBER | OUTPUT<br>CURRENT | FREQUENCY | PFM OR FPWM | SPREAD<br>SPECTRUM | OUTPUT     |
|--------------------------|-------------------|-----------|-------------|--------------------|------------|
| LMR51635XDDCR            | 3.5A              | 400kHz    | PFM         | Yes                | Adjustable |

## **5** Pin Configuration and Functions



## Figure 5-1. 6-Pin SOT-23-THN, DDC Package (Top View)

#### Table 5-1. Pin Functions

| PIN  |    | PIN TYPE <sup>(1)</sup> DESCRIPTION |                                                                                                                                                                                                         | DESCRIPTION |
|------|----|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| NAME | NO | TTPE                                | DESCRIPTION                                                                                                                                                                                             |             |
| FB   | 1  | A                                   | Feedback input to the converter. Connect a resistor divider to set the output voltage. Never short this terminal to ground during operation.                                                            |             |
|      |    | А                                   | Precision enable input to the converter. Do not float. High = On, low = Off. Can be tied to VIN. Precision enable input allows an adjustable UVLO by an external resistor divider.                      |             |
| VIN  | 3  | Р                                   | Supply input pin to the internal bias LDO and high-side FET. Connect to the input supply and input bypass capacitors $C_{IN}$ . Input bypass capacitors must be directly connected to this pin and GND. |             |
| GND  | 4  | G                                   | Power ground pins. Connected to the source of low-side FET internally. Connect to system ground, ground side of $C_{IN}$ and $C_{OUT}$ . The path to $C_{IN}$ must be as short as possible.             |             |
| SW   | 5  | Р                                   | Switching output of the converter. Internally connected to source of the high-side FET and drain of the low-side FET. Connect to the power inductor.                                                    |             |
| СВ   | 6  | Р                                   | Bootstrap capacitor connection for high-side FET driver. Connect a high quality 100nF capacitor from this pin to the SW pin.                                                                            |             |

(1) A = Analog, P = Power, G = Ground

## 6 Specifications

## 6.1 Absolute Maximum Ratings

Over junction temperature range of -40°C to 150°C (unless otherwise noted)<sup>(1)</sup>

|                                       |                                     | MIN  | MAX                   | UNIT |
|---------------------------------------|-------------------------------------|------|-----------------------|------|
| Input voltage                         | VIN to GND                          | -0.3 | 63                    | V    |
| Input voltage                         | EN to GND                           | -0.3 | V <sub>IN</sub> + 0.3 | V    |
| Input voltage                         | FB to GND                           | -0.3 | 5.5                   | V    |
| Output voltage                        | SW to GND                           | -0.3 | 63                    | V    |
| Output voltage                        | SW to GND less than 10ns transients | -3.5 | 65                    | V    |
| Output voltage CB to SW               |                                     | -0.3 | 5.5                   | V    |
| Junction temperature T <sub>J</sub>   |                                     | -40  | 150                   | °C   |
| Storage temperature, T <sub>stg</sub> |                                     | -55  | 150                   | °C   |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

### 6.2 ESD Ratings

|                    |                         |                                                                           | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------------|-------|------|
| /                  | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001 <sup>(1)</sup>     | ±1500 | V    |
| V <sub>(ESD)</sub> |                         | Charged-device model (CDM), per ANSI/ESDA/<br>JEDEC JS-002 <sup>(2)</sup> | ±750  | V    |

(1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

Over the recommended operating junction temperature range of -40°C to 150°C (unless otherwise noted)<sup>(1)</sup>

|                |                                               | MIN | NOM | MAX             | UNIT |
|----------------|-----------------------------------------------|-----|-----|-----------------|------|
| Input voltage  | VIN to GND                                    | 4.3 |     | 60              | V    |
| Input voltage  | EN                                            | 0   |     | V <sub>IN</sub> | V    |
| Input voltage  | FB                                            | 0   | ·   | 4.5             | V    |
| Output voltage | V <sub>OUT</sub> <sup>(2)</sup>               | 0.8 | ·   | 30              | V    |
| Output current | lout (LM51635) <sup>(3)</sup>                 |     | 3.5 |                 | А    |
| TJ             | Operating junction temperature <sup>(4)</sup> | -40 |     | +150            | °C   |

(1) Recommended operating conditions indicate conditions for which the device is intended to be functional, but do not specify specific performance limits. For compliant specifications, see Electrical Characteristics table.

(2) Under no conditions can the output voltage be allowed to fall below zero volts.

(3) Maximum continuous DC current can be derated when operating with high switching frequency or high ambient temperature. See Application section for details.

(4) High junction temperatures degrade operating lifetimes. Operating lifetime is derated for junction temperatures greater than 150°C.



## 6.4 Thermal Information

The value of  $R_{\theta JA}$  given in this table is only valid for comparison with other packages and cannot be used for design purposes. These values were calculated in accordance with JESD 51-7, and simulated on a 4-layer JEDEC board. These values do not represent the performance obtained in an actual application. For example, with a 4-layer PCB, a  $R_{\theta JA}$  = 48.5°C/W can be achieved.

|                             |                                                    | LMR51635        |      |
|-----------------------------|----------------------------------------------------|-----------------|------|
|                             | THERMAL METRIC <sup>(1)</sup>                      | DDC(SOT-23-THN) | UNIT |
|                             |                                                    | 6 PINS          |      |
| R <sub>θJA</sub>            | Junction-to-ambient thermal resistance             | 105.2           | °C/W |
| R <sub>0JA(effective)</sub> | Junction-to-ambient thermal resistance with TI EVM | 48.5            | °C/W |
| R <sub>0JC(top)</sub>       | Junction-to-case (top) thermal resistance          | 49.8            | °C/W |
| R <sub>θJB</sub>            | Junction-to-board thermal resistance               | 24.1            | °C/W |
| Ψ <sub>JT</sub>             | Junction-to-top characterization parameter         | 6.2             | °C/W |
| Ψ <sub>JB</sub>             | Junction-to-board characterization parameter       | 23.9            | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note.

## **6.5 Electrical Characteristics**

Limits apply over operating junction temperature (T<sub>J</sub>) range of  $-40^{\circ}$ C to  $+150^{\circ}$ C, unless otherwise stated. Minimum and Maximum limits<sup>(1)</sup> are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at T<sub>J</sub> = 25°C, and are provided for reference purposes only. Unless otherwise stated, the following conditions apply: V<sub>IN</sub> = 4.3V to 60V.

| PARAMETER               |                                                        | TEST CONDITIONS                                                                                                                         | MIN   | TYP   | MAX   | UNIT |
|-------------------------|--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|------|
| SUPPLY                  |                                                        | •                                                                                                                                       |       |       |       |      |
| I <sub>Q(VIN)</sub>     | VIN quiescent current (non-switching) (2)              | V <sub>EN</sub> = 3V, PFM variant only                                                                                                  |       | 26    | 46    | μA   |
| I <sub>SUPPLY</sub>     | Input supply current when in regulation <sup>(3)</sup> | $\label{eq:VIN} \begin{array}{l} V_{IN} = 24V,  V_{OUT} = 3.3V,  I_{OUT} = 0A, \\ R_{FBT} = 1M\Omega,  PFM \text{ variant} \end{array}$ |       | 29    |       | μA   |
| I <sub>SD(VIN)</sub>    | VIN shutdown supply current                            | V <sub>EN</sub> = 0V                                                                                                                    |       | 2.0   |       | μA   |
| UVLO                    |                                                        | •                                                                                                                                       |       |       |       |      |
| V <sub>IN_UVLO(R)</sub> | V <sub>IN</sub> UVLO rising threshold                  | V <sub>IN</sub> rising                                                                                                                  |       | 4.0   | 4.25  | V    |
| V <sub>IN_UVLO(F)</sub> | V <sub>IN</sub> UVLO falling threshold                 | V <sub>IN</sub> falling                                                                                                                 |       | 3.8   |       | V    |
| V <sub>IN_UVLO(H)</sub> | V <sub>IN</sub> UVLO hysteresis                        |                                                                                                                                         |       | 0.2   |       | V    |
| ENABLE                  |                                                        |                                                                                                                                         |       |       | I     |      |
| V <sub>EN(R)</sub>      | EN voltage rising threshold                            | EN rising, enable switching                                                                                                             | 1.103 | 1.226 | 1.349 | V    |
| V <sub>EN(F)</sub>      | EN voltage falling threshold                           | EN falling, disable switching                                                                                                           | 0.887 | 0.985 | 1.084 | V    |
| I <sub>EN(P2)</sub>     | EN pin sourcing current post EN rising threshold       | V <sub>EN</sub> = 3V                                                                                                                    | 10    |       | 50    | nA   |
| REFERENCE               | VOLTAGE                                                |                                                                                                                                         |       |       | •     |      |
| V <sub>FB</sub>         | Reference voltage                                      |                                                                                                                                         | 0.792 | 0.8   | 0.808 | V    |
| I <sub>FB(LKG)</sub>    | FB input leakage current                               | V <sub>FB</sub> = 0.8V                                                                                                                  |       | 0.2   |       | nA   |
| SWITCHING F             | REQUENCY                                               | •                                                                                                                                       |       |       |       |      |
| f <sub>SW1(CCM)</sub>   | Switching frequency, CCM operation                     | "X" version, V <sub>IN</sub> = 24V                                                                                                      | 360   | 400   | 440   | kHz  |
| F <sub>Dither</sub>     | Switching frequency dithering <sup>(3)</sup>           | PFM option, requency<br>dithering over center frequency                                                                                 |       | ±8.5% |       |      |
| START-UP                | 1                                                      |                                                                                                                                         |       |       | I     |      |
| t <sub>SS</sub>         | Internal fixed soft-start time                         | The time of internal reference to increase from 0.08V to 0.72V                                                                          |       | 4.0   |       | ms   |
| POWER STAG              | E                                                      | ·                                                                                                                                       |       |       | I     |      |
| R <sub>DSON(HS)</sub>   | High-side MOSFET on-resistance                         | I <sub>SW</sub> = -100mA                                                                                                                |       | 85    |       | mΩ   |
| R <sub>DSON(LS)</sub>   | Low-side MOSFET on-resistance                          | I <sub>SW</sub> = 100mA                                                                                                                 |       | 45    |       | mΩ   |

Copyright © 2024 Texas Instruments Incorporated

## 6.5 Electrical Characteristics (continued)

Limits apply over operating junction temperature (T<sub>J</sub>) range of  $-40^{\circ}$ C to  $+150^{\circ}$ C, unless otherwise stated. Minimum and Maximum limits<sup>(1)</sup> are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at T<sub>J</sub> = 25°C, and are provided for reference purposes only. Unless otherwise stated, the following conditions apply: V<sub>IN</sub> = 4.3V to 60V.

|                        | PARAMETER                                                                | TEST CONDITIONS                              | MIN | TYP  | MAX | UNIT |
|------------------------|--------------------------------------------------------------------------|----------------------------------------------|-----|------|-----|------|
| t <sub>ON-MIN</sub>    | Minimum ON pulse width                                                   | V <sub>IN</sub> = 24V, I <sub>OUT</sub> = 1A |     | 70   |     | ns   |
| t <sub>ON-MAX</sub>    | Maximum ON pulse width                                                   | V <sub>IN</sub> = 24V, I <sub>OUT</sub> = 1A |     | 5    |     | μs   |
| t <sub>OFF-MIN</sub>   | Minimum OFF pulse width                                                  | V <sub>IN</sub> = 24V                        |     | 200  |     | ns   |
| CURRENT LIN            | IITS AND HICCUP                                                          |                                              |     |      | •   |      |
| I <sub>HS_PK(OC)</sub> | High-side peak current limit <sup>(4)</sup>                              | 3.5A version                                 | 4.2 | 5.1  | 6.0 | А    |
| I <sub>LS_V(OC)</sub>  | Low-side valley current limit <sup>(4)</sup>                             | 3.5A version                                 | 3.2 | 4.0  | 4.8 | А    |
| I <sub>ZC</sub>        | Zero-cross detection current threshold                                   |                                              |     | 0    |     | А    |
| V <sub>HICCUP</sub>    | FB pin voltage required to trip short circuit hiccup mode <sup>(3)</sup> |                                              |     | 0.32 |     | V    |
| t <sub>HICCUP</sub>    | Time between current-limit hiccup burst <sup>(3)</sup>                   |                                              |     | 85   |     | ms   |
| THERMAL SH             | UTDOWN                                                                   |                                              |     |      |     |      |
| T <sub>J(SD)</sub>     | Thermal shutdown threshold <sup>(3)</sup>                                | Temperature rising                           |     | 165  |     | °C   |
| T <sub>J(HYS)</sub>    | Thermal shutdown hysteresis <sup>(3)</sup>                               |                                              |     | 20   |     | °C   |

(1) MIN and MAX limits are 100% production tested at 25°C. Limits over the operating temperature range verified through correlation using Statistical Quality Control (SQC) methods. Limits are used to calculate Average Outgoing Quality Level (AOQL).

(2) This is the current used by the device open loop. The value does not represent the total input current of the system when in regulation.
 (3) Not production tested. Specified by correlation by design.

(4) The current limit values in this table are tested, open loop, in production. These values can differ from those found in a closed loop application



## 6.6 Typical Characteristics

 $V_{IN}$  = 24V,  $f_{SW}$  = 400kHz,  $T_A$  = 25°C, unless otherwise specified.





## 7 Detailed Description

## 7.1 Overview

The LMR51635 converter is an easy-to-use, synchronous, step-down, DC/DC converter operating from a 4.3V to 60V supply voltage. The LMR51635 is capable of delivering up to 3.5A DC load current in a very small design size.

The LMR51635 employs fixed-frequency peak-current mode control. The PFM version enters PFM mode at light load to achieve high efficiency. The device is internally compensated, which reduces design time and requires few external components.

Additional features, such as precision enable and internal soft start, provide a flexible and easy-to-use solution for a wide range of applications. Protection features include the following:

- Thermal shutdown
- V<sub>IN</sub> undervoltage lockout
- Cycle-by-cycle current limit
- Hiccup mode short-circuit protection

This family of devices requires very few external components and has a pinout designed for simple, optimal PCB layout.

## 7.2 Functional Block Diagram





### 7.3 Feature Description

#### 7.3.1 Fixed Frequency Peak Current Mode Control

The following operating description of the LMR51635 refers to Section 7.2 and to the waveforms in Figure 7-1. The LMR51635 is a step-down, synchronous, buck converter with integrated high-side (HS) and low-side (LS) switches (synchronous rectifier). The LMR51635 supplies a regulated output voltage by turning on the high-side and low-side NMOS switches with controlled duty cycle. During high-side switch ON time, the SW pin voltage swings up to approximately  $V_{IN}$ , and the inductor current, i<sub>L</sub>, increases with a linear slope of ( $V_{IN} - V_{OUT}$ ) / L. When the high-side switch is turned off by the control logic, the low-side switch is turned on after an anti-shoot-through dead time. Inductor current discharges through the low-side switch with a slope of  $-V_{OUT}$  / L. The control parameter of a buck converter is defined as Duty Cycle D =  $t_{ON}$  /  $T_{SW}$ , where  $t_{ON}$  is the high-side switch ON time and  $T_{SW}$  is the switching period. The converter control loop maintains a constant output voltage by adjusting the duty cycle D. In an ideal buck converter, where losses are ignored, D is proportional to the output voltage: D =  $V_{OUT} / V_{IN}$ .



Figure 7-1. SW Node and Inductor Current Waveforms in Continuous Conduction Mode (CCM)

The LMR51635 employs fixed-frequency peak-current mode control. A voltage feedback loop is used to get accurate DC voltage regulation by adjusting the peak-current command based on voltage offset. The peak inductor current is sensed from the high-side switch and compared to the peak current threshold to control the ON time of the high-side switch. The voltage feedback loop is internally compensated, which allows for fewer external components, making designing easy and providing stable operation when using a variety of output capacitors. The converter operates with fixed switching frequency at normal load conditions. During light-load condition, the LMR51635 operates in PFM mode to maintain high efficiency (PFM version).



#### 7.3.2 Adjustable Output Voltage

A precision 0.8V reference voltage ( $V_{REF}$ ) is used to maintain a tightly regulated output voltage over the entire operating temperature range. The output voltage is set by a resistor divider from  $V_{OUT}$  to the FB pin. TI recommends to use 1% tolerance resistors with a low temperature coefficient for the FB divider. Select the bottom-side resistor,  $R_{FBB}$ , for the desired divider current and use Equation 1 to calculate the top-side resistor,  $R_{FBT}$ . The recommended range for  $R_{FBT}$  is 10k $\Omega$  to 100k $\Omega$ . A lower  $R_{FBT}$  value can be used if pre-loading is desired to reduce the  $V_{OUT}$  offset in PFM operation. Lower  $R_{FBT}$  values reduce efficiency at very light load. Less static current goes through a larger  $R_{FBT}$  value and can be more desirable when light-load efficiency is critical. However, TI does not recommend  $R_{FBT}$  values larger than 1M $\Omega$  because  $R_{FBT}$  values larger than 1M $\Omega$  make the feedback path more susceptible to noise. Larger  $R_{FBT}$  values require a more carefully designed feedback path trace from the feedback resistors to the feedback pin of the device. The tolerance and temperature variation of the resistor divider network affect the output voltage regulation.



Figure 7-2. Output Voltage Setting

$$R_{FBT} = \frac{(V_{OUT} - V_{REF})}{V_{REF}} \times R_{FBB}$$

(1)

### 7.3.3 Enable

The voltage on the EN pin controls the ON, OFF operation of the LMR51635. A voltage of less than 0.88V shuts down the device, while a voltage of greater than 1.35V is required to start the converter. The EN pin is an input and cannot be left open or floating. The simplest way to enable the operation of the LMR51635 is to connect EN to VIN. This connection allows self-start-up of the LMR51635 when  $V_{IN}$  is within the operating range.

Many applications benefit from the employment of an enable divider,  $R_{ENT}$  and  $R_{ENB}$  (Figure 7-3) to establish a precision system UVLO level for the converter. A system UVLO can be used for supplies operating from utility power as well as battery power. A system UVLO can be used for sequencing, making sure of reliable operation, or supplying protection, such as a battery discharge level. An external logic signal can also be used to drive the EN input for system sequencing and protection.

Note

The EN pin voltage must not to be greater than  $V_{IN}$  + 0.3V. TI does not recommend to apply EN voltage when  $V_{IN}$  is 0V.



Figure 7-3. System UVLO by Enable Divider



#### 7.3.4 Minimum ON Time, Minimum OFF Time, and Frequency Foldback

The minimum ON time ( $t_{ON-MIN}$ ) is the shortest duration of time that the high-side switch can be turned on.  $t_{ON-MIN}$  is typically 70ns for the LMR51635. The minimum OFF time ( $t_{OFF-MIN}$ ) is the shortest duration of time that the high-side switch can be off.  $t_{OFF-MIN}$  is typically 200ns. In CCM operation,  $t_{ON-MIN}$  and  $t_{OFF-MIN}$  limit the voltage conversion range without switching frequency foldback.

The minimum duty cycle without frequency foldback allowed is:

$$D_{MIN} = t_{ON\_MIN} \times f_{SW}$$
(2)

The maximum duty cycle without frequency foldback allowed is:

$$D_{MAX} = 1 - t_{OFF_{MIN}} \times f_{SW}$$
(3)

Given a required output voltage, the maximum V<sub>IN</sub> without frequency foldback can be found by:

$$V_{\rm IN\_MAX} = \frac{V_{\rm OUT}}{f_{\rm SW} \times t_{\rm ON\_MIN}}$$
(4)

The minimum V<sub>IN</sub> without frequency foldback can be calculated by:

$$V_{\rm IN\_MIN} = \frac{V_{\rm OUT}}{1 - f_{\rm SW} \times t_{\rm OFF\_MIN}}$$
(5)

In the LMR51635, a frequency foldback scheme is employed once the t<sub>ON-MIN</sub> or t<sub>OFF-MIN</sub> is triggered, which can extend the maximum duty cycle or lower the minimum duty cycle.

The on time decreases while  $V_{IN}$  voltage increases. Once the on time decreases to  $t_{ON-MIN}$ , the switching frequency starts to decrease while  $V_{IN}$  continues to go up, which lowers the duty cycle further to keep  $V_{OUT}$  in regulation according to Equation 2.

The frequency foldback scheme also works after larger duty cycle is needed under a low  $V_{IN}$  condition. The frequency decreases after the device hits the  $t_{OFF-MIN}$ , which extends the maximum duty cycle according to Equation 3. In such condition, the frequency can be as low as approximately 190kHz. A wide range of frequency foldback allows for the LMR51635 output voltage to stay in regulation with a much lower supply voltage  $V_{IN}$ , which leads to a lower effective dropout.

With frequency foldback while maintaining a regulated output voltage,  $V_{IN\_MAX}$  is raised and  $V_{IN\_MIN}$  is lowered by decreased  $f_{SW}$ .

#### 7.3.5 Bootstrap Voltage

The LMR51635 provides an integrated bootstrap voltage converter. A small capacitor between the CB and SW pins provides the gate drive voltage for the high-side MOSFET. The bootstrap capacitor is refreshed when the high-side MOSFET is off and the low-side switch is on. The recommended value of the bootstrap capacitor is  $0.1\mu$ F. TI recommends a ceramic capacitor with an X7R or X5R grade dielectric with a voltage rating of 16V for stable performance over temperature and voltage.

#### 7.3.6 Overcurrent and Short-Circuit Protection

The LMR51635 incorporates both peak and valley inductor current limit to provide protection to the device from overloads and short circuits and limit the maximum output current. Valley current limit prevents inductor current runaway during short circuits on the output, while both peak and valley limits work together to limit the maximum output current of the converter. Cycle-by-cycle current limit is used for overloads, while hiccup mode is used for sustained short circuits.

High-side MOSFET overcurrent protection is implemented by the nature of the peak current mode control. The high-side switch current is sensed when the high-side is turned on after a set blanking time. The high-side switch current is compared to the output of the Error Amplifier (EA) minus slope compensation every switching cycle.

Copyright © 2024 Texas Instruments Incorporated



See Section 7.2 for more details. The peak current of high-side switch is limited by a clamped maximum peak current threshold  $I_{sc}$  which is constant.

The current going through the low-side MOSFET is also sensed and monitored. When the low-side switch turns on, the inductor current begins to ramp down. The low-side switch is not turned OFF at the end of a switching cycle if the current is above the low-side current limit,  $I_{LS\_LIMIT}$ . The low-side switch is kept ON so that inductor current keeps ramping down until the inductor current ramps below  $I_{LS\_LIMIT}$ . Then, the low-side switch is turned OFF and the high-side switch is turned on after a dead time. After  $I_{LS\_LIMIT}$  is achieved, peak and valley current limit controls the maximum current delivered and can be calculated using Equation 6.

$$I_{OUT\_MAX} = \frac{I_{LS\_LIMIT} + I_{SC}}{2}$$
(6)

If the feedback voltage is lower than 40% of the  $V_{REF}$ , the current of the low-side switch triggers  $I_{LS\_LIMIT}$  for 64 consecutive cycles and hiccup current protection mode is activated. In hiccup mode, the converter shuts down and keeps off for a period of hiccup,  $T_{HICCUP}$ , (85ms typical) before the LMR51635 tries to start again. If overcurrent or a short-circuit fault condition still exists, hiccup repeats until the fault condition is removed. Hiccup mode reduces power dissipation under severe overcurrent conditions, preventing overheating and potential damage to the device.

### 7.3.7 Soft Start

The integrated soft-start circuit prevents input inrush current impacting the LMR51635 and the input power supply. Soft start is achieved by slowly ramping up the internal reference voltage when the device is first enabled or powered up. The typical soft-start time is 4ms.

The LMR51635 also employs overcurrent protection blanking time,  $T_{OCP\_BLK}$  (8ms typical), at the beginning of power up. Without this feature, in applications with a large amount of output capacitors and high V<sub>OUT</sub>, the inrush current is large enough to trigger the current-limit protection, which can cause a false start as the device enters into hiccup mode. This action results in a continuous recycling of soft start without raising up to the programmed output voltage. The LMR51635 is able to charge the output capacitor to the programmed V<sub>OUT</sub> by controlling the average inductor current during the start-up sequence in the blanking time,  $T_{OCP\_BLK}$ .

### 7.3.8 Thermal Shutdown

The LMR51635 provides an internal thermal shutdown to protect the device when the junction temperature exceeds 165°C. Both high-side and low-side FETs stop switching in thermal shutdown. After the die temperature falls below 145°C, the device reinitiates the power-up sequence controlled by the internal soft-start circuitry.



### 7.4 Device Functional Modes

#### 7.4.1 Shutdown Mode

The EN pin provides electrical ON, OFF control for the LMR51635. When  $V_{EN}$  is below 0.88V, the device is in shutdown mode. The LMR51635 also employs  $V_{IN}$  undervoltage lockout protection (UVLO). If  $V_{IN}$  voltage is below the UVLO threshold of 3.8V(typical), the converter is turned off.

### 7.4.2 Active Mode

The LMR51635 is in active mode when both  $V_{EN}$  and  $V_{IN}$  are above the respective operating threshold. The simplest way to enable the LMR51635 is to connect the EN pin to VIN pin. This connection allows self-start-up when the input voltage is in the operating range of 4.3V to 60V. See Section 7.3.3 for details on setting these operating levels.

In active mode, depending on the load current, the LMR51635 is in one of four modes:

- 1. Continuous conduction mode (CCM) with fixed switching frequency when load current is greater than half of the peak-to-peak inductor current ripple
- 2. Discontinuous conduction mode (DCM) with fixed switching frequency when load current is less than half of the peak-to-peak inductor current ripple(only for PFM version)
- 3. Pulse frequency modulation mode (PFM) when switching frequency is decreased at very light load (only for PFM version)

#### 7.4.3 CCM Mode

Continuous conduction mode (CCM) operation is employed in the LMR51635 when the load current is greater than half of the peak-to-peak inductor current. In CCM operation, the frequency of operation is fixed, output voltage ripple is at a minimum in this mode and the maximum output current of 3.5A can be supplied by the LMR51635.

#### 7.4.4 Light Load Operation (PFM Version)

For the PFM version, when the load current is lower than half of the peak-to-peak inductor current in CCM, the LMR51635 operates in discontinuous conduction mode (DCM), also known as diode emulation mode (DEM). In DCM operation, the low-side switch is turned off when the inductor current drops to  $I_{LS_{ZC}}$  (0mA typical) to improve efficiency. Both switching losses and conduction losses are reduced in DCM, compared to forced PWM operation at light load.

During light load operation, pulse frequency modulation (PFM) mode is activated to maintain high efficiency operation. When either the minimum high-side switch ON time  $t_{ON-MIN}$  or the minimum peak inductor current  $I_{PEAK\_MIN}$  (800mA typical) is reached, the switching frequency decreases to maintain regulation. In PFM mode, switching frequency is decreased by the control loop to maintain output voltage regulation when load current reduces. Switching loss is further reduced in PFM operation due to a significant drop in effective switching frequency.



## **8** Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## 8.1 Application Information

The LMR51635 is a step-down DC-to-DC converter to convert a higher input voltage to a lower output DC voltage with a maximum output current of 3.5A. The following design procedure can be used to select components for the LMR51635. Alternately, the WEBENCH software can be used to generate complete designs. When generating a design, the WEBENCH software uses iterative design procedure and accesses comprehensive databases of components. Go to ti.com for more details.

### 8.2 Typical Application

The LMR51635 only requires a few external components to convert from a wide voltage range supply to a fixed output voltage. Figure 8-1 shows a basic schematic.



Figure 8-1. Application Circuit

The external components must fulfill the needs of the application and the stability criteria of the control loop of the device. Table 8-1 can be used to simplify the output filter component selection.

| f <sub>SW</sub> (kHz) | V <sub>OUT</sub> (V) | L (µH) | C <sub>OUT</sub> <sup>(1)</sup> | R <sub>FBT</sub> (kΩ) | R <sub>FBB</sub> (kΩ) | C <sub>FF</sub> |  |
|-----------------------|----------------------|--------|---------------------------------|-----------------------|-----------------------|-----------------|--|
|                       | 3.3                  | 5.6    | 2 × 47uF / 10V                  | 31.6                  | 10.2                  | DNP             |  |
| 400                   | 5                    | 10     | 3 × 22uF / 16V                  | 53.6                  | 10.2                  | DNP             |  |
|                       | 12                   | 15     | 10uF + 22uF / 35V               | 143                   | 10.2                  | DNP             |  |

#### Table 8-1. Typical External Component Values for 3.5A Output Current

(1) Ceramic capacitor is used in this table. All the  $C_{\text{OUT}}$  values are after derating.



#### 8.2.1 Design Requirements

The detailed design procedure is described based on a design example. For this design example, use the parameters listed in Table 8-2 as the input parameters.

| PARAMETER                                     | VALUE                             |  |  |  |  |  |
|-----------------------------------------------|-----------------------------------|--|--|--|--|--|
| Input voltage, V <sub>IN</sub>                | 24V typical, range from 6V to 60V |  |  |  |  |  |
| Output voltage, V <sub>OUT</sub>              | 5V ±3%                            |  |  |  |  |  |
| Maximum output current, IOUT_MAX              | 3.5A                              |  |  |  |  |  |
| Output overshoot, undershoot (0.87A to 2.63A) | 5%                                |  |  |  |  |  |
| Output voltage ripple                         | 0.5%                              |  |  |  |  |  |
| Operating frequency                           | 400kHz                            |  |  |  |  |  |
|                                               |                                   |  |  |  |  |  |

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the LMR51635 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage ( $V_{IN}$ ), output voltage ( $V_{OUT}$ ), and output current ( $I_{OUT}$ ) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

#### 8.2.2.2 Output Voltage Set-Point

The output voltage of the LMR51635 device is externally adjustable using a resistor divider network. The divider network is comprised of a top feedback resistor  $R_{FBT}$  and bottom feedback resistor  $R_{FBB}$ . Equation 7 is used to determine the output voltage of the converter:

$$R_{FBT} = \frac{V_{OUT} - V_{REF}}{V_{REF}} \times R_{FBB}$$
(7)

Choose the value of  $R_{FBB}$  to be 10.2k $\Omega$ . With the desired output voltage set to 5V and the  $V_{REF}$  = 0.8V, the  $R_{FBT}$  value can then be calculated using Equation 7. The formula yields to a value 53.55k $\Omega$ , a standard value of 53.6k $\Omega$  is selected.

#### 8.2.2.3 Switching Frequency

For this example, the default switching frequency of 400kHz is selected.

#### 8.2.2.4 Inductor Selection

The most critical parameters for the inductor are the inductance, saturation current, and the RMS current. The inductance is based on the desired peak-to-peak ripple current  $\Delta i_L$ . Because the ripple current increases with the input voltage, the maximum input voltage is always used to calculate the minimum inductance  $L_{MIN}$ . Use Equation 9 to calculate the minimum value of the output inductor.  $K_{IND}$  is a coefficient that represents the amount of inductor ripple current relative to the maximum output current of the device. A reasonable value of  $K_{IND}$  must be 20% to 60% of maximum  $I_{OUT}$  supported by converter. During an instantaneous overcurrent operation event,

Copyright © 2024 Texas Instruments Incorporated



the RMS and peak inductor current can be high. The inductor saturation current must be higher than peak current limit level.

$$\Delta i_{L} = \frac{V_{OUT} \times (V_{IN}MAX} - V_{OUT})}{V_{IN}MAX} \times L \times f_{SW}}$$
(8)

$$L_{MIN} = \frac{V_{IN}MAX - V_{OUT}}{I_{OUT} \times K_{IND}} \times \frac{V_{OUT}}{V_{IN}MAX \times f_{SW}}$$
(9)

In general, choosing lower inductance in switching power supplies is preferable because this choice usually corresponds to faster transient response, smaller DCR, and reduced size for more compact designs. Too low of an inductance can generate too large of an inductor current ripple such that overcurrent protection at the full load can be falsely triggered. Too low of an inductance also generates more inductor core loss because the current ripple is larger. Larger inductor current ripple also implies larger output voltage ripple with the same output capacitors. With peak current mode control, TI recommends to have adequate amount of inductor ripple current. A larger inductor ripple current improves the comparator signal-to-noise ratio.

For this design example, choose  $K_{IND}$  = 0.35. The minimum inductor value is calculated to be 9.35µH. Choose the nearest standard 10µH power inductor with a capability of 4.2A RMS current and 6A saturation current.

#### 8.2.2.5 Output Capacitor Selection

The device is designed to be used with a wide variety of LC filters. Minimizing the output capacitance to keep cost and size down is generally desirable. The output capacitor or capacitors,  $C_{OUT}$ , must be chosen with care because the choice directly affects the steady state output voltage ripple, loop stability, and output voltage overshoot and undershoot during load current transient. The output voltage ripple is essentially composed of two parts. One part is caused by the inductor ripple current flowing through the Equivalent Series Resistance (ESR) of the output capacitors:

$$\Delta V_{OUT\_ESR} = \Delta i_L \times ESR = K_{IND} \times I_{OUT} \times ESR$$
<sup>(10)</sup>

The other part is caused by the inductor current ripple charging and discharging the output capacitors:

$$\Delta V_{OUT_C} = \frac{\Delta i_L}{8 \times f_{SW} \times C_{OUT}} = \frac{K_{IND} \times I_{OUT}}{8 \times f_{SW} \times C_{OUT}}$$
(11)

The two components of the voltage ripple are not in-phase, therefore, the actual peak-to-peak ripple is less than the sum of the two peaks.

Output capacitance is usually limited by transient performance specifications if the system requires tight voltage regulation with presence of large current steps and fast slew rates. When a large load step occurs, output capacitors provide the required charge before the inductor current can slew to an appropriate level. The control loop of the converter usually requires eight or more clock cycles to regulate the inductor current equal to the new load level during this time. The output capacitance must be large enough to supply the current difference for eight clock cycles to maintain the output voltage within the specified range. Equation 12 shows the minimum output capacitance needed for a specified  $V_{OUT}$  overshoot and undershoot.

$$C_{OUT} > \frac{1}{2} \times \frac{8 \times (I_{OH} - I_{OL})}{f_{SW} \times \Delta V_{OUT\_SHOOT}}$$
(12)

where

- $K_{IND}$  = Ripple ratio of the inductor current ( $\Delta i_L / I_{OUT}$ )
- I<sub>OL</sub> = Low level output current during load transient
- I<sub>OH</sub> = High level output current during load transient
- V<sub>OUT SHOOT</sub> = Target output voltage overshoot or undershoot



For this design example, the target output ripple is 25mV. Assuming  $\Delta V_{OUT\_ESR} = \Delta V_{OUT\_C} = 25mV$ , choose  $K_{IND} = 0.35$ . Equation 10 yields ESR no larger than 20m $\Omega$  and Equation 11 yields  $C_{OUT}$  no smaller than 15.2µF. For the target overshoot and undershoot limitation of this design,  $\Delta V_{OUT\_SHOOT}$  is 250mV. The  $C_{OUT}$  can be calculated to be no less than 70µF by Equation 12. Three 22µF, 16V ceramic capacitors are used.

#### 8.2.2.6 Input Capacitor Selection

The LMR51635 requires a high frequency input decoupling capacitor and a bulk capacitor is needed depending on the application. The typical recommended value for the high frequency decoupling capacitor is  $2.2\mu$ F or higher. TI recommends a high-quality ceramic type X5R or X7R with sufficiency voltage rating. The voltage rating must be greater than the maximum input voltage. To compensate the derating of ceramic capacitors, normally a voltage rating of twice the maximum input voltage is recommended. For this design, two  $2.2\mu$ F, X7R dielectric capacitor rated for 100V is used for the input decoupling capacitor. The equivalent series resistance (ESR) is approximately  $10m\Omega$ , and the current rating is 1A. Include a capacitor with a value of  $0.1\mu$ F for high-frequency filtering and place as close as possible to the device pins.

#### 8.2.2.7 Bootstrap Capacitor

Every LMR51635 design requires a bootstrap capacitor,  $C_{BOOT}$ . The recommended bootstrap capacitor is 0.1µF and rated at 16V or higher. The bootstrap capacitor is located between the SW pin and the CB pin. The bootstrap capacitor must be a high-quality ceramic type with X7R or X5R grade dielectric for temperature stability.

#### 8.2.2.8 Undervoltage Lockout Set-Point

The system undervoltage lockout (UVLO) is adjusted using the external voltage divider network of  $R_{ENT}$  and  $R_{ENB}$ . The UVLO has two thresholds, one for power up when the input voltage is rising and one for power down or brown outs when the input voltage is falling. Use the following equation to determine the V<sub>IN</sub> UVLO level.

$$V_{\rm IN\_RISING} = V_{\rm ENH} \times \frac{R_{\rm EBT} + R_{\rm ENB}}{R_{\rm ENB}}$$
(13)

The EN rising threshold (V<sub>ENH</sub>) for LMR51635 is set to be 1.226V (typical). Choose a value of 100k $\Omega$  for R<sub>ENB</sub> to minimize input current from the supply. If the desired V<sub>IN</sub> UVLO level is at 6.0V, then the value of R<sub>ENT</sub> can be calculated using :

$$R_{ENT} = \left(\frac{V_{IN} RISING}{V_{EN}(R)} - 1\right) \times R_{ENB}$$
(14)

The above equation yields a value of  $389.4k\Omega$ . A standard value of  $390k\Omega$  is selected. The resulting falling UVLO threshold, equal to 4.83V, can be calculated by Equation 15 where EN hysteresis voltage, V<sub>EN\_HYS</sub>, is 0.241V (typical).

$$V_{\text{IN}_{\text{FALLING}}} = V_{\text{EN}(\text{F})} \times \frac{R_{\text{EBT}} + R_{\text{ENB}}}{R_{\text{ENB}}}$$
(15)



## 8.2.3 Application Curves

Unless otherwise specified the following conditions apply:  $V_{IN}$  = 24V,  $V_{OUT}$  = 5V,  $f_{SW}$  = 400kHz, L = 10µH,  $C_{OUT}$  = 3 × 22µF,  $T_A$  = 25°C.







## 8.3 Power Supply Recommendations

The LMR51635 is designed to operate from an input voltage supply range between 4.3V and 60V. This input supply must be well-regulated and able to withstand maximum input current and maintain a stable voltage. The resistance of the input supply rail must be low enough that an input current transient does not cause a high enough drop at the LMR51635 supply voltage that can cause a false UVLO fault triggering and system reset. If the input supply is located more than a few inches from the LMR51635 additional bulk capacitance can be required in addition to the ceramic bypass capacitors. The amount of bulk capacitance is not critical, but a  $10\mu$ F or  $22\mu$ F electrolytic capacitor is a typical choice.

## 8.4 Layout

### 8.4.1 Layout Guidelines

Layout is a critical portion of good power supply design. The following guidelines help users design a PCB with the best power conversion performance, thermal performance, and minimized generation of unwanted EMI.

- Place the input bypass capacitor C<sub>IN</sub> as close as possible to the VIN and GND pins. Grounding for both the input and output capacitors must consist of localized top side planes that connect to the GND pin.
- Minimize trace length to the FB pin net. Both feedback resistors, R<sub>FBT</sub> and R<sub>FBB</sub>, must be located close to the FB pin. If V<sub>OUT</sub> accuracy at the load is important, make sure V<sub>OUT</sub> sense is made at the load. Route V<sub>OUT</sub> sense path away from noisy nodes and preferably through a layer on the other side of a shielded layer.
- Use ground plane in one of the middle layers as noise shielding and heat dissipation path if possible.
- Make V<sub>IN</sub>, V<sub>OUT</sub>, and ground bus connections as wide as possible. This action reduces any voltage drops on the input or output paths of the converter and maximizes efficiency.
- Provide adequate device heat-sinking. GND, VIN, and SW pins provide the main heat dissipation path, make the GND, VIN, and SW plane area as large as possible. Use an array of heat-sinking vias to connect the top side ground plane to the ground plane on the bottom PCB layer. If the PCB has multiple copper layers, these thermal vias can also be connected to inner layer heat-spreading ground planes. Make sure enough copper area is used for heat-sinking to keep the junction temperature below 150°C.

#### 8.4.1.1 Compact Layout for EMI Reduction

Radiated EMI is generated by the high di/dt components in pulsing currents in switching converters. The larger area covered by the path of a pulsing current, the more EMI is generated. High frequency ceramic bypass capacitors at the input side provide primary path for the high di/dt components of the pulsing current. Placing a ceramic bypass capacitor or capacitors as close as possible to the VIN and GND pins is the key to EMI reduction.

The SW pin connecting to the inductor must be as short as possible, and just wide enough to carry the load current without excessive heating. Short, thick traces or copper pours (shapes) must be used for high current conduction path to minimize parasitic resistance. The output capacitors must be placed close to the  $V_{OUT}$  end of the inductor and closely grounded to GND pin.

Copyright © 2024 Texas Instruments Incorporated



#### 8.4.1.2 Feedback Resistors

To reduce noise sensitivity of the output voltage feedback path, place the resistor divider close to the FB pin, rather than close to the load. The FB pin is the input to the error amplifier, so the pin is a high impedance node and very sensitive to noise. Placing the resistor divider closer to the FB pin reduces the trace length of FB signal and reduces noise coupling. The output node is a low impedance node, so the trace from V<sub>OUT</sub> to the resistor divider can be long if short path is not available.

If voltage accuracy at the load is important, make sure voltage sense is made at the load. Doing so corrects for voltage drops along the traces and provides the best output accuracy. The voltage sense trace from the load to the feedback resistor divider must be routed away from the SW node path and the inductor to avoid contaminating the feedback signal with switch noise, while also minimizing the trace length. This action is most important when high value resistors are used to set the output voltage. TI recommends to route the voltage sense trace and place the resistor divider on a different layer than the inductor and SW node path, such that there is a ground plane in between the feedback trace and inductor/SW node polygon. This action provides further shielding for the voltage feedback path from EMI noises.

#### 8.4.2 Layout Example



Figure 8-9. Layout



## 9 Device and Documentation Support

## 9.1 Device Support

#### 9.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### 9.1.2 Development Support

#### 9.1.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the LMR51635 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage ( $V_{IN}$ ), output voltage ( $V_{OUT}$ ), and output current ( $I_{OUT}$ ) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- · Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

#### 9.2 Documentation Support

#### 9.2.1 Related Documentation

For related documentation see the following:

Texas Instruments, AN-1149 Layout Guidelines for Switching Power Supplies application report

#### 9.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 9.4 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

## 9.5 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

WEBENCH® is a registered trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 9.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.



## 9.7 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

## **10 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Revision * (August 2024) to Revision A (November 2024)  | Page |
|---|---------------------------------------------------------------------|------|
| • | Changed document status from Advance Information to Production Data | 1    |



## 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

23



## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| LMR51635XDDCR    | ACTIVE        | SOT-23-THIN  | DDC                | 6    | 3000           | RoHS & Green    | SN                                   | Level-1-260C-UNLIM   | -40 to 150   | 635X                    | Samples |
| PLMR51635XDDCR   | ACTIVE        | SOT-23-THIN  | DDC                | 6    | 3000           | TBD             | Call TI                              | Call TI              | -40 to 150   |                         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

# PACKAGE OPTION ADDENDUM

19-Nov-2024



Texas

STRUMENTS

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are r | nominal |
|-----------------------|---------|
|-----------------------|---------|

| Device        | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMR51635XDDCR | SOT-23-<br>THIN | DDC                | 6 | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

20-Nov-2024



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LMR51635XDDCR | SOT-23-THIN  | DDC             | 6    | 3000 | 210.0       | 185.0      | 35.0        |

# **DDC0006A**



# **PACKAGE OUTLINE**

# SOT-23 - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   Reference JEDEC MO-193.



# **DDC0006A**

# **EXAMPLE BOARD LAYOUT**

## SOT-23 - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

4. Publication IPC-7351 may have alternate designs.

5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **DDC0006A**

# **EXAMPLE STENCIL DESIGN**

## SOT-23 - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. 7. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated