# *XIO1100*

# *Data Manual*

Literature Number: SLLS690C April 2006 Revised August 2011









## **List of Figures**



## **List of Tables**





#### **1 XIO1100 Features** -**XIO1100 Features**<br>● X1 PCI Express<sup>™</sup> Serial Link

- 
- **− PCI Express 1.1 Compliant**
- **− Selectable Reference Clock (100 MHz, 125 MHz)**
- **− Low-Power Capability**
- - **TI-PIPE MAC Interface**
	- **− Source-Synchronous TX and RX Ports − 125 MHz TX/RX Clocks**
	- **− Selectable 16-Bit SDR or 8-Bit DDR Mode**
- -**100-Bit 16-Bit SDR or 8-Bit B**<br>● 100-Pin MicroStar™ BGA Package
- -**Selectable 1.5−V or 1.8−V LVCMOS Buffers.**

TI and MicroStar BGA are trademarks of Texas Instruments Incorporated PCI Express is a trademark of PCI−SIG

### **2 Description**

The XIO1100 is a PCI Express<sup>™</sup> PHY that is compliant with *PCI Express Base Specification Revision 1.1* and The AloTToo is a For Express Territ that is compilant with For Express Base Specification Hevision 1.1 and<br>that interfaces the PCI Express Media Access Layer (MAC) to a PCI Express serial link by using a modified<br>version version of the interface described in PHY Interface for the PCI Express<sup>34</sup> Architecture (also known as PIPE interface) by Intel Corporation. This modified version of the PIPE interface is referred to as a TI-PIPE interface throughout this data manual.

The TI-PIPE interface is a pin-configurable interface that can be configured as either a 16-bit or an 8-bit interface.

- The 16-bit TI-PIPE interface is a 125 MHz 16-bit parallel interface with a 16-bit output bus (RXDATA) that is clocked by the RXCLK output clock and a 16-bit input bus (TXDATA) that is clocked by the TXCLK input clock. Both buses are clocked using Single Data Rate (SDR) clocking in which the data transitions are on the rising edge of the associated clock.
- The 8-bit TI-PIPE interface is a 250 MHz 8-bit parallel interface with an 8-bit output bus (RXDATA) that is clocked by the RXCLK output clock and an 8-bit input bus (TXDATA) that is clocked by the TXCLK input clock. Both buses are clocked using Double Data Rate (DDR) clocking in which the data transitions are on both the rising edge and the falling edge of the clock.

The XIO1100 PHY interfaces to a 2.5 Gbps PCI Express serial link with a transmit differential pair (TXP and TXN) and a receive differential pair (RXP and RXN). Incoming data at the XIO1100 PHY receive differential pair (RXP and RXN) is forwarded to the MAC on the RXDATA output bus. Data received from the MAC on the TXDATA input bus is forwarded to the XIO1100 PHY transfer differential pair (TXP and TXN).

The XIO1100 is also responsible for handling the 8B/10B encoding/decoding and scrambling/unscrambling of the outgoing data. In addition, XIO1100 can recover/interpolate the clock on the receiver side based on the transitions guaranteed by the use of the 8B/10B mechanism and supply this to the receive side of the data link layer logic.

In addition to the TI-PIPE interface, the XIO1100 has some TI-proprietary side-band signals that some customers may wish to use to take advantage of additional XIO1100 low-power state features (for example, disabling the PLL during the L1 power state).

#### **2.1 Ordering Information**



#### **2.2 Functional Description**

The XIO1100 meets all of the requirements for a PCI−Express PHY as defined by Section 4, Physical Layer Specifications, of the PCI−SIG document *PCI Express Base Specification*. The XIO1100 conforms to the The Alot Hou meets all of the requirements for a POI-Express PRT as defined by Section 4, Physical Layer<br>Specifications, of the PCI-SIG document *PCI Express Base Specification*. The XIO1100 conforms to the<br>functional beha are only two differences between the XIO1100 TI−PIPE interface and the Intel PIPE interface.

The PIPE interface uses a single SDR clock source to clock both the RXDATA and the TXDATA. The TI−PIPE interface uses two source synchronous clocks, RX CLK and TX CLK, to clock the RXDATA and TXDATA. RXDATA uses RX CLK and TXDATA uses TX CLK.

In the 8-bit mode, the TI−PIPE interface is a DDR (Double Data Rate) interface. In the 16-bit mode, it is an SDR (Single Data Rate) interface. The PIPE interface is always an SDR interface.

Figure 2−1 shows a functional block diagram of the XIO1100.



**Figure 2−1. XIO1100 Functional Block Diagram**

#### **2.3 Power Management**

The three power states are:

- P0
- P0s
- P1

#### *2.3.1 P0*

P0 is the normal operation state for the XIO1100. The POWERDOWN[1:0] input signals define which of the three power states that an XIO110 is in at any given time. In states P0, P0s, and P1, the XIO1100 is required to keep P\_CLK operational. For all state transitions between these three states, the XIO1100 indicates successful transition into the designated power state by a single cycle assertion of PHY\_STATUS. For all power state transitions, the MAC must not begin any operational sequence or more power state transitions until the XIO1100 has indicated that the initial state transition is finished. P2 state and beacon are not supported.

In the P0 state, all internal clocks in the XIO1100 are operational. P0 is the only state where the XIO1100 transmits and receives PCI Express signaling. P0 is the appropriate PHY power management state for most states in the Link Training and Status State Machine (LTSSM). Exceptions are listed as follows for each lower power XIO1100 state.

#### *2.3.2 P0s*

In the P0s state, RX\_CLK output stays operational. The MAC moves the XIO1100 to this state only when the transmit channel is idle. P0s state is used when the transmitter is in state Tx\_L0s.Idle. If the receiver detects an electrical idle while the XIO1100 is in either P0 or P0s power states, the receiver portion of the XIO1100 takes appropriate power saving measures.

#### *2.3.3 P1*

In the P1 state, selected internal clocks in the XIO1100 will be turned off. RX CLK output will stay operational. The MAC moves the XIO1100 to this state only when both transmit and receive channels are idle. The XIO1100 does not indicate successful entry into P1 (by asserting PhyStatus) until RX\_CLK is stable and the operating dc common mode voltage is stable and within specification (in accordance with *PCI Express Base Specification*). P1 is used for the Disabled state, all Detect states, and L1.Idle state of the Link Training and Status State Machine (LTSSM). While in P1 state, the optional P1 SLEEP input signal can be used to reduce even more power consumption by disabling the RX\_CLK signal. However, the P1\_SLEEP input must not be asserted when the XIO1100 is in any state other than P1 state, and the XIO1100 must not be transitioned out of the P1 state as long as P1\_SLEEP is asserted.

#### **2.4 Clock**

The RX CLK of XIO1100 is derived from the REFCLK input. A 100 MHz differential clock or a 125 MHz single ended clock can be used as the source clock. The frequency selection is determined by CLK SEL. If CLK SEL is low during /RESET transitioning from a low state to a high state, the source clock at REFCLK+/REFCLK− is a 100 MHz differential clock. If CLK SEL is high during /RESET transitioning from a low state to a high state, the source clock at REFCLK+ is a 125 MHz single ended clock. In this case, REFCLK− needs to be tied to VSS.



#### **Table 2−1. Clock Selection**

#### **2.5 Reset**

When the MAC resets the XIO1100 (initial power on), the MAC must hold the XIO1100 in reset until power and REFCLK to the XIO1100 are stable. The XIO1100 signals that RX CLK is valid (RX CLK has been running at its operational frequency for at least one clock), and the XIO1100 is in the specified power state by the de−assertion of PhyStatus. While Reset# is asserted, the MAC must have TxDetectRx/Loopback de−asserted, TxElecIdle asserted, TxCompliance de−asserted, RxPolarity de−asserted, and PowerDown = P1.

#### **2.6 Receiver Detection**

While in the P1 power state, XIO1100 can be instructed to perform a receiver detection operation to determine if there is a receiver at the other end of the link. The MAC requests XIO1100 to do a receiver detect sequence by asserting TXDETECTRX/LOOPBACK high. Upon completion of the receiver detection operation, the XIO1100 asserts PHY\_STATUS high for one RX\_CLK cycle. While PHY\_STATUS is high, XIO1100 drives the proper receiver status code onto the RX\_STATUS[2:0] signals according to Table 2−2. After the receiver detection has completed (as signaled by the assertion of PhyStatus), the MAC must de−assert TxDetectRx/Loopback before initiating another receiver detection or a power state transition.





NOTE: TX\_DET\_LOOPBACK must remain asserted until XIO1100 asserts the PHY\_STATUS.

#### **2.7 Receiver Clock Tolerance Compensation**

The XIO1100 receiver contains an elastic buffer that compensates for differences in frequencies between bit rates at the two ends of a link. The elastic buffer is capable of holding at least seven symbols to tolerate worst-case differences (600ppm) in frequency and worst-case intervals between SKP ordered-sets, where an SKP order-set is a set of symbols transmitted as a group. The first symbol of a SKP ordered-set is a COM (0xBC) and is followed by three SKP (0x1C) symbols. The purpose of SKP ordered-sets is to allow the receiving device (in this case, XIO1100) to adjust the data stream that is being received to prevent the elastic buffer from either overflowing or underflowing due to any differences between the clocking frequencies of the transmitting device and the receiving device. The XIO1100 monitors the data stream received at the RXP/RXN differential pair for SKP ordered-sets.

When the XIO1100 detects that an SKP ordered-set is being received, it either adds or removes SKP symbols from the data stream, depending on the current state of the elastic buffer. If the elastic buffer is in danger of underflowing, SKP symbols are added to the ordered-set before it is loaded into the buffer. If the elastic buffer is in danger of overflowing, SKP symbols are removed from the ordered-set before it is loaded into the buffer.

When the XIO1100 detects a SKP ordered-set, the XIO1100 asserts an Add SKP code (001b) on the RX STATUS[2:0] bus in the same RX CLK cycle that it asserts the COM (0xBC) symbol on the RX\_DATA[15:0] bus, if it is adding a SKP symbol to the data stream. In the case of removing an SKP symbol, the XIO1100 asserts the Remove SKP code (010b) to the RX\_STATUS[2:0] when the COM symbol is asserted.

#### **2.8 Error Detection**

If a detectable receive error occurs, the appropriate error code is asserted on the RX STATUS[2:0] pins for one RX CLK cycle as close as possible to the point in the data stream where the error occurred. There are four error conditions that can be encoded on the RXSTATUS signals. If more than one error happens to occur on a received byte (or set of bytes transferred across a 16-bit interface), the errors are signaled with the following priority:

- 8B/10B decode error
- Elastic buffer overflow
- Elastic buffer underflow
- Disparity error

If an error occurs during a SKP ordered-set, such that the error code and the SKP code occur concurrently, the error code has priority over the SKP code.

#### *2.8.1 8B/10B Decode Error*

When XIO1100 detects an 8B/10B decode error, it asserts an EDB (0xFE) symbol in the data on the RX DATA[15:0] where the bad byte occurred (only the erroneous byte is replaced with the EDB symbol; the other byte is still valid data). In the same RX CLK clock cycle that the EDB symbol is asserted on the RX DATA[15:0] bus, the 8B/10B decode error code (100b) is asserted on the RX STATUS[2:0] bus. Since the 8B/10B decoding error has priority over all other receive error codes, it could mask out a disparity error occurring on the other byte of data being clocked onto the RX\_DATA[15:0] with the EDB symbol.

#### *2.8.2 Elastic Buffer Overflow Error*

When the elastic buffer overflows, data is lost during reception. XIO1100 generates an elastic buffer overflow error when this occurs. The elastic buffer overflow error code (101b) is asserted on the RX\_STATUS[2:0] on the RX\_CLK clock cycle that the omitted data would have been asserted. The remaining data asserted on the RX DATA[15:0]] bus is still valid data, but the elastic buffer overflow error code on the RX STATUS[2:0] just marks a discontinuity point in the data stream being received.

#### *2.8.3 Elastic Buffer Underflow Error*

When the elastic buffer underflows, EDB (0xFE) symbols are inserted into the data stream on the RX\_DATA[15:0] bus to fill the holes created by the gaps between valid data. For every RX\_CLK clock cycle, an EDB symbol is asserted on the RX DATA[15:0] bus, and an elastic buffer underflow error code (111b) is asserted on the RX\_STATUS[2:0] bus.

#### *2.8.4 Disparity Error*

When the XIO1100 detects a disparity error, it asserts a disparity error code (111b) on the RX STATUS[2:0] bus in the same RX CLK clock cycle that it asserts the erroneous data on the RX DATA[15:0] bus. However, it is not possible to discern which byte had the disparity error.

#### **2.9 Loopback**

The XIO1100 begins a loopback operation when the MAC asserts TX\_DET\_LOOPBACK while holding TX\_ELECIDLE de−asserted. The XIO1100 stops transmitting data to the TXP/TXN signaling pair from the TI−PIPE interface and begins transmitting the data received at the RXP/RXN signaling pair on the TXP/TXN signaling pair. This data is not routed through the 8B/10B coding/encoding paths. While in the loopback operation, the received data is still sent to the RXDATA[15:0] bus of the TI−PIPE interface. The data sent to the RXDATA[15:0] bus is routed through the 10B/8B decoder. The XIO1100 terminates the loopback operation and returns to transmitting TXDATA[15:0] over the TXP/TXN signaling pair when the TX\_DET\_LOOPBACK signal is de−asserted.

#### **2.10 Electrical Idle**

The XIO1100 expects the MAC to issue the required COM (K28.5) symbol and the required number of IDL symbols (K28.3) on TXDATA[7:0] before asserting the TX\_ELECTRICAL signal. The XIO1100 meets the requirements of the Electrical Requirements of a PCI Express PHY (for these requirements, see Section 4.3.1.9, Electrical Idle, and Table B−2 in Appendix B of *PCI Express Base Specification Revision 1.1*).

#### **2.11 Polarity Inversion**

Polarity inversion can happen in many places in the receive chain, including somewhere in the serial path, as symbols are placed into the elastic buffer or as symbols are removed from the elastic buffer. The XIO1100 inverts the data received on the RXP/RXN signaling pair when RxPolarity is asserted. The inverted data will begin showing up on the RXDATA within 20 RX\_CLKS of when RxPolarity is asserted.

#### **2.12 Setting Negative Parity**

To set the running disparity to negative, TxCompliance is asserted for one clock cycle that matches with the data that is to be transmitted with negative disparity.

#### **2.13 Terminal Assignments**

The XIO1100 is packaged in a 100-pin GGB BGA package. See Section [6](#page-32-0) for GGB-package terminal diagram.

Table 2−3 lists the terminal assignments in terminal-number order with corresponding signal names for the GGB package.

[Table 2](#page-10-0)−4 lists the terminal assignments arranged in alphanumerical order by signal name with corresponding terminal numbers for the GGB package.

| <b>GGB</b><br><b>NUMBER</b> | <b>SIGNAL NAME</b> | <b>GGB</b><br><b>NUMBER</b> | <b>SIGNAL</b><br><b>NAME</b> | <b>GGB</b><br><b>NUMBER</b> | <b>SIGNAL NAME</b>                    | <b>GGB</b><br><b>NUMBER</b> | <b>SIGNAL NAME</b>  |  |
|-----------------------------|--------------------|-----------------------------|------------------------------|-----------------------------|---------------------------------------|-----------------------------|---------------------|--|
| ΑЗ                          | RX_DATA8           | C9                          | <b>RESERVED</b>              | G11                         | <b>VSSA</b>                           | L6                          | CLK_SEL             |  |
| A4                          | RX DATA9           | C <sub>10</sub>             | <b>VSSA</b>                  | G12                         | <b>TXP</b>                            | L7                          | VDD IO              |  |
| A <sub>5</sub>              | RX DATA11          | C12                         | <b>RXN</b>                   | G13                         | TXN                                   | L8                          | <b>VSS</b>          |  |
| A6                          | RX_DATA13          | C13                         | <b>RXP</b>                   | H1                          | TX_DATA13                             | L <sub>9</sub>              | POWERDOWN1          |  |
| A7                          | RX_DATA15          | D <sub>1</sub>              | RX_DATA4                     | H <sub>2</sub>              | TX DATA14                             | L10                         | DDR EN              |  |
| A8                          | RX_DATAK0          | D <sub>2</sub>              | RX DATA5                     | H <sub>3</sub>              | RX VALID                              | L12                         | VDD_15_COMB         |  |
| A9                          | <b>RESERVED</b>    | D3                          | <b>VSS</b>                   | H11                         | VDD_33_COMB                           | L <sub>13</sub>             | VDD_33_COM_IO       |  |
| A10                         | <b>RESERVED</b>    | D11                         | VDDA 33                      | H <sub>12</sub>             | VDDA_15                               | ΜЗ                          | TX_DATA6            |  |
| A11                         | REFCLK-            | D <sub>12</sub>             | VSSA                         | H <sub>13</sub>             | VDDA 15                               | M4                          | TX_DATA5            |  |
| B <sub>3</sub>              | RX_ELECIDLE        | D <sub>13</sub>             | VSSA                         | J1                          | TX_DATA11                             | M <sub>5</sub>              | TX_DATA3            |  |
| B4                          | RX_DATA10          | E <sub>1</sub>              | RX_DATA2                     | J2                          | TX_DATA12                             | M6                          | TX_DATA1            |  |
| B <sub>5</sub>              | RX DATA12          | E <sub>2</sub>              | RX DATA3                     | JЗ                          | <b>VSS</b>                            | M7                          | TX DATAK1           |  |
| B6                          | RX DATA14          | E <sub>3</sub>              | RX_STATUS0                   | J11                         | <b>VSS</b>                            | M8                          | TX CLK              |  |
| B7                          | RX_DATAK1          | E11                         | VDDA_15                      | J12                         | VDDA_33                               | M9                          | POWERDOWN0          |  |
| B8                          | RX_CLK             | E12                         | <b>VSSA</b>                  | J13                         | VDDA_33                               | M10                         | P1 SLEEP            |  |
| <b>B9</b>                   | RESERVED           | E13                         | VDD_15                       | K <sub>1</sub>              | TX_DATA9                              | M11                         | VREG_PD             |  |
| <b>B10</b>                  | RESERVED           | F1                          | RX_DATA0                     | K <sub>2</sub>              | TX_DATA10                             | N3                          | TX_DATA7            |  |
| B11                         | REFCLK+            | F2                          | RX DATA1                     | K <sub>3</sub>              | VDD IO                                | N4                          | TX DATA4            |  |
| C <sub>1</sub>              | RX DATA7           | F <sub>3</sub>              | VDD_IO                       | K11                         | <b>VSSA</b>                           | N <sub>5</sub>              | TX_DATA2            |  |
| C <sub>2</sub>              | RX DATA6           | F11                         | $VDD_15$                     | K <sub>12</sub>             | R <sub>0</sub>                        | N <sub>6</sub>              | TX DATA0            |  |
| C4                          | <b>VSS</b>         | F12                         | <b>VSS</b>                   | K13                         | R1                                    | N7                          | TX DATAK0           |  |
| C <sub>5</sub>              | VDD IO             | F <sub>13</sub>             | VSSA                         | L1                          | TX DATA8                              | N8                          | <b>TXCOMPLIANCE</b> |  |
| C6                          | RX POLARITY        | G1                          | RX STATUS1                   | L2                          | <b>VSS</b>                            | N <sub>9</sub>              | <b>TXELECIDLE</b>   |  |
| C7                          | VDD_15_CORE        | G <sub>2</sub>              | TX_DATA15                    | L4                          | VDD_15_CORE                           | N <sub>10</sub>             | PHY_STATUS          |  |
| C8                          | <b>VSS</b>         | G3                          | RX STATUS2                   | L <sub>5</sub>              | <b>TXDETECTRX/L</b><br><b>OOPBACK</b> | N <sub>11</sub>             | <b>RESETN</b>       |  |

**Table 2−3. 100-pin GGB Signal Name Sorted by Terminal Number**

<span id="page-10-0"></span>

| <b>SIGNAL NAME</b> | <b>GGB</b><br><b>NUMBER</b> | <b>SIGNAL NAME</b> | <b>GGB</b><br><b>NUMBER</b> | <b>SIGNAL NAME</b>             | <b>GGB</b><br><b>NUMBER</b> | <b>SIGNAL NAME</b> | <b>GGB</b><br><b>NUMBER</b> |
|--------------------|-----------------------------|--------------------|-----------------------------|--------------------------------|-----------------------------|--------------------|-----------------------------|
| CLK_SEL            | L6                          | RX_DATA8           | A3                          | TX_DATA6                       | ΜЗ                          | VDD_IO             | F <sub>3</sub>              |
| P1_SLEEP           | M10                         | RX DATA9           | A4                          | TX DATA7                       | N <sub>3</sub>              | VDD_IO             | K <sub>3</sub>              |
| DDR EN             | L10                         | RX DATA10          | <b>B4</b>                   | TX DATA8                       | L1                          | VDD_IO             | L7                          |
| PHY STATUS         | N <sub>10</sub>             | RX DATA11          | A5                          | TX_DATA9                       | K <sub>1</sub>              | VDD_IO             | C <sub>5</sub>              |
| POWERDOWN0         | M9                          | RX_DATA12          | B <sub>5</sub>              | TX_DATA10                      | K <sub>2</sub>              | VDDA_15            | H <sub>12</sub>             |
| POWERDOWN1         | L9                          | RX DATA13          | A6                          | TX DATA11                      | J1                          | VDDA 15            | E <sub>11</sub>             |
| R <sub>0</sub>     | K <sub>12</sub>             | RX DATA14          | B6                          | TX DATA12                      | J2                          | VDDA 15            | H <sub>13</sub>             |
| R1                 | K <sub>13</sub>             | RX DATA15          | A7                          | TX_DATA13                      | H1                          | VDDA_33            | J13                         |
| REFCLK-            | A11                         | RX DATAK0          | A <sub>8</sub>              | TX DATA14                      | H2                          | VDDA_33            | D <sub>11</sub>             |
| REFCLK+            | <b>B11</b>                  | RX_DATAK1          | <b>B7</b>                   | TX_DATA15                      | G <sub>2</sub>              | VREG_PD            | M11                         |
| <b>RESERVED</b>    | B9                          | RX ELECIDLE        | B3                          | TX_DATAK0                      | N7                          | <b>VSS</b>         | D3                          |
| <b>RESERVED</b>    | A10                         | RX POLARITY        | C6                          | TX DATAK1                      | M7                          | <b>VSS</b>         | JЗ                          |
| <b>RESERVED</b>    | <b>B10</b>                  | RX STATUS0         | E <sub>3</sub>              | <b>TXCOMPLIANCE</b>            | N <sub>8</sub>              | <b>VSS</b>         | L2                          |
| <b>RESERVED</b>    | A <sub>9</sub>              | RX_STATUS1         | G <sub>1</sub>              | TXDETECTRX/<br><b>LOOPBACK</b> | L <sub>5</sub>              | <b>VSS</b>         | L8                          |
| <b>RESERVED</b>    | C <sub>9</sub>              | RX_STATUS2         | G <sub>3</sub>              | <b>TXELECIDLE</b>              | N <sub>9</sub>              | <b>VSS</b>         | J11                         |
| /RESET             | N <sub>11</sub>             | RX_VALID           | H <sub>3</sub>              | <b>TXN</b>                     | G13                         | <b>VSS</b>         | F <sub>12</sub>             |
| RX CLK             | B8                          | RXN                | C12                         | TXP                            | G12                         | <b>VSS</b>         | C8                          |
| RX DATA0           | F1                          | <b>RXP</b>         | C <sub>13</sub>             | VDD 15                         | F11                         | <b>VSS</b>         | C <sub>4</sub>              |
| RX_DATA1           | F <sub>2</sub>              | TX_CLK             | M8                          | VDD 15                         | E <sub>13</sub>             | <b>VSSA</b>        | K11                         |
| RX_DATA2           | E <sub>1</sub>              | TX DATA0           | N <sub>6</sub>              | VDD_15_COMB                    | L12                         | <b>VSSA</b>        | G11                         |
| RX_DATA3           | E <sub>2</sub>              | TX_DATA1           | M6                          | VDD_15_CORE                    | L4                          | VSSA               | F <sub>13</sub>             |
| RX DATA4           | D <sub>1</sub>              | TX DATA2           | N5                          | VDD_15_CORE                    | C7                          | <b>VSSA</b>        | E12                         |
| RX DATA5           | D <sub>2</sub>              | TX DATA3           | M <sub>5</sub>              | VDDA 33                        | J12                         | <b>VSSA</b>        | D <sub>13</sub>             |
| RX_DATA6           | C <sub>2</sub>              | TX_DATA4           | N4                          | VDD_33_COM_IO                  | L13                         | <b>VSSA</b>        | D <sub>12</sub>             |
| RX_DATA7           | C <sub>1</sub>              | TX_DATA5           | M4                          | VDD_33_COMB                    | H <sub>11</sub>             | <b>VSSA</b>        | C <sub>10</sub>             |

**Table 2−4. 100-pin GGB Signal Name Sorted Alphabetically**

#### <span id="page-11-0"></span>**2.14 Terminal Descriptions**

Table 2−5 describes the XIO1100 terminals. The terminals are grouped by functionality.

#### **Table 2−5. XIO1100 Terminals**



| <b>TERMINAL</b>      |                                                      | I/O          | <b>DESCRIPTION</b>                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------------------|------------------------------------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TX_ELECIDLE          | N <sub>9</sub>                                       | $\mathbf{I}$ | Forces TXN/TXP outputs to electrical idle.<br>When de-asserting low while in P0 state (POWERDOWN[1:0] = 00), indicates that<br>valid data is on the TXDATA bus and that this data should be transmitted.                                                                                                                                                                                                                                              |
|                      |                                                      |              | When asserted high while in P0s state (POWERDOWN[1:0] = 01), always asserted<br>for P0s state.                                                                                                                                                                                                                                                                                                                                                        |
|                      |                                                      |              | When asserted high while in P1 state (POWERDOWN[1:0] = 10), always asserted<br>for P1 state.                                                                                                                                                                                                                                                                                                                                                          |
| <b>TX COMPLIANCE</b> | N <sub>8</sub>                                       | $\mathbf{I}$ | <b>Transmit Compliance Pattern</b>                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                      |                                                      |              | When asserted high, the XIO1100 sets the running disparity to negativity. Used<br>when transmitting the compliance pattern.                                                                                                                                                                                                                                                                                                                           |
| TX DET LOOPBACK      | L <sub>5</sub>                                       | $\mathbf{I}$ | Begin Receive Detect/Begin Loop-Back                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                      |                                                      |              | Input to device to either begin a receive detect operation or enter loop-back mode.                                                                                                                                                                                                                                                                                                                                                                   |
| RX_CLK               | B8                                                   | O            | Synchronous Output Clock for RX DATA[15:0] and RX DATAK[1:0] outputs                                                                                                                                                                                                                                                                                                                                                                                  |
|                      |                                                      |              | If the DDR EN signal is low during /RESET transitioning from a low state to a high<br>state, RX_CLK is a SDR clock, and RX_DATA[15:0] and RX_DATAK[1:0] are<br>latched on the rising edge of RX CLK.                                                                                                                                                                                                                                                  |
|                      |                                                      |              | If the DDR EN signal is high during /RESET transitioning from a low state to a high<br>state, RX_CLK is a DDR clock and RX_DATA[7:0] and RX_DATAK[0] are latched<br>on both the rising and falling edge of the RX_CLK. RX_DATA[15:8] and<br>RX DATAK[1] are not used.                                                                                                                                                                                 |
|                      |                                                      |              | RX CLK is also used as the internal PCLK for the XIO1100.                                                                                                                                                                                                                                                                                                                                                                                             |
| RX DATA[15:0]        | A7, B6, A6, B5,                                      | O            | Parallel Data Receive Bus                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                      | A5, B4, A4, A3,<br>C1, C2, D2, D1,<br>E2, E1, F2, F1 |              | If the DDR EN signal is low during /RESET transitioning from a low state to a high<br>state, RX_DATA[15:0] is latched on the rising edge of the RX_CLK. RX_DATA[7:0]<br>represents the first symbol received, and RX DATA[15:8] represents the second<br>symbol received from the RXN and RXP differential signal pair.                                                                                                                               |
|                      |                                                      |              | If the DDR EN signal is high during /RESET transitioning from a low state to a high<br>state, RX DATA[7:0] is latched on both the rising edge and falling edge of the<br>RX CLK. The data on RX DATA[7:0] during the rising edge of the RX CLK<br>represents the first symbol received, and the data on RX DATA[7:0] during the<br>falling edge of the RX CLK represents the second symbol received from the RXN<br>and RXP differential signal pair. |
|                      |                                                      |              | RX DATA[15:8] is not used.                                                                                                                                                                                                                                                                                                                                                                                                                            |
| RX_DATAK[1:0]        | <b>B7, A8</b>                                        | O            | Data/Control for the parallel data receive bus                                                                                                                                                                                                                                                                                                                                                                                                        |
|                      |                                                      |              | If the DDR EN signal is low during /RESET transitioning from a low state to a high<br>state, the state of RX_DATAK[0] corresponds to RX_DATA[7:0], and RX_DATAK[1]<br>corresponds to RX_DATA[15:8].                                                                                                                                                                                                                                                   |
|                      |                                                      |              | If the DDR EN signal is high during /RESET transitioning from a low state to a high<br>state, the state of RX_DATA[0] corresponds to the data on RX_DATA[7:0] during the<br>same phase of the clock. RX_DATAK[1] is not used.                                                                                                                                                                                                                         |
|                      |                                                      |              | A value of zero indicates that the corresponding RXDATA bits contain data<br>information. A value of one indicates that the corresponding RXDATA bits contain a<br>control byte.                                                                                                                                                                                                                                                                      |

**[Table 2](#page-11-0)−[5. X](#page-11-0)IO1100 Terminals (Continued)**









### **3 Electrical Characteristics**

#### **3.1 Absolute Maximum Ratings†**





† Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. Applies for external input and bidirectional buffers.  $V_1 < 0$  or  $V_1 > V_{DD}$ .

2. Applies to external output and bidirectional buffers.  $V_O < 0$  or  $V_O > V_{DD}$ .

#### *3.1.1 Current Consumption*



#### **3.2 Recommended Operating Conditions**



NOTES: 3. The junction temperature reflects simulated conditions. The customer is responsible for verifying junction temperature.





NOTES: [4](#page-18-0). [N](#page-18-0)o test load is necessarily associated with this value.

[5](#page-18-0). Specified at the measurement point into a timing and voltage compliance test load and measured over any 250 consecutive TX UIs.

- [6](#page-18-0). A  $T_{TX-EYE}$  = 0.75 UI provides for a total sum of deterministic and random jitter budget of  $T_{TX-JITTER-MAX}$  = 0.25 UI for the transmitter collected over any 250 consecutive TX UIs. The  $T_{TX-EYE-MEDIAN-to-MAX-JITTER}$  specification ensures a jitter distribution in which the median and the maximum deviation from the median is less than half of the total TX jitter budget collected over any 250 consecutive TX UIs. It must be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal, as opposed to the averaged time value.
- [7](#page-18-0). The transmitter input impedance results in a differential return loss greater than or equal to 12 dB and a common mode return loss greater than or equal to 6 dB over a frequency range of 50 MHz to 1.25 GHz. This input impedance requirement applies to all valid input levels. The reference impedance for return loss measurements is 50  $\Omega$  to ground for both the P and N lines. Note that the use of the series capacitors  $C_{TX}$  is optional for the return loss measurement.

[8](#page-18-0). Measured between 20% and 80% at transmitter package terminals into a test load for both  $V_{TXP}$  and  $V_{TXN}$ 



NOTES: [4](#page-18-0). [N](#page-18-0)o test load is necessarily associated with this value.

[5](#page-18-0). Specified at the measurement point into a timing and voltage compliance test load and measured over any 250 consecutive TX UIs.

[6](#page-18-0). A  $T_{TX-EYE}$  = 0.75 UI provides for a total sum of deterministic and random jitter budget of  $T_{TX-JITTER-MAX}$  = 0.25 UI for the transmitter collected over any 250 consecutive TX UIs. The T<sub>TX–EYE</sub>–MEDIAN–to–MAX–JITTER specification ensures a jitter distribution in which the median and the maximum deviation from the median is less than half of the total TX jitter budget collected over any 250 consecutive TX UIs. It must be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal, as opposed to the averaged time value.

[7](#page-18-0). The transmitter input impedance results in a differential return loss greater than or equal to 12 dB and a common mode return loss greater than or equal to 6 dB over a frequency range of 50 MHz to 1.25 GHz. This input impedance requirement applies to all valid input levels. The reference impedance for return loss measurements is 50  $\Omega$  to ground for both the P and N lines. Note that the use of the series capacitors  $C_{TX}$  is optional for the return loss measurement.

[8](#page-18-0). Measured between 20% and 80% at transmitter package terminals into a test load for both  $V_{TXP}$  and  $V_{TXN}$ 

<span id="page-18-0"></span>

NOTES: 4. No test load is necessarily associated with this value.

- 5. Specified at the measurement point into a timing and voltage compliance test load and measured over any 250 consecutive TX UIs.
- 6. A  $T_{TX-EYE}$  = 0.75 UI provides for a total sum of deterministic and random jitter budget of  $T_{TX-JITTER-MAX}$  = 0.25 UI for the transmitter collected over any 250 consecutive TX UIs. The  $T_{TX-EYE-MEDIAN-to-MAX-JITTER}$  specification ensures a jitter distribution in which the median and the maximum deviation from the median is less than half of the total TX jitter budget collected over any 250 consecutive TX UIs. It must be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal, as opposed to the averaged time value.
- 7. The transmitter input impedance results in a differential return loss greater than or equal to 12 dB and a common mode return loss greater than or equal to 6 dB over a frequency range of 50 MHz to 1.25 GHz. This input impedance requirement applies to all valid input levels. The reference impedance for return loss measurements is 50  $\Omega$  to ground for both the P and N lines. Note that the use of the series capacitors  $C<sub>TX</sub>$  is optional for the return loss measurement.
- 8. Measured between 20% and 80% at transmitter package terminals into a test load for both  $V_{TXP}$  and  $V_{TXN}$

#### **3.4 PCI Express Differential Receiver Input Ranges**



NOTES: [9](#page-20-0). [N](#page-20-0)o test load is necessarily associated with this value.

- [10](#page-20-0). Specified at the measurement point and measured over any 250 consecutive UIs. A test load must be used as the RX device when taking measurements. If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI is used as a reference for the eye diagram.
- [11](#page-20-0). A  $T_{RX-FYE}$  = 0.40 UI provides for a total sum of 0.60 UI deterministic and random jitter budget for the transmitter and interconnect collected any 250 consecutive UIs. The T<sub>RX–EYE</sub>–MEDIAN–to–MAX–JITTER specification ensures a jitter distribution in which the median and the maximum deviation from the median is less than half of the total UI jitter budget collected over any 250 consecutive TX UIs. It must be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal, as opposed to the averaged time value. If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UIs must be used as the reference for the eye diagram.
- [12](#page-20-0). The receiver input impedance results in a differential return loss greater than or equal to 15 dB with the P line biased to 300 mV and the N line biased to -300 mV and a common mode return loss greater than or equal to 6 dB (no bias required) over a frequency range of 50 MHz to 1.25 GHz. This input impedance requirement applies to all valid input levels. The reference impedance for return loss measurements is 50 Ω to ground for both the P and N line (i.e., as measured by a Vector Network Analyzer with 50– $\Omega$ probes). The use of the series capacitors  $C_{TX}$  is optional for the return loss measurement.
- [13](#page-20-0). Impedance during all link training status state machine (LTSSM) states. When transitioning from a PCI Express reset to the detect state (the initial state of the LTSSM), there is a 5–ms transition time before receiver termination values must be met on the unconfigured lane of a port.
- [14](#page-20-0). The RX dc common mode impedance that exists when no power is present or PCI Express reset is asserted. This helps ensure that the receiver detect circuit does not falsely assume a receiver is powered on when it is not. This term must be measured at 300 mV above the RX ground.



NOTES: [9](#page-20-0). [N](#page-20-0)o test load is necessarily associated with this value.

[10](#page-20-0). Specified at the measurement point and measured over any 250 consecutive UIs. A test load must be used as the RX device when taking measurements. If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI is used as a reference for the eye diagram.

- [11](#page-20-0). A T<sub>RX–EYE</sub> = 0.40 UI provides for a total sum of 0.60 UI deterministic and random jitter budget for the transmitter and interconnect collected any 250 consecutive UIs. The T<sub>RX–EYE–MEDIAN–to–MAX–JITTER</sub> specification ensures a jitter distribution in which the median and the maximum deviation from the median is less than half of the total UI jitter budget collected over any 250 consecutive TX UIs. It must be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal, as opposed to the averaged time value. If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UIs must be used as the reference for the eye diagram.
- [12](#page-20-0). The receiver input impedance results in a differential return loss greater than or equal to 15 dB with the P line biased to 300 mV and the N line biased to −300 mV and a common mode return loss greater than or equal to 6 dB (no bias required) over a frequency range of 50 MHz to 1.25 GHz. This input impedance requirement applies to all valid input levels. The reference impedance for return loss measurements is 50 Ω to ground for both the P and N line (i.e., as measured by a Vector Network Analyzer with 50–Ω probes). The use of the series capacitors  $C_{TX}$  is optional for the return loss measurement.
- [13](#page-20-0). Impedance during all link training status state machine (LTSSM) states. When transitioning from a PCI Express reset to the detect state (the initial state of the LTSSM), there is a 5–ms transition time before receiver termination values must be met on the unconfigured lane of a port.
- [14](#page-20-0). The RX dc common mode impedance that exists when no power is present or PCI Express reset is asserted. This helps ensure that the receiver detect circuit does not falsely assume a receiver is powered on when it is not. This term must be measured at 300 mV above the RX ground.

<span id="page-20-0"></span>

NOTES: 9. No test load is necessarily associated with this value.

- 10. Specified at the measurement point and measured over any 250 consecutive UIs. A test load must be used as the RX device when taking measurements. If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI is used as a reference for the eye diagram.
- 11. A T<sub>RX–EYE</sub> = 0.40 UI provides for a total sum of 0.60 UI deterministic and random jitter budget for the transmitter and interconnect collected any 250 consecutive UIs. The T<sub>RX–EYE</sub>–MEDIAN–to–MAX–JITTER specification ensures a jitter distribution in which the median and the maximum deviation from the median is less than half of the total UI jitter budget collected over any 250 consecutive TX UIs. It must be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal, as opposed to the averaged time value. If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UIs must be used as the reference for the eye diagram.
- 12. The receiver input impedance results in a differential return loss greater than or equal to 15 dB with the P line biased to 300 mV and the N line biased to −300 mV and a common mode return loss greater than or equal to 6 dB (no bias required) over a frequency range of 50 MHz to 1.25 GHz. This input impedance requirement applies to all valid input levels. The reference impedance for return loss measurements is 50 Ω to ground for both the P and N line (i.e., as measured by a Vector Network Analyzer with 50– $\Omega$ probes). The use of the series capacitors  $C_{TX}$  is optional for the return loss measurement.
- 13. Impedance during all link training status state machine (LTSSM) states. When transitioning from a PCI Express reset to the detect state (the initial state of the LTSSM), there is a 5–ms transition time before receiver termination values must be met on the unconfigured lane of a port.
- 14. The RX dc common mode impedance that exists when no power is present or PCI Express reset is asserted. This helps ensure that the receiver detect circuit does not falsely assume a receiver is powered on when it is not. This term must be measured at 300 mV above the RX ground.

#### **3.5 Express Differential Reference Clock Input Ranges**



NOTE 15: The XIO1100 is compliant with the defined system jitter models for a PCI–Express reference clock and associated TX/RX link. These system jitter models are described in the *PCI–Express Jitter Modeling*, Revision 1.0RD document. Any usage of the XIO1100 in a system configuration that does not conform to the defined system jitter models requires the system designer to validate the system jitter budgets.

## **3.6 Electrical Characteristics Over Recommended Operating Conditions (V<sub>DD\_IO</sub>)**



NOTES: 16. Applies to external inputs and bidirectional buffers.

17. Applies to external outputs and bidirectional buffers.

18. Applies to external input buffers.

#### **3.7 Implementation−Specific Timing**



#### **4 Timing Diagrams**









#### **Figure 4−2. TI−PIPE Data Output Timing**





**Figure 4−3. TI−PIPE Output Functional Timing**



**Figure 4−4. TI−PIPE Input Functional Timing**



## **5 Application Information**

#### **5.1 Component Connection**

Details regarding connection of components to the various terminals of the XIO1100 are discussed primarily in entries for each terminal in the terminal functions table.



**Figure 5−1. External Component Connections**

Figure 5−1 does not show the decoupling capacitors for the power supplies. Texas Instruments recommends using at least one 0.1  $\mu$ F capacitor for each power supply pin. In addition to the 0.1  $\mu$ F capacitor, Texas Instruments recommends adding 0.01 μF and 0.001 μF capacitors for each analog power supply pin. Texas Instruments also recommends isolating the analog power from the digital power.

#### **5.2 XIO1100 Component Placement**

The filter network on VDD\_33\_COMB, VDD\_33\_COMB\_IO, and VDD\_15\_COMB needs to be placed as close as possible to each pin (specifically H11, L13, and L12). It is recommended that the trace width for these three pins be at least 10 mils.

The R0 and R1 terminals connect to an external resistor to set the drive current for the PCI Express TX driver. The recommended resistor value is 14,560-Ω with 1% tolerance. A 14,560-Ω resistor is a custom value. To eliminate the need for a custom resistor, two series resistors are recommended: a 5,900-Ω 1% resistor and an 8,660- $\Omega$  1% resistor. Trace lengths must be kept short to minimize noise coupling into the reference resistor terminals.

#### **5.3 Power Supply Filtering Recommendations**

To meet the PCI Express jitter specifications, low-noise power supplies are required on several of the XIO1100 voltage terminals. The power terminals that require low-noise power include VDDA\_15 and VDDA\_33. This section provides guidelines for the filter design to create low-noise power sources.

The least expensive solution for low-noise power sources is to filter existing 3.3 V and 1.5 V power supplies. This solution requires analysis of the noise frequencies present on the power supplies. The XIO1100 has external interfaces operating at clock rates of 100 MHz, 125 MHz, 250 MHz, and 2.5 GHz. Other devices located near the XIO1100 may produce switching noise at different frequencies. Also, the power supplies that generate the 3.3 V and 1.5 V power rails may add low frequency ripple noise. Linear regulators have feedback loops that typically operate in the 100 kHz range. Switching power supplies typically have operating frequencies in the 500 kHz range. When analyzing power supply noise frequencies, the first, third, and fifth harmonic of every clock source should be considered.

Critical analog circuits within the XIO1100 must be shielded from this power-supply noise. The fundamental requirement for a filter design is to reduce power-supply noise to a peak-to-peak amplitude of less than 25 mV. This maximum noise amplitude should apply to all frequencies from 0 Hz to 12.5 GHz.

The following information should be considered when designing a power supply filter:

- 1. Ideally, the series resonance frequency for each filter component should be greater than the fifth harmonic of the maximum clock frequency. With a maximum clock frequency of 1.25 GHz, the third harmonic is 3.75 GHz and the fifth harmonic is 6.25 GHz. Finding inductors and capacitors with a series resonance frequency above 6.25 GHz is both difficult and expensive. Components with a series resonance frequency in the 4 to 6 GHz range are a good compromise.
- 2. The inductor(s) associated with the filter must have a dc resistance low enough to pass the required current for the connected power terminals. The voltage drop across the inductor must be low enough to meet the minus 10% voltage margin requirement associated with each XIO1100 power terminal. Power supply output voltage variation must be considered, as well as voltage drops associated with any connector pins and circuit board power distribution geometries.
- 3. The Q versus frequency curve associated with the inductor must be appropriate to reduce power terminal noise to less than the maximum peak−to−peak amplitude requirement for the XIO1100. Recommending a specific inductor is difficult, because every system design is different and therefore the noise frequencies and noise amplitudes are different. Many factors influence the inductor selection for the filter design. Power supplies must have adequate input and output filtering. A sufficient number of bulk and bypass capacitors is required to minimize switching noise. Assuming that board level power is properly filtered and minimal low frequency noise is present, frequencies less than 10 MHz, an inductor with a Q greater than 20 from approximately 10 MHz to 3 GHz should be adequate for most system applications.
- 4. The series component(s) in the filter may either be an inductor or a ferrite bead. Testing has been performed on both component types. When measuring PCI Express link jitter, the inductor or ferrite bead solutions produce equal results. When measuring circuit board EMI, the ferrite bead is a superior solution.
- 5. When designing filters associated with power distribution, the power supply is a low-impedance source, and the device power terminals are a low-impedance load. The best filter for this application is a T filter. See Figure 5−2 for a T filter circuit. Some systems may require this type of filter design if the power supplies or nearby components are exceptionally noisy. This type of filter design is recommended if a significant amount of low frequency noise (frequencies less than 10 MHz) is present in a system.
- 6. For most applications a Pi filter is adequate. See Figure 5−2 for a Pi filter circuit. When implementing a Pi filter, the two capacitors and the inductor must be located next to each other on the circuit board and must be connected together with wide, low impedance traces. Capacitor ground connections must be short and low-impedance.
- 7. If a significant amount of high frequency noise (frequencies greater than 300 MHz) is present in a system, creating an internal circuit board capacitor helps reduce this noise. This capacitor is accomplished by locating power and ground planes next to each other in the circuit board stack-up. A gap of 0.003 mils between the power and ground planes significantly reduces this high frequency noise.
- 8. Another option for filtering high-frequency logic noise is to create an internal board capacitor using signal layer copper plates. When a component requires a low-noise power supply, usually the Pi filter is located near the component. A plate capacitor may be created directly under the Pi filter. In the circuit board stack-up, select a signal layer that is physically located next to a ground plane. Then, generate an internal 0.25 inch by 0.25 inch plate on that signal layer. Assuming a 0.006 mil gap between the signal layer plate and the internal ground plane, this arrangement generates a 12 pF capacitor. By connecting this plate capacitor to the trace between the Pi filter and the component's power terminals, an internal circuit board high frequency bypass capacitor is created. This solution is extremely effective for switching frequencies above 300 MHz.

Figure 5−2 illustrates two different filter designs that may be used with the XIO1100 to provide low-noise power to critical power terminals.



#### **5.4 PCIe Layout Guidelines**

The XIO1100 TXP and TXN terminals comprise a low-voltage, 100-Ω differentially driven signal pair. The RXP and RXN terminals for the XIO1100 receive a low-voltage, 100-Ω differentially driven signal pair. The XIO1100 has integrated 50-Ω termination resistors to VSS on both the RXP and RXN terminals, eliminating the need for external components.

Each lane of the differential signal pair must be ac-coupled. The recommended value for the series capacitor is 0.1 μF. To minimize stray capacitance associated with the series capacitor circuit board solder pads, 0402-sized capacitors are recommended.

When routing a 2.5-Gb/s low-voltage, 100-Ω differentially driven signal pair, the following circuit board design guidelines must be considered:

- 1. The PCI Express drivers and receivers are designed to operate with adequate bit error rate margins over a 20" maximum length signal pair routed through FR4 circuit board material.
- 2. Each differential signal pair must be 100-Ω differential impedance with each single-ended lane measuring in the range of 50- $Ω$  to 55- $Ω$  impedance to ground.
- 3. The differential signal trace lengths associated with a PCI Express high-speed link must be length matched to minimize signal jitter. This length-matching requirement applies only to the P and N signals within a differential pair. The transmitter differential pair does not need to be length matched to the receiver differential pair. The absolute maximum trace length difference between the TXP signal and TXN signal must be less than 5 mils. This value also applies to the RXP and RXN signal pair.
- 4. If a differential signal pair is broken into segments by vias, series capacitors, or connectors, the length of the positive signal trace must be length matched to the negative signal trace for each segment. Trace length differences over all segments are additive and must be less than 5 mils.
- 5. The location of the series capacitors is critical. For add-in cards, the series capacitors are located between the TXP/TXN terminals and the PCI Express connector. In addition, the capacitors are placed near the PCI Express connector. This translates to two capacitors on the motherboard for the downstream link, and two capacitors on the add-in card for the upstream link. If both the upstream device and the downstream device reside on the same circuit board, the capacitors are located near the TXP/TXN terminals for each link.
- 6. The number of vias must be minimized. Each signal trace via reduces the maximum trace length by approximately 2 inches. For example: if 6 vias are needed, the maximum trace length is 8 inches.
- 7. When routing a differential signal pair, 45-degree angles are preferred over 90-degree angles. Signal trace length matching is easier with 45-degree angles, and overall signal trace length is reduced.
- 8. The differential signal pairs must not be routed over gaps in the power planes or ground planes. This causes impedance mismatches.
- 9. If vias are used to change from one signal layer to another signal layer, it is important to maintain the same 50-Ω impedance reference to the ground plane. Changing reference planes causes signal trace impedance mismatches. If changing reference planes cannot be prevented, bypass capacitors connecting the two reference planes next to the signal trace vias help reduce the impedance mismatch.

If possible, the differential signal pairs must be routed on the top and bottom layers of a circuit board. Signal propagation speeds are faster on external signal layers.

The XIO1100 supports two options for the PCI Express reference clock: a 100-MHz common differential reference clock or a 125-MHz asynchronous single-ended reference clock. Both implementations are described.

The first option is a system-wide 100-MHz differential reference clock. A single clock source with multiple differential clock outputs is connected to all PCI Express devices in the system. The differential connection between the clock source and each PCI Express device is point−to−point. This system implementation is referred to as a common clock design.

The XIO1100 is optimized for this type of system clock design. The REFCLK+ and REFCLK− terminals provide differential reference clock inputs to the XIO1100. The circuit board routing rules associated with the 100-MHz differential reference clock are the same as the 2.5-Gb/s TX and RX link routing rules already described. The only difference is that the differential reference clock does not require series capacitors. The requirement is a dc connection from the clock driver output to the XIO1100 receiver input.

Terminating the differential clock signal is circuit−board−design specific. However, the XIO1100 design has no internal 50-Ω−to−ground termination resistors. Both REFCLK inputs, which are at approximately 20 kΩ to ground, are high−impedance inputs.

The second option is a 125-MHz asynchronous single-ended reference clock. For this case, the devices at each end of the PCI Express link have different clock sources. The XIO1100 has a 125-MHz single-ended reference clock option for asynchronous clocking designs. When the CLK SEL input terminal is tied to VSS, this clocking mode is enabled.

The single-ended reference clock is attached to the REFCLK+ terminal. The REFCLK+ input, which is at approximately 20 kΩ, is a high-impedance input. Any clock termination design must account for a high-impedance input. The REFCLK− terminal needs to be attached to VSS.

#### **5.5 PIPE Interface Layout Guidelines**

The XIO1100 PIPE interface can operate at either 125 MHz or 250 MHz, depending on the state of the DDR EN pin. Due to the high frequencies, high-speed design techniques should be employed. When routing the PIPE interface, the following circuit board design guidelines must be considered:

- 1. Due to the synchronous clock design of the XIO1100, the TX\_DATA path and the RX\_DATA path do not require a matched length with respect to each other.
- 2. The TX DATA path signals should be length matched to each other. The tolerance is dependent on the setup/hold times for both the FPGA or ASIC and the XIO1100.
- 3. The RX\_DATA path signals should be length matched to each other. The tolerance is dependent on the setup/hold times for both the FPGA or ASIC and the XIO1100.
- 4. Because of the edge rates of the PIPE interface (0.9 ns rise and fall time at a 10 pF load), it is important to keep the traces as short as possible. It is recommended to keep the trace length below 2.5 inches (assuming FR4 and a velocity of 172 ps per inch) to reduce the effect of crosstalk. Obviously, increasing the edge-to-edge spacing of the traces also reduces the effect of crosstalk.
- 5. In cases where the trace length is long and/or goes through a connector, it is recommended to use series termination resistors on each PIPE signal. These resistors need to be placed as close as possible to the source (resistors for the RX\_DATA path next to the XIO1100 and resistors for the TX\_DATA path next to the FPGA or ASIC). The value of the series termination resistor depends on the impedance  $(Z_0)$  of the trace. Normally, the value of this resistor is  $Z_0$  minus the output impedance of the driver. For the XIO1100, the output impedance of the RX\_DATA path is  $25-\Omega$  (typ).

It is recommended to model your design before going to fabrication. An I/O Buffer Information Specification (IBIS) model of the XIO1100 is available upon request.

## <span id="page-32-0"></span>**6 Mechanical Data**



#### **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures. "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the  $\leq 1000$ ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **ZWS0100A**

#### **PACKAGE OUTLINE**

#### **NFBGA - 1.4 mm max height**

PLASTIC BALL GRID ARRAY



- per ASME Y14.5M.<br>This drawing is subject to change without notice.
- 



#### **EXAMPLE BOARD LAYOUT**

#### **ZWS0100A NFBGA - 1.4 mm max height**

PLASTIC BALL GRID ARRAY



NOTES: (continued)

Literature number SNVA009 (www.ti.com/lit/snva009).



### **EXAMPLE STENCIL DESIGN**

#### **ZWS0100A NFBGA - 1.4 mm max height**

PLASTIC BALL GRID ARRAY



NOTES: (continued)



#### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated