# Functional Safety Information LM74703-Q1 and LM74704-Q1 Functional Safety FIT Rate, FMD and Pin FMA

TEXAS INSTRUMENTS

## **Table of Contents**

| 1 Overview                                      | .1 |
|-------------------------------------------------|----|
| 2 Functional Safety Failure In Time (FIT) Rates | .2 |
| 3 Failure Mode Distribution (FMD)               |    |
| 4 Pin Failure Mode Analysis (Pin FMA)           |    |
| ······································          |    |

### Trademarks

All trademarks are the property of their respective owners.

### **1** Overview

This document contains information for LM74703-Q1 and LM74704-Q1 to aid in a functional safety system design. Information provided are:

- Functional Safety Failure In Time (FIT) rates of the semiconductor component estimated by the application of industry reliability standards
- · Component failure modes and their distribution (FMD) based on the primary function of the device

Figure 1-1 shows the device functional block diagram for reference.



Figure 1-1. Functional Block Diagram

1



LM74703-Q1 and LM74704-Q1 are developed using a quality-managed development process, but were not developed in accordance with the IEC 61508 or ISO 26262 standards.

# 2 Functional Safety Failure In Time (FIT) Rates

This section provides Functional Safety Failure In Time (FIT) rates for LM74703-Q1 and LM74704-Q1 based on two different industry-wide used reliability standards:

- Table 2-1 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11
- Table 2-2 provides FIT rates based on the Siemens Norm SN 29500-2

#### Table 2-1. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11

| FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) |
|------------------------------|------------------------------------------|
| Total Component FIT Rate     | 5                                        |
| Die FIT Rate                 | 3                                        |
| Package FIT Rate             | 2                                        |

The failure rate and mission profile information in Table 2-2 comes from the Reliability data handbook IEC TR 62380 / ISO 26262 part 11:

- Mission Profile: Motor Control from Table 11
- Power dissipation: 2mW
- Climate type: World-wide Table 8
- Package factor (lambda 3): Table 17b
- Substrate Material: FR4
- EOS FIT rate assumed: 0 FIT

#### Table 2-2. Component Failure Rates per Siemens Norm SN 29500-2

| Table | Category   | Reference FIT Rate | Reference Virtual T <sub>J</sub> |
|-------|------------|--------------------|----------------------------------|
| 5     | CMOS logic | 12                 | 55°C                             |

The Reference FIT Rate and Reference Virtual  $T_J$  (junction temperature) in Table 2-2 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4.

## **3** Failure Mode Distribution (FMD)

The failure mode distribution estimation for LM74703-Q1 and LM74704-Q1 in Table 3-1 comes from the combination of common failure modes listed in standards such as IEC 61508 and ISO 26262, the ratio of sub-circuit function size and complexity and from best engineering judgment.

The failure modes listed in this section reflect random failure events and do not include failures due to misuse or overstress.

| Die Failure Modes                                  | Failure Mode Distribution (%) |
|----------------------------------------------------|-------------------------------|
| GATE output voltage or timing not in specification | 25%                           |
| GATE Stuck at High                                 | 20%                           |
| GATE stuck at Low                                  | 30%                           |
| FETGOOD fails to trip or false trip                | 20%                           |
| Pin to Pin short                                   | 5%                            |



# 4 Pin Failure Mode Analysis (Pin FMA)

This section provides a Failure Mode Analysis (FMA) for the pins of the LM74703-Q1 and LM74704-Q1. The failure modes covered in this document include the typical pin-by-pin failure scenarios:

- Pin short-circuited to Ground (see Table 4-2)
- Pin open-circuited (see Table 4-3)
- Pin short-circuited to an adjacent pin (see Table 4-4)
- Pin short-circuited to supply (see Table 4-5)

Table 4-2 through Table 4-5 also indicate how these pin conditions can affect the device as per the failure effects classification in Table 4-1.

| Class | Failure Effects                                             |  |  |  |
|-------|-------------------------------------------------------------|--|--|--|
| A     | Potential device damage that affects functionality          |  |  |  |
| В     | No device damage, but loss of functionality                 |  |  |  |
| С     | No device damage, but performance degradation               |  |  |  |
| D     | No device damage, no impact to functionality or performance |  |  |  |

#### Table 4-1. TI Classification of Failure Effects

Figure 4-1 shows the LM74703-Q1 and LM74704-Q1 pin diagram. For a detailed description of the device pins please refer to the *Pin Configuration* and *Functions* section in the LM74703-Q1 and LM74704-Q1 data sheet.



Figure 4-1. Pin Diagram

The pin FMA is provided under the assumption that the device is operating under the specified ranges within the Recommended Operating Conditions section of the data sheet.

| Pin Name | Pin No. | Description of Potential Failure Effects                                                                                                                                    | Failure<br>Effect<br>Class |
|----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| EN       | 1       | Device does not power up<br>External FET can get hot due to Body Diode conduction and be damaged                                                                            | В                          |
| FETGOOD  | 3       | <ol> <li>PGOOD cannot assert high in open drain variant (LM74704-Q1)</li> <li>PGOOD cannot assert high in push-pull variant (LM74703-Q1) and device Iq increases</li> </ol> | В                          |
| VCAP+    | 4       | Device can be damaged due to internal paths from ANODE to VCAP<br>External FET can get hot due to Body Diode conduction and be damaged                                      | A                          |
| VCAP-    | 5       | Device can be damaged. External FET can get hot due to Body Diode conduction and be damaged                                                                                 | A                          |
| ANODE    | 6       | Equivalent to supply short to GND. Device does not power up                                                                                                                 | В                          |
| GATE     | 7       | External FET does not turn ON<br>External FET can get hot due to Body Diode conduction and be damaged<br>Device can be damaged due to diode path between Anode and GATE     | A                          |
| CATHODE  | 8       | Equivalent to output short to GND<br>Linear regulation and reverse current blocking functionality is lost                                                                   | В                          |

#### Table 4-2. Pin FMA for Device Pins Short-Circuited to Ground

3

| Pin Name | Pin No. | Description of Potential Failure Effects                                                                                 | Failure<br>Effect<br>Class |
|----------|---------|--------------------------------------------------------------------------------------------------------------------------|----------------------------|
| EN       | 1       | Device is in OFF state due to internal pull down<br>External FET can get hot due to Body Diode conduction and be damaged | В                          |
| GND      | 2       | Device does not power up<br>External FET can get hot due to Body Diode conduction and be damaged                         | В                          |
| FETGOOD  | 3       | FETGOOD information is not provided to monitoring system                                                                 | В                          |
| VCAP+    | 4       | External FET does not turn ON<br>External FET can get hot due to Body Diode conduction and be damaged                    | В                          |
| VCAP-    | 5       | External FET does not turn ON<br>External FET can get hot due to Body Diode conduction and be damaged                    | В                          |
| ANODE    | 6       | Device does not power up<br>External FET can get hot due to Body Diode conduction and be damaged                         | В                          |
| GATE     | 7       | External FET does not turn ON<br>External FET can get hot due to Body Diode conduction and be damaged                    | В                          |
| CATHODE  | 8       | The external FET is fully ON, functions as an ON/OFF switch<br>Reverse Current Blocking feature is lost                  | В                          |

#### Table 4-3. Pin FMA for Device Pins Open Circuited

#### Table 4-4. Pin FMA for Device Pins Short Circuited to Adjacent Pin

| Pin Name | Shorted<br>to | Description of Potential Failure Effects                                                                                                                                                                                                                                                                                                   | Failure<br>Effect<br>Class |
|----------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| EN       | GND           | Device does not power up<br>External FET can get hot due to Body Diode conduction and get damaged                                                                                                                                                                                                                                          | В                          |
| GND      | FETGOO<br>D   | <ol> <li>PGOOD cannot assert high in open drain variant (LM74704-Q1)</li> <li>PGOOD cannot assert high in push-pull variant (LM74703-Q1) and device Iq increases</li> </ol>                                                                                                                                                                | В                          |
| FETGOOD  | VCAP+         | <ol> <li>High current flows in the push-pull variant (LM74703-Q1) and device can heat up</li> <li>High current flows when FETGOOD pin tries to go low, device can heat up in open drain variant (LM74704-Q1)</li> <li>In both the variants, VCAP+ collapses when high current flows into PGOOD pin hence GATE can be turned OFF</li> </ol> | A                          |
| VCAP-    | ANODE         | No impact                                                                                                                                                                                                                                                                                                                                  | С                          |
| ANODE    | GATE          | External FET does not turn ON<br>External FET can get hot due to Body Diode conduction and be damaged                                                                                                                                                                                                                                      | В                          |
| GATE     | CATHOD<br>E   | External FET does not turn ON<br>External FET can get hot due to Body Diode conduction and be damaged                                                                                                                                                                                                                                      | В                          |

| Pin Name | Pin No. | Description of Potential Failure Effects                                                                                                                                                                              | Failure<br>Effect<br>Class |
|----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| EN       | 1       | Device is always on as EN is pulled to supply                                                                                                                                                                         | В                          |
| GND      | 2       | Equivalent to supply short to GND. Device does not power up                                                                                                                                                           | В                          |
| FETGOOD  | 3       | <ol> <li>High current flows in the push-pull variant (LM74703-Q1) and device can heat up</li> <li>High current flows when PGOOD pin tries to go low, device can heat up in open drain variant (LM74704-Q1)</li> </ol> | A                          |
| VCAP+    | 4       | Device cannot turn ON external FET Gate<br>External FET can get hot due to body diode conduction and be damaged                                                                                                       | В                          |
| VCAP-    | 5       | No impact                                                                                                                                                                                                             | С                          |
| ANODE    | 6       | No impact                                                                                                                                                                                                             | D                          |
| GATE     | 7       | External FET does not turn ON<br>External FET can get hot due to body diode conduction and be damaged                                                                                                                 | В                          |
| CATHODE  | 8       | Ideal diode functionality is not available                                                                                                                                                                            | В                          |

#### Table 4-5. Pin FMA for Device Pins Short Circuited to Supply

5

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated