# Application Note **TDP2004 Schematic Checklist**



Vishesh Pithadiya

#### ABSTRACT

This schematic checklist provides a brief explanation of each TDP2004 device pin, and the recommended configuration of TDP2004 device pins for default operation. The TDP2004 is a DisplayPort<sup>™</sup> (DP) linear redriver. The device complies with the VESA DisplayPort standard Version 1.4, 2.0, and 2.1; and supports a 1-4 lane Main Link interface signaling up to UHBR20 (20Gbps per lane). Additionally, this device is position independent. The TDP2004 can be placed inside source, cable, or sink, effectively providing a *negative loss* component to the overall link budget. The TDP2004 has the ability to be configured via GPIO, I2C, or EEPROM.

This document is intended to aid design at the system level for general applications, but must not be the only resource used. In addition to this list, use the information in the *TDP2004 Four-Channel 20Gbps DisplayPort 2.1 Linear Redriver*, *TDP2004 Evaluation Module*, and associated documents to gain a full understanding of device functionality.

## **Table of Contents**

| 1 Introduction                | .2 |
|-------------------------------|----|
| 2 TDP2004 Schematic Checklist | .2 |
| 3 Summary                     | 4  |
| 4 References                  | 4  |
|                               |    |

### Trademarks

DisplayPort<sup>™</sup> is a trademark of VESA. All trademarks are the property of their respective owners.

1

# 1 Introduction

This document includes the functionality, provides a recommendation, and provide additional considerations for each pin of the TDP2004. This data is encapsulated in Table 2-1.

# 2 TDP2004 Schematic Checklist

# Table 2-1. TDP2004 Schematic Checklist

| PIN NAME              | PIN NUMBERS                       | PIN DESCRIPTION                                                                                                                                                                                                                                                    | RECOMMENDATION                                                                                                                                                  | ADDITIONAL PIN<br>CONSIDERATIONS                                                                                                                                                                                                                                                                                                           |  |  |  |  |
|-----------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Main Link Input Pins  |                                   |                                                                                                                                                                                                                                                                    |                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| RX[0:3] P/N           | 30, 29, 33, 32, 37, 36, 40,<br>39 | DisplayPort main link<br>differential input                                                                                                                                                                                                                        | AC-coupled connection<br>from GPU to the TDP2004                                                                                                                | In the case of the<br>DP connector connected<br>to the TDP2004 input,<br>the AC-coupling cap can<br>already be populated on<br>the GPU side. If so,<br>then the TDP2004 input<br>can be DC-coupled. If<br>the TDP2004 input is still<br>AC-coupled, please make<br>sure the total capacitance<br>does not violate the DP<br>specification. |  |  |  |  |
| Main Link Output Pins |                                   |                                                                                                                                                                                                                                                                    | T                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| TX[0:3] P/N           | 19, 20, 16, 17, 12, 13, 9,<br>10  | DisplayPort main link<br>differential output                                                                                                                                                                                                                       | 75nF to 200nF AC-<br>coupled connection from<br>the TDP2004 to the sink or<br>the connector                                                                     |                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| Control Pins          |                                   |                                                                                                                                                                                                                                                                    |                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| MODE                  | 25                                | Selects between<br>configuration modes:<br>L0: Pin-strap mode<br>L1: SMbus/ I2C primary<br>mode<br>L2: SMBus/ I2C secondary<br>mode                                                                                                                                | Tie $1k\Omega$ to ground for pin-<br>strap mode<br>Tie $8.25k\Omega$ to ground for<br>EEPROM control<br>Tie $24.9k\Omega$ to ground for<br>external I2C control |                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| DONEn                 | 7                                 | Indicates completion of valid EEPROM register load operation.                                                                                                                                                                                                      | Only required for SMBus/<br>I2C primary mode. If not<br>using this mode leave<br>floating                                                                       | If using SMBus/ I2C<br>Primary mode, external<br>4.7kΩ pull-up required for<br>operation.                                                                                                                                                                                                                                                  |  |  |  |  |
| READ_EN_N             | 33                                | This pin controls the<br>initiation of the SMBus/<br>I2C primary mode<br>EEPROM read operation                                                                                                                                                                     | Only required for SMBus/<br>I2C primary mode. If not<br>using this mode leave<br>floating                                                                       | If using SMBus/ I2C<br>Primary mode:<br>After power up, when the<br>pin is low, the device<br>initiates the SMBus / I2C<br>Primary mode EEPROM<br>read function.                                                                                                                                                                           |  |  |  |  |
| EQ0/ ADDR0            | 23                                | In pin-strap mode this<br>pin selects the linear<br>equalization (CTLE) for<br>channels 0-3. This pin is<br>sampled at power-up only.<br>In SMBus/ I2C secondary<br>mode, this pin sets the I2C<br>secondary address. This<br>pin is sampled at power-<br>up only. | Tie 1k $\Omega$ to ground for pin-<br>strap mode                                                                                                                | See table 6-4 in data<br>sheet for SMBus/ I2C<br>secondary mode                                                                                                                                                                                                                                                                            |  |  |  |  |



|            |                                     |                                                                                                                                                                                                                                                                    |                                                                                                                | CONSIDERATIONS                                                     |  |  |
|------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|--|--|
| EQ1/ ADDR1 | 24                                  | In pin-strap mode this<br>pin selects the linear<br>equalization (CTLE) for<br>channels 0-3. This pin is<br>sampled at power-up only.<br>In SMBus/ I2C secondary<br>mode, this pin sets the I2C<br>secondary address. This<br>pin is sampled at power-<br>up only. | Tie 24.9kΩ to ground for pin-strap mode                                                                        | See table 6-4 in data<br>sheet for SMBus/ I2C<br>secondary mode    |  |  |
| GAIN/ SDA  | 27                                  | In pin-strap mode this pin<br>selects the flat gain (AC &<br>DC) from the input to the<br>output. This pin is sampled<br>at power-up only.<br>In SMBus/ I2C mode this<br>pin serves as serial data<br>and an external pull-up is<br>required                       | Leave floating in pin-strap<br>mode                                                                            | External 4.7kΩ pull up<br>resistor required for<br>SMBus/ I2C mode |  |  |
| TEST/ SCL  | 26                                  | In pin-strap mode this is a<br>TI internal test<br>In SMBus/ I2C mode this<br>pin serves as serial clock                                                                                                                                                           | This needs to be pulled<br>down via a 10kΩ resistor<br>in pin-strap mode                                       | External 4.7kΩ pull up<br>resistor required for<br>SMBus/ I2C mode |  |  |
| PD         | 6                                   | 2-level logic controlling<br>the operating state of<br>the redriver. Active in all<br>device control modes. The<br>pin has internal $1M\Omega$ weak<br>pull-down resistor.                                                                                         | Leave floating                                                                                                 |                                                                    |  |  |
| VCC        | 14, 15, 34, 35                      | Power supply pins. VCC = 3.3V ±10%                                                                                                                                                                                                                                 | The VCC pins on this<br>device must be connected<br>through a low-resistance<br>path to the board VCC<br>plane | Install a decoupling<br>capacitor to GND near<br>each VCC pin      |  |  |
| GND        | 1, 8, 11, 18, 21, 28, 31, 38,<br>EP | Ground reference for the device                                                                                                                                                                                                                                    | The exposed pad must be connected to one or more ground planes                                                 |                                                                    |  |  |



# 3 Summary

Please follow the guidelines found in this schematic checklist when designing the TDP2004, but also consider the surrounding system as well. Additionally, when designing the TDP2004 in a system is very important to consider functional flexibility. Having the option for pin-strap and I2C mode when implementing the device allows for much easier debug and better control of the configuration and status of the TDP2004.

## 4 References

- Texas Instruments, TDP2004 Four-Channel 20Gbps DisplayPort 2.1 Linear Redriver, data sheet.
- Texas Instruments, TDP2004 Evaluation Module, user's guide.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated