# **Advantages of using PMOS-type low-dropout linear regulators in battery applications**

# **By Brian M. King**

*Applications Specialist*

# **Introduction**

The proliferation of battery-powered equipment has increased the demand for low-dropout linear regulators (LDOs). LDOs are advantageous in these applications because they offer inexpensive, reliable solutions and require few components or little board area. The circuit model for a typical LDO consists of a pass element, sampling network, voltage reference, error amplifier, and externally connected capacitors at the input and output of the device. Figure 1 shows the circuit blocks of a typical linear regulator. The pass element is arguably the most important part of the LDO in battery applications. The technology used for the pass element can increase the useful life of the battery.

The pass element can be either a bipolar transistor or a MOSFET. The general difference between these is how the pass element is driven. A bipolar pass element is a current-driven device, whereas the MOSFET is a voltagedriven device. In addition, the pass element can be either an N-type (NPN or NMOS) or a P-type (PNP or PMOS) device. N-type devices require a positive drive signal with respect to the output, while P-type devices are driven from a negative signal with respect to the input. Generating a positive drive signal becomes difficult at low input voltages. As a result, LDOs that operate from low input voltages typically are implemented with P-type devices.

When an LDO is selected for a particular application, there are several factors that must be considered. These factors include the dropout voltage  $(V_{\text{DO}})$ , ground current, noise, input voltage, and thermal response. In low-voltage battery applications, there are two basic factors that make



### **Figure 2. Comparison of typical PNP and PMOS LDO voltages**





PMOS pass elements much more attractive than PNP pass elements. These two factors are the ground current and dropout voltage. The low ground current and low dropout voltage of PMOS devices can extend the useful life of a battery. Texas Instruments has a wide variety of LDOs containing PMOS pass elements.

# **Dropout voltage**

The *dropout voltage* is the minimum input-to-output differential voltage required to maintain output voltage regulation. In other words, the minimum allowable input voltage is equal to the sum of the output voltage and the dropout voltage.

The collector-to-emitter voltage drop  $(V_{\text{CE}})$  of the transistor determines the dropout voltage of an LDO that contains a PNP transistor as the pass element. The  $V_{\text{CE}}$  of any given PNP LDO is determined by the physical design of the transistor. In some PNP LDOs, the gain of the transistor is decreased to achieve a lower V<sub>CE</sub>. However, decreasing the gain results in a higher base current and, consequently, a higher ground current. Thus, in order to achieve a lower dropout voltage in PNP LDOs, a higher ground current usually is compromised. The PNP collectorto-emitter voltage drop increases as the collector current increases. As a result, the dropout voltage of a PNP LDO is dependent on the load current.

As a PMOS LDO encounters a dropout condition, the PMOS pass element becomes linear. When a PMOS device is saturated, the pass element acts as a fixed, low-value resistor. This resistance is referred to as the drain-to-source on resistance  $(R_{ds(on)})$ . The  $R_{ds(on)}$  of a PMOS device is determined by the physical design of the MOSFET and the available gate drive. The dropout voltage for PMOS LDOs is equal to the output current times the  $R_{\text{ds}(on)}$  of the MOSFET. Thus, the dropout voltage of PMOS LDOs is also dependent on the output current.

In lower-current applications, PMOS LDOs typically have a lower  $V_{\text{DO}}$  than that of PNP LDOs. Figure 2 compares the dropout voltage of a PNP LDO with that of a PMOS LDO. The curve for the PNP LDO is typical of a fixed +3.3-V output, 250-mA device. The PMOS curve characterizes the dropout voltage of the Texas Instruments TPS77333, which also produces +3.3 V at 250 mA.

# **Ground current**

*Ground current* is the difference between the input and output currents and is returned to the input supply through the ground pin of the LDO. The ground current is actually the sum of all the internal bias currents of the LDO. These currents include the reference, sampling network, error amplifier, and pass-element drive currents. Figure 3 shows the locations of these currents. Since the ground current decreases the efficiency of the LDO, it is desirable to minimize this current. The current drawn by the reference, sampling network, and error amplifier is typically quite low, usually less than 100 µA. The drive current for the pass element, however, varies substantially, depending on the type of pass element. In LDOs that contain a PNP transistor, the pass-element drive current makes up a majority of the ground current.

The *quiescent current* of an LDO is defined as the current drawn by the LDO with the output current set to zero. Some vendors, including Texas Instruments, use this term to describe the ground current. When LDO devices are compared, specific attention should be given to the terminology and test conditions used by the different vendors.

Figure 4 shows the curves for a typical PNP transistor in an LDO. The drive current for a PNP transistor is essentially equal to the base current  $(I<sub>B</sub>$  in Figure 4), and the LDO output current is essentially equal to the collector current  $(I_C)$ . During normal operation of the LDO, the PNP transistor is operated in the active region shown in Figure 4. In this region, the drive current for a PNP is proportional to the output current by the current gain of the transistor, β. For an average bipolar pass-element transistor, the current gain is between 20 and 100. This means that the drive current is 20 to 100 times smaller than the required output current.

Figure 5 shows the curves for a typical PMOS transistor in an LDO. The LDO output current corresponds to the drain current  $(I_D)$ . As with a PNP LDO, a PMOS LDO operates in the active region during normal conditions. In this region, varying the gate-to-source voltage  $(V_{GS})$  controls the output current.

The drive current for a PMOS device is determined by the parasitic leakage of the device and is nearly unmeasurable. This results in a much lower ground current than that

#### **Continued on next page**







**Figure 4. Typical PNP pass-element curves**

# **Figure 5. Typical PMOS pass-element curves**



of a PNP LDO. Figure 6 compares the ground current of a typical 3.3-V, 250-mA PNP LDO with that of the TPS77333. A 3.75-V input voltage is assumed in this figure. The dependency of the PNP ground current on the load current is evident in this plot, while the TPS77333 ground current remains constant over the entire load range.

In an LDO containing a PNP transistor, the input voltage will affect the ground current. As the voltage drop across the pass element decreases (i.e., as the input voltage approaches the output voltage), the PNP transistor will enter the dropout region shown in Figure 4. When this happens, the transistor requires more base current in order to sustain the output current; i.e., the current gain of the transistor decreases. When operated in a dropout condition, the current gain of a PNP LDO can decrease to a value of less than 1. As a result, the ground current of PNP LDOs increases when a dropout condition is encountered. By comparison, the leakage current of a PMOS device remains fairly constant as the LDO enters the dropout region.

#### **Noise**

There are two main characteristics that are of concern when it comes to noise in LDOs. These are the internally generated noise and the power supply ripple rejection (PSRR).

Some designers avoid using a PMOS LDO under the perception that it generates more noise than a PNP LDO. In actuality, the reference and the amplifier are the primary sources of noise, not the pass element. Device manufacturers can reduce the amount of noise generated by an LDO by improving the design of the reference and amplifier.

The PSRR is a measure of how well an LDO attenuates input ripple across a band of frequencies (usually 10 Hz to 1 MHz.) The PSRR is determined by the output impedance of the pass element and the ability of the LDO amplifier to reject supply noise. PNP LDOs typically exhibit better PSRR characteristics than PMOS LDOs. However, the

**Figure 7. Battery-discharge characteristics**



### **Continued from previous page Figure 6. Comparison of typical PNP and PMOS LDO ground currents**



PSRR of an LDO can be improved by increasing the gain of the feedback path or decreasing the ESR of the output capacitor. Selecting an LDO with a well-designed amplifier and proper selection of the output capacitor are the keys to a good PSRR response.

### **Low input voltage**

As mentioned previously, a PMOS pass element is a voltagedriven device. The drive voltage for a PMOS LDO is derived from the input voltage. As a result, the maximum drive voltage is limited by the magnitude of the input voltage. All PMOS devices have a threshold voltage. When the drive voltage drops below the threshold voltage, the PMOS device turns off.

Similarly, even though a PNP transistor is a currentdriven device, the emitter-to-base voltage  $(V_{FB})$  of a PNP pass element is derived from the input voltage. In order for a PNP pass element to conduct current, the input voltage must be greater than the  $V_{EB}$  of the transistor. However, since the transconductance of a PNP pass element is higher than that of a PMOS pass element, a PNP LDO can be designed to operate at a lower input voltage than a PMOS LDO. In applications where the input voltage may be less than  $1.5 \text{ V}$ , the use of a bipolar LDO should be considered.

# **Effect on battery life**

As mentioned previously, LDOs that contain PNP transistors as the pass element have a higher ground current than those that contain PMOS transistors. The input current to the LDO is equal to the sum of the ground current and output current. Over the life of a battery, the higher ground current of a PNP LDO will drain the charge more quickly than will a PMOS LDO.

Consider, for example, a 3.3-V application that draws a continuous current of 100 mA from a rechargeable lithium ion battery that has the discharge characteristics shown in Figure 7. If a PNP LDO with the ground current characteristics shown in Figure 6 were used, the ground current would be about 1.7 mA. Thus, the total input current to

the PNP LDO would be about 101.7 mA. By comparison, if a TPS77333 were used in this application, the ground current would be about 90 µA, and the total input current would be about 100.09 mA. The discharge of the battery versus operating time for these examples is shown in Figure 8. As shown in Figure 8, the larger input current of the PNP LDO will discharge the battery faster than will the PMOS LDO.

The dropout voltage of the LDO affects how much operating time is available from the battery. As can be seen in Figure 2, the PNP LDO has a dropout voltage of about 250 mV at 100 mA, while the TPS77333 has a dropout voltage of around 80 mV at 100 mA. The LDOs encounter a dropout condition when the battery voltage decays to the output voltage (3.3 V) plus the dropout voltage of the LDO. Thus the PNP LDO starts to drop out at 3.55 V, while the PMOS LDO starts to drop out at 3.38 V. The points where the PNP LDO and TPS77333 drop out are shown in Figure 8. Because of the combined effects of the ground current and dropout voltage, the PNP LDO reaches a dropout condition after 11.6 hours, while the TPS77333 drops out after 12.2 hours. Thus, in this example, using a PMOS LDO would increase the operating time of the battery by over 5%.

#### **Figure 8. Battery voltage versus operating time**



# **Operation in dropout**

PNP-type LDOs can accelerate the decay of battery voltage at the end of battery life. Once the input voltage decreases to a dropout condition, the PNP transistor will saturate, requiring a larger amount of base current. This will increase the ground current and, in turn, increase the load demand on the battery at the end of its life. Consequently, the battery voltage will decrease more sharply after the LDO enters the dropout region. By comparison, since a PMOS transistor is voltage-driven, the drive current remains fairly constant as the battery voltage decays. This effect can become extremely important in applications where the LDO is designed to operate in the dropout region for a majority of the battery life.

# **Thermal response**

Another factor to consider is how the two types of LDOs respond to changes in temperature. The examples given assumed a junction temperature of 25ºC. The dropout voltage of both PNP- and PMOS-type LDOs usually increases as the junction temperature increases. The Rds(on) of a PMOS device is typically 1.7 times higher at  $125\textdegree$ C than at  $25\textdegree$ C. As a result, the dropout voltage of the TPS77333 increases by about 56 mV at 125ºC. The dropout voltage of a PNP LDO at a given load current also increases proportionally to the junction temperature. From the previous example, the  $V_{\text{DO}}$  of a 3.3-V, 250-mA PNP LDO typically will be 100 mV higher at 125ºC than at 25ºC. At these current levels, PMOS LDOs exhibit a better dropout performance over this temperature range.

The ground currents of PMOS and PNP LDOs behave differently as the junction temperature changes. The current gain of a bipolar transistor typically increases as the junction temperature increases. As a result, the ground current of a PNP LDO may be 50% lower at 125ºC than at 25ºC. For the previous example, it would be reasonable to expect the ground current to be about 900 µA at 125ºC with a 100-mA load. Conversely, the ground current of a PMOS LDO usually remains fairly constant as the junction temperature changes. For example, the ground current of the TPS77333 may rise only from 90 µA to 120 µA at a junction temperature of 125ºC. Even with an increase in junction temperature, the PMOS ground current is an order of magnitude lower than the PNP ground current.

#### **Summary**

Because of the nature of the drive current, PMOS LDOs tend to have a significantly lower ground current than PNP LDOs. As a result, PNP LDOs tend to drain the battery voltage more quickly than PMOS LDOs. PMOS LDOs also tend to have a lower dropout voltage than most PNP LDOs. The lower dropout voltage allows the PMOS LDOs to operate from a lower input voltage, which also extends the useful life of the battery. Even over an extended temperature range, the choice of pass-element technology can impact greatly how efficiently a battery is utilized.

#### **Continued on next page**

#### **Continued from previous page**

# **Texas Instruments LDO selection guide**

TI's LDO product line contains a wide variety of MOSFET, bipolar, and dual LDOs targeted to different output voltages and load requirements. A comparison of the dropout voltages and ground currents of TI's MOSFET LDOs is shown in Table 1. All of these LDOs contain an enable pin that allows the designer to control the startup of the LDO. In addition, some TI MOSFET LDOs contain other features such as a Power Good signal and a RESET (SVS, Power On Reset) signal. The Power Good signal monitors the output voltage and can be used by the circuit designer to

generate an alarm or Power OK signal. The RESET signal incorporates a precision delay with the Power Good signal and can be used as a signal in processor applications.

Texas Instruments also offers some dual-output MOSFET LDOs, shown in Table 2. These LDOs are available in a variety of output voltage combinations. In addition, the TPS701 and TPS707 families offer a sequencing function that allows the designer to set the power-up sequence of the two outputs.

Table 3 provides a comparison of the dropout voltages and ground currents of TI's bipolar LDOs. The bipolar LDO family offers output voltages ranging from 1.5 V to 12 V, as well as some adjustable output devices.



#### **Table 1. Texas Instruments MOSFET LDO linear regulators**

# **References**

For more information related to this article, you can download an Acrobat Reader file at www-s.ti.com/sc/techlit/ *litnumber* and replace *"litnumber"* with the **TI Lit. #** for the materials listed below.

#### **Document Title TI Lit. #**

- 1. Tom Kugelstadt, "Fundamental Theory of PMOS Low-Dropout Voltage Regulators," Application Report . . . . . . . . . . . . . . . . . . . . [.slva068](http://www-s.ti.com/sc/techlit/slva068) 2. Bang S. Lee, "Technical Review of Low
- Dropout Voltage Regulator Operation and Performance," Application Report . . . . . . . . . slva072

#### 3. Bang S. Lee, "Understanding the Terms and Definitions of LDO Voltage Regulators," Application Report .......... [.slva079](http://www-s.ti.com/sc/techlit/slva079)

4. James Wong, "A Low-Noise Low Dropout Regulator for Portable Equipment," *Power Conversion and Intelligent Motion* (May 1990), pp. 38-43. —

# **Related Web sites**

#### **<http://power.ti.com>**

# **Table 2. Texas Instruments dual-output LDO linear regulators**



#### **Table 3. Texas Instruments bipolar LDO linear regulators**



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:



Audio **[www.ti.com/audio](http://www.ti.com/audio)** Automotive **[www.ti.com/automotive](http://www.ti.com/automotive)** Broadband **[www.ti.com/broadband](http://www.ti.com/broadband)** Digital control **[www.ti.com/digitalcontrol](http://www.ti.com/digitalcontrol)** Military **[www.ti.com/military](http://www.ti.com/military)** Optical Networking **[www.ti.com/opticalnetwork](http://www.ti.com/opticalnetwork)** Security **[www.ti.com/security](http://www.ti.com/security)** Telephony **[www.ti.com/telephony](http://www.ti.com/telephony)**  Video & Imaging **[www.ti.com/video](http://www.ti.com/video)** Wireless **[www.ti.com/wireless](http://www.ti.com/wireless)**

# TI Worldwide Technical Support

#### **Internet**

**TI Semiconductor Product Information Center Home Page** [support.ti.com](http://support.ti.com)

**TI Semiconductor KnowledgeBase Home Page** [support.ti.com/sc/knowledgebase](http://support.ti.com/sc/knowledgebase)

# **Product Information Centers**



#### **C011905**

**Safe Harbor Statement:** This publication may contain forwardlooking statements that involve a number of risks and uncertainties. These "forward-looking statements" are intended to qualify for the safe harbor from liability established by the Private Securities Litigation Reform Act of 1995. These forwardlooking statements generally can be identified by phrases such as TI or its management "believes," "expects," "anticipates," "foresees," "forecasts," "estimates" or other words or phrases arly, such statements herein that describe the company strategy, outlook, objectives, als also are forward-looking statements. g statements are subject to certain risks it could cause actual results to differ in forward-looking statements. Please nt Form 10-K for more information on the that could materially affect future results laim any intention or obligation to update tatements as a result of developments of this publication.

**Trademarks:** PowerFLEX and PowerPAD are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

© 2005 Texas Instruments Incorporated