





**TS3USB3031** SCDS348D - SEPTEMBER 2013 - REVISED AUGUST 2024

# TS3USB3031 2-Channel, 1:3, USB 2.0 High-Speed (480Mbps) and Mobile High-Definition Link (MHL) or Mobility Display Port (MyDP) Switch

#### 1 Features

- V<sub>CC</sub> range: 2.5V to 4.3V
- Mobile high-definition link (MHL) or mobility display port (MyDP) switch:
  - Bandwidth (-3dB): 6.5GHz
  - $R_{ON}$  (typical): 5.5 $\Omega$
  - C<sub>ON</sub> (typical): 1.3pF
- USB switches (2 sets):
  - Bandwidth (-3dB): 6.5GHz
  - $R_{ON}$  (typical):  $4.5\Omega$
  - C<sub>ON</sub> (typical): 1pF
- Current consumption: 28µA (typical)
- Special features:
  - I<sub>OFF</sub> protection prevents current leakage in powered-down state ( $V_{CC} = 0V$ )
  - 1.8V compatible control inputs (SEL)
  - Overvoltage tolerance (OVT) on all I/O pins up to 5.5V without external components
- ESD performance:
  - 2kV human-body model (A114B, class II)
  - 1kV charged-device model (C101)
- - 12-pin VQFN package (1.8mm × 1.8mm, 0.4mm pitch)

## 2 Applications

- **Smart phones**
- **Tablets**
- Mobile phones
- Portable instrumentation
- Digital cameras USB 2.0 MHL

## 3 Description

The TS3USB3031 device is a 2-channel, 1:3 multiplexer that includes a high-speed Mobile High-Definition Link (MHL), Mobility Display Port (MyDP) switch, and USB 2.0 High-Speed (480Mbps) switches in the same package. These configurations allow the system designer to save board space and eliminate multiple connectors buy using a common USB or Mico-USB connector for MHL/MyDP signals and two sets of USB data. The MHL/MyDP path supports the latest MHL Rev. 3.0 specification.

The TS3USB3031 has a V<sub>CC</sub> range of 2.5V to 4.3V and supports overvoltage tolerance (OVT) feature, which allows the I/O pins to withstand overvoltage conditions (up to 5.5V). The power-off protection feature forces all I/O pins to be in high impedance mode when power is not present, allowing full isolation of the signals lines under such condition without excessive leakage current. The select pins of TS3USB3031 are compatible with 1.8V control voltage, allowing them to be directly interfaced with the General Purpose I/O (GPIO) from a mobile processor with out needing additional voltage level shifting circuitry.

The TS3USB3031 is available in a small 1.8mm × 1.8mm 12-pin VQFN package designed for mobile applications.

#### **Package Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | PACAKGE SIZE(2) |  |  |
|-------------|------------------------|-----------------|--|--|
| TS3USB3031  | RMG (VQFN, 12)         | 1.8mm × 1.8mm   |  |  |

- For all available packages, see the orderable addendum at the end of the data sheet.
- The package size (length × width) is a nominal value and includes pins, where applicable.



Copyright © 2016, Texas Instruments Incorporated

### **Switch Diagram**



## **Table of Contents**

| 1 Features1                           | 6.4 Device Functional Modes                         | 10 |
|---------------------------------------|-----------------------------------------------------|----|
| 2 Applications 1                      | 7 Application and Implementation                    | 11 |
| 3 Description1                        | 7.1 Application Information                         | 11 |
| 4 Pin Configuration and Functions3    | 7.2 Typical Application                             |    |
| 5 Specifications4                     | 7.3 Power Supply Recommendations                    |    |
| 5.1 Absolute Maximum Ratings4         | 7.4 Layout                                          |    |
| 5.2 ESD Ratings4                      | 8 Device and Documentation Support                  |    |
| 5.3 Recommended Operating Conditions4 | 8.1 Documentation Support                           | 17 |
| 5.4 Thermal Information4              | 8.2 Receiving Notification of Documentation Updates | 17 |
| 5.5 Electrical Characteristics5       | 8.3 Support Resources                               | 17 |
| 5.6 Dynamic Characteristics5          | 8.4 Trademarks                                      | 17 |
| 5.7 Typical Characteristics6          | 8.5 Electrostatic Discharge Caution                 | 17 |
| 6 Detailed Description10              | 8.6 Glossary                                        |    |
| 6.1 Overview10                        | 9 Revision History                                  |    |
| 6.2 Functional Block Diagram10        | 10 Mechanical, Packaging, and Orderable             |    |
| 6.3 Feature Description10             | Information                                         | 18 |
|                                       |                                                     |    |



# 4 Pin Configuration and Functions



Figure 4-1. RMG Package, 12-Pin VQFN (Top View)

Figure 4-2. RMG Package, 12-Pin VQFN (Bottom View)

**Table 4-1. Pin Functions** 

|       | PIN |                     | DESCRIPTION                     |
|-------|-----|---------------------|---------------------------------|
| NAME  | NO. | TYPE <sup>(1)</sup> | DESCRIPTION                     |
| SEL0  | 1   | I                   | Digital control Input           |
| SEL1  | 2   | I                   | Digital control Input           |
| USB1+ | 3   | I/O                 | Differential signal path 1      |
| USB1- | 4   | I/O                 | Differential signal path 1      |
| USB2+ | 5   | I/O                 | Differential signal path 2      |
| USB2- | 6   | I/O                 | Differential signal path 2      |
| MHL+  | 7   | I/O                 | Differential signal path 3      |
| MHL-  | 8   | I/O                 | Differential signal path 3      |
| GND   | 9   | G                   | Ground                          |
| D-    | 10  | I/O                 | Common Differential signal path |
| D+    | 11  | I/O                 | Common Differential signal path |
| VCC   | 12  | Р                   | Power Supply                    |

(1) G = Ground, I = Input, O = Output, P = Power



## **5 Specifications**

## 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1) (2)

|                  |                                                           | MIN  | MAX | UNIT |
|------------------|-----------------------------------------------------------|------|-----|------|
| V <sub>CC</sub>  | Supply voltage <sup>(3)</sup>                             | -0.3 | 5.5 | V    |
| V <sub>I/O</sub> | Input/Output DC voltage <sup>(3)</sup>                    | -0.3 | 5.5 | V    |
| I <sub>K</sub>   | Input/Output port diode current (VI/O < 0)                | -50  |     | mA   |
| VI               | Digital input voltage (SEL0, SEL1)                        | -0.3 | 5.5 |      |
| I <sub>IK</sub>  | Digital logic input clamp current (VI < 0) <sup>(3)</sup> | -50  |     | mA   |
| I <sub>I/O</sub> | Continuous switch DC output current (USB and MHL)         |      | 60  | mA   |
| T <sub>stg</sub> | Storage temperature                                       | -65  | 150 | °C   |

- (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.
- (2) The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum.
- (3) All voltages are with respect to ground, unless otherwise specified.

## 5.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| V                  | Electroctatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 | V    |
| V <sub>(ESD)</sub> |                         | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions. Pins listed as ±2000 V may actually have higher performance.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions. Pins listed as ±1000 V may actually have higher performance.

#### 5.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                                    |                                                                        | MIN | MAX             | UNIT |
|----------------------------------------------------|------------------------------------------------------------------------|-----|-----------------|------|
| V <sub>CC</sub>                                    | Supply voltage                                                         | 2.5 | 4.3             | V    |
| V <sub>I/O (USB)</sub> ,<br>V <sub>I/O (MHL)</sub> | Analog voltage                                                         | 0   | 3.6             | V    |
| VI                                                 | Digital input voltage (SEL0, SEL1)                                     | 0   | V <sub>CC</sub> | V    |
| T <sub>RAMP (VCC)</sub>                            | Power supply ramp time requirement (VCC)                               | 100 | 1000            | µs/V |
| I <sub>I/O, PEAK</sub>                             | Peak switch DC output current (1-ms duration pulse at <10% duty cycle) |     | 150             | mA   |
| T <sub>A</sub>                                     | Operating free-air temperature                                         | -40 | 85              | °C   |

#### 5.4 Thermal Information

|                       |                                              | TS3USB3031 |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | RMG (VQFN) | UNIT |
|                       |                                              | 12 PINS    |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 160.8      | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 95.5       | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 91.2       | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 7.4        | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 91.2       | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note.

Submit Document Feedback

## **5.5 Electrical Characteristics**

 $T_A$  = -40°C to 85°C, typical values are at  $V_{CC}$  = 3.3 V and  $T_A$  = 25°C (unless otherwise noted)

|                              | PARAMETER                                       | TEST CONDITIONS                                                                                    | MIN | TYP | MAX | UNIT |
|------------------------------|-------------------------------------------------|----------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| MHL SWITC                    | СН                                              |                                                                                                    |     |     |     |      |
| R <sub>ON</sub>              | ON-state resistance                             | V <sub>CC</sub> = 2.5 V, V <sub>I/O</sub> = 1.5V, I <sub>ON</sub> = -8 mA (see Figure 6-1)         |     | 5.5 | 7   | Ω    |
| ΔR <sub>ON</sub>             | ON-state resistance match between + and – paths | V <sub>CC</sub> = 2.5 V, V <sub>I/O</sub> = 1.5 V, I <sub>ON</sub> = -8 mA                         |     | 0.1 |     | Ω    |
| R <sub>ON (FLAT)</sub>       | ON-state resistance flatness                    | $V_{CC}$ = 2.5 V, $V_{I/O}$ = 1.5 V to 3.3 V, $I_{ON}$ = -8 mA                                     |     | 1   |     | Ω    |
| I <sub>OZ</sub>              | OFF leakage current                             | $V_{CC}$ = 4.3 V, Switch OFF, $V_{MHL+/MHL-}$ = 1.5 V to 3.3 V, $V_{D+/D-}$ = 0 V (see Figure 6-2) | -2  |     | 2   | μA   |
| I <sub>OFF</sub>             | Power-off leakage current                       | $V_{CC}$ = 0 V, Power off, $V_{MHL+/MHL-}$ = 1.5 V to 3.3 V, $V_{D+/D-}$ = NC                      | -10 |     | 10  | μA   |
| I <sub>ON</sub>              | ON leakage current                              | $V_{CC}$ = 4.3 V, Switch ON, $V_{MHL+/MHL-}$ = 1.5 V to 3.3 V, $V_{D+/D-}$ = NC                    | -2  |     | 2   | μA   |
| USB SWITC                    | CH (USB1 and USB2)                              |                                                                                                    |     |     |     |      |
| R <sub>ON</sub>              | ON-state resistance                             | $V_{CC} = 2.5 \text{ V}, V_{I/O} = 0.4 \text{ V}, I_{ON} = -8 \text{ mA (see Figure 6-1)}$         |     | 4.5 | 6   | Ω    |
| ΔR <sub>ON</sub>             | ON-state resistance match between + and – paths | $V_{CC} = 2.5 \text{ V}, V_{I/O} = 0.4 \text{ V}, I_{ON} = -8 \text{ mA}$                          |     | 0.1 |     | Ω    |
| R <sub>ON (FLAT)</sub>       | ON-state resistance flatness                    | $V_{CC} = 2.5 \text{ V}, V_{I/O} = 0 \text{ V to } 0.4 \text{ V}, I_{ON} = -8 \text{ mA}$          |     | 1   |     | Ω    |
| I <sub>OZ</sub>              | OFF leakage current                             | $V_{CC}$ = 4.3 V, Switch OFF, $V_{USB+/USB-}$ = 0 V to 0.4 V, $V_{D+/D-}$ = 0 V (see Figure 6-2)   | -2  |     | 2   | μA   |
| I <sub>OFF</sub>             | Power-off leakage current                       | $V_{CC}$ = 0 V, Switch ON or OFF,<br>$V_{USB+/USB-}$ = 0 V to 0.4 V, $V_{D+/D-}$ = NC              | -10 |     | 10  | μA   |
| I <sub>ON</sub>              | ON leakage current                              | $V_{CC}$ = 4.3 V, Switch ON, $V_{USB+/USB-}$ = 0 V to 0.4 V, $V_{D+/D-}$ = NC                      | -2  |     | 2   | μA   |
| DIGITAL CONTROL INPUTS (SEL) |                                                 |                                                                                                    |     |     |     |      |
| V <sub>IH</sub>              | Input logic high                                | V <sub>CC</sub> = 2.5 V to 4.3 V                                                                   | 1.3 |     |     | V    |
| V <sub>IL</sub>              | Input logic low                                 | V <sub>CC</sub> = 2.5 V to 4.3 V                                                                   |     |     | 0.6 | V    |
| I <sub>IN</sub>              | Input leakage current                           | $V_{CC}$ = 4.3 V, $V_{I/O}$ = 0 V to 3.6 V, $V_{IN}$ = 0 V to 4.3 V                                | -10 |     | 10  | μΑ   |

## **5.6 Dynamic Characteristics**

 $T_A = -40$ °C to 85°C. Typical values are at  $V_{CC} = 3.3$  V,  $T_A = 25$ °C (unless otherwise noted)

|                        | PARAMETER                                               | TEST CONDITIONS                                                                                              | MIN 7 | TYP N | MAX | UNIT |
|------------------------|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-------|-------|-----|------|
| t <sub>pd</sub>        | Propagation delay                                       | $R_L = 50 \Omega$ , $CL = 5 pF$ , $V_{CC} = 2.5 V$ to 4.3 V, $V_{I/O(USB)} = 0.4 V$ , $V_{I/O(MHL)} = 3.3 V$ |       | 50    |     | ps   |
| t <sub>switch</sub>    | Switching time between USB/MHL channels in active modes | $R_L = 50 \Omega$ , $CL = 5 pF$ , $V_{CC} = 2.5 V$ to 4.3 V, $V_{I/O(USB)} = 0.4 V$ , $V_{I/O(MHL)} = 3.3 V$ |       |       | 400 | ns   |
| t <sub>ON</sub>        | Switch turnon time (from disabled to active mode)       | $R_L = 50 \Omega$ , $CL = 5 pF$ , $V_{CC} = 2.5 V$ to 4.3 V, $V_{I/O(USB)} = 0.4 V$ , $V_{I/O(MHL)} = 3.3 V$ |       |       | 100 | μs   |
| t <sub>OFF</sub>       | Switch turnoff time (from active to disabled mode)      | $R_L = 50 \Omega$ , $CL = 5 pF$ , $V_{CC} = 2.5 V$ to 4.3 V, $V_{I/O(USB)} = 0.4 V$ , $V_{I/O(MHL)} = 3.3 V$ |       |       | 100 | μs   |
| C <sub>ON(MHL)</sub>   | MHL path, ON capacitance                                | $V_{CC} = 3.3 \text{ V}, V_{I/O} = 0 \text{ V or } 3.3 \text{ V}, f = 240 \text{ MHz}, \text{ Switch ON}$    |       | 1.3   |     | pF   |
| C <sub>ON(USB)</sub>   | USB1 and USB2 paths, ON capacitance                     | $V_{CC}$ = 3.3 V, $V_{I/O}$ = 0 V or 3.3 V, f = 240 MHz, Switch ON                                           |       | 1     |     | pF   |
| C <sub>OFF(MHL)</sub>  | MHL path, OFF capacitance                               | $V_{CC}$ = 3.3 V, $V_{I/O}$ = 0 V or 3.3 V, f = 240 MHz, Switch OFF                                          |       | 1     |     | pF   |
| C <sub>OFF(USB)</sub>  | USB1 and USB2 paths, OFF capacitance                    | $V_{CC}$ = 3.3 V, $V_{I/O}$ = 0 V or 3.3 V, f = 240 MHz, Switch OFF                                          |       | 0.8   |     | pF   |
| Cı                     | Digital input capacitance                               | V <sub>CC</sub> = 3.3 V, V <sub>I</sub> = 0 V or 2 V                                                         |       | 2.2   |     | pF   |
| O <sub>ISO (MHL)</sub> | MHL path, OFF isolation                                 | $V_S$ = -10 dBm, $V_{DC\_BIAS}$ = 2.4 V, RT = 50 $\Omega$ , f = 240 MHz (see Figure 6-3), Switch OFF         |       | -38   |     | dB   |
| O <sub>ISO (USB)</sub> | USB path, OFF isolation                                 | $V_S$ = -10 dBm, $V_{DC\_BIAS}$ = 0.2 V RT = 50 $\Omega$ , f = 240 MHz (see Figure 6-3), Switch OFF          |       | -38   |     | dB   |



 $T_A = -40$ °C to 85°C, Typical values are at  $V_{CC} = 3.3$  V,  $T_A = 25$ °C (unless otherwise noted)

|                         | PARAMETER                 | TEST CONDITIONS                                                                                     | MIN | TYP | MAX | UNIT |
|-------------------------|---------------------------|-----------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| X <sub>TALK (MHL)</sub> | MHL channel crosstalk     | $V_S$ = -10 dBm, $V_{DC\_BIAS}$ = 2.4 V, RT = 50 $\Omega$ , f = 240 MHz (see Figure 6-4), Switch ON |     | -41 |     | dB   |
| X <sub>TALK (USB)</sub> | USB channel crosstalk     | $V_S$ = -10 dBm, $V_{DC\_BIAS}$ = 0.2 V, RT = 50 $\Omega$ , f = 240 MHz (see Figure 6-4), Switch ON |     | -38 |     | dB   |
| BW <sub>(MHL)</sub>     | MHL path, –3-dB bandwidth | $V_{CC}$ = 2.5 V to 4.3 V, $R_L$ = 50 $\Omega$ (see Figure 6-5), Switch ON                          |     | 6.5 |     | GHz  |
| BW <sub>(USB)</sub>     | USB path, –3-dB bandwidth | $V_{CC}$ = 2.5 V to 4.3 V, $R_L$ = 50 $\Omega$ (See Figure 6-5), Switch ON                          |     | 6.5 |     | GHz  |
| SUPPLY                  |                           |                                                                                                     |     |     |     |      |
| V <sub>CC</sub>         | Power supply voltage      |                                                                                                     | 2.5 |     | 4.3 | V    |
| I <sub>CC</sub>         | Positive supply current   | $V_{CC}$ = 4.3 V, $V_{IN}$ = $V_{CC}$ or GND, $V_{I/O}$ = 0 V, Switch ON or OFF                     |     | 28  | 40  | μА   |

## **5.7 Typical Characteristics**



Figure 5-1. ON-Resistance vs  $V_{\text{I/O}}$  for MHL Switch



Figure 5-2. ON-Resistance vs  $V_{\text{I/O}}$  for USB Switch







Figure 5-4. Bandwidth for USB Switch



Figure 5-5. OFF Isolation vs Frequency for MHL Path



Figure 5-6. OFF Isolation vs Frequency for USB Path



Figure 5-7. Cross Talk vs Frequency for MHL Path



Figure 5-8. Cross Talk vs Frequency for USB Path



## **Parameter Measurement Information**



Copyright © 2016, Texas Instruments Incorporated

Figure 6-1. ON-State Resistance (R<sub>ON</sub>)



Copyright © 2016, Texas Instruments Incorporated

Figure 6-2. OFF Leakage Current (I<sub>OZ</sub>)



Copyright © 2016, Texas Instruments Incorporated

Figure 6-3. Differential Off-Isolation (O<sub>ISO</sub>)





Copyright © 2016, Texas Instruments Incorporated

Figure 6-4. Crosstalk (Xtalk)



Copyright © 2016, Texas Instruments Incorporated

Figure 6-5. Differential Bandwidth (BW)

## **6 Detailed Description**

#### 6.1 Overview

The TS3USB3031 device is a 2-channel, 1:3 multiplexer that includes a high-speed Mobile High-Definition Link (MHL) or Mobility Display Port (MyDP) switch and USB 2.0 High-Speed (480 Mbps) switches in the same package. This device is used in many high-speed differential 1:3 mux applications.

## 6.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

### **6.3 Feature Description**

#### 6.3.1 I<sub>OFF</sub> Protection

 $I_{OFF}$  protection prevents current leakage through the device when  $V_{cc}$  = 0 V This allows signals to be present on the D± and USB/MHL± pins before the device is powered up without damaging the device or system.

#### 6.3.2 1.8-V Compatible Logic

The TS3USB3031 device supports 1.8-V logic irrespective to the supply voltage applied to the IC.

### 6.3.3 Overvoltage Tolerant (OVT)

The D± and USB/MHL± pins of the device can support signals up to 5.5 V without damaging the device. This protects the TS3USB3031 in case the VBUS pin of the USB connector is shorted to the signal path without additional components added.

### **6.4 Device Functional Modes**

Table 6-1 lists the functional modes of the TS3USB3031.

**Table 6-1. Function Table** 

| SEL1     | SEL0 | SWITCH STATUS                  |  |  |
|----------|------|--------------------------------|--|--|
| Low      | Low  | D+/D- connected to USB1+/USB1- |  |  |
| Low High |      | D+/D- connected to USB2+/USB2- |  |  |
| High     | Low  | D+/D- connected to MHL+/MHL-   |  |  |
| High     | High | USB and MHL switches in High-Z |  |  |

Submit Document Feedback



## 7 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## 7.1 Application Information

The TS3USB3031 is a passive, bidirectional, 2-channel 1:3 switch that can be used in many high speed 1:3 switching applications. This device was designed originally for USB 2.0 and Mobile High-Definition Link applications but can be used for general signal switching applications such as I<sup>2</sup>C, UART, LVDS, and so forth.

### 7.2 Typical Application

Figure 7-1 represents a typical application of the TS3USB3031 MHL switch. The TS3USB3031 is used to switch signals between the two sets of USB paths, which go to either the baseband or application processor, and the MHL path, which goes to the HDMI to MHL bridge. The TS3USB3031 has internal 6-M $\Omega$  pulldown resistors on SEL0 and SEL1. The pulldown on SEL0 and SEL1 ensure the USB1 channel is selected by default. The TS5A3157 is a separate SPDT switch that is used to switch between the MHL CBUS and the USB ID line that is required for USB OTG (USB On-The-Go) application.



Figure 7-1. Typical TS3USB3031 Application



#### 7.2.1 Design Requirements

Design requirements of the MHL and USB 1.0,1.1, and 2.0 standards must be followed.

The TS3USB3031 has internal 6-M $\Omega$  pulldown resistors on SEL0 and SEL1 so no external resistors are required on the logic pins. The pulldown on SEL0 and SEL1 ensure the USB1 channel is selected by default.

The TS5A3157 is a separate SPDT switch that is used to switch between the CBUS of the MHL and the USB ID line that is required for USB OTG (USB On-The-Go) application.

### 7.2.2 Detailed Design Procedure

The TS3USB3031 can be properly operated without any external components. However, TI recommends that unused signal I/O pins must be connected to ground through a  $50-\Omega$  resistor to prevent signal reflections back into the device.

### 7.2.3 Application Curves

#### 7.2.3.1 MHL Eye Pattern



Figure 7-2. Eye Pattern Error Histogram: 2.25 Gbps With No Device



Figure 7-3. Time Interval Error Histogram: 2.25
Gbps With No Device



Figure 7-4. Eye Pattern Error Histogram: 2.25 Gbps With TS3USB3031 (Added Jitter = 5.04 ps)



Figure 7-5. Time Interval Error Histogram: 2.25 Gbps With TS3USB3031 (Added Jitter = 5.04 ps)



Figure 7-6. Eye Pattern Error Histogram: 3.0 Gbps
With No Device



Figure 7-7. Time Interval Error Histogram: 3.0 Gbps With No Device



Figure 7-8. Eye Pattern Error Histogram: 3.0 Gbps With TS3USB3031 (Added Jitter = 2.57 ps)



Figure 7-9. Time Interval Error Histogram: 3.0 Gbps With TS3USB3031 (Added Jitter = 2.57 ps)



Figure 7-10. Eye Pattern Error Histogram: 4.5 Gbps With No Device



Figure 7-11. Time Interval Error Histogram: 4.5
Gbps With No Device





Figure 7-12. Eye Pattern Error Histogram: 4.5 Gbps With TS3USB3031 (Added Jitter = 1.13 ps)



Figure 7-13. Time Interval Error Histogram: 4.5 Gbps With TS3USB3031 (Added Jitter = 1.13 ps)

#### 7.2.3.2 USB EYE Pattern



Figure 7-14. 480-Mbps USB 2.0 Eye Pattern With No Device



Figure 7-15. 480-Mbps USB 2.0 Eye Pattern for USB Switch

### 7.3 Power Supply Recommendations

Power to the device is supplied through the  $V_{CC}$  pin. TI recommends placing a bypass capacitor as close as possible to the supply pin  $V_{CC}$  to help smooth out lower frequency noise to provide better load regulation across the frequency spectrum.

This device does not require any power sequencing with respect to other devices in the system due to the power off isolation feature. The power off isolation feature allows signals to be present on the signal path pins before the device is powered up without damaging the device.

#### 7.4 Layout

#### 7.4.1 Layout Guidelines

Place supply bypass capacitors as close to the  $V_{CC}$  pin as possible and avoid placing the bypass caps near the D+ and D- traces.

The high-speed D+ and D- traces must always be of equal length and must be no more than four inches; otherwise, the eye diagram performance may degrade. A high-speed USB connection is made through a shielded, twisted pair cable with a differential characteristic impedance. In the layout, the impedance of D+ and D- traces must match the cable characteristic differential impedance for optimal performance.

Route the high-speed USB signals using a minimum of vias and corners which reduces signal reflections and impedance changes. When a via must be used, increase the clearance size around the via to minimize the capacitance. Each via introduces discontinuities in the transmission line of the signal and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points on twisted pair lines; through-hole pins are not recommended.

When it becomes necessary to turn 90°, use two 45° turns or an arc instead of making a single 90° turn. This reduces reflections on the signal traces by minimizing impedance discontinuities.

Do not route USB traces under or near crystals, oscillators, clock signal generators, switching regulators, mounting holes, magnetic devices, or ICs that use or duplicate clock signals.

Avoid stubs on the high-speed USB signals because the stubs cause signal reflections. If a stub is unavoidable, then the stub must be less than 200 mm.

Route all high-speed USB signal traces over continuous GND planes, with no interruptions.

Avoid crossing over anti-etch, commonly found with plane splits.

Due to high frequencies associated with the USB, a printed circuit board with at least four layers is recommended: two signal layers separated by a ground layer and a power layer. The majority of signal traces must run on a single layer, preferably top layer. Immediately next to this layer must be the GND plane, which is solid with no cuts. Avoid running signal traces across a split in the ground or power plane. When running across split planes is unavoidable, sufficient decoupling must be used. Minimizing the number of signal vias reduces EMI by reducing inductance at high frequencies. For more information on layout guidelines, see *High Speed Layout Guidelines* and *USB 2.0 Board Design and Layout Guidelines*.



## 7.4.2 Layout Example



Figure 7-16. Layout Recommendation

## 8 Device and Documentation Support

## 8.1 Documentation Support

#### 8.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, High Speed Layout Guidelines
- Texas Instruments, USB 2.0 Board Design and Layout Guidelines

## 8.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 8.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 8.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 8.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 8.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

## 9 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| C | hanges from Revision C (March 2017) to Revision D (August 2024)                                  | Page    |
|---|--------------------------------------------------------------------------------------------------|---------|
| • | Updated the numbering format for tables, figures, and cross-references throughout the document   | 1       |
| • | Changed pitch dimension from 0.5mm to 0.4mm                                                      | 1       |
| • | Changed the 480-Mbps USB 2.0 Eye Pattern for USB Switch graph.                                   |         |
| • | Changed SEL2 pin name to SEL0 in the Layout Example image to keep consistency across the data si | heet 16 |
| _ |                                                                                                  |         |
|   |                                                                                                  |         |
| _ |                                                                                                  |         |

### 

Copyright © 2024 Texas Instruments Incorporated



| Changes from Revision A (September 2013) to Revision B (December 2016)                                                                                                                                                                                                                                                                                                                                                                                                                          | Page                                                       |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|
| <ul> <li>Added Applications list, ESD Ratings table, Feature Description section, Device Function Application and Implementation section, Power Supply Recommendations section, Layer and Documentation Support section, and Mechanical, Packaging, and Orderable Inform</li> <li>Deleted Ordering Information table; see Package Option Addendum at the end of the d</li> <li>Moved Peak switch DC output current parameter From: Absolute Maximum Ratings To: Operating Conditions</li> </ul> | out section, Device nation section1 ata sheet1 Recommended |
| Changes from Povision * / June 2012) to Povision A (Sontomber 2012)                                                                                                                                                                                                                                                                                                                                                                                                                             | Daga                                                       |
| Changes from Revision * (June 2013) to Revision A (September 2013)  • Added TYPICAL CHARACTERISTICS section                                                                                                                                                                                                                                                                                                                                                                                     | Pa                                                         |

# 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Document Feedback

www.ti.com 5-Jul-2024

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                    |              |                      |         |
| TS3USB3031RMGR   | ACTIVE | WQFN         | RMG                | 12   | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | DY                   | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 26-Sep-2024

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TS3USB3031RMGR | WQFN            | RMG                | 12 | 3000 | 180.0                    | 8.4                      | 2.05       | 2.05       | 1.0        | 4.0        | 8.0       | Q2               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 26-Sep-2024



### \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TS3USB3031RMGR | WQFN         | RMG             | 12   | 3000 | 182.0       | 182.0      | 20.0        |



PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated