











SN74LVC1G373

SCES528E - DECEMBER 2003 - REVISED SEPTEMBER 2016

# SN74LVC1G373 Single D-Type Latch With 3-State Output

#### **Features**

- Available in the Texas Instruments NanoFree™ Package
- Supports 5-V V<sub>CC</sub> Operation
- Inputs Accept Voltages to 5.5 V
- Provides Down Translation to V<sub>CC</sub>
- Max  $t_{pd}$  of 4 ns at 3.3 V
- Low Power Consumption: 10-µA Maximum I<sub>CC</sub>
- ±24-mA Output Drive at 3.3 V
- Ioff Supports Live Insertion, Partial-Power-Down Mode, and Back Drive Protection
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II

## **Applications**

- Servers
- **Printers**
- Telecom and Grid Infrastructure
- Memory Addressing
- **Buffer Registers**
- Electronic Point of Sale

## 3 Description

The SN74LVC1G373 device is a single D-type latch designed for 1.65-V to 5.5-V V<sub>CC</sub> operation.

This device is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. While the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the logic levels set up at the D inputs.

NanoFree™ package technology is a major breakthrough in IC packaging concepts, using the die as the package.

OE does not affect the internal operations of the latch. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

#### Device Information(1)

| PACKAGE NUMBER  | PACKAGE    | BODY SIZE (NOM)   |
|-----------------|------------|-------------------|
| SN74LVC1G373DBV | SOT-23 (6) | 2.90 mm × 1.60 mm |
| SN74LVC1G373DCK | SC70 (6)   | 2.00 mm × 1.25 mm |
| SN74LVC1G373YZP | DSBGA (6)  | 1.41 mm × 0.91 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Logic Diagram (Positive Logic)





#### **Table of Contents**

| 1 | Features 1                                                     | 8  | Detailed Description                                | . 12 |
|---|----------------------------------------------------------------|----|-----------------------------------------------------|------|
| 2 | Applications 1                                                 |    | 8.1 Overview                                        |      |
| 3 | Description 1                                                  |    | 8.2 Functional Block Diagram                        | 12   |
| 4 | Revision History                                               |    | 8.3 Feature Description                             | 12   |
| 5 | Pin Configuration and Functions                                |    | 8.4 Device Functional Modes                         | 12   |
| 6 | Specifications4                                                | 9  | Application and Implementation                      | . 13 |
| ٠ | 6.1 Absolute Maximum Ratings                                   |    | 9.1 Application Information                         | 13   |
|   | 6.2 ESD Ratings                                                |    | 9.2 Typical Application                             | 13   |
|   | 6.3 Recommended Operating Conditions                           | 10 | Power Supply Recommendations                        | . 15 |
|   | 6.4 Thermal Information                                        | 11 | Layout                                              | . 15 |
|   | 6.5 Electrical Characteristics                                 |    | 11.1 Layout Guidelines                              |      |
|   | 6.6 Timing Requirements: $T_A = -40^{\circ}\text{C}$ to 85°C   |    | 11.2 Layout Example                                 | 15   |
|   | 6.7 Timing Requirements: $T_A = -40^{\circ}$ C to 125°C        | 12 |                                                     |      |
|   | 6.8 Switching Characteristics: $T_A = -40^{\circ}$ C to 85°C 7 |    | 12.1 Receiving Notification of Documentation Update |      |
|   | 6.9 Switching Characteristics: $T_A = -40^{\circ}$ C to 85°C 7 |    | 12.2 Community Resource                             |      |
|   | 6.10 Switching Characteristics: $T_A = -40$ °C to 125°C 8      |    | 12.3 Trademarks                                     | 16   |
|   | 6.11 Operating Characteristics 8                               |    | 12.4 Electrostatic Discharge Caution                | 16   |
|   | 6.12 Typical Characteristics9                                  |    | 12.5 Glossary                                       |      |
| 7 | Parameter Measurement Information 10                           | 13 |                                                     |      |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision D (December 2013) to Revision E

Page

Added Applications section, Device Information table, ESD Ratings table, Feature Description section, Device
Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout
section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information
section

## Changes from Revision C (May 2007) to Revision D

Page

Updated document to new TI data sheet format.
 Deleted Ordering Information table; see POA at the end of the data sheet.

Submit Documentation Feedback



# 5 Pin Configuration and Functions





See mechanical drawings for dimensions.



### **Pin Functions**

| PIN |                 | 1/0 | DESCRIPTION                                     |
|-----|-----------------|-----|-------------------------------------------------|
| NO. | NAME            | I/O | DESCRIPTION                                     |
| 1   | LE              | I   | Latch Enable; output follows D input when high  |
| 2   | GND             | _   | Ground                                          |
| 3   | D               | I   | D latch input                                   |
| 4   | Q               | 0   | Q latch output                                  |
| 5   | V <sub>CC</sub> | _   | Power pin                                       |
| 6   | ŌĒ              | I   | Active Low Output Enable; Hi-Z output when high |



## 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                                                                     |                    | MIN  | MAX                   | UNIT |
|------------------|-------------------------------------------------------------------------------------|--------------------|------|-----------------------|------|
| $V_{CC}$         | Supply voltage                                                                      |                    |      |                       |      |
| VI               | Input voltage <sup>(2)</sup>                                                        |                    | -0.5 | 6.5                   | V    |
| Vo               | Voltage range applied to any output in the high-impedance or power-off state (2)(3) |                    |      | 6.5                   | V    |
| Vo               | Voltage range applied to any output in the high or low state (2)(3)                 |                    |      | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub>  | Input clamp current                                                                 | V <sub>I</sub> < 0 |      | -50                   | mA   |
| I <sub>OK</sub>  | Output clamp current                                                                | V <sub>O</sub> < 0 |      | -50                   | mA   |
| Io               | Continuous output current                                                           |                    |      | ±50                   | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND                                   |                    |      | ±100                  | mA   |
| $T_{J}$          | Absolute maximum Junction temperature                                               |                    |      | 150                   | °C   |
| T <sub>stg</sub> | Storage temperature                                                                 |                    | -65  | 150                   | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

Submit Documentation Feedback

Copyright © 2003–2016, Texas Instruments Incorporated

<sup>(2)</sup> The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(3)</sup> The value of V<sub>CC</sub> is provided in the Recommended Operating Conditions.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. CDM tested on DBV package



## 6.3 Recommended Operating Conditions

Soo (1)

|                 |                                    |                                                                              | MIN                    | MAX                    | UNIT |
|-----------------|------------------------------------|------------------------------------------------------------------------------|------------------------|------------------------|------|
| V <sub>CC</sub> | Cumply valtage                     | Operating                                                                    | 1.65                   | 5.5                    | V    |
| vcc             | Supply voltage                     | Data retention only                                                          | 1.5                    |                        | V    |
| .,              |                                    | V <sub>CC</sub> = 1.65 V to 1.95 V                                           | 0.65 × V <sub>CC</sub> | 5.5                    |      |
|                 | LPak Laval Sanat valta va          | V <sub>CC</sub> = 2.3 V to 2.7 V                                             | 1.7                    | 5.5                    |      |
| $V_{IH}$        | High-level input voltage           | V <sub>CC</sub> = 3 V to 3.6 V                                               | 2                      | 5.5                    | V    |
|                 |                                    | V <sub>CC</sub> = 4.5 V to 5.5 V                                             | 0.7 × V <sub>CC</sub>  | 5.5                    |      |
|                 |                                    | V <sub>CC</sub> = 1.65 V to 1.95 V                                           | 0                      | 0.35 × V <sub>CC</sub> |      |
|                 | Law lawel input welters            | V <sub>CC</sub> = 2.3 V to 2.7 V                                             | 0                      | 0.7                    | .,   |
| $V_{IL}$        | Low-level input voltage            | V <sub>CC</sub> = 3 V to 3.6 V                                               | 0                      | 0.8                    | V    |
|                 |                                    | V <sub>CC</sub> = 4.5 V to 5.5 V                                             | 0                      | $0.3 \times V_{CC}$    |      |
| Vo              | Output voltage                     | •                                                                            | 0                      | V <sub>CC</sub>        | V    |
|                 |                                    | V <sub>CC</sub> = 1.65 V                                                     |                        | -4                     |      |
|                 |                                    | V <sub>CC</sub> = 2.3 V                                                      |                        | -8                     |      |
| I <sub>OH</sub> | High-level output current          | evel output current $V_{CC} = 3 \text{ V}$                                   |                        | -16                    | mA   |
|                 |                                    |                                                                              |                        | -24                    |      |
|                 |                                    | V <sub>CC</sub> = 4.5 V                                                      |                        | -32                    |      |
|                 |                                    | V <sub>CC</sub> = 1.65 V                                                     |                        | 4                      |      |
|                 |                                    | V <sub>CC</sub> = 2.3 V                                                      |                        | 8                      |      |
| l <sub>OL</sub> | Low-level output current           | V 0.V                                                                        |                        | 16                     | mA   |
|                 |                                    | V <sub>CC</sub> = 3 V                                                        | 24                     |                        |      |
|                 |                                    | V <sub>CC</sub> = 4.5 V                                                      |                        | 32                     |      |
|                 |                                    | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}, 2.5 \text{ V} \pm 0.2 \text{ V}$ |                        | 20                     |      |
| Δt/Δν           | Input transition rise or fall rate | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$                                   |                        | 10                     | ns/V |
|                 |                                    | V <sub>CC</sub> = 5 V ± 0.5 V                                                |                        | 5                      |      |
| _               |                                    | DSBGA package                                                                | -40                    | 85                     | 00   |
| $T_A$           | Operating free-air temperature     | All other packages                                                           | -40                    | 125                    | °C   |

<sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. See the TI application report, *Implications of Slow or Floating CMOS Inputs* (SCBA004).

#### 6.4 Thermal Information

|                               |                                              |              | SN74LVC1G373 |             |      |
|-------------------------------|----------------------------------------------|--------------|--------------|-------------|------|
| THERMAL METRIC <sup>(1)</sup> |                                              | DBV (SOT-23) | DCK (SC70)   | YZP (DSBGA) | UNIT |
|                               |                                              | 6 PINS       | 6 PINS       | 6 PINS      |      |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance       | 219.8        | 255.2        | 131         | °C/W |
| $R_{\theta JC(top)}$          | Junction-to-case (top) thermal resistance    | 189          | 121.9        | 1.3         | °C/W |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | 65.8         | 58           | 22.6        | °C/W |
| ΨЈТ                           | Junction-to-top characterization parameter   | 67.3         | 7.2          | 5.2         | °C/W |
| ΨЈВ                           | Junction-to-board characterization parameter | 65.2         | 57.3         | 22.6        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



#### 6.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER        | TEST CON                                                        | IDITIONS                | V <sub>cc</sub>       | MIN | TYP <sup>(1)</sup> | MAX  | UNIT |
|------------------|-----------------------------------------------------------------|-------------------------|-----------------------|-----|--------------------|------|------|
|                  | I <sub>OH</sub> = -100 μA                                       | 1.65 V to 5.5 V         | V <sub>CC</sub> - 0.1 |     |                    |      |      |
| V <sub>OH</sub>  | $I_{OH} = -4 \text{ mA}$                                        | 1.65 V                  | 1.2                   |     |                    |      |      |
|                  | $I_{OH} = -8 \text{ mA}$                                        |                         | 2.3 V                 | 1.9 |                    |      | V    |
|                  | I <sub>OH</sub> = -16 mA                                        |                         | 3 V                   | 2.4 |                    |      | V    |
|                  | I <sub>OH</sub> = -24 mA                                        |                         | 3 V                   | 2.3 |                    |      |      |
|                  | I <sub>OH</sub> = -32 mA                                        |                         | 4.5 V                 | 3.8 |                    |      |      |
|                  | I <sub>OL</sub> = 100 μA                                        |                         | 1.65 V to 5.5 V       |     |                    | 0.1  |      |
|                  | I <sub>OL</sub> = 4 mA                                          |                         | 1.65 V                |     |                    | 0.45 |      |
|                  | I <sub>OL</sub> = 8 mA                                          | 2.3 V                   |                       |     | 0.3                |      |      |
| V                | I <sub>OL</sub> = 16 mA                                         |                         |                       |     | 0.4                | V    |      |
| V <sub>OL</sub>  | 1 24 m A                                                        | $T_A = -40$ °C to 85°C  | 3 V                   |     |                    | 0.55 | V    |
|                  | I <sub>OL</sub> = 24 mA                                         | $T_A = -40$ °C to 125°C |                       |     |                    | 0.65 |      |
|                  | I <sub>OL</sub> = 32 mA                                         | $T_A = -40$ °C to 85°C  | 4.5 V                 |     |                    | 0.55 |      |
|                  |                                                                 | $T_A = -40$ °C to 125°C | 4.5 V                 |     |                    | 0.65 |      |
| I <sub>1</sub>   | V <sub>I</sub> = 5.5 V or GND                                   |                         | 0 V to 5.5 V          |     |                    | ±1   |      |
| I <sub>OZ</sub>  | $V_0 = 0 \text{ to } 5.5 \text{ V}$                             |                         | 3.6 V                 |     |                    | ±5   |      |
| I <sub>off</sub> | V <sub>I</sub> or V <sub>O</sub> = 5.5 V                        |                         | 0                     |     |                    | ±10  | μA   |
| I <sub>CC</sub>  | V <sub>I</sub> = 5.5 V or GND, I <sub>O</sub> = 0               |                         | 1.65 V to 5.5 V       |     |                    | 10   | μ, , |
| Δl <sub>CC</sub> | One input at $V_{CC} - 0.6 V$ , Other inputs at $V_{CC}$ or GND | 3 V to 5.5 V            |                       |     | 500                |      |      |
| C <sub>i</sub>   | V <sub>I</sub> = V <sub>CC</sub> or GND                         | $T_A = -40$ °C to 85°C  | 3.3 V                 |     | 3.5                |      | ~F   |
| Co               | V <sub>O</sub> = V <sub>CC</sub> or GND                         | $T_A = -40$ °C to 85°C  | 3.3 V                 |     | 6                  |      | pF   |

<sup>(1)</sup> All typical values are at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C.

# 6.6 Timing Requirements: $T_A = -40^{\circ}C$ to 85°C

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 2)

|                 | , , ,                       | 5 (                                         | MIN | MAX | UNIT |
|-----------------|-----------------------------|---------------------------------------------|-----|-----|------|
| t <sub>w</sub>  | Pulse duration, LE high     |                                             | 3   |     |      |
|                 |                             | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 2.4 |     |      |
|                 | Cotup time data hafara LEL  | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$  | 2   |     |      |
| t <sub>su</sub> | Setup time, data before LE↓ | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 1.5 |     |      |
|                 |                             | $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$    | 1.5 |     | ns   |
|                 |                             | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 2.5 |     |      |
|                 | Hold time data often LT     | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$  | 1.5 |     |      |
| t <sub>h</sub>  | Hold time, data after LE↓   | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 1.5 |     |      |
|                 |                             | $V_{CC} = 5 V \pm 0.5 V$                    | 1.5 |     |      |

# 6.7 Timing Requirements: $T_A = -40$ °C to 125°C

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 2)

|                 |                              |                                             | MIN | MAX | UNIT |
|-----------------|------------------------------|---------------------------------------------|-----|-----|------|
| t <sub>w</sub>  | Pulse duration, LE high      |                                             | 3   |     |      |
| t <sub>su</sub> |                              | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 2.9 |     |      |
|                 | Cotur time data hafara I E I | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$  | 2.1 |     |      |
|                 | Setup time, data before LE↓  | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 1.5 |     |      |
|                 |                              | $V_{CC} = 5 V \pm 0.5 V$                    | 1.5 |     | ns   |
|                 |                              | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 3   |     |      |
|                 | Lold time date often LCL     | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$  | 1.5 |     |      |
| t <sub>h</sub>  | Hold time, data after LE↓    | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 1.5 |     |      |
|                 |                              | $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$    | 1.5 |     |      |



# 6.8 Switching Characteristics: $T_A = -40$ °C to 85°C

over recommended operating free-air temperature range,  $C_L = 15 \text{ pF}$  (unless otherwise noted) (see Figure 2)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT)                           | TEST CONDITIONS                            | MIN                                        | MAX | UNIT |    |
|------------------|-----------------|------------------------------------------|--------------------------------------------|--------------------------------------------|-----|------|----|
|                  |                 |                                          | V <sub>CC</sub> = 1.8 V ± 0.15 V           | 2                                          | 15  |      |    |
|                  | D               |                                          | V <sub>CC</sub> = 2.5 V ± 0.2 V            | 15                                         | 5   |      |    |
|                  | D               |                                          | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | 1                                          | 4   |      |    |
|                  |                 | Q                                        | $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$   | 1                                          | 3.5 |      |    |
| t <sub>pd</sub>  |                 | Q                                        | V <sub>CC</sub> = 1.8 V ± 0.15 V           | 2                                          | 15  |      |    |
|                  | LE              |                                          |                                            | V <sub>CC</sub> = 2.5 V ± 0.2 V            | 1.5 | 5    |    |
|                  |                 | LE                                       | V <sub>CC</sub> = 3.3 V ± 0.3 V            | 1                                          | 4   |      |    |
|                  |                 |                                          | V <sub>CC</sub> = 5 V ± 0.5 V              | 1                                          | 3.5 |      |    |
|                  | ŌE Q            |                                          |                                            | V <sub>CC</sub> = 1.8 V ± 0.15 V           | 2   | 12.5 | ns |
|                  |                 |                                          | V <sub>CC</sub> = 2.5 V ± 0.2 V            | 1.5                                        | 4.5 |      |    |
| t <sub>en</sub>  |                 | Q                                        | V <sub>CC</sub> = 3.3 V ± 0.3 V            | 1                                          | 4   |      |    |
|                  |                 | $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$ | 1                                          | 2.5                                        | İ   |      |    |
|                  |                 |                                          | V <sub>CC</sub> = 1.8 V ± 0.15 V           | 2                                          | 14  | i    |    |
| t <sub>dis</sub> | ŌĒ              | <del></del>                              | Q                                          | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$ | 1.5 | 7    |    |
|                  |                 | Q                                        | V <sub>CC</sub> = 3.3 V ± 0.3 V            | 1                                          | 7.9 |      |    |
|                  |                 |                                          | $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$   | 1                                          | 5.3 |      |    |

# 6.9 Switching Characteristics: $T_A = -40^{\circ}C$ to 85°C

over recommended operating free-air temperature range,  $C_L = 30 \text{ pF}$  or 50 pF (unless otherwise noted) (see Figure 3)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS                            | MIN                                        | MAX  | UNIT |  |
|------------------|-----------------|----------------|--------------------------------------------|--------------------------------------------|------|------|--|
|                  |                 |                | V <sub>CC</sub> = 1.8 V ± 0.15 V           | 2                                          | 16   |      |  |
|                  | D               |                | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$ | 1.5                                        | 7.3  |      |  |
|                  | D               |                | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | 1                                          | 5.4  |      |  |
|                  |                 | Q              | V <sub>CC</sub> = 5 V ± 0.5 V              | 1                                          | 4    |      |  |
| t <sub>pd</sub>  |                 | Q              | V <sub>CC</sub> = 1.8 V ± 0.15 V           | 2                                          | 16.3 |      |  |
|                  | LE              | 15             |                                            | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$ | 1.5  | 7.4  |  |
|                  |                 | LE             | V <sub>CC</sub> = 3.3 V ± 0.3 V            | 1                                          | 5.5  |      |  |
|                  |                 |                | V <sub>CC</sub> = 5 V ± 0.5 V              | 1                                          | 4    |      |  |
|                  | ŌĒ Q            |                | V <sub>CC</sub> = 1.8 V ± 0.15 V           | 2                                          | 13   | ns   |  |
|                  |                 | <del></del>    |                                            | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$ | 1.5  | 6.3  |  |
| t <sub>en</sub>  |                 | Q              | V <sub>CC</sub> = 3.3 V ± 0.3 V            | 1                                          | 5.1  |      |  |
|                  |                 |                | V <sub>CC</sub> = 5 V ± 0.5 V              | 1                                          | 3.7  |      |  |
|                  |                 |                | V <sub>CC</sub> = 1.8 V ± 0.15 V           | 2                                          | 17.4 |      |  |
|                  | <del>0.</del>   | 0              | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$ | 1                                          | 5.9  |      |  |
| t <sub>dis</sub> | ŌĒ              | Q              | V <sub>CC</sub> = 3.3 V ± 0.3 V            | 1                                          | 6.5  |      |  |
|                  |                 |                |                                            | V <sub>CC</sub> = 5 V ± 0.5 V              | 1    | 4.6  |  |



# 6.10 Switching Characteristics: $T_A = -40$ °C to 125°C

over recommended operating free-air temperature range,  $C_L = 30 \text{ pF}$  or 50 pF (unless otherwise noted) (see Figure 3)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS                             | MIN | MAX  | UNIT        |
|------------------|-----------------|----------------|---------------------------------------------|-----|------|-------------|
|                  |                 |                | V <sub>CC</sub> = 1.8 V ± 0.15 V            | 2   | 17   |             |
|                  | D               |                | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$  | 1.5 | 8    |             |
|                  | D               |                | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 1   | 6    |             |
| •                |                 | Q              | $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$    | 1   | 4.5  |             |
| t <sub>pd</sub>  |                 | Q              | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 2   | 17   |             |
|                  | LE              |                | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$  | 1.5 | 8    |             |
|                  | LE              |                | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 1   | 6    |             |
|                  |                 |                | V <sub>CC</sub> = 5 V ± 0.5 V               | 1   | 4.5  |             |
| t <sub>en</sub>  |                 |                | V <sub>CC</sub> = 1.8 V ± 0.15 V            | 2   | 13.5 | -<br>-<br>- |
|                  | ŌĒ              | Q              | V <sub>CC</sub> = 2.5 V ± 0.2 V             | 1.5 | 7    |             |
|                  |                 |                | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 1   | 5.5  |             |
|                  |                 |                | V <sub>CC</sub> = 5 V ± 0.5 V               | 1   | 4    |             |
|                  |                 |                | V <sub>CC</sub> = 1.8 V ± 0.15 V            | 2   | 18.4 | ns          |
|                  | <del>OE</del>   |                | V <sub>CC</sub> = 2.5 V ± 0.2 V             | 1   | 6.2  |             |
| t <sub>dis</sub> | OE              | Q              | V <sub>CC</sub> = 3.3 V ± 0.3 V             | 1   | 6.8  |             |
|                  |                 |                | V <sub>CC</sub> = 5 V ± 0.5 V               | 1   | 5    |             |
|                  |                 |                | V <sub>CC</sub> = 1.8 V ± 0.15 V            | 2   | 14   |             |
|                  | ŌĒ              |                | V <sub>CC</sub> = 2.5 V ± 0.2 V             | 1.5 | 8.3  |             |
| t <sub>en</sub>  | OE              | Q              | V <sub>CC</sub> = 3.3 V ± 0.3 V             | 0.9 | 6.5  |             |
|                  |                 |                | V <sub>CC</sub> = 5 V ± 0.5 V               | 0.7 | 5.5  |             |
|                  |                 |                | V <sub>CC</sub> = 1.8 V ± 0.15 V            | 2   | 16   |             |
|                  | <del>0.</del>   |                | V <sub>CC</sub> = 2.5 V ± 0.2 V             | 1.1 | 7.3  |             |
| t <sub>dis</sub> | ŌĒ              | Q              | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 1.4 | 6    |             |
|                  |                 |                | V <sub>CC</sub> = 5 V ± 0.5 V               | 0.8 | 5.1  |             |

# **6.11 Operating Characteristics**

 $T_A = 25^{\circ}C$ 

|                     | PARAMETER         |                  | TEST C                   | TYP                      | UNIT |    |
|---------------------|-------------------|------------------|--------------------------|--------------------------|------|----|
| o Power dissipation |                   |                  |                          | V <sub>CC</sub> = 1.8 V  | 19   |    |
|                     | Outputs enabled   |                  | $V_{CC} = 2.5 \text{ V}$ | 19                       |      |    |
|                     |                   |                  | $V_{CC} = 3.3 \text{ V}$ | 19                       |      |    |
|                     | Power dissipation |                  | f = 10 MHz               | $V_{CC} = 5 V$           | 20   | pF |
| C <sub>pd</sub>     | capacitance       | Outputs disabled |                          | $V_{CC} = 1.8 \text{ V}$ | 3    |    |
|                     |                   |                  |                          | $V_{CC} = 2.5 \text{ V}$ | 3    |    |
|                     |                   |                  |                          | $V_{CC} = 3.3 \text{ V}$ | 3    |    |
|                     |                   |                  |                          | $V_{CC} = 5 V$           | 4    |    |



# 6.12 Typical Characteristics



Figure 1. Propagation delay vs  $V_{\text{CC}}$ 

Copyright © 2003–2016, Texas Instruments Incorporated

Submit Documentation Feedback



#### 7 Parameter Measurement Information



| TEST                               | S1                |
|------------------------------------|-------------------|
| t <sub>PLH</sub> /t <sub>PHL</sub> | Open              |
| t <sub>PLZ</sub> /t <sub>PZL</sub> | V <sub>LOAD</sub> |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | GND               |

|  | ΔΙ |  |  |  |
|--|----|--|--|--|
|  |    |  |  |  |
|  |    |  |  |  |

| .,                                | INI             | PUTS    |                    | .,                       |                |                | .,             |
|-----------------------------------|-----------------|---------|--------------------|--------------------------|----------------|----------------|----------------|
| V <sub>cc</sub>                   | V,              | t,/t,   | V <sub>M</sub>     | <b>V</b> <sub>LOAD</sub> | C <sub>∟</sub> | R <sub>⊾</sub> | V <sub>A</sub> |
| 1.8 V ± 0.15 V                    | V <sub>cc</sub> | ≤2 ns   | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub>      | 15 pF          | <b>1 M</b> Ω   | 0.15 V         |
| $2.5 \text{ V} \pm 0.2 \text{ V}$ | V <sub>cc</sub> | ≤2 ns   | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub>      | 15 pF          | <b>1 M</b> Ω   | 0.15 V         |
| $3.3 \text{ V} \pm 0.3 \text{ V}$ | 3 V             | ≤2.5 ns | 1.5 V              | 6 V                      | 15 pF          | <b>1 M</b> Ω   | 0.3 V          |
| 5 V ± 0.5 V                       | V <sub>cc</sub> | ≤2.5 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub>      | 15 pF          | <b>1 M</b> Ω   | 0.3 V          |



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_{\circ}$  = 50  $\Omega$ .
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{\mbox{\tiny PLZ}}$  and  $t_{\mbox{\tiny PHZ}}$  are the same as  $t_{\mbox{\tiny dis}}.$
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .
- H. All parameters and waveforms are not applicable to all devices.

Figure 2. Load Circuit and Voltage Waveforms

Submit Documentation Feedback

Copyright © 2003–2016, Texas Instruments Incorporated



### **Parameter Measurement Information (continued)**



| TEST                               | S1                |
|------------------------------------|-------------------|
| t <sub>PLH</sub> /t <sub>PHL</sub> | Open              |
| t <sub>PLZ</sub> /t <sub>PZL</sub> | V <sub>LOAD</sub> |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | GND               |

**LOAD CIRCUIT** 

| .,                                | INI             | PUTS    |                    | .,                       |                | -              | .,             |
|-----------------------------------|-----------------|---------|--------------------|--------------------------|----------------|----------------|----------------|
| V <sub>cc</sub>                   | V,              | t,/t,   | V <sub>M</sub>     | <b>V</b> <sub>LOAD</sub> | C <sub>∟</sub> | R <sub>⊾</sub> | V <sub>A</sub> |
| 1.8 V ± 0.15 V                    | V <sub>cc</sub> | ≤2 ns   | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub>      | 30 pF          | <b>1 k</b> Ω   | 0.15 V         |
| $2.5~V~\pm~0.2~V$                 | V <sub>cc</sub> | ≤2 ns   | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub>      | 30 pF          | 500 Ω          | 0.15 V         |
| $3.3 \text{ V} \pm 0.3 \text{ V}$ | 3 V             | ≤2.5 ns | 1.5 V              | 6 V                      | 50 pF          | 500 Ω          | 0.3 V          |
| 5 V ± 0.5 V                       | V <sub>cc</sub> | ≤2.5 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub>      | 50 pF          | 500 Ω          | 0.3 V          |



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_0 = 50 \,\Omega$ .
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{\mbox{\tiny PLZ}}$  and  $\dot{t}_{\mbox{\tiny PHZ}}$  are the same as  $t_{\mbox{\tiny dis}}.$
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- G.  $t_{\text{PLH}}^{\text{F2L}}$  and  $t_{\text{PHL}}^{\text{F2L}}$  are the same as  $t_{\text{pd}}^{\text{eff}}$
- H. All parameters and waveforms are not applicable to all devices.

Figure 3. Load Circuit and Voltage Waveforms



## 8 Detailed Description

#### 8.1 Overview

A buffered output-enable  $(\overline{OE})$  input can be used to place the output in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the output neither loads nor drives the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pullup components. To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. This device is fully specified for partial-power-down applications using  $I_{off}$ . The  $I_{off}$  circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

#### 8.2 Functional Block Diagram



Figure 4. Logic Diagram (Positive Logic)

#### 8.3 Feature Description

The SN74LVC1G373 supports 5-V  $V_{CC}$  operation and the input is over voltage tolerant up to 5.5 V providing down translation to  $V_{CC}$ . The device has low power consumption of 10- $\mu$ A max  $I_{CC}$  across temperature along with maximum  $t_{pd}$  of 4 ns at 3.3 V. It provides ±24-mA output drive at 3.3-V  $V_{CC}$  and up to ±32 mA at 5.5-V  $V_{CC}$ . The  $I_{off}$  circuitry supports live insertion, partial-power-down mode, and back drive protection.

#### 8.4 Device Functional Modes

Table 1 lists the functions of this device.

**Table 1. Function Table** 

|    | INPUTS |   |       |  |  |  |  |  |  |  |
|----|--------|---|-------|--|--|--|--|--|--|--|
| ŌĒ | LE     | D | Q     |  |  |  |  |  |  |  |
| L  | Н      | L | L     |  |  |  |  |  |  |  |
| L  | Н      | Н | Н     |  |  |  |  |  |  |  |
| L  | L      | X | $Q_0$ |  |  |  |  |  |  |  |
| Н  | X      | X | Hi-Z  |  |  |  |  |  |  |  |



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The SN74LVC1G373 latches can be used to store one bit of data. Figure 5 shows a typical application. The multiplexer is used to convert parallel data coming in from the latch into serial data using the A, B, and C select pins moving up in a sequence. With latch input low by a trigger event, the output Q holds the previous  $Q_0$  data entered until the LE pin is cleared.

## 9.2 Typical Application



Figure 5. Latch Used With Multiplexer for Parallel to Serial Conversion

#### 9.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Take care to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive also creates fast edges into light loads, so routing and load conditions must be considered to prevent ringing.



### **Typical Application (continued)**

#### 9.2.2 Detailed Design Procedure

- 1. Recommended Input Conditions
  - For rise time and fall time specifications, see  $\Delta t/\Delta V$  in Recommended Operating Conditions.
  - For specified High and low levels, see V<sub>IH</sub> and V<sub>IL</sub> in Recommended Operating Conditions.
  - Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid  $V_{CC}$ .
- 2. Recommended Output Conditions
  - Load currents should not exceed 32 mA per output and 100 mA total through the part.
  - Outputs must not be pulled above V<sub>CC</sub>.

## 9.2.3 Application Curve



Figure 6. Enable Time vs V<sub>CC</sub>

Submit Documentation Feedback

Copyright © 2003–2016, Texas Instruments Incorporated



## 10 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in *Recommended Operating Conditions*.

Each  $V_{CC}$  pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, TI recommends a 0.1- $\mu$ F bypass capacitor. If there are multiple  $V_{CC}$  pins, TI recommends 0.01- $\mu$ F or 0.022- $\mu$ F bypass capacitor for each power pin. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise. 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results.

### 11 Layout

#### 11.1 Layout Guidelines

When using multiple bit logic devices, inputs should not float. In many cases, functions or parts of functions of digital logic devices are unused. Some examples are when only two inputs of a triple-input AND gate are used, or when only 3 of the 4-buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states.

Specified in Figure 7 are rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or  $V_{CC}$ , whichever makes more sense or is more convenient. It is acceptable to float outputs unless the part is a transceiver. If the transceiver has an output enable pin, it will disable the outputs section of the part when asserted. This will not disable the input section of the I/Os so they also cannot float when disabled.

### 11.2 Layout Example



Figure 7. Layout Diagram

Product Folder Links: SN74LVC1G373

Copyright © 2003-2016, Texas Instruments Incorporated



## 12 Device and Documentation Support

#### 12.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.2 Community Resource

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.3 Trademarks

NanoFree, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

#### 12.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





22-Feb-2017

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------|---------|
| 74LVC1G373DBVRE4 | ACTIVE | SOT-23       | DBV                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | (CA35 ~ CA3R)  | Samples |
| 74LVC1G373DCKRE4 | ACTIVE | SC70         | DCK                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | (D35 ~ D3R)    | Samples |
| 74LVC1G373DCKRG4 | ACTIVE | SC70         | DCK                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | (D35 ~ D3R)    | Samples |
| SN74LVC1G373DBVR | ACTIVE | SOT-23       | DBV                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | (CA35 ~ CA3R)  | Samples |
| SN74LVC1G373DCKR | ACTIVE | SC70         | DCK                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | (D35 ~ D3R)    | Samples |
| SN74LVC1G373YZPR | ACTIVE | DSBGA        | YZP                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -40 to 85    | D3N            | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight

in homogeneous material)

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



## PACKAGE OPTION ADDENDUM

22-Feb-2017

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 11-May-2017

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74LVC1G373DBVR | SOT-23          | DBV                | 6 | 3000 | 178.0                    | 9.2                      | 3.3        | 3.23       | 1.55       | 4.0        | 8.0       | Q3               |
| SN74LVC1G373DCKR | SC70            | DCK                | 6 | 3000 | 178.0                    | 9.2                      | 2.4        | 2.4        | 1.22       | 4.0        | 8.0       | Q3               |
| SN74LVC1G373YZPR | DSBGA           | YZP                | 6 | 3000 | 178.0                    | 9.2                      | 1.02       | 1.52       | 0.63       | 4.0        | 8.0       | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 11-May-2017



\*All dimensions are nominal

| 7 III GITTIOTIOTOTIC GITC TIGITIITIGI |              |                     |   |      |             |                       |      |
|---------------------------------------|--------------|---------------------|---|------|-------------|-----------------------|------|
| Device                                | Package Type | Package Drawing Pin |   | SPQ  | Length (mm) | ength (mm) Width (mm) |      |
| SN74LVC1G373DBVR                      | SOT-23       | DBV                 | 6 | 3000 | 180.0       | 180.0                 | 18.0 |
| SN74LVC1G373DCKR                      | SC70         | DCK                 | 6 | 3000 | 180.0       | 180.0                 | 18.0 |
| SN74LVC1G373YZPR                      | DSBGA        | YZP                 | 6 | 3000 | 220.0       | 220.0                 | 35.0 |

# DBV (R-PDSO-G6)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation.
- Falls within JEDEC MO-178 Variation AB, except minimum lead width.



# DBV (R-PDSO-G6)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



# DCK (R-PDSO-G6)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Falls within JEDEC MO-203 variation AB.



# DCK (R-PDSO-G6)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.





DIE SIZE BALL GRID ARRAY



#### NOTES:

NanoFree Is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.
- 3. NanoFree<sup>™</sup> package configuration.



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SBVA017 (www.ti.com/lit/sbva017).



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.