



[Sample &](#page-44-0)  $\frac{1}{2}$  Buy







**[LMX2430,](http://www.ti.com/product/lmx2430?qgpn=lmx2430) [LMX2433](http://www.ti.com/product/lmx2433?qgpn=lmx2433), [LMX2434](http://www.ti.com/product/lmx2434?qgpn=lmx2434)**

SNAS187D –FEBRUARY 2003–REVISED JANUARY 2016

# **LMX243x PLLatinum™ Dual High-Frequency Synthesizer for RF Personal Communications**

- <span id="page-0-3"></span>**1** Low Current Consumption **•** Mobile Handsets
	- LMX2430 (RF/IF): 2.8 mA/ 1.4 mA Cordless Handsets
	- LMX2433 (RF/IF): 3.2 mA/ 2 mA Wireless Data
	- LMX2434 (RF/IF): 4.6 mA/ 2.4 mA Cable TV Tuners
- 2.25-V to 2.75-V Operation
- <span id="page-0-2"></span>**3 Description** • Synchronous/Asynchronous Power Down
- -
	-
	-
- -
- **Fastlock With Integrated Time-Out Counters.**
- Digital Filtered Lock-Detect Output **Device Information[\(1\)](#page-0-0)**
- **Analog Lock Detect (Push-Pull / Open-Drain)**
- <span id="page-0-0"></span>1.8-V MICROWIRE Logic Interface

# <span id="page-0-1"></span>**1 Features 2 Applications**

- 
- 
- 
- 

Using a proprietary digital-phase, locked-loop Multiple PLL Options:<br>
Found the LMX243x devices generate very<br>
technique, the LMX243x devices generate very<br>
stable low-noise control signals for RF and IF voltage stable, low-noise control signals for RF and IF voltage – LMX2433 (RF/IF): 3.6 GHz /1.7 GHz controlled oscillators. Both the RF and IF synthesizers include a two-level programmable – LMX2434 (RF/IF): 5 GHz /2.5 GHz<br>charge pump. Both the RF and IF PLLs have<br>dedicated fastlock circuitry with integrated time-out dedicated fastlock circuitry with integrated time-out – RF and IF: 1 or 4 mA<br>Eastlock With Integrated Time-Out Counters<br>power up or change frequencies.



(1) For all available packages, see the orderable addendum at the end of the data sheet.



NOTE: 1 (2) refers to Pin 1 of the 20-Pin ULGA and Pin 2 of the 20-Pin TSSOP

# **Table of Contents**





# <span id="page-1-0"></span>**4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### **Changes from Revision C (March 2013) to Revision D Page**









## <span id="page-2-0"></span>**5 Description continued**

The LMX243x devices are high-performance frequency synthesizers with integrated dual-modulus prescalers. A 32/33 or a 16/17 prescale ratio can be selected for the 5-GHz LMX2434 RF synthesizer. An 8/9 or a 16/17 prescale ratio can be selected for both the LMX2430 and LMX2433 RF synthesizers. The IF circuitry contains an 8/9 or a 16/17 prescaler.

Serial data is transferred to the devices through a three-wire interface (DATA, LE, CLK). A low voltage logic interface allows direct connection to 1.8-V devices. Supply voltages from 2.25 V to 2.75 V are supported.

# **6 Pin Configuration and Functions**

<span id="page-2-1"></span>





**Pin Functions**

Copyright © 2003–2016, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNAS187D&partnum=LMX2430) Feedback* 3

# **[LMX2430](http://www.ti.com/product/lmx2430?qgpn=lmx2430), [LMX2433,](http://www.ti.com/product/lmx2433?qgpn=lmx2433) [LMX2434](http://www.ti.com/product/lmx2434?qgpn=lmx2434)**

SNAS187D –FEBRUARY 2003–REVISED JANUARY 2016 **[www.ti.com](http://www.ti.com)**

**STRUMENTS** 

**EXAS** 

### **Pin Functions (continued)**



# <span id="page-3-0"></span>**7 Specifications**

# <span id="page-3-1"></span>**7.1 Absolute Maximum Ratings**

See  $(1)(2)(3)(4)$ 



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *[Recommended](#page-3-2) Operating [Conditions](#page-3-2)*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) This device is a high-performance RF integrated circuit with an ESD rating < 2000 V and is ESD-sensitive. Handling and assembly of this device must be done at ESD-protected work stations.

(3)  $GND = 0 V.$ <br>(4) If Military/Ae If Military/Aerospace specified devices are required, contact the Texas Instruments Sales Office/Distributors for availability and specifications.

# <span id="page-3-2"></span>**7.2 Recommended Operating Conditions**



# <span id="page-4-0"></span>**7.3 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics* application report, [SPRA953.](http://www.ti.com/lit/pdf/spra953)

# <span id="page-4-1"></span>**7.4 Electrical Characteristics**

 $V_{CC}$  = EN = 2.5 V, −40°C ≤ T<sub>A</sub> ≤ +85°C, unless otherwise specified



(1) Some of the values in this range are illegal divide ratios (B < A). To obtain continuous legal division, the Minimum Divide Ratio must be calculated. Use N ≥ P \* (P−1), where P is the value of the prescaler selected.

(2) Refer to *LMX243x FinRF [Sensitivity](#page-13-0) Test Set-Up*.

(3) Refer to *[LMX243x](#page-11-2) Charge Pump Test Set-Up*.

Copyright © 2003–2016, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNAS187D&partnum=LMX2430) Feedback* 5

Texas **NSTRUMENTS** 

# **Electrical Characteristics (continued)**

 $V_{CC}$  = EN = 2.5 V, -40°C ≤ T<sub>A</sub> ≤ +85°C, unless otherwise specified



(4) Refer to *Charge Pump Current [Specification](#page-12-0) Definitions* for details on how these measurements are made.

(5) Refer to *LMX243x OSCin [Sensitivity](#page-14-0) Test Set-Up*.



### **Electrical Characteristics (continued)**





(6) Normalized Phase Noise Contribution is defined as L<sub>N</sub>(f) = L(f) - 20 log (N) - 10 log (f<sub>COMP</sub>), where L(f) is defined as the single side band phase noise measured at an offset frequency, f, in a 1-Hz bandwidth. The offset frequency, f, must be chosen sufficiently smaller than the loop bandwidth of the PLL, yet large enough to avoid substantial phase noise contribution from the reference source. N is the value selected for the feedback divider and  $f_{\text{COMP}}$  is the RF/IF phase and frequency detector comparison frequency.

(7) The synthesizer phase noise is measured with the LMX2430PW/LMX2430NPE evaluation boards and the HP8566B Spectrum Analyzer.

### <span id="page-6-0"></span>**7.5 Timing Requirements**

See $(1)$ 



(1) Refer to *[LMX243x](#page-15-0) Serial Data Input Timing* figure.

EXAS **RUMENTS** 

# <span id="page-7-0"></span>**7.6 Typical Characteristics**

### **7.6.1 Sensitivity**

![](_page_7_Figure_5.jpeg)

![](_page_8_Picture_0.jpeg)

# **Sensitivity (continued)**

![](_page_8_Figure_4.jpeg)

# **[LMX2430](http://www.ti.com/product/lmx2430?qgpn=lmx2430), [LMX2433,](http://www.ti.com/product/lmx2433?qgpn=lmx2433) [LMX2434](http://www.ti.com/product/lmx2434?qgpn=lmx2434)**

SNAS187D –FEBRUARY 2003–REVISED JANUARY 2016 **[www.ti.com](http://www.ti.com)**

![](_page_9_Picture_2.jpeg)

**NSTRUMENTS** 

Texas

### **Sensitivity (continued)**

![](_page_9_Figure_4.jpeg)

# **7.6.2 Charge Pump**

![](_page_9_Figure_6.jpeg)

![](_page_10_Picture_0.jpeg)

#### **7.6.3 Input Impedance**

![](_page_10_Figure_4.jpeg)

# <span id="page-11-0"></span>**8 Parameter Measurement Information**

### <span id="page-11-1"></span>**8.1 Bench Test Setups**

### <span id="page-11-2"></span>**8.1.1 LMX243x Charge-Pump Test Setup**

![](_page_11_Figure_4.jpeg)

**Figure 23. Charge-Pump Current Test Setup**

<span id="page-11-3"></span>[Figure](#page-11-3) 23 shows the setup required to measure the RF charge-pump sink current of the LMX243x device. The same setup is used for the LMX2430PW evaluation board. The purpose of this test is to assess the functionality of the RF charge pump. The IF charge pump is evaluated in the same way.

This setup uses an open-loop configuration. A power supply is connected to  $V_{CC}$ . By means of a signal generator, a 10-MHz signal is typically applied to the FinRF pin. The signal is one of two inputs to the phase / frequency detector (PFD). The 3-dB pad provides a 50-Ω match between the PLL and the signal generator. The OSCin pin is tied to Vcc. This establishes the other input to the PFD. Alternatively, this input can be tied directly to the ground plane. The EN and ENosc pins are also both tied to Vcc. A semiconductor parameter analyzer is connected to the CPoutRF pin and used to measure the sink, source, and tri-state leakage currents.

Let  $F_r$  represent the frequency of the signal applied to the OSCin pin, which is simply zero in this case (DC), and let  $\mathsf F_{\sf p}$  represent the frequency of the signal applied to the FinRF pin. The PFD is sensitive to the rising edges of  $F_r$  and  $F_p$ . Assuming positive VCO characteristics (RF\_CPP bit = 1); the charge pump turns ON, and sinks current when the first rising edge of  $\mathsf{F}_\mathsf{p}$  is detected. Because  $\mathsf{F}_\mathsf{r}$  has no rising edge, the charge pump continues to sink current indefinitely. In order to measure the RF charge-pump source current, the RF\_CPP bit is simply set to 0 (negative VCO characteristics) in CodeLoader. Similarly, in order to measure the tri-state leakage current, the RF CPT bit is set to 1.

![](_page_12_Picture_0.jpeg)

The measurements are typically taken over supply voltage and temperature. The measurements are also typically taken at the HIGH and LOW charge-pump current gains. The charge-pump current gain can be controlled by the RF\_CPG bit in CodeLoader. Once the charge-pump currents are determined, the (i) chargepump output current magnitude variation versus charge-pump output voltage, (ii) charge-pump output sink current versus charge-pump output source current mismatch, and (iii) charge-pump output current magnitude versus temperature, can be calculated. Refer to the *Charge Pump Current [Specifications](#page-12-0) Definition* for more details.

### <span id="page-12-0"></span>**8.1.2 Charge-Pump Current Specification Definitions**

![](_page_12_Figure_6.jpeg)

I1 = Charge-Pump Sink Current at V<sub>CPout</sub> = Vcc - ΔV

 $I2 =$  Charge-Pump Sink Current at  $V_{CPout} =$  Vcc//2

 $I3 =$  Charge-Pump Sink Current at  $V_{CPout} = ΔV$ 

I4 = Charge-Pump Source Current at V<sub>CPout</sub> = Vcc - ΔV

 $15 =$  Charge-Pump Source Current at  $V_{CPout} = Vcc/2$ 

 $I6 =$ Charge-Pump Source Current at  $V_{CP0ut} = ΔV$ 

ΔV = Voltage offset from the positive and negative rails. Dependent on the VCO tuning range relative to Vcc and GND. Typical values are between 0.5V and 1.0V.

V<sub>CPout</sub> refers to either V<sub>CPoutRF</sub> or V<sub>CPoutIF</sub>

I<sub>CPout</sub> refers to either I<sub>CPoutRF</sub> or I<sub>CPoutIF</sub>

## **Figure 24. Charge-Pump Parameters**

#### *8.1.2.1 Charge-Pump Output Current Variation vs Charge-Pump Output Voltage*

$$
I_{\text{C} \text{Pout}} \text{ Vs } V_{\text{C} \text{Pout}} = \frac{(|11| - |13|)}{(|11| + |13|)} \times 100\%
$$

$$
= \frac{(|14| - |16|)}{(|14| + |16|)} \times 100\%
$$

(1)

(2)

## *8.1.2.2 Charge-Pump Sink Current vs Charge-Pump Output Source Current Mismatch*

$$
I_{CPout}
$$
 Sink Vs  $I_{CPout}$  Source =  $\frac{||2|-||5|}{\frac{1}{2}(|12|+|15|)}$  x 100%

### *8.1.2.3 Charge-Pump Output Current Variation vs Temperature*

$$
I_{C\text{Pout}} \text{ Vs } T_A = \frac{|I_2| \left| \frac{1}{T_A} - |I_2| \right|_{T_A = 25^\circ \text{C}}}{|I_2| \left| \frac{1}{T_A = 25^\circ \text{C}}} \times 100\%
$$

$$
= \frac{|I_5| \left| \frac{1}{T_A} - |I_5| \right|_{T_A = 25^\circ \text{C}}}{|I_5| \left| \frac{1}{T_A = 25^\circ \text{C}}} \times 100\%
$$

(3)

# <span id="page-13-0"></span>**8.1.3 LMX243x FinRF Sensitivity Test Setup**

![](_page_13_Figure_8.jpeg)

**Figure 25. RF Input Sensitivity Test Setup**

<span id="page-13-1"></span>[Figure](#page-13-1) 25 shows the setup required to measure the RF input sensitivity level of the LMX243x device. The same setup is used for the LMX2430PW evaluation board. The purpose of this test is to measure the acceptable signal level to the FinRF input of the PLL chip. Outside the acceptable signal range, the feedback divider begins to divide incorrectly and miscount the frequency. The FinIF sensitivity is evaluated in the same way.

The setup uses an open-loop configuration. A power supply is connected to Vcc. The IF PLL is powered down (IF\_PD bit = 1). By means of a signal generator, an RF signal is applied to the FinRF pin. The 3-dB pad provides a 50-Ω match between the PLL and the signal generator. The EN, ENosc, and OSCin pins are all tied to V<sub>CC</sub>. The N value is typically set to 10000 in CodeLoader, that is, RF\_B word = 156 and RF\_A word = 16 for RF\_P bit = 0 (LMX2434) or RF\_P bit = 1 (LMX2430 and LMX2433). The feedback divider output is routed to the Ftest/LD

![](_page_14_Picture_0.jpeg)

pin by selecting the RF\_N/2 Frequency word (MUX[3:0] word = 15) in CodeLoader. A Universal Counter is connected to the Ftest/LD pin and used to monitor the output frequency of the feedback divider. The expected frequency must be the signal generator frequency divided by twice the corresponding counter value, that is, 20,000. The factor of two comes in because the LMX43x device has an internal /2 circuit which is used to provide a 50% duty cycle.

Sensitivity is typically measured over frequency, supply voltage and temperature. In order to perform the measurement, the temperature, frequency, and supply voltage is set to a fixed value, and the power level of the signal at FinRF is varied. Sensitivity is reached when the frequency error of the divided RF input is greater than or equal to 1 Hz. The power attenuation from the cable and the 3-dB pad must be accounted for. The feedback divider miscounts if too much or too little power is applied to the FinRF input. Therefore, the allowed input power level is bounded by the upper and lower sensitivity limits. In a typical application, if the power level to the FinRF input approaches the sensitivity limits, this can introduce spurs or cause degradation to the phase noise. When the power level gets even closer to these limits, or exceeds them, the RF PLL loses lock.

![](_page_14_Figure_6.jpeg)

### <span id="page-14-0"></span>**8.1.4 LMX243x OSCin Sensitivity Test Setup**

**Figure 26. OSCin Sensitivity Test Setup**

<span id="page-14-1"></span>[Figure](#page-14-1) 26 shows the setup required to measure the OSCin buffer sensitivity level in the LMX243x device. The same setup is used for the LMX2430PW evaluation board. This setup is similar to the FinRF sensitivity setup except that the signal generator is now connected to the OSCin pin, and both Fin pins are tied to V<sub>CC</sub>. The 51- $\Omega$ shunt resistor matches the OSCin input to the signal generator. The R counter is typically set to 1000, that is, RF\_R word = 1000 or IF\_R word = 1000. The reference divider output is routed to the Ftest/LD pin by selecting

Copyright © 2003–2016, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNAS187D&partnum=LMX2430) Feedback* 15

![](_page_15_Picture_1.jpeg)

the RF\_R/ 2 frequency word (MUX[3:0] word = 14) or the IF\_R/ 2 frequency word (MUX[3:0] word = 12) in CodeLoader. A universal counter is connected to the Ftest/LD pin and is used to monitor the output frequency of the reference divider. The expected frequency must be the signal generator frequency divided by twice the corresponding counter value, that is, 2000. The factor of two comes in because the LMX243x device has an internal /2 circuit which is used to provide a 50% duty cycle.

In a similar way, sensitivity is typically measured over frequency, supply voltage and temperature. In order to perform the measurement, the temperature, frequency, and supply voltage is set to a fixed value and the power level (voltage level) of the signal at OSCin is varied. Sensitivity is reached when the frequency error of the divided input signal is greater than or equal to 1 Hz.

![](_page_15_Figure_6.jpeg)

#### **8.1.5 LMX243x FinRF Input Impedance Test Setup**

**Figure 27. Imput Impedance Test Setup**

![](_page_15_Figure_9.jpeg)

#### **Notes:**

- 1. DATA is clocked into the 24-bit shift register on the rising edge of CLK
- <span id="page-15-0"></span>2. The MSB of DATA is shifted in first.

#### **Figure 28. LMX243x Serial Data Input Timing**

![](_page_16_Picture_0.jpeg)

#### **[LMX2430,](http://www.ti.com/product/lmx2430?qgpn=lmx2430) [LMX2433](http://www.ti.com/product/lmx2433?qgpn=lmx2433), [LMX2434](http://www.ti.com/product/lmx2434?qgpn=lmx2434) [www.ti.com](http://www.ti.com)** SNAS187D –FEBRUARY 2003–REVISED JANUARY 2016

### **Bench Test Setups (continued)**

[Figure](#page-15-0) 28 shows the setup required to measure the RF input impedance of the LMX243x device. The same setup is used for the LMX2430PW evaluation board. Measuring the input impedance of the device facilitates the design of appropriate matching networks to match the PLL to the VCO, or in more critical situations, to the characteristic impedance of the printed-circuit-board (PCB) trace, to prevent undesired transmission line effects. The FinIF input impedance is evaluated in the same way.

Before the actual measurements are taken, the network analyzer must be calibrated, that is, the error coefficients must be calculated. The calibration standard of the network analyzer is used to calculate these coefficients. The calibration standard includes an open, short and a matched load. A 1-port calibration is implemented here.

To calculate the coefficients, the PLL chip is first removed from the PCB. A piece of semi-rigid coaxial cable is then soldered to the pad on the PCB which is equivalent to the FinRF pin on the PLL chip. Proper grounding near the exposed tip of the semi-rigid coaxial cable is required for accurate results. The DC blocking capacitor is removed for this test. The network analyzer port is then connected to the other end of the semi-rigid coaxial cable. In this way, the semi-rigid coaxial cable acts as a transmission line. This transmission line adds electrical length and produces an offset from the reference plane of the network analyzer; therefore, it must be included in the calibration. The desired operating frequency is then set. The typical frequency range selected for the RF synthesizer of the LMX243x device is from 100 MHz to 6000 MHz.

The network analyzer calculates the calibration coefficients based on the measured  $S_{11}$  parameters. With this all done, calibration is now complete.

The PLL chip is then placed on the PCB, and a power supply connected to  $V_{CC}$ . The EN, ENosc, and OSCin pins are all tied to  $V_{CC}$ . Alternatively, the OSCin pin can be tied to ground. In this setup, the complementary input (FinRF\*) is AC-coupled to ground. With the network analyzer still connected to the semi-rigid coaxial cable, the measured FinRF impedance is displayed.

The OSCin input impedance is measured in the same way. The impedance is measured when the oscillator buffer is powered up (ENosc is set HIGH) and when the oscillator buffer is powered down (ENosc pin is set LOW).

![](_page_16_Picture_1253.jpeg)

## **Table 1. LMX243x ULGA FinRF Input Impedance Table(1)**

(1)  $V_{CC} = EN = 2.5 V, T_A = 25°C$ 

Copyright © 2003–2016, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNAS187D&partnum=LMX2430) Feedback* 17

Texas<br>Instruments

# **Bench Test Setups (continued)**

![](_page_17_Picture_655.jpeg)

<span id="page-17-0"></span>![](_page_17_Picture_656.jpeg)

![](_page_18_Picture_0.jpeg)

**[LMX2430,](http://www.ti.com/product/lmx2430?qgpn=lmx2430) [LMX2433](http://www.ti.com/product/lmx2433?qgpn=lmx2433), [LMX2434](http://www.ti.com/product/lmx2434?qgpn=lmx2434)**

**[www.ti.com](http://www.ti.com)** SNAS187D –FEBRUARY 2003–REVISED JANUARY 2016

# **Table 2. LMX243x TSSOP FinRF Input Impedance Table(1)**

![](_page_18_Picture_747.jpeg)

(1)  $V_{CC} = EN = 2.5 V, T_A = 25°C$ 

#### **[LMX2430](http://www.ti.com/product/lmx2430?qgpn=lmx2430), [LMX2433,](http://www.ti.com/product/lmx2433?qgpn=lmx2433) [LMX2434](http://www.ti.com/product/lmx2434?qgpn=lmx2434)** SNAS187D –FEBRUARY 2003–REVISED JANUARY 2016 **[www.ti.com](http://www.ti.com)**

![](_page_19_Picture_1.jpeg)

# **Table 2. LMX243x TSSOP FinRF Input Impedance Table[\(1\)](#page-19-0) (continued)**

![](_page_19_Picture_718.jpeg)

# **Table 3. LMX243x ULGA FinIF Input Impedance Table(1)**

<span id="page-19-0"></span>![](_page_19_Picture_719.jpeg)

(1)  $V_{CC} = EN = 2.5 V, T_A = 25°C$ 

*Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNAS187D&partnum=LMX2430) Feedback* Copyright © 2003–2016, Texas Instruments Incorporated

![](_page_20_Picture_0.jpeg)

**[LMX2430,](http://www.ti.com/product/lmx2430?qgpn=lmx2430) [LMX2433](http://www.ti.com/product/lmx2433?qgpn=lmx2433), [LMX2434](http://www.ti.com/product/lmx2434?qgpn=lmx2434)**

**[www.ti.com](http://www.ti.com)** SNAS187D –FEBRUARY 2003–REVISED JANUARY 2016

![](_page_20_Picture_474.jpeg)

![](_page_20_Picture_475.jpeg)

(1)  $V_{CC} = EN = 2.5 V, T_A = 25°C$ 

# **[LMX2430](http://www.ti.com/product/lmx2430?qgpn=lmx2430), [LMX2433,](http://www.ti.com/product/lmx2433?qgpn=lmx2433) [LMX2434](http://www.ti.com/product/lmx2434?qgpn=lmx2434)**

SNAS187D –FEBRUARY 2003–REVISED JANUARY 2016 **[www.ti.com](http://www.ti.com)**

![](_page_21_Picture_734.jpeg)

# **Table 5. LMX243x ULGA OSCin Input Impedance Table(1)**

(1)  $V_{CC} = EN = 2.5 V, T_A = 25°C$ 

# **Table 6. LMX243x TSSOP OSCin Input Impedance Table(1)**

![](_page_21_Picture_735.jpeg)

(1)  $V_{CC} = EN = 2.5 V, T_A = 25°C$ 

![](_page_22_Picture_0.jpeg)

# <span id="page-22-0"></span>**9 Detailed Description**

# <span id="page-22-1"></span>**9.1 Overview**

The basic phase-lock-loop (PLL) configuration consists of a high-stability crystal reference oscillator, a frequency synthesizer such as the LMX243x, a voltage controlled oscillator (VCO), and a passive loop filter. The frequency synthesizer includes a phase detector, current-mode charge pump, programmable reference R and feedback N frequency dividers. The VCO frequency is established by dividing the crystal reference signal down through the reference divider to obtain a comparison reference frequency. This reference signal, f<sub>r</sub>, is then presented to the input of a phase / frequency detector and compared with the feedback signal,  $f_p$ , which was obtained by dividing the VCO frequency down by way of the feedback divider. The phase and frequency detector (PFD) measures the phase error between the  $f_r$  and  $f_p$  signals and outputs control signals that are directly proportional to the phase error. The charge pump then pumps charge into or out of the loop filter based on the magnitude and direction of the phase error. The loop filter converts the charge into a stable control voltage for the VCO. The function of the

PFD is to adjust the voltage presented to the VCO until the frequency of the feedback signal and phase match that of the reference signal. When this *phase-locked* condition exists, the VCO frequency is N times that of the

# <span id="page-22-2"></span>**9.2 Functional Block Diagram**

comparison frequency, where N is the feedback divider ratio.

![](_page_22_Figure_6.jpeg)

![](_page_23_Picture_1.jpeg)

### <span id="page-23-0"></span>**9.3 Feature Description**

#### **9.3.1 Reference Oscillator Input**

The reference oscillator frequency for both the RF and IF PLLs is provided from an external reference through the OSCin pin. The reference buffer circuit supports input frequencies from 5 to 40 MHz with a minimum input sensitivity of 0.5  $V_{\text{pp}}$ . The reference buffer circuit has an approximate Vcc/2 input threshold and can be driven from an external AC-coupled source. Typically, the OSCin pin is connected to the output of a crystal oscillator.

#### **9.3.2 Reference Dividers (R Counters)**

The reference dividers divide the reference input signal, OSCin, by a factor of R. The output of the reference divider circuits feeds the reference input of the phase detector. This reference input to the phase detector is often referred to as the comparison frequency. The divide ratio must be chosen such that the maximum phase comparison frequency ( $f_{\text{COMPRF}}$  or  $f_{\text{COMPIF}}$ ) of 10 MHz is not exceeded.

The RF and IF reference dividers are each comprised of 15-bit CMOS binary counters that support a continuous integer divide ratio from 3 to 32,767. The RF and IF reference divider circuits are clocked by the output of the reference buffer circuit which is common to both. Refer to *RF\_R[14:0] - RF Synthesizer [Programmable](#page-30-0) [Reference](#page-30-0) Divider (R Counter) (R0[17:3])* and *IF\_R[14:0] - IF Synthesizer [Programmable](#page-35-0) Reference Divider (R Counter) [\(R3\[17:3\]\)](#page-35-0)* for details on how to program the RF\_R and IF\_R counters.

#### **9.3.3 Prescalers**

The FinRF and FinIF input pins drive the input of a differential-pair amplifier. The output of the differential-pair amplifier drives a chain of D-type flip-flops in a dual modulus configuration. The output of the prescaler is used to clock the subsequent feedback dividers. The RF PLL complementary inputs can be driven differentially, or the negative input can be AC-coupled to ground through an external capacitor for single-ended configuration. A 16/17 or a 32/33 prescale ratio can be selected for the 5-GHz LMX2434 RF synthesizer. An 8/9 or a 16/17 prescale ratio can be selected for both the LMX2430 and LMX2433 RF synthesizers. The IF PLL is single-ended, and an 8/9 or a 16/17 prescale ratio can be selected for the IF synthesizer.

#### **9.3.4 Programmable Feedback Dividers (N Counters)**

The programmable feedback dividers operate in concert with the prescalers to divide the input signal, Fin, by a factor of N. The output of the programmable reference divider is provided to the feedback input of the phase detector circuit. The divide ratio must be chosen so that the maximum phase comparison frequency ( $f_{\text{COMPRE}}$  or  $f_{\text{COMPIF}}$ ) of 10 MHz is not exceeded.

The programmable feedback divider circuit is comprised of an A counter (swallow counter) and a B counter (programmble binary counter). For both the LMX2430 and LMX2433, the RF\_A counter is a 4-bit swallow counter, programmable from 0 to 15. The LMX2434 RF\_A counter is a 5-bit swallow counter, programmable from 0 to 31. The LMX243x IF\_A counter is a 4-bit swallow counter, programmable from 0 to 15. For both the LMX2430 and LMX2433, the RF\_B counter is a 15-bit binary counter, programmable from 3 to 32,767. The LMX2434 RF\_B counter is a 14-bit binary counter, programmable from 3 to 16,383. The LMX243x IF\_B is a 14 bit binary counter programmable from 3 to 16,383. A continuous integer divide ratio is achieved if N ≥ P × (P−1), where P is the value of the prescaler selected.

Divide ratios less than the minimum continuous divide ratio are achievable as long as the binary programmable counter value is greater than the swallow counter value (B ≥ A). Refer to *RF\_A[3:0] - [LMX2430/33](#page-32-0) RF [Synthesizer](#page-32-0) Swallow Counter (A Counter) (R1[6:3])*, *RF\_A[4:0] - LMX2434 RF [Synthesizer](#page-32-1) Swallow Counter (A [Counter\)](#page-32-1) (R1[7:3])*, *RF\_B[14:0] - LMX2430/33 RF Synthesizer [Programmable](#page-32-2) Binary Counter (B Counter) [\(R1\[21:7\]\)](#page-32-2)*, *RF\_B[13:0] - LMX2434 RF Synthesizer [Programmable](#page-32-3) Binary Counter (B Counter) (R1[21:8])*, *IF\_A[3:0] - IF [Synthesizer](#page-36-0) Swallow Counter (A Counter) (R4[6:3])*, and *IF\_B[13:0] - IF Synthesizer [Programmable](#page-36-1) Binary Counter (B Counter) [\(R4\[20:7\]\)](#page-36-1)* for details on how to program the A and B counters. [Equation](#page-23-1) 4 and [Equation](#page-23-2) 5 are useful in determining and programming a particular value of N:

<span id="page-23-2"></span><span id="page-23-1"></span> $N = (P \times B) + A$  (4)  $\mathsf{Fin} = \mathsf{N} \times \mathsf{f}_{\mathsf{COMP}}$  (5)

![](_page_24_Picture_0.jpeg)

#### **9.3.5 Phase / Frequency Detectors**

The RF and IF PFDs are driven from their respective N and R counter outputs. The maximum frequency for both the RF and IF phase detector inputs is 10 MHz. The PFD outputs control the respective charge pumps. The polarity of the pump-up or pump-down control signals are programmed using the *RF\_CPP* or *IF\_CPP* control bits, depending on whether the RF or IF VCO characteristics are positive or negative. Refer to *[RF\\_CPP](#page-30-1) - RF [Synthesizer](#page-30-1) Phase Detector Polarity (R0[18])* and *IF\_CPP - IF [Synthesizer](#page-35-1) Phase Detector Polarity (R3[18])* for more details. The PFDs have a detection range of −2π to +2π. The PFDs also receive a feedback signal from the charge pump in order to eliminate dead zone.

*9.3.5.1 Phase Comparator and Internal Charge-Pump Characteristics*

![](_page_24_Figure_7.jpeg)

#### **Notes:**

1. The minimum width of the pump-up and pump-down current pulses occur at the CPoutRF or CPoutIF pins when the loop is phase locked.

- 2. The diagram assumes positive VCO characteristic that is, RF\_CPP or IF\_CPP = 1.
- 3. f<sub>r</sub> is the PFD input from the reference divider (R counter).
- 4.  $f<sub>p</sub>$  is the PFD input from the programmable feedback divider (N counter).
- 5. CPout refers to either the RF or IF charge-pump output

## **Figure 29. Phase Detector and Charge-Pump Operation**

#### **9.3.6 Charge Pumps**

The charge pump directs charge into or out of an external loop filter. The loop filter converts the charge into a stable control voltage which is applied to the tuning input of the VCO. The charge pump steers the VCO control voltage towards  $V_{CC}$  during pump-up events and towards GND during pump-down events. When locked, CPoutRF or CPoutIF are primarily in a tri-state mode with small corrections occurring at the phase comparator rate. The charge-pump output current magnitude can be selected by toggling the *RF\_CPG* or *IF\_CPG* control bits.

#### **9.3.7 Microwire Serial Interface**

The programmable register set is accessed through the MICROWIRE serial interface. A low voltage logic interface allows direct connection to 1.8-V devices. The interface is comprised of three signal pins: CLK, DATA and LE. Serial data is clocked into the 24-bit shift register on the rising edge of CLK. The last two bits decode the internal control register address. When LE transitions HIGH, DATA stored in the shift register is loaded into one of four control registers depending on the state of the address bits. The MSB of DATA is loaded in first. The synthesizers can be programmed even in power-down mode. A complete programming description is provided in *[Programming](#page-28-0)*.

#### **9.3.8 Multi-Function Outputs**

The Ftest/LD output pin of the LMX243x device is a multi-function output that can be configured as a generalpurpose CMOS tri-state output, push-pull analog lock-detect output, open-drain analog lock-detect output, digital filtered lock-detect output, or used to monitor the output of the various reference divider (R counter) or feedback divider (N counter) circuits. The Ftest/LD control word is used to select the desired output function. When the PLL is in power-down mode, the Ftest/LD output is disabled and is in a high-impedance state. A complete programming description of the multi-function output is provided in *MUX[3:0] - [Multifunction](#page-39-0) Output Select [\(R3\[23:22\]:R0\[23:22\]\)](#page-39-0)*.

Copyright © 2003–2016, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNAS187D&partnum=LMX2430) Feedback* 25

![](_page_25_Picture_1.jpeg)

#### *9.3.8.1 Push-Pull Analog Lock-Detect Output*

An analog lock-detect status generated from the phase detector is available on the Ftest/LD output pin if selected. A push-pull configuration can be selected for the lock-detect output signal. With this configuration, the lock-detect output goes HIGH when the charge pump is inactive. It goes LOW when the charge pump is active during a comparison cycle. Narrow low-going pulses are observed when the charge pump turns on.

There are three separate push-pull analog lock-detect signals that are routed to the multiplexer. Two of these monitor the lock status of the individual synthesizers. The third detects the condition when both the RF and IF synthesizers are in a locked state. External circuitry is required to provide a steady DC signal to indicate when the PLL is in a locked state. Refer to *MUX[3:0] - Multifunction Output Select [\(R3\[23:22\]:R0\[23:22\]\)](#page-39-0)* for details on how to program the different push-pull analog lock-detect options.

#### *9.3.8.2 Open-Drain Analog Lock-Detect Output*

The lock-detect output can be an open-drain configuration. In this configuration, the lock-detect output goes to a high impedance state when the charge pump is inactive. It goes LOW when the charge pump is active during a comparison cycle. When a pullup resistor is used, narrow low-going pulses are observed when the charge pump turns on.

Similarly, three separate open-drain analog lock-detect signals are routed to the multiplexer. Two of these monitor the lock status of the individual synthesizers. The third detects the condition when both the RF and IF synthesizers are in a locked state. External circuitry is required to provide a steady DC signal to indicate when the PLL is in a locked state. Refer to *MUX[3:0] - Multifunction Output Select [\(R3\[23:22\]:R0\[23:22\]\)](#page-39-0)* for details on how to program the different open-drain analog lock-detect options.

#### *9.3.8.3 Digital Filtered Lock-Detect Output*

A digital filtered lock-detect status generated from the phase detector is also available on the Ftest/LD output pin if selected. The lock-detect digital filter compares the difference between the phases of the inputs to the PFD to an RC-generated delay of approximately 15 ns. If the phase error is less than the 15-ns RC delay for 5 consecutive reference cycles, the PLL enters a locked state (HIGH). Once in lock, the RC delay is changed to approximately 30 ns. Once the phase error becomes greater than the 30-ns RC delay, the PLL falls out of lock (LOW). When the PLL is in power-down mode, the Ftest/LD output is forced LOW. A flow chart of the digital filtered lock-detect output is shown in [Figure](#page-26-0) 30.

![](_page_26_Picture_0.jpeg)

![](_page_26_Figure_4.jpeg)

**Figure 30. Digital Lock-Detect Operation**

<span id="page-26-0"></span>Similarly, three separate digital filtered lock-detect signals are routed to the multiplexer. Two of these monitor the lock status of the individual synthesizers. The third detects the condition when both the RF and IF synthesizers are in a locked state. External circuitry is not required when the digital filtered lock-detect option is selected. Refer to *MUX[3:0] - Multifunction Output Select [\(R3\[23:22\]:R0\[23:22\]\)](#page-39-0)* for details on how to program the different digital filtered lock-detect options.

#### *9.3.8.4 Reference Divider and Feedback Divider Output*

The outputs of the various N and R dividers can be monitored by selecting the appropriate Ftest/LD word. This is essential when performing OSCin or Fin sensitivity measurements. Refer to the *LMX243x FinRF [Sensitivity](#page-13-0) Test [Setup](#page-13-0)* or *LMX243x OSCin [Sensitivity](#page-14-0) Test Setup* sections for more details.

![](_page_27_Picture_1.jpeg)

### **NOTE**

The R and N outputs that are routed to the Ftest/LD are R/2 and N/2, respectively. The internal /2 circuit is used to provide a 50% duty cycle. Refer to *MUX[3:0] - [Multifunction](#page-39-0) Output Select [\(R3\[23:22\]:R0\[23:22\]\)](#page-39-0)* for more details on how to route the appropriate divider output to the Ftest/LD pin.

#### **9.3.9 Fastlock Output**

The LMX243x fastlock feature allows a faster loop response time during lock aquisition. The loop response time (lock time) can be approximately halved if the loop bandwidth is doubled. In order to achieve this, the same gain / phase relationship must be maintained when the loop bandwidth is doubled. When the FLoutRF or OSCout/ FLoutIF pins are configured as fastLock outputs, an open-drain device is enabled. The open-drain device switches in a resistor parallel, and of equal value, to R2 of the external loop filter.

The loop bandwidth is effectively doubled and stability is maintained. Once locked to the correct frequency, the PLL returns to a steady-state condition. The LMX243x offers two methods to achieve fastlock: manual and automatic. Manual fastlock is achieved by increasing the charge pump current from 1 mA (RF\_CPG/ IF\_CPG Bit = 0) in the steady-state mode, to 4 mA (RF\_CPG/ IF\_CPG Bit = 1) in fastlock mode. Automatic fastlock is achieved by programming the time-out counter register (RF\_TOC/ IF\_TOC) with the appropriate number of phase comparison cycles that the RF/ IF synthesizer spends in the fastlock state. Refer to *R2 [Register](#page-33-0)* and *[R5](#page-37-0) [Register](#page-37-0)* for details on how to configure the FLoutRF or OSCout/ FLoutIF output to an open-drain fastlock output.

#### **9.3.10 Counter Reset**

When the RF\_RST/ IF\_RST bit is enabled, both the feedback divider (RF\_N/ IF\_N) and reference divider (RF\_R/ IF\_R) are held at their load point. When the device is programmed to normal operation, both the feedback divider and reference divider are enabled and resume counting in close alignment to each other. Refer to *[RF\\_RST](#page-31-0) - RF [Synthesizer](#page-31-0) Counter Reset (R0[21])* and *IF\_RST - IF [Synthesizer](#page-36-2) Counter Reset (R3[21])* for more details.

#### <span id="page-27-0"></span>**9.4 Device Functional Modes**

#### **9.4.1 Power Control**

The LMX243x device can be asynchronously powered down when the EN pin is set LOW, independent of the state of the power-down bits.

#### **NOTE**

The OSCout/ FLoutIF pin can still be enabled if the ENosc pin is set HIGH, independent of the state of the EN pin. This capability allows the oscillator buffer to be used as a crystal oscillator.

When EN is set HIGH, power down is controlled through the MICROWIRE. The power-down word is comprised of the *RF\_PD*/ *IF\_PD* bit, in conjunction with the *RF\_CPT*/ *IF\_CPT* bit. The power-down control word is used to set the operating mode of the device. Refer to *RF\_CPT - RF Synthesizer [Charge-Pump](#page-31-1) Tri-State (R0[20])*, *RF\_PD - RF [Synthesizer](#page-33-1) Power Down (R1[23])*, *IF\_CPT - IF Synthesizer [Charge-Pump](#page-35-2) Tri-State (R3[20])*, and *IF\_PD - IF [Synthesizer](#page-37-1) Power Down (R4[23])* for details on how to program the RF or IF power-down bits.

When either synthesizer is powered down, the respective prescaler, phase detector, and charge-pump circuit is disabled. The CPoutRF/ CPoutIF, FinRF/ FinIF, and FinRF\* pins are all forced to a high impedance state. The reference divider and feedback divider circuits are held at the load point during power down. The oscillator buffer is disabled when the ENosc pin is set LOW. The OSCin pin is forced to a HIGH state through an approximate 100-kΩ resistance when this condition exists. When either synthesizer is activated, the respective prescaler, phase detector, charge-pump circuit, and the oscillator buffer are all powered up. The feedback divider and

![](_page_28_Picture_0.jpeg)

#### **Device Functional Modes (continued)**

reference divider are held at their load point. This allows the reference oscillator, feedback divider, reference divider, and prescaler circuitry to reach proper bias levels. After a finite delay, the feedback and reference dividers are enabled and resume counting in close alignment (the maximum error is one prescaler cycle). The MICROWIRE control register remains active and capable of loading and latching data while in power-down mode.

#### *9.4.1.1 Synchronous Power-Down Mode*

In this mode, the power-down function is gated by the charge pump. When the device is configured for synchronous power down, the device enters the power-down mode upon completion of the next charge-pump pulse event.

#### *9.4.1.2 Asynchronous Power-Down Mode*

In the asynchronous power-down mode, the power-down function is NOT gated by the completion of a chargepump pulse event. When the device is configured for asynchronous power down, the part goes into power-down mode immediately.

![](_page_28_Picture_745.jpeg)

#### **Table 7. Power-Down Modes**

(1) X refers to a don't care condition.

# <span id="page-28-0"></span>**9.5 Programming**

#### **9.5.1 Microwire Interface**

The 24-bit shift register is loaded through the MICROWIRE interface. The shift register consists of a 21-bit *DATA[20:0] FIELD* and a 3-bit *ADDRESS[2:0] FIELD* as shown in [Table](#page-28-1) 8. The ADDRESS FIELD is used to decode the internal control register address. When LE transitions HIGH, DATA stored in the shift register is loaded into one of 6 control registers depending on the state of the ADDRESS bits. The MSB of DATA is loaded into the shift register first. The DATA FIELD assignments are shown in *Control [Register](#page-29-1) Content Map*.

#### **Table 8. Register Structure**

<span id="page-28-1"></span>![](_page_28_Picture_746.jpeg)

### **9.5.2 Control Register Location**

The ADDRESS[2:0] bits decode the internal register address. The [Table](#page-29-2) 9 shows how the ADDRESS bits are mapped into the target control register.

<span id="page-29-2"></span>![](_page_29_Picture_605.jpeg)

#### **Table 9. Control Register Locations**

# <span id="page-29-0"></span>**9.6 Register Maps**

#### <span id="page-29-1"></span>**9.6.1 Control Register Content Map**

The control register content map describes how the bits within each control register are allocated to specific control functions. The bits that are marked 0 must be programmed as such to ensure proper device operation.

![](_page_29_Picture_606.jpeg)

#### **Table 10. Control Register Content Map**

![](_page_30_Picture_0.jpeg)

#### **9.6.2 R0 Register**

The R0 register contains the RF\_R, RF\_CPP, RF\_CPG, RF\_CPT, and RF\_RST control words, in addition to two of the four bits that compose the MUX control word. The detailed descriptions and programming information for each control word is discussed in the following sections.

![](_page_30_Picture_694.jpeg)

#### **Table 11. R0 Register**

## <span id="page-30-0"></span>*9.6.2.1 RF\_R[14:0] - RF Synthesizer Programmable Reference Divider (R Counter) (R0[17:3])*

The RF reference divider (RF\_R) can be programmed to support divide ratios from 3 to 32,767. Divide ratios less than 3 are prohibited.

![](_page_30_Picture_695.jpeg)

#### **Table 12. PLL R Divider**

## <span id="page-30-1"></span>*9.6.2.2 RF\_CPP - RF Synthesizer Phase Detector Polarity (R0[18])*

The RF\_CPP bit is used to control the PFD polarity of the RF synthesizer based on the VCO tuning characteristics.

#### **Table 13. Phase Detector Polarity**

![](_page_30_Picture_696.jpeg)

![](_page_30_Figure_15.jpeg)

**Figure 31. RF VCO Characteristics**

# **ISTRUMENTS**

**EXAS** 

### *9.6.2.3 RF\_CPG - RF Synthesizer Charge-Pump Current Gain (R0[19])*

The RF\_CPG bit controls the charge-pump gain of the RF synthesizer. Two gain levels are available.

![](_page_31_Picture_794.jpeg)

![](_page_31_Picture_795.jpeg)

### <span id="page-31-1"></span>*9.6.2.4 RF\_CPT - RF Synthesizer Charge-Pump Tri-State (R0[20])*

The RF\_CPT bit allows the charge pump to be switched between a normal operating mode and a highimpedance output state. This happens asynchronously with the change in the RF\_CPT bit.

Furthermore, the RF\_CPT bit operates in conjuction with the RF\_PD bit to set a synchronous or an asynchronous power-down mode. Refer to *RF\_PD - RF [Synthesizer](#page-33-1) Power Down (R1[23])* for more details on how to program the RF\_PD bit.

#### **Table 15. Charge-Pump Tri-State**

![](_page_31_Picture_796.jpeg)

### <span id="page-31-0"></span>*9.6.2.5 RF\_RST - RF Synthesizer Counter Reset (R0[21])*

The RF\_RST bit resets the RF\_A, RF\_B and RF\_R counters. After removing the reset, the RF\_A and RF\_B counters resume counting in close alignment with the RF\_R counter. The maximum error is one prescaler cycle.

#### **Table 16. N Counter Reset**

![](_page_31_Picture_797.jpeg)

#### **9.6.3 R1 Register**

The R1 register contains the RF\_A, RF\_B, RF\_P, and RF\_PD control words. The RF\_A and RF\_B control words are used to set up the programmable feedback divider. The detailed descriptions and programming information for each control word is discussed in the following sections.

![](_page_31_Picture_798.jpeg)

#### **Table 17. RI Register**

![](_page_32_Picture_0.jpeg)

#### *9.6.3.1 LMX243x RF Synthesizer Swallow Counter*

#### <span id="page-32-0"></span>**9.6.3.1.1 RF\_A[3:0] - LMX2430/33 RF Synthesizer Swallow Counter (A Counter) (R1[6:3])**

The RF\_A control word is used to set up the A counter of the RF synthesizer. For both the LMX2430 and LMX2433, the A counter is a 4-bit swallow counter used in the programmable feedback divider. The RF A control word can be programmed to values ranging from 0 to 15.

![](_page_32_Picture_916.jpeg)

# **Table 18. RF\_A Divider for LMX2430/33**

#### <span id="page-32-1"></span>**9.6.3.1.2 RF\_A[4:0] - LMX2434 RF Synthesizer Swallow Counter (A Counter) (R1[7:3])**

The LMX2434 A counter is a 5-bit swallow counter used in the programmable feedback divider. The RF\_A control word can be programmed to values ranging from 0 to 31.

![](_page_32_Picture_917.jpeg)

#### **Table 19. RF A Divider for LMX2434**

#### *9.6.3.2 LMX243x RF Synthesizer Programmable Binary Counter*

#### <span id="page-32-2"></span>**9.6.3.2.1 RF\_B[14:0] - LMX2430/33 RF Synthesizer Programmable Binary Counter (B Counter) (R1[21:7])**

The RF\_B control word is used to set up the B counter of the RF synthesizer. For both the LMX2430 and LMX2433, the B counter is a 15-bit programmable binary counter used in the programmable feedback divider. The RF\_B control word can be programmed to values ranging from 3 to 32,767. Divide ratios less than 3 are prohibited.

![](_page_32_Picture_918.jpeg)

#### **Table 20. RF B Divider for LMX2430/33**

#### <span id="page-32-3"></span>**9.6.3.2.2 RF\_B[13:0] - LMX2434 RF Synthesizer Programmable Binary Counter (B Counter) (R1[21:8])**

The LMX2434 B counter is a 14-bit programmable binary counter used in the programmable feedback divider. The RF\_B control word can be programmed to values ranging from 3 to 16,383. Divide ratios less than 3 are prohibited.

Copyright © 2003–2016, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNAS187D&partnum=LMX2430) Feedback* 33

# **[LMX2430](http://www.ti.com/product/lmx2430?qgpn=lmx2430), [LMX2433,](http://www.ti.com/product/lmx2433?qgpn=lmx2433) [LMX2434](http://www.ti.com/product/lmx2434?qgpn=lmx2434)**

**LMX2434 DIVIDE RF\_B[13:0] RATIO 13 12 11 10 9 8 7 6 5 4 3 2 1 0** 3 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 4 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 • • • • • • • • • • • • • • • 16383 1 1 1 1 1 1 1 1 1 1 1 1 1 1

**Table 21. RF B Divider for LMX2434**

#### *9.6.3.3 LMX243x RF Synthesizer Prescaler Select*

#### **9.6.3.3.1 RF\_P - LMX2430/33 RF Synthesizer Prescaler Select (R1[22])**

Both the LMX2430 and LMX2433 RF synthesizers use a selectable dual-modulus prescaler. An 8/9 or a 16/17 prescale ratio can be selected.

#### **Table 22. Prescaler Select Bit for LMX2430/33**

![](_page_33_Picture_888.jpeg)

#### **9.6.3.3.2 RF\_P - LMX2434 RF Synthesizer Prescaler Select (R1[22])**

The LMX2434 RF synthesizer uses a selectable dual-modulus prescaler. A 16/17 or a 32/33 prescale ratio can be selected.

#### **Table 23. Prescaler Select Bit for LMX2434**

![](_page_33_Picture_889.jpeg)

#### <span id="page-33-1"></span>*9.6.3.4 RF\_PD - RF Synthesizer Power Down (R1[23])*

The RF\_PD bit is used to switch the RF PLL between a powered-up and powered-down mode.

Furthermore, the RF\_PD bit operates in conjunction with the RF\_CPT bit to set a synchronous or an asynchronous power-down mode. Refer to *RF\_CPT - RF Synthesizer [Charge-Pump](#page-31-1) Tri-State (R0[20])* for more details on how to program the RF\_CPT bit.

#### **Table 24. Power Down Bit**

![](_page_33_Picture_890.jpeg)

#### <span id="page-33-0"></span>**9.6.4 R2 Register**

The R2 Register contains the RF\_TOC control word. The RF\_TOC is used to set up the fastlock circuitry of the RF synthesizer. The RF\_TOC is a 12-bit binary counter programmable from 0 to 4095.

![](_page_33_Picture_891.jpeg)

# **Table 25. R2 Register**

34 *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNAS187D&partnum=LMX2430) Feedback* Copyright © 2003–2016, Texas Instruments Incorporated

![](_page_33_Picture_25.jpeg)

![](_page_34_Picture_0.jpeg)

### *9.6.4.1 RF\_TOC[0:11] - RF Synthesizer Time-Out Counter (R2[14:3])*

The FLoutRF pin can be configured as a general-purpose CMOS tri-state output or as a fastlock output by programming the RF\_TOC appropriately. When the RF\_TOC is programmed from 0 to 3, automatic fastlock is disabled, and the FLoutRF pin is either configured as a general-purpose CMOS tri-state output or manual fastlock is enabled. When the RF TOC is programmed to 0, the FLoutRF pin is in tri-state (high impedance) mode. The charge-pump current is then the value specified by RF CPG (R0[19]). When the RF TOC is programmed to 1, the FLoutRF pin is pulled to a LOW state. The charge-pump current is then set to a HIGH gain state (RF\_CPG bit = 1). This condition is known as the manual fastlock. When the RF\_TOC is programmed to 2, the FLout\_RF pin is again pulled to a LOW state, but this time the charge-pump current is the value specified by RF\_CPG (R0[19]). When the RF\_TOC is programmed to 3, the FLoutRF pin is pulled to a HIGH state. Again, the charge-pump current is the value specified by RF\_CPG (R0[19]). When the RF\_TOC is programmed from 4 to 4095, fastlock is enabled, and the FLoutRF pin is pulled to a LOW state. Fastlock time outs after the specified number of PFD events. At this time, the FLoutRF pin switches to tri-state (high impedance) mode. The value programmed into RF\_TOC represents the number of PFD events that the RF synthesizer spends in the fastlock state.

#### **NOTE**

Any write to the RF\_TOC requires a PFD event on the RF synthesizer to latch the contents. This means that writes to the RF\_TOC take effect synchronously with the next PFD event.

![](_page_34_Picture_1154.jpeg)

## **Table 26. Fastlock Time-Out Counter**

#### *9.6.4.2 R3 Register*

The R3 register contains the IF\_R, IF\_CPP, IF\_CPG, IF\_CPT, and IF\_RST control words, in addition to two of the four bits that compose the MUX control word. The detailed descriptions and programming information for each control word is discussed in the following sections.

![](_page_34_Picture_1155.jpeg)

# **Table 27. R3 Register**

**RUMENTS** 

#### <span id="page-35-0"></span>**9.6.4.2.1 IF\_R[14:0] - IF Synthesizer Programmable Reference Divider (R Counter) (R3[17:3])**

The IF reference divider (IF\_R) can be programmed to support divide ratios from 3 to 32,767. Divide ratios less than 3 are prohibited.

![](_page_35_Picture_825.jpeg)

### **Table 28. IF R Divider**

#### <span id="page-35-1"></span>**9.6.4.2.2 IF\_CPP - IF Synthesizer Phase Detector Polarity (R3[18])**

The IF CPP bit is used to control the PFD polarity of the IF synthesizer based on the VCO tuning characteristics.

![](_page_35_Picture_826.jpeg)

![](_page_35_Picture_827.jpeg)

![](_page_35_Figure_10.jpeg)

**Figure 32. IF VCO Characteristics**

#### **9.6.4.2.3 IF\_CPG - IF Synthesizer Charge-Pump Current Gain (R3[19])**

The IF CPG bit controls the charge-pump gain of the IF synthesizer. Two gain levels are available.

#### **Table 30. IF PLL Phase Detector Polarity Bit**

![](_page_35_Picture_828.jpeg)

#### <span id="page-35-2"></span>**9.6.4.2.4 IF\_CPT - IF Synthesizer Charge-Pump Tri-State (R3[20])**

The IF\_CPT bit allows the charge pump to be switched between a normal operating mode and a high impedance output state. This happens asynchronously with the change in the IF\_CPT bit.

Furthermore, the IF CPT bit operates in conjuction with the IF PD bit to set a synchronous or an asynchronous power-down mode. Refer to *IF\_PD - IF [Synthesizer](#page-37-1) Power Down (R4[23])* for more details on how to program the IF\_PD bit.

![](_page_35_Picture_829.jpeg)

#### **Table 31. IF PLL Charge-Pump Polarity Bit**

![](_page_36_Picture_0.jpeg)

#### <span id="page-36-2"></span>**9.6.4.2.5 IF\_RST - IF Synthesizer Counter Reset (R3[21])**

The IF\_RST bit resets of the IF\_A, IF\_B and IF\_R counters. After removing the reset, the IF\_A and IF\_B counters resume counting in close alignment with the IF\_R counter. The maximum error is one prescaler cycle.

![](_page_36_Picture_930.jpeg)

#### **Table 32. IF PLL Counter Reset**

#### **9.6.5 R4 Register**

The R4 register contains the IF\_A, IF\_B, IF\_P, and IF\_PD control words. The IF\_A and IF\_B control words are used to set up the programmable feedback divider. The detailed descriptions and programming information for each control word is discussed in the following sections. R4[21] is always set to 0.

#### **Table 33. R4 Register**

![](_page_36_Picture_931.jpeg)

### <span id="page-36-0"></span>*9.6.5.1 IF\_A[3:0] - IF Synthesizer Swallow Counter (A Counter) (R4[6:3])*

The IF A control word is used to set up the A counter of the IF synthesizer. The A counter is a 4-bit swallow counter used in the programmable feedback divider. The IF\_A control word can be programmed to values ranging from 0 to 15.

#### **Table 34. IF A counter Bit**

![](_page_36_Picture_932.jpeg)

#### <span id="page-36-1"></span>*9.6.5.2 IF\_B[13:0] - IF Synthesizer Programmable Binary Counter (B Counter) (R4[20:7])*

The IF\_B control word is used to set up the B counter of the IF synthesizer. The B counter is a 14-bit programmable binary counter used in the programmable feedback divider. The IF\_B control word can be programmed to values ranging from 3 to 16,383. Divide ratios less than 3 are prohibited.

![](_page_36_Picture_933.jpeg)

#### **Table 35. IF B Counter**

Copyright © 2003–2016, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNAS187D&partnum=LMX2430) Feedback* 37

**STRUMENTS** 

**EXAS** 

#### **9.6.5.2.1 IF\_P - IF Synthesizer Prescaler Select (R4[22])**

The LMX243x IF synthesizer uses a selectable dual modulus prescaler. An 8/9 or a 16/17 prescale ratio can be selected.

![](_page_37_Picture_560.jpeg)

#### **Table 36. IF Prescaler Select Bit**

#### <span id="page-37-1"></span>*9.6.5.3 IF\_PD - IF Synthesizer Power Down (R4[23])*

The IF\_PD bit is used to switch the IF PLL between a powered-up and powered-down mode.

Furthermore, the IF\_PD bit operates in conjuction with the IF\_CPT bit to set a synchronous or an asynchronous power-down mode. Refer to *IF\_CPT - IF Synthesizer [Charge-Pump](#page-35-2) Tri-State (R3[20])* for more details on how to program the IF\_CPT bit.

#### **Table 37. IF PLL Powerdown Bit**

![](_page_37_Picture_561.jpeg)

#### <span id="page-37-0"></span>**9.6.6 R5 Register**

The R5 Register contains the IF\_TOC control word. The IF\_TOC is used to set up the fastlock circuitry of the IF synthesizer. The IF\_TOC is a 12-bit binary counter programmable from 0 to 4095.

![](_page_37_Picture_562.jpeg)

![](_page_37_Picture_563.jpeg)

![](_page_38_Picture_0.jpeg)

#### **[LMX2430,](http://www.ti.com/product/lmx2430?qgpn=lmx2430) [LMX2433](http://www.ti.com/product/lmx2433?qgpn=lmx2433), [LMX2434](http://www.ti.com/product/lmx2434?qgpn=lmx2434) [www.ti.com](http://www.ti.com)** SNAS187D –FEBRUARY 2003–REVISED JANUARY 2016

### *9.6.6.1 IF\_TOC[0:11] - IF Synthesizer Time-Out Counter (R5[14:3])*

The OSCout/ FLoutIF pin can be configured as a general-purpose CMOS tri-state output or as a fastlock output by programming the IF\_TOC appropriately. When the IF\_TOC is programmed from 0 to 3, automatic fastlock is disabled, and the OSCout/ FLoutIF pin is configured as a general-purpose CMOS tri-state output or manual fastlock is enabled. When the IF TOC is programmed to 0, the OSCout/ FLoutIF pin is in tri-state (high impedance) mode. The charge-pump current is then the value specified by IF\_CPG (R3[19]). When the IF\_TOC is programmed to 1, the OSCout/ FLoutIF pin is pulled to a LOW state. The charge-pump current is then set to a HIGH gain state (IF CPG bit = 1). This condition is known as the manual fastlock. When the IF TOC is programmed to 2, the OSCout/ FLout\_IF pin is again pulled to a LOW state, but this time the charge-pump current is the value specified by IF\_CPG (R3[19]). When the IF\_TOC is programmed to 3, the OSCout/ FLoutIF pin is pulled to a HIGH state. Again, the charge-pump current is the value specified by IF CPG (R3[19]). When the IF\_TOC is programmed from 4 to 4095, fastlock is enabled, and the OSCout/ FLoutIF pin is pulled to a LOW state. Fastlock timeouts after the specified number of PFD events. At this time, the OSCout/ FLoutIF pin switches to tri-state (high impedance) mode. The value programmed into IF\_TOC represents the number of PFD events that the IF synthesizer spends in the fastlock state.

#### **NOTE**

Any write to the IF\_TOC requires a PFD event on the IF synthesizer to latch the contents. This means that writes to the IF\_TOC take effect synchronously with the next PFD event.

![](_page_38_Picture_961.jpeg)

#### **Table 39. IF PLL Fastlock Time-Out Counter**

**[LMX2430](http://www.ti.com/product/lmx2430?qgpn=lmx2430), [LMX2433,](http://www.ti.com/product/lmx2433?qgpn=lmx2433) [LMX2434](http://www.ti.com/product/lmx2434?qgpn=lmx2434)**

SNAS187D –FEBRUARY 2003–REVISED JANUARY 2016 **[www.ti.com](http://www.ti.com)**

**ISTRUMENTS** 

Texas

# <span id="page-39-0"></span>**9.6.7 MUX[3:0] - Multifunction Output Select (R3[23:22]:R0[23:22])**

The MUX control word is used to determine which signal is routed to the Ftest/LD pin.

### **Table 40. Multifunction Output Select(1)**

![](_page_39_Picture_521.jpeg)

(1)  $1. RF_N = (RF_B \times RF_P) + RF_A$ 2.  $IF_N = (IF_B \times IF_P) + IF_A$ 

![](_page_40_Picture_0.jpeg)

# <span id="page-40-0"></span>**10 Application and Implementation**

### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### <span id="page-40-1"></span>**10.1 Application Information**

The LMX2430 family of devices can be used in a broad class of applications. LMX2430x devices have very low current consumption and are well-suited for many lower power applications. Because these devices have two PLLs, they can be used to generate two distinct frequencies. However, it is a perfectly valid thing to only use one of the PLLs and power down the other side. When only one side is used, be sure to power the other side down, but do NOT disconnect the power pins for the unused side as they are shared across several internal blocks. When the unused side is powered down, it draws no current, and the counters and charge pump are not running or generating any noise and spurs. [Figure](#page-41-1) 33 generally applies to most applications.

Texas **INSTRUMENTS** 

## **10.2 Typical Application**

<span id="page-41-0"></span>![](_page_41_Figure_3.jpeg)

<span id="page-41-1"></span>**Figure 33. Typical Use Case**

![](_page_42_Picture_0.jpeg)

### **10.2.1 Design Requirements**

[Table](#page-42-0) 41 lists the design parameters of the LMX243x.

<span id="page-42-0"></span>![](_page_42_Picture_430.jpeg)

### **Table 41. Design Parameters**

### **10.2.2 Detailed Design Procedure**

The loop filter design is key and involves trade-offs between lock time, phase noise, and spurs. The TI website has references and design and simulation tools that can be used to design the loop filter and simulate the performance.

### **10.2.3 Application Curves**

![](_page_42_Figure_10.jpeg)

![](_page_43_Picture_1.jpeg)

# <span id="page-43-0"></span>**11 Power Supply Recommendations**

Low-noise regulators are generally recommended for the supply pins. It is acceptable to have one regulator supply the part, although it is best to implement individual bypassing as shown in the *Layout [Guidelines](#page-43-2)* for the best spur performance. The charge-pump pins are typically the most sensitive to supply noise, but the external VCO used with this device is likely to be orders of magnitude more sensitive.

# <span id="page-43-1"></span>**12 Layout**

## <span id="page-43-2"></span>**12.1 Layout Guidelines**

In general, there are two cases for layout:

- 1. *Use as a single PLL:* In this case, all power supply pins must be connected, but for those on the unused PLL, bypassing is not necessary, and they can be shorted together. Leave unused outputs unconnected, and do not ground them.
- 2. *Use as a dual PLL:* In this case, supply coupling is much more critical as there can be crosstalk between the two PLLs. There must be isolation in the form of resistors or inductors between the charge-pump supply pins, and decoupling capacitors are more important.

# <span id="page-43-3"></span>**12.2 Layout Example**

![](_page_43_Figure_11.jpeg)

**Figure 36. Layout Example**

![](_page_44_Picture_0.jpeg)

# <span id="page-44-1"></span>**13 Device and Documentation Support**

#### <span id="page-44-2"></span>**13.1 Device Support**

#### **13.1.1 Device Nomenclature**

#### *13.1.1.1 List of Definitions*

**f<sub>COMP</sub>:** RF or IF phase detector comparison frequency

- **Fin:** RF or IF input frequency
- **A:** RF\_A or IF\_A counter value
- **B:** RF\_B or IF\_B counter value
- **P:** Preset modulus of the dual modulus prescaler LMX2430 RF synthesizer:  $P = 8$  or 16 LMX2433 RF synthesizer:  $P = 8$  or 16 LMX2434 RF synthesizer:  $P = 16$  or 32 LMX243x IF synthesizer:  $P = 8$  or 16

### <span id="page-44-0"></span>**13.2 Related Links**

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

![](_page_44_Picture_791.jpeg)

#### **Table 42. Related Links**

#### <span id="page-44-3"></span>**13.3 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms](http://www.ti.com/corp/docs/legal/termsofuse.shtml) of [Use.](http://www.ti.com/corp/docs/legal/termsofuse.shtml)

**TI E2E™ Online [Community](http://e2e.ti.com)** *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design [Support](http://support.ti.com/)** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### <span id="page-44-4"></span>**13.4 Trademarks**

PLLatinum, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

#### <span id="page-44-5"></span>**13.5 Electrostatic Discharge Caution**

![](_page_44_Picture_23.jpeg)

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### <span id="page-44-6"></span>**13.6 Glossary**

[SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

# <span id="page-45-0"></span>**14 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

![](_page_46_Picture_0.jpeg)

# **PACKAGING INFORMATION**

![](_page_46_Picture_294.jpeg)

**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

![](_page_47_Picture_0.jpeg)

www.ti.com 10-Dec-2020

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

![](_page_48_Picture_1.jpeg)

**TEXAS** 

# **TAPE AND REEL INFORMATION**

**STRUMENTS** 

![](_page_48_Figure_4.jpeg)

\*All dimensions are nominal

![](_page_48_Figure_5.jpeg)

#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**

![](_page_48_Figure_7.jpeg)

![](_page_48_Picture_313.jpeg)

![](_page_49_Picture_0.jpeg)

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Sep-2024

![](_page_49_Figure_4.jpeg)

\*All dimensions are nominal

![](_page_49_Picture_122.jpeg)

# **TEXAS INSTRUMENTS**

www.ti.com 25-Sep-2024

# **TUBE**

![](_page_50_Figure_5.jpeg)

# **B - Alignment groove width**

\*All dimensions are nominal

![](_page_50_Picture_87.jpeg)

# **MECHANICAL DATA**

# NPE0020A

![](_page_51_Figure_2.jpeg)

![](_page_52_Picture_1.jpeg)

# **PACKAGE OUTLINE**

# **PW0020A TSSOP - 1.2 mm max height**

SMALL OUTLINE PACKAGE

![](_page_52_Figure_5.jpeg)

NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.

![](_page_52_Picture_12.jpeg)

# **EXAMPLE BOARD LAYOUT**

# **PW0020A TSSOP - 1.2 mm max height**

SMALL OUTLINE PACKAGE

![](_page_53_Figure_4.jpeg)

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

![](_page_53_Picture_8.jpeg)

# **EXAMPLE STENCIL DESIGN**

# **PW0020A TSSOP - 1.2 mm max height**

SMALL OUTLINE PACKAGE

![](_page_54_Figure_4.jpeg)

NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.

![](_page_54_Picture_8.jpeg)

# **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated