**TPS62843** SLVSFU8C - JANUARY 2022 - REVISED JUNE 2024 # TPS62843 1.8V to 5.5V, 600mA, 275nA I<sub>Q</sub>, Small-Size Step-Down Converters #### 1 Features - 1.8V to 5.5V input voltage range - 0.4V to 3.6V output voltage range - 275nA typical quiescent current - 600mA output current - 1% output voltage accuracy - 4nA typical shutdown current - Output discharge - VSET pin-selectable output voltage through a single resistor - TPS628436: 0.4V to 0.8V - TPS628437: 0.8V to 1.8V - TPS628438: 1.8V to 3.6V - Designed for small passive components - 1µH inductor - Down to effective capacitance of 4µF C<sub>OUT</sub> - High PSRR (up to 83dB) - Low output voltage ripple in power save mode - RF-friendly and fast transient DCS-Control - Automatic transition to no ripple 100% mode - 0603-inductor and 0402-capacitor size supported - Tiny 6-pin, 0.35mm pitch WCSP package with 0.84mm<sup>2</sup> size - Pin-to-pin compatible to the TPS6280x family (1A) in WCSP package - Available in a 1.60mm × 1.60mm SOT563 package # 2 Applications - Wearable electronics - Headsets, headphones, and earbuds - Mobile phones - Medical sensor patches - Hearing aid ### 3 Description The TPS62843 is a high-efficiency, step-down converter family with ultra-low operating quiescent current of typically 275nA. The device features a 4nA shutdown (typical) current when disabled. The device uses DCS-Control with a low and RFfriendly output voltage ripple to power radios. The device operates with a typical switching frequency of 1.5MHz and extends a high efficiency at light-load down to 100µA load current and below. 3 × 18 pre-defined output voltages can be selected by connecting a resistor to the VSET pin, making the family usable across various applications with a minimum set of passive components. #### **Device Information** | PART<br>NUMBER <sup>(2)</sup> | V <sub>OUT</sub> RANGE | PACKAGE <sup>(1)</sup> | BODY SIZE<br>(NOM) | | | | | |-------------------------------|------------------------|------------------------|--------------------|--|--|--|--| | TPS628436 | 0.4V - 0.8V | ) // A | 0.80mm × | | | | | | TPS628437 | 0.8V - 1.8V | YKA<br>(DSBGA, 6) | 1.05mm × | | | | | | TPS628438 | 1.8V – 3.6V | (=== 5, 4, 5) | 0.40mm | | | | | | TPS628436 | 0.4V - 0.8V | | 1.6mm × | | | | | | TPS628437 | 0.8V – 1.8V | DRL<br>(SOT563, 6) | 1.6mm × | | | | | | TPS628438 | 1.8V – 3.6V | (22.300, 0) | 0.6mm | | | | | - For more information, see Section 11. - See the Device Comparison Table. Efficiency vs Output Current at 3.6VIN # **Table of Contents** | 1 Features1 | 7.4 Device Functional Modes | 12 | |--------------------------------------|-------------------------------------|----| | 2 Applications | 8 Application and Implementation | 13 | | 3 Description | 8.1 Application Information | 13 | | 4 Device Comparison Table | | | | 5 Pin Configuration and Functions4 | | | | 6 Specifications5 | | | | 6.1 Absolute Maximum Ratings5 | | | | 6.2 ESD Ratings5 | | 20 | | 6.3 Recommended Operating Conditions | ·· | | | 6.4 Thermal Information6 | 9.3 Support Resources | 20 | | 6.5 Electrical Characteristics | 9.4 Trademarks | 20 | | 6.6 Typical Characteristics | 9.5 Electrostatic Discharge Caution | 20 | | 7 Detailed Description9 | | | | 7.1 Overview9 | | | | 7.2 Functional Block Diagram9 | | | | 7.3 Feature Description10 | | 22 | # **4 Device Comparison Table** | Device | Fixed V <sub>OUT</sub><br>VSET = GND | Selectable Output Voltages | f <sub>SW</sub><br>[MHz] | Soft Start t <sub>SS</sub> | Inductor | |-----------|--------------------------------------|----------------------------|--------------------------|----------------------------|----------| | TPS628436 | 1.0V | 0.4V – 0.8V in 25mV steps | 1.5 | 400µs | 1µH | | TPS628437 | 1.8V | 0.8V – 1.6V in 50mV steps | 1.5 | 800µs | 1μH | | TPS628438 | 3.6V | 1.8V – 3.4V in 100mV steps | 1.5 | 800µs | 1µH | # **5 Pin Configuration and Functions** Figure 5-1. 6-Pin DSBGA YKA Package (Top View) Figure 5-2. 6-Pin DRL SOT563 Package (Top View) Table 5-1. Pin Functions | PIN NUMBER | | | TYPE | DESCRIPTION | |------------|--------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | SOT563 | DSBGA | ITPE | DESCRIPTION | | GND | 1 | A1 | PWR | GND supply pin. Connect this pin close to the GND terminal of the input and output capacitor. | | VIN | 2 | B1 | PWR | V <sub>IN</sub> power supply pin. Connect the input capacitor close to this pin for best noise and voltage spike suppression. A ceramic capacitor is required. | | VSET | 3 | C1 | I | Connecting a resistor to GND selects a pre-defined output voltage. | | VOS | 6 | A2 | I | Output voltage sense pin for the internal feedback divider network and regulation loop. This pin also discharges V <sub>OUT</sub> by an internal MOSFET when the converter is disabled. Connect this pin directly to the output capacitor with a short trace. | | sw | 5 | B2 | 0 | The switch pin is connected to the internal MOSFET switches. Connect the inductor to this terminal. | | EN | 4 | C2 | I | A high level enables the devices and a low level turns the device off. The pin features an internal pulldown resistor, which is disabled once the device has started up. | # **6 Specifications** ### **6.1 Absolute Maximum Ratings** Over operating junction temperature range (unless otherwise noted) (1) | | | MIN | MAX | UNIT | |------------------|----------------------------------------|------|-----------------------|------| | Pin voltage | VIN | -0.3 | 6 | V | | Pin voltage | SW, DC | -0.3 | V <sub>IN</sub> +0.3V | V | | Pin voltage | SW, transient < 10 ns, while switching | -2.5 | 9 | V | | Pin voltage | VSET | -0.3 | 6 | V | | Pin voltage | EN | -0.3 | 6 | V | | Pin voltage | VOS | -0.3 | 5 | V | | TJ | Operating junction temperature | -40 | 150 | °C | | T <sub>stg</sub> | Storage temperature | -55 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |--|--------------------------------------------|------------------------------------------------------------|-------|------| | | V <sub>(ESD)</sub> Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | | V | | | | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002 (2) | ±500 | v | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - 2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## **6.3 Recommended Operating Conditions** | | | MIN | NOM | MAX | UNIT | |-------------------|-----------------------------------------------------------------------------|------|-----|------|--------| | V <sub>IN</sub> | Supply voltage V <sub>IN</sub> | 1.8 | | 5.5 | V | | I <sub>OUT</sub> | Output current | | | 0.6 | А | | L | Effective inductance | 0.7 | 1.0 | 1.2 | μH | | C <sub>OUT</sub> | Effective output capacitance | 4 | | 25 | μF | | C <sub>IN</sub> | Effective input capacitance | 0.5 | 4.7 | | μF | | C <sub>VSET</sub> | External parasitic capacitance at VSET pin | | | 30 | pF | | | Resistance range for external resistor at VSET pin (E96 1% resistor values) | 10 | | 249 | kΩ | | R <sub>SET</sub> | External resistor tolerance E96 series at VSET pin | | | 1% | | | | E96 resistor series temperature coefficient (TCR) | -200 | | +200 | ppm/°C | | T <sub>J</sub> | Operating junction temperature range | -40 | | 125 | °C | ### **6.4 Thermal Information** | | THERMAL METRIC <sup>(1)</sup> | YKA (DSBGA)<br>6 PINS | DRL (SOT563)<br>6 PINS | UNIT | |-----------------------|----------------------------------------------|-----------------------|------------------------|------| | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 147.7 | 138.3 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 1.7 | 57.3 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 47.5 | 24.7 | °C/W | | Ψ <sub>JT</sub> | Junction-to-top characterization parameter | 0.5 | 1.4 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 47.6 | 24.4 | °C/W | | R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | _ | _ | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ### **6.5 Electrical Characteristics** $T_J = -40$ °C to +125°C, $V_{IN} = 1.8$ V to 5.5V. Typical values are at $T_J = 25$ °C, $V_{IN} = 3.6$ V and $V_{OUT} = 0.7$ V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------|------|------|------|------| | SUPPLY | | | | | | | | | Operating Quiescent Current (Power Save | Non-switching, $V_{EN}$ = $V_{IN}$ , $I_{OUT}$ = $0\mu A$ , $T_J$ = $-40^{\circ}C$ to $85^{\circ}C$ | | 275 | 1500 | nA | | IQ | Mode) | Switching, $V_{EN} = V_{IN}$ , $I_{OUT} = 0\mu A$ , $V_{OUT} = 0.7V$ | | 350 | | nA | | I <sub>SD</sub> | Shutdown Current | V <sub>EN</sub> = 0V, VSET = GND, T <sub>J</sub> = -40°C to 85°C | | 4 | 850 | nA | | UVLO | | | | | | | | V <sub>UVLO(R)</sub> | Undervoltage Lockout Rising Threshold | V <sub>IN</sub> rising, I <sub>OUT</sub> = 0μA | | 1.75 | 1.8 | V | | V <sub>UVLO(F)</sub> | Undervoltage Lockout Falling Threshold | V <sub>IN</sub> falling, I <sub>OUT</sub> = 0μA | | 1.65 | 1.7 | V | | V <sub>UVLO(H)</sub> | Undervoltage Lockout Hysteresis | | | 100 | | mV | | VSET PIN | · | | | | | | | V <sub>SET(LKG)</sub> | VSET Input leakage current | T <sub>J</sub> = -40°C to 85°C | | 10 | 800 | nA | | V <sub>SET(H)</sub> | VSET High-level detection | Voltage at VSET during startup | 1.0 | | | V | | R <sub>SET</sub> | RSET accuracy | T <sub>J</sub> = -20°C to 125°C | -4 | | 4 | % | | R <sub>SET</sub> | RSET accuracy | T <sub>J</sub> = -40°C to 125°C | -3.5 | | 3.5 | % | | ENABLE | · | | | | | | | V <sub>EN(R)</sub> | EN voltage rising threshold | EN rising, enable switching | 0.8 | | | V | | V <sub>EN(F)</sub> | EN voltage falling threshold | EN falling, disable switching | | | 0.4 | V | | V <sub>EN(LKG)</sub> | EN Input leakage current | V <sub>EN</sub> > 0.8V, T <sub>J</sub> = -40°C to 85°C | | 1 | 25 | nA | | R <sub>EN;PD</sub> | EN internal pull-down resistance | EN pin to GND | 425 | 500 | | kΩ | | VOUT VOLTAG | E | | | | • | | | V <sub>OUT</sub> | DC Output voltage accuracy | PWM operation, T <sub>J</sub> = -20°C to 125°C | -1 | | +1 | % | | V <sub>OUT</sub> | DC Output voltage accuracy | PWM operation, T <sub>J</sub> = -40°C to 125°C | -1.5 | | +1.5 | % | | | TPS628436 | | 0.4 | | 0.8 | V | | V <sub>OUT</sub> | TPS628437 | | 0.8 | | 1.8 | V | | | TPS628438 | | 1.8 | | 3.6 | V | | | | TPS628436, V <sub>EN</sub> = V <sub>IN</sub> , V <sub>VOS</sub> = 0.7V, T <sub>J</sub> = -40°C to 85°C | | | 100 | nA | | SD JVLO JUVLO(R) JUVLO(F) JUVLO(H) VSET PIN VSET(LKG) VSET(H) RSET ENABLE VEN(R) VEN(KG) REN;PD JOUT VOLTAGE VOUT VOUT VOUT | VOS input leakage current | TPS628437, V <sub>EN</sub> = V <sub>IN</sub> , V <sub>VOS</sub> = 1.2V, T <sub>J</sub> = -40°C to 85°C | | 100 | 250 | nA | | | | TPS628438, V <sub>EN</sub> = V <sub>IN</sub> , V <sub>VOS</sub> = 3.3V, T <sub>J</sub> = -40°C to 85°C | | 275 | 450 | nA | | f <sub>SW</sub> | | I <sub>OUT</sub> = 400mA | | 1.5 | | MHz | | STARTUP | | · · | | | | | ### **6.5 Electrical Characteristics (continued)** $T_J = -40$ °C to +125°C, $V_{IN} = 1.8$ V to 5.5V. Typical values are at $T_J = 25$ °C, $V_{IN} = 3.6$ V and $V_{OUT} = 0.7$ V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------|--------------------------------------|-----------------------------------------------------------------------------------------------|------|------|------|------| | | TPS628436 soft-start time | | | 0.45 | 0.6 | | | t <sub>SS</sub> | TPS628438 soft-start time | From V <sub>OUT</sub> = 0% to V <sub>OUT</sub> = 95% of V <sub>OUT</sub> | | 1.0 | 1.4 | ms | | | TPS628437 soft-start time | Tionina. | | 0.7 | 1.0 | | | t <sub>Startup_delay</sub> | EN HIGH to start of switching delay | R2D = GND | | 330 | 560 | μs | | POWER STAGE | | | | | ' | | | R <sub>DSON(HS)</sub> | High-side MOSFET on-resistance | V <sub>IN</sub> = 3.6V, I <sub>OUT</sub> = 300mA | | 170 | 260 | mΩ | | R <sub>DSON(LS)</sub> | Low-side MOSFET on-resistance | V <sub>IN</sub> = 3.6V, I <sub>OUT</sub> = 300mA | | 70 | 115 | mΩ | | ILKG_SW | Leakage Current into SW-Pin | V <sub>SW</sub> = 0.7V, T <sub>J</sub> = -40°C to 85°C | | 0 | 35 | nA | | ILKG_SW | Leakage Current into SW-Pin | V <sub>SW</sub> = 1.2V, T <sub>J</sub> = -40°C to 85°C | | 0 | 45 | nA | | ILKG_SW | Leakage Current into SW-Pin | V <sub>VIN &gt;</sub> V <sub>SW,</sub> V <sub>SW</sub> = 3.3V, T <sub>J</sub> = -40°C to 85°C | | 0 | 45 | nA | | OVERCURREN <sup>®</sup> | T PROTECTION | | | | ' | | | I <sub>HS(OC)</sub> | High-side peak current limit | V <sub>IN</sub> ≧ 2.2V | 0.9 | 1.1 | 1.3 | Α | | I <sub>LS(OC)</sub> | Low-side valley current limit | V <sub>IN</sub> ≧ 2.2V | 0.79 | 1.0 | 1.11 | Α | | OUTPUT DISCH | IARGE | | | | ' | | | R <sub>DSCH_VOS</sub> | Output discharge resistor on VOS pin | V <sub>EN</sub> = GND, I(VOS) = -10mA | | 7 | 22 | Ω | | THERMAL SHU | TDOWN | | | | • | | | T <sub>J(SD)</sub> | Thermal shutdown threshold | Temperature rising | | 160 | | °C | | T <sub>J(HYS)</sub> | Thermal shutdown hysteresis | | | 20 | | °C | ### 6.6 Typical Characteristics ### 7 Detailed Description #### 7.1 Overview The TPS62843 is a high-frequency, synchronous step-down converter with ultra-low quiescent current of typically 275nA in a 0.84-mm² chip size. The device operates with a tiny 1-µH inductor and 10-µF output capacitor over the entire recommended operation range to provide one of the industry's smallest chip and solution size. Using TI's DCS-Control topology, the device extends the high efficiency operation area down to microamperes of load current during power save mode operation. TI's DCS-Control (Direct Control with Seamless Transition into power save mode) is an advanced regulation topology that combines the advantages of hysteretic and voltage mode control. Characteristics of DCS-Control are excellent AC load regulation and transient response, low output ripple voltage, and a seamless transition between PFM and PWM mode operation. DCS-Control includes an AC loop that senses the output voltage (VOS pin) and directly feeds the information to a fast comparator stage. This comparator sets the switching frequency, which is constant for steady state operating conditions, and provides immediate response to dynamic load changes. To achieve accurate DC load regulation, a voltage feedback loop is used. The internally compensated regulation network achieves fast and stable operation with small external components and low-ESR capacitors. ### 7.2 Functional Block Diagram Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback ### 7.3 Feature Description #### 7.3.1 Smart Enable and Shutdown (EN) An internal $500k\Omega$ resistor pulls the EN pin to GND and avoids floating the pin. This action prevents an uncontrolled start-up of the device in case the EN pin cannot be driven to low level safely. With EN low, the device is in shutdown mode. The device is turned on with EN set to a high level. The pulldown control circuit disconnects the pulldown resistor on the EN pin after the internal control logic and the reference have been powered up. With EN set to a low level, the device enters shutdown mode and the pulldown resistor is activated again. The high level of the EN pin must not exceed VIN voltage level. #### 7.3.2 Soft Start After the device has been enabled with EN high, the device initializes and powers up the internal circuits. This action occurs during the regulator start-up delay time, $t_{Startup\_delay}$ . After $t_{Startup\_delay}$ expires, the internal soft-start circuitry ramps up the output voltage within the soft-start time, $t_{ss}$ . See Figure 7-1. The start-up delay time, $t_{Startup\_delay}$ , varies depending on the selected VSET value. The start-up delay is shortest with VSET = 0 and longest with VSET = 16. Figure 7-1. Device Start-Up #### 7.3.3 VSET Pin: Output Voltage Selection The output voltage is set with a single external resistor connected between the VSET pin and GND. After the device has been enabled and the control logic as well as the internal reference have been powered up, a R2D (resistor-to-digital) conversion is started to detect the external resistor, R<sub>SET</sub>, within the regulator start-up delay time, t<sub>Startup\_delay</sub>. An internal current source applies current through the external resistor and an internal ADC reads back the resulting voltage level. Depending on the level, an internal feedback divider network is selected to set the correct output voltage. After this R2D conversion is finished, the current source is turned off to avoid current flow through the external resistor. The circuit can detect resistive values, high-level, low-level, and a pin-open. For a proper reading, ensure that there is no additional current path or capacitance greater than 30pF total to GND during R2D conversion. Otherwise, the additional current to GND is interpreted as a lower resistor value and a false output voltage is set. Table 7-1 lists the correct resistor values for $R_{SET}$ to set the appropriate output voltages. The R2D converter is designed to operate with resistor values out of the E96 table and requires 1% resistor value accuracy. The external resistor $R_{SET}$ is not a part of the regulator feedback loop and has therefore no impact on the output voltage accuracy. Ensure that there is no other leakage path than the $R_{SET}$ resistor at the VSET pin during an undervoltage lockout event. Otherwise, a false output voltage is set. **GND** Table 7-1. Output Voltage Setting | Table 7-1. Output Voltage Setting | | | | | | | |-----------------------------------|-----------|-----------------------|-----------|----------------------|--|--| | VSET | Ou | ıtput Voltage Setting | [V] | R <sub>SET</sub> [Ω] | | | | VSEI | TPS628436 | TPS628437 | TPS628438 | NSET [12] | | | | 1 | 0.400 | 0.80 | 1.8 | 10.0k | | | | 2 | 0.425 | 0.85 | 1.9 | 12.1k | | | | 3 | 0.450 | 0.90 | 2.0 | 15.4k | | | | 4 | 0.475 | 0.95 | 2.1 | 18.7k | | | | 5 | 0.500 | 1.00 | 2.2 | 23.7k | | | | 6 | 0.525 | 1.05 | 2.3 | 28.7k | | | | 7 | 0.550 | 1.10 | 2.4 | 36.5k | | | | 8 | 0.575 | 1.15 | 2.5 | 44.2k | | | | 9 | 0.600 | 1.20 | 2.6 | 56.2k | | | | 10 | 0.625 | 1.25 | 2.7 | 68.1k | | | | 11 | 0.650 | 1.30 | 2.8 | 86.6k | | | | 12 | 0.675 | 1.35 | 2.9 | 105.0k | | | | 13 | 0.700 | 1.40 | 3.0 | 133.0k | | | | 14 | 0.725 | 1.45 | 3.1 | 162.0k | | | | 15 | 0.750 | 1.50 | 3.2 | 205.0k | | | | 16 | 0.775 | 1.55 | 3.3 | 249.0k or larger | | | | 17 | 0.8 | 1.6 | 3.4 | VIN | | | | | | | + | | | | #### 7.3.4 Undervoltage Lockout (UVLO) 1.0 0 To avoid misoperation of the device at low input voltages, an undervoltage lockout (UVLO) comparator monitors the supply voltage. The UVLO comparator shuts down the device at an input voltage of 1.7V (maximum) with falling $V_{\text{IN}}$ . The device starts at an input voltage of 1.8V (maximum) rising $V_{\text{IN}}$ . After the device re-enters operation out of an undervoltage lockout condition, the device behaves like it does being enabled. The internal control logic is powered up and the external resistor at the VSET pin is read out. 3.6 #### 7.3.5 Switch Current Limit, Short-Circuit Protection 1.8 The TPS62843 integrates a current limit on the high-side and low-side MOSFETs to protect the device against overload or short circuit conditions. The current in the switches is monitored cycle by cycle. If the high-side MOSFET current limit, $I_{HS(OC)}$ trips, the high-side MOSFET is turned off and the low-side MOSFET is turned on to ramp down the inductor current. After the inductor current through the low-side switch decreases beneath the low-side MOSFET current limit, $I_{LS(OC)}$ , the low-side MOSFET is turned off and the high-side MOSFET turns on again. #### 7.3.6 Thermal Shutdown The junction temperature $(T_J)$ of the device is monitored by an internal temperature sensor. If $T_J$ exceeds the thermal shutdown temperature, $T_{J(SD)}$ , of 160°C (typical), the device enters thermal shutdown. Both the high-side and low-side power FETs are turned off. When $T_J$ decreases below the hysteresis amount of typically 20°C, the converter resumes operation, beginning with a soft start to the originally set $V_{OUT}$ (there is no R2D conversion of $R_{SET}$ ). The thermal shutdown is not active in power save mode. #### 7.3.7 Output Voltage Discharge The purpose of the output discharge function is to ensure a defined down-ramp of the output voltage when the device is disabled and to keep the output voltage close to 0V. The internal discharge resistor is connected to the VOS pin. The discharge function is enabled as soon as the device is disabled. The minimum supply voltage required to keep the discharge function active is $V_{IN} > V_{TH\ UVLO(R)}$ . Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback #### 7.4 Device Functional Modes #### 7.4.1 Power Save Mode Operation The DCS-Control topology supports power save mode operation. At light loads, the device operates in PFM (pulse frequency modulation) mode that generates a single switching pulse to ramp up the inductor current and recharge the output capacitor, followed by a sleep period where most of the internal circuits are shut down to achieve the lowest operating quiescent current. During this time, the load current is supported by the output capacitor. The duration of the sleep period depends on the load current and the inductor peak current. During the sleep periods, the current consumption is reduced to typically 275nA. This low quiescent current consumption is achieved by an ultra-low power voltage reference, an integrated high impedance feedback divider network, and an optimized power save mode operation. In PFM mode, the switching frequency varies linearly with the load current. At medium and high load conditions, the device enters automatically PWM (pulse width modulation) mode and operates in continuous conduction mode with a nominal switch frequency $f_{sw}$ of typically 1.5MHz. The switching frequency in PWM mode is controlled and depends on $V_{IN}$ and $V_{OUT}$ . The boundary between PWM and PFM mode is when the inductor current becomes discontinuous. If the load current decreases, the converter seamlessly enters PFM mode to maintain high efficiency down to very light loads. Because DCS-Control supports both operation modes within one single building block, the transition from PWM to PFM mode is seamless with minimum output voltage ripple. #### 7.4.2 100% Mode Operation The duty cycle of the buck converter operating in PWM mode is given as $D = V_{OUT}/V_{IN}$ . The duty cycle increases as the input voltage comes close to the output voltage. In 100% duty cycle mode, the device keeps the high-side switch on continuously. The high-side switch stays turned on as long as the output voltage is below the internal set point. This allows the conversion of small input to output voltage differences. ## 8 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ### 8.1 Application Information The following sections discuss the design of the external components to complete the power supply design for several input and output voltage options by using typical applications as a reference. ### 8.2 Typical Application Figure 8-1. TPS62843 Typical Application Circuit Table 8-1. Components for Application Characteristic Curves #### 8.2.1 Design Requirements Table 8-1 shows the list of components for the application circuit and the characteristic application curves. Description Value Size Code Inch [metric L × W × T] Reference TPS628436, TPS628437. $[1.05mm \times 0.8mm \times 0.4mm]$ 275nA-I<sub>Q</sub> buck converter TPS628438 Manufacturer ΤI Ceramic capacitor 4.7µF 0402 [1.0mm × 0.5mm × 0.5mm] Murata $C_{IN}$ GRM155R60J475ME47D L Inductor DFE201610-1R0M Murata 1µH 0806 [2.0mm × 1.6mm × 1.0mm] Ceramic capacitor $\mathsf{C}_\mathsf{OUT}$ 10µF 0402 [1.0mm × 0.5mm × 0.5mm] Murata GRM155R60J106ME15D $\mathsf{R}_{\mathsf{SET}}$ See voltage setting table 0402 [1.0mm × 0.5mm × 0.5mm] #### 8.2.2 Detailed Design Procedure Copyright © 2024 Texas Instruments Incorporated Follow the passive component selection per the typical application circuit. ### 8.2.3 Application Curves Figure 8-3. Efficiency at $V_{OUT} = 0.7V$ Figure 8-4. Efficiency at V<sub>OUT</sub> = 1.2V Figure 8-5. Efficiency at V<sub>OUT</sub> = 1.8V Figure 8-6. Efficiency at $V_{OUT} = 3.3V$ Figure 8-7. Output Voltage vs Output Current at $V_{OUT} = 1.2V$ Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated Copyright © 2024 Texas Instruments Incorporated 100 200 400 600 300 Current at V<sub>OUT</sub>= 1.8V Figure 8-12. Switching Frequency vs Output Submit Document Feedback 100k 1k 10k Frequency (Hz) Figure 8-13. Power Supply Rejection Ratio (PSRR) at $V_{OUT} = 1.8V$ #### 8.3 Power Supply Recommendations The power supply must provide a current rating according to the supply voltage, output voltage, and output current of the TPS62843. #### 8.4 Layout #### 8.4.1 Layout Guidelines The pinout of the TPS62843 has been optimized to enable a single top layer PCB routing of the IC and its critical passive components such as CIN, COUT, and L. Furthermore, this pinout allows the user to connect tiny components such as 0201 (0603 Metric) size capacitors and 0402 (1005 Metric) size inductors. A solution size smaller than 5mm² can be achieved with a fixed output voltage. As for all switching power supplies, the layout is an important step in the design. Care must be taken in board layout to get the specified performance. Providing a low inductance, low impedance ground path is critical. Therefore, use wide and short traces for the main current paths. Place the input capacitor as close as possible to the VIN of the IC and GND pins. This placement is the most critical component placement. The VOS line is a sensitive, high impedance line and must be connected to the output capacitor and routed away from noisy components and traces (for example, the SW line) or other noise sources. ### 8.4.2 Layout Example Figure 8-30. Layout Example (YKA Package) Figure 8-31. Layout Example (DRL Package) ### 9 Device and Documentation Support ### 9.1 Device Support ### 9.1.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. ### 9.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 9.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 9.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. ### 9.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 9.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. # **10 Revision History** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | Changes from Revision B (September 2023) to Revision C (June 2024) | age | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | • Added a clarification that the minimum effective output capacitance is 4µF | 1 | | Deleted the preview note from the SOT563 package | 1 | | Added a column for the SOT563 package to add the pin numbers for the SOT563 package | | | Added an Input Buffer block to the EN pin in the functional block diagram | 9 | | Added a statement in the description saying " The high level of the EN pin must not exceed VIN voltage le to clarify correct pin usage | | | <ul> <li>Deleted the term I<sub>LIMF</sub> and replaced with I<sub>HS(OC)</sub> for the high side FET and replaced with I<sub>LS(OC)</sub> for the low side FET.</li> </ul> | | | <ul> <li>Deleted the erroneous load transient plot (Output Voltage vs Output Current for V<sub>OUT</sub> 1.2V, and I<sub>OUT</sub> steps 100uA to 400mA) and replaced with the correct plot.</li> </ul> | = | | Changes from Revision A (May 2023) to Revision B (September 2023) | age | | Added SOT563 package to the document | 1 | | Changes from Basisian * / January 2022) to Basisian A (May 2022) | <b>\</b> | | | age | | Changed document status from Advance Information to Production Data | 1 | # 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 18-Jul-2024 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------| | TPS628436DRLR | ACTIVE | SOT-5X3 | DRL | 6 | 4000 | RoHS & Green | SN | Level-1-260C-UNLIM | -40 to 125 | 436 | Samples | | TPS628436YKAR | ACTIVE | DSBGA | YKA | 6 | 12000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | J | Samples | | TPS628437DRLR | ACTIVE | SOT-5X3 | DRL | 6 | 4000 | RoHS & Green | SN | Level-1-260C-UNLIM | -40 to 125 | 437 | Samples | | TPS628437YKAR | ACTIVE | DSBGA | YKA | 6 | 12000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | К | Samples | | TPS628438DRLR | ACTIVE | SOT-5X3 | DRL | 6 | 4000 | RoHS & Green | SN | Level-1-260C-UNLIM | -40 to 125 | 438 | Samples | | TPS628438YKAR | ACTIVE | DSBGA | YKA | 6 | 12000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | L | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. ## PACKAGE OPTION ADDENDUM www.ti.com 18-Jul-2024 Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 25-Mar-2024 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|---|-------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS628436YKAR | DSBGA | YKA | 6 | 12000 | 180.0 | 8.4 | 0.9 | 1.16 | 0.47 | 2.0 | 8.0 | Q1 | | TPS628437YKAR | DSBGA | YKA | 6 | 12000 | 180.0 | 8.4 | 0.9 | 1.16 | 0.47 | 2.0 | 8.0 | Q1 | | TPS628438YKAR | DSBGA | YKA | 6 | 12000 | 180.0 | 8.4 | 0.9 | 1.16 | 0.47 | 2.0 | 8.0 | Q1 | www.ti.com 25-Mar-2024 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|--------------|-----------------|------|-------|-------------|------------|-------------| | TPS628436YKAR | DSBGA | YKA | 6 | 12000 | 182.0 | 182.0 | 20.0 | | TPS628437YKAR | DSBGA | YKA | 6 | 12000 | 182.0 | 182.0 | 20.0 | | TPS628438YKAR | DSBGA | YKA | 6 | 12000 | 182.0 | 182.0 | 20.0 | PLASTIC SMALL OUTLINE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing - per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side. 4. Reference JEDEC registration MO-293 Variation UAAD PLASTIC SMALL OUTLINE NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.7. Land pattern design aligns to IPC-610, Bottom Termination Component (BTC) solder joint inspection criteria. PLASTIC SMALL OUTLINE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. DIE SIZE BALL GRID ARRAY NOTES: NanoFree Is a trademark of Texas Instruments. - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. - 3. NanoFree<sup>™</sup> package configuration. DIE SIZE BALL GRID ARRAY NOTES: (continued) 4. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009). DIE SIZE BALL GRID ARRAY NOTES: (continued) 5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated