

[Sample &](#page-25-0)  $\frac{1}{2}$  Buy



**[TPS7A4501,](http://www.ti.com/product/tps7a4501?qgpn=tps7a4501) [TPS7A4515](http://www.ti.com/product/tps7a4515?qgpn=tps7a4515), [TPS7A4518](http://www.ti.com/product/tps7a4518?qgpn=tps7a4518), [TPS7A4525,](http://www.ti.com/product/tps7a4525?qgpn=tps7a4525) [TPS7A4533](http://www.ti.com/product/tps7a4533?qgpn=tps7a4533)**

22

SLVS720F –JUNE 2008–REVISED NOVEMBER 2015

[Reference](http://www.ti.com/tool/TIDA-00399?dcmp=dsproject&hqs=rd) Design

# **TPS7A45xx Low-Noise Fast-Transient-Response 1.5-A Low-Dropout Voltage Regulators**

**Technical** [Documents](#page-25-0)

- <span id="page-0-4"></span><sup>1</sup>• Optimized for Fast Transient Response
- 
- 
- 
- 
- 
- 
- 
- 
- 
- 
- 
- 
- 
- 

# <span id="page-0-2"></span>**2 Applications**

- **Industrial**
- Wireless Infrastructure
- <span id="page-0-3"></span><span id="page-0-0"></span>Radio-Frequency Systems

# <span id="page-0-1"></span>**1 Features 3 Description**

Tools & **[Software](#page-25-0)** 

The TPS7A45xx devices are low-dropout (LDO) regulators optimized for fast transient response. The Output Current: 1.5 A<br>
evice can supply 1.5 A of output current with a<br>
device can supply 1.5 A of output current with a<br>
dropout voltage of 300 mV. Operating guiescent dropout voltage of 300 mV. Operating quiescent • Dropout Voltage: 300 mV current is 1 mA, dropping to less than 1 μA in Low Noise:  $35 \mu V_{RMS}$  (10 Hz to 100 kHz)<br>• not rise in dropout as with many other regulators. In<br>• Addition to fast transient response the TPS7A45xx addition to fast transient response, the TPS7A45xx • 1-mA Quiescent Current regulators have very-low output noise, which makes them ideal for sensitive RF supply applications. • No Protection Diodes Needed

Support & **[Community](#page-25-0)** 

• Controlled Quiescent Current in Dropout Output voltage range is from 1.21 to 20 V. The Fixed Output Voltages: 1.5 V, 1.8 V, 2.5 V, 3.3 V TPS7A45xx regulators are stable with output capacitance as low as 10 μF. Small ceramic Adjustable Output from 1.21 V to 20 V capacitative as low as 10 pm. Sinal ectative<br>capacitors can be used without the necessary<br>addition of ESR as is common with other requlators addition of ESR as is common with other regulators. Less Than 1-μA Quiescent Current in Shutdown Internal protection circuitry includes reverse-battery Stable With 10-μF Ceramic Output Capacitor **Figure 1 and 5 and 5 and 5 and 5 and 5 and 5 and 6 and 6** reverse-current protection. The devices are available From the reverse-current protection. The devices are available<br>in fixed output voltages of 1.5 V, 1.8 V, 2.5 V, 3.3 V,<br>and as an adjustable device with a 1 21-V reference and as an adjustable device with a 1.21-V reference voltage.

#### **Device Information[\(1\)](#page-0-0)**



(1) For all available packages, see the orderable addendum at the end of the data sheet.

### **Simplified Schematic Dropout Voltage vs Output Current**







# **Table of Contents**





# <span id="page-1-0"></span>**4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.



### **Changes from Revision D (August 2011) to Revision E Page**







# <span id="page-2-0"></span>**5 Device Comparison Table**



# <span id="page-2-1"></span>**6 Pin Configuration and Functions**





### **Pin Functions**



Copyright © 2008–2015, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVS720F&partnum=TPS7A4501) Feedback* 3

SLVS720F –JUNE 2008–REVISED NOVEMBER 2015 **[www.ti.com](http://www.ti.com)**

# <span id="page-3-0"></span>**7 Specifications**

# <span id="page-3-1"></span>**7.1 Absolute Maximum Ratings**

over operating virtual-junction temperature range (unless otherwise noted) (1)



<span id="page-3-4"></span>(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *[Recommended](#page-3-3) Operating [Conditions](#page-3-3)* is not implied. Exposure to conditions beyond the recommended operating maximum for extended periods may affect device reliability.

(2) Absolute maximum input-to-output differential voltage cannot be achieved with all combinations of rated IN pin and OUT pin voltages. With the IN pin at 20 V, the OUT pin may not be pulled below 0 V. The total measured voltage from IN to OUT can not exceed ±20 V.

# <span id="page-3-2"></span>**7.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Pins listed as 2000 V may actually have higher performance.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Pins listed as 1000 V may actually have higher performance.

# <span id="page-3-3"></span>**7.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)



(1) TPS7A4501, TPS7A4515, and TPS7A4518 may require a higher minimum input voltage under some output voltage/load conditions as indicated under *Electrical [Characteristics](#page-4-1)*.



# <span id="page-4-0"></span>**7.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics* application report, [SPRA953.](http://www.ti.com/lit/pdf/SPRA953)

(2) For thermal estimates of this device based on PCB copper area, see the TI PCB Thermal [Calculator.](http://www.ti.com/pcbthermalcalc)

# <span id="page-4-1"></span>**7.5 Electrical Characteristics**

Over recommended operating temperature range  $T_J = -40$  to 125°C (unless otherwise noted) (1)



(1) The TPS7A45xx regulators are tested and specified under pulse load conditions such that T<sub>J</sub>  $*$  T<sub>A</sub>. They are fully tested at T<sub>A</sub> = 25°C. Performance at –40 and 125°C is specified by design, characterization, and correlation with statistical process controls.

(2) Typical values represent the likely parametric nominal values determined at the time of characterization. Typical values depend on the application and configuration and may vary over time. Typical values are not ensured on production material.

- (3) The TPS7A4501 is tested and specified for these conditions with the ADJ pin connected to the OUT pin.
- (4) For the TPS7A4501, TPS7A4515 and TPS7A4518, dropout voltages are limited by the minimum input voltage specification under some output voltage/load conditions.
- (5) Operating conditions are limited by maximum junction temperature. The regulated output voltage specification does not apply for all possible combinations of input voltage and output current. When operating at maximum input voltage, the output current range must be limited. When operating at maximum output current, the input voltage range must be limited.

Copyright © 2008–2015, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVS720F&partnum=TPS7A4501) Feedback* 5

### **[TPS7A4501](http://www.ti.com/product/tps7a4501?qgpn=tps7a4501), [TPS7A4515](http://www.ti.com/product/tps7a4515?qgpn=tps7a4515), [TPS7A4518,](http://www.ti.com/product/tps7a4518?qgpn=tps7a4518) [TPS7A4525](http://www.ti.com/product/tps7a4525?qgpn=tps7a4525), [TPS7A4533](http://www.ti.com/product/tps7a4533?qgpn=tps7a4533)**

SLVS720F –JUNE 2008–REVISED NOVEMBER 2015 **[www.ti.com](http://www.ti.com)**

## **Electrical Characteristics (continued)**

Over recommended operating temperature range  $T_1 = -40$  to 125°C (unless otherwise noted) <sup>[\(1\)](#page-6-0)</sup>



(6) Dropout voltage is the minimum input to output voltage differential needed to maintain regulation at a specified output current. In

dropout, the output voltage is equal to: V<sub>IN</sub> – V<sub>DROPOUT</sub>.<br>(7) To satisfy requirements for minimum input voltage, the TPS7A4501 is tested and specified for these conditions with an external resistor divider (two 4.12-kΩ resistors) for an output voltage of 2.4 V. The external resistor divider adds a 300-µA DC load on the output.

(8) GND pin current is tested with  $V_{IN} = (V_{OUT(NOMINAL)} + 1 V)$  and a current source load. The GND pin current decreases at higher input voltages.

(9) ADJ pin bias current flows into the ADJ pin.

6 *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVS720F&partnum=TPS7A4501) Feedback* Copyright © 2008–2015, Texas Instruments Incorporated



## **Electrical Characteristics (continued)**

Over recommended operating temperature range  $T_J = -40$  to 125°C (unless otherwise noted) [\(1\)](#page-6-0)



<span id="page-6-0"></span>(10) Reverse output current is tested with the IN pin grounded and the OUT pin forced to the rated output voltage. This current flows into the OUT pin and out the GND pin.



# **[TPS7A4501](http://www.ti.com/product/tps7a4501?qgpn=tps7a4501), [TPS7A4515](http://www.ti.com/product/tps7a4515?qgpn=tps7a4515), [TPS7A4518,](http://www.ti.com/product/tps7a4518?qgpn=tps7a4518) [TPS7A4525](http://www.ti.com/product/tps7a4525?qgpn=tps7a4525), [TPS7A4533](http://www.ti.com/product/tps7a4533?qgpn=tps7a4533)**

SLVS720F –JUNE 2008–REVISED NOVEMBER 2015 **[www.ti.com](http://www.ti.com)**

# **7.6 Typical Characteristics**

Typical characteristics apply to all TPS7A45xx devices unless otherwise noted.

<span id="page-7-0"></span>

8 *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVS720F&partnum=TPS7A4501) Feedback* Copyright © 2008–2015, Texas Instruments Incorporated



# **Typical Characteristics (continued)**

Typical characteristics apply to all TPS7A45xx devices unless otherwise noted.



Copyright © 2008–2015, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVS720F&partnum=TPS7A4501) Feedback* 9



# **[TPS7A4501](http://www.ti.com/product/tps7a4501?qgpn=tps7a4501), [TPS7A4515](http://www.ti.com/product/tps7a4515?qgpn=tps7a4515), [TPS7A4518,](http://www.ti.com/product/tps7a4518?qgpn=tps7a4518) [TPS7A4525](http://www.ti.com/product/tps7a4525?qgpn=tps7a4525), [TPS7A4533](http://www.ti.com/product/tps7a4533?qgpn=tps7a4533)**

SLVS720F –JUNE 2008–REVISED NOVEMBER 2015 **[www.ti.com](http://www.ti.com)**

# **Typical Characteristics (continued)**

Typical characteristics apply to all TPS7A45xx devices unless otherwise noted.



10 *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVS720F&partnum=TPS7A4501) Feedback* Copyright © 2008–2015, Texas Instruments Incorporated



# **Typical Characteristics (continued)**

Typical characteristics apply to all TPS7A45xx devices unless otherwise noted.



Copyright © 2008–2015, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVS720F&partnum=TPS7A4501) Feedback* 11



# **[TPS7A4501](http://www.ti.com/product/tps7a4501?qgpn=tps7a4501), [TPS7A4515](http://www.ti.com/product/tps7a4515?qgpn=tps7a4515), [TPS7A4518,](http://www.ti.com/product/tps7a4518?qgpn=tps7a4518) [TPS7A4525](http://www.ti.com/product/tps7a4525?qgpn=tps7a4525), [TPS7A4533](http://www.ti.com/product/tps7a4533?qgpn=tps7a4533)**

SLVS720F –JUNE 2008–REVISED NOVEMBER 2015 **[www.ti.com](http://www.ti.com)**

# **Typical Characteristics (continued)**

Typical characteristics apply to all TPS7A45xx devices unless otherwise noted.



12 *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVS720F&partnum=TPS7A4501) Feedback* Copyright © 2008–2015, Texas Instruments Incorporated



# <span id="page-12-0"></span>**8 Detailed Description**

# <span id="page-12-1"></span>**8.1 Overview**

The TPS7A45xx series are 1.5-A low-dropout regulators optimized for fast transient response. The devices are capable of supplying 1.5 A at a dropout voltage of 300 mV. The low operating quiescent current (1 mA) drops to less than 1 μA in shutdown. In addition to the low quiescent current, the TPS7A45xx regulators incorporate several protection features that make them ideal for use in battery-powered systems. The devices are protected against both reverse input and reverse output voltages. In battery-backup applications where the output can be held up by a backup battery when the input is pulled to ground, the TPS7A45xx acts as if it has a diode in series with its output and prevents reverse current flow. Additionally, in dual-supply applications where the regulator load is returned to a negative supply, the output can be pulled below ground by as much as  $(20 V - VIN)$  and still allow the device to start and operate.

# <span id="page-12-2"></span>**8.2 Functional Block Diagram**



# <span id="page-12-3"></span>**8.3 Feature Description**

# **8.3.1 Adjustable Operation**

The TPS7A4501 has an adjustable output voltage range of 1.21 V to 20 V. The output voltage is set by the ratio of two external resistors as shown in [Figure](#page-13-1) 30. The device maintains the voltage at the ADJ pin at 1.21 V referenced to ground. The current in R1 is then equal to (1.21 V/R1), and the current in R2 is the current in R1 plus the ADJ pin bias current. The ADJ pin bias current, 3 μA at 25°C, flows through R2 into the ADJ pin. The output voltage can be calculated using the formula shown in [Equation](#page-13-2) 1. The value of R1 should be less than 4.17 kΩ to minimize errors in the output voltage caused by the ADJ pin bias current. Note that in shutdown the output is turned off, and the divider current is zero.





**Figure 30. Adjustable Operation**

<span id="page-13-2"></span><span id="page-13-1"></span>The output voltage can be set using the following equations:



#### **8.3.2 Fixed Operation**

The TPS7A45xx can be used in a fixed voltage configuration. The SENSE/ADJ pin should be connected to OUT for proper operation. An example of this is shown in [Figure](#page-13-3) 31. The TPS7A4501 can also be used in this configuration for a fixed output voltage of 1.21 V.



**Figure 31. 3.3 to 2.5 V Regulator**

<span id="page-13-3"></span><span id="page-13-0"></span>During fixed voltage operation, the SENSE/ADJ pin can be used for a Kelvin connection if routed separately to the load. This allows the regulator to compensate for voltage drop across parasitic resistances (RP) between the output and the load. This becomes more crucial with higher load currents.



**Figure 32. Kelvin Sense Connection**



#### **8.3.3 Overload Recovery**

Like many IC power regulators, the TPS7A45xx has safe operating area protection. The safe area protection decreases the current limit as input-to-output voltage increases and keeps the power transistor inside a safe operating region for all values of input-to-output voltage. The protection is designed to provide some output current at all values of input-to-output voltage up to the device breakdown.

When power is first turned on, as the input voltage rises, the output follows the input, allowing the regulator to start up into very heavy loads. During start up, as the input voltage is rising, the input-to-output voltage differential is small, allowing the regulator to supply large output currents. With a high input voltage, a problem can occur wherein removal of an output short does not allow the output voltage to recover. Other regulators also exhibit this phenomenon, so it is not unique to the TPS7A45xx.

The problem occurs with a heavy output load when the input voltage is high and the output voltage is low. Common situations occur immediately after the removal of a short circuit or when the shutdown pin is pulled high after the input voltage has already been turned on. The load line for such a load may intersect the output current curve at two points. If this happens, there are two stable output operating points for the regulator. With this double intersection, the input power supply may need to be cycled down to zero and brought up again to make the output recover.

### **8.3.4 Output Voltage Noise**

The TPS7A45xx regulators have been designed to provide low output voltage noise over the 10-Hz to 100-kHz bandwidth while operating at full load. Output voltage noise is typically 35 nV/√Hz over this frequency bandwidth for the TPS7A4501 (adjustable version). For higher output voltages (generated by using a resistor divider), the output voltage noise is gained up accordingly. This results in RMS noise over the 10-Hz to 100-kHz bandwidth of 14  $\mu$ V<sub>RMS</sub> for the TPS7A4501, increasing to 38  $\mu$ V<sub>RMS</sub> for the TPS7A4533.

Higher values of output voltage noise may be measured when care is not exercised with regard to circuit layout and testing. Crosstalk from nearby traces can induce unwanted noise onto the output of the TPS7A45xx. Powersupply ripple rejection must also be considered; the TPS7A45xx regulators do not have unlimited power-supply rejection and pass a small portion of the input noise through to the output.

#### **8.3.5 Protection Features**

The TPS7A45xx regulators incorporate several protection features which make them ideal for use in batterypowered circuits. In addition to the normal protection features associated with monolithic regulators, such as current limiting and thermal limiting, the devices are protected against reverse input voltages, reverse output voltages and reverse voltages from output to input.

Current limit protection and thermal overload protection are intended to protect the device against current overload conditions at the output of the device. For normal operation, the junction temperature should not exceed 125°C.

The input of the device withstands reverse voltages of 20 V. Current flow into the device is limited to less than 1 mA (typically less than 100 μA), and no negative voltage appears at the output. The device protects both itself and the load. This provides protection against batteries that can be plugged in backward.

The output of the TPS7A45xx can be pulled below ground without damaging the device. If the input is left open circuit or grounded, the output can be pulled below ground by 20 V. For fixed voltage versions, the output acts like a large resistor, typically 5 kΩ or higher, limiting current flow to typically less than 600 μA. For adjustable versions, the output acts like an open circuit; no current flows out of the pin. If the input is powered by a voltage source, the output sources the short-circuit current of the device and protects itself by thermal limiting. In this case, grounding the SHDN pin turns off the device and stops the output from sourcing the short-circuit current.

The ADJ pin of the adjustable device can be pulled above or below ground by as much as 7 V without damaging the device. If the input is left open circuit or grounded, the ADJ pin acts like an open circuit when pulled below ground and like a large resistor (typically 5 kΩ) in series with a diode when pulled above ground.

In situations where the ADJ pin is connected to a resistor divider that would pull the ADJ pin above its 7-V clamp voltage if the output is pulled high, the ADJ pin input current must be limited to less than 5 mA. For example, a resistor divider is used to provide a regulated 1.5-V output from the 1.21-V reference when the output is forced to 20 V. The top resistor of the resistor divider must be chosen to limit the current into the ADJ pin to less than 5 mA when the ADJ pin is at 7 V. The 13-V difference between OUT and ADJ divided by the 5-mA maximum current into the ADJ pin yields a minimum top resistor value of 2.6 kΩ.

Copyright © 2008–2015, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVS720F&partnum=TPS7A4501) Feedback* 15

In circuits where a backup battery is required, several different input/output conditions can occur. The output voltage may be held up while the input is either pulled to ground, pulled to some intermediate voltage, or is left open circuit.

When the IN pin of the TPS7A45xx is forced below the OUT pin or the OUT pin is pulled above the IN pin, input current typically drops to less than 2 μA. This can happen if the input of the device is connected to a discharged (low voltage) battery and the output is held up by either a backup battery or a second regulator circuit. The state of the SHDN pin has no effect on the reverse output current when the output is pulled above the input.

# <span id="page-15-0"></span>**8.4 Device Functional Modes**

<span id="page-15-1"></span>[Table](#page-15-1) 1 shows the functional modes for the TPS7A45xx.



#### **Table 1. Device Modes**



# <span id="page-16-0"></span>**9 Application and Implementation**

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### <span id="page-16-1"></span>**9.1 Application Information**

This section highlights some design considerations for implementing this device in various applications.

#### **9.1.1 Output Capacitance and Transient Response**

The TPS7A45xx regulators are designed to be stable with a wide range of output capacitors. The ESR of the output capacitor affects stability, most notably with small capacitors. A minimum output capacitor of 10 μF with an ESR of 3 Ω or less is recommended to prevent oscillations. Larger values of output capacitance can decrease the peak deviations and provide improved transient response for larger load current changes. Bypass capacitors, used to decouple individual components powered by the TPS7A45xx, increase the effective output capacitor value.

Extra consideration must be given to the use of ceramic capacitors. Ceramic capacitors are manufactured with a variety of dielectrics, each with different behavior over temperature and applied voltage. The most common dielectrics used are Z5U, Y5V, X5R and X7R. The Z5U and Y5V dielectrics are good for providing high capacitances in a small package, but exhibit strong voltage and temperature coefficients. When used with a 5-V regulator, a 10-μF Y5V capacitor can exhibit an effective value as low as 1 μF to 2 μF over the operating temperature range. The X5R and X7R dielectrics result in more stable characteristics and are more suitable for use as the output capacitor. The X7R type has better stability across temperature, while the X5R is less expensive and is available in higher values.

Voltage and temperature coefficients are not the only sources of problems. Some ceramic capacitors have a piezoelectric response. A piezoelectric device generates voltage across its terminals due to mechanical stress, similar to the way a piezoelectric accelerometer or microphone works. For a ceramic capacitor, the stress can be induced by vibrations in the system or thermal transients.



#### <span id="page-17-0"></span>**9.2 Typical Applications**

#### **9.2.1 Adjustable Output Operation**



NOTE: All capacitors are ceramic.

**Figure 33. Adjustable Output Voltage Operation**

#### <span id="page-17-2"></span>*9.2.1.1 Design Requirements*

<span id="page-17-1"></span>[Table](#page-17-1) 2 shows the design requirements.



#### **Table 2. Design Parameters**

#### *9.2.1.2 Detailed Design Procedure*

The TPS7A4501 has an adjustable output voltage range of 1.21 to 20 V. The output voltage is set by the ratio of two external resistors R1 and R2 as shown in [Figure](#page-17-2) 33. The device maintains the voltage at the ADJ pin at 1.21 V referenced to ground. The current in R1 is then equal to (1.21 V/R1), and the current in R2 is the current in R1 plus the ADJ pin bias current. The ADJ pin bias current, 3 µA at 25°C, flows through R2 into the ADJ pin. The output voltage can be calculated using [Equation](#page-17-3) 5.

$$
V_{\text{OUT}} = 1.21V(1 + \frac{R2}{R1}) + I_{\text{ADJ}} \times R2
$$
\n
$$
(5)
$$

<span id="page-17-3"></span>The value of R1 should be less than 4.17 kΩ to minimize errors in the output voltage caused by the ADJ pin bias current. Note that in shutdown the output is turned off, and the divider current is zero. For an output voltage of 2.50 V, R1 will be set to 4.0 k $\Omega$ . R2 is then found to be 4.22 k $\Omega$  using the equation above.

$$
V_{\text{OUT}} = 1.21V(1 + \frac{4.22k\Omega}{4.0k\Omega}) + 3\mu A \times 4.22k\Omega
$$
\n<sup>(6)</sup>\n
$$
V_{\text{OUT}} = 2.50 V
$$

The adjustable device is tested and specified with the ADJ pin tied to the OUT pin for an output voltage of 1.21 V. Specifications for output voltages greater than 1.21 V are proportional to the ratio of the desired output voltage to 1.21 V: V<sub>OUT</sub>/1.21 V. For example, load regulation for an output current change of 1 mA to 1.5 A is –2 mV (typ) at  $V_{\text{OUT}} = 1.21$  V. At  $V_{\text{OUT}} = 2.50$  V, the typical load regulation is:

$$
(2.50 V/1.21 V)(-2 mV) = -4.13 mV
$$
 (8)

[Figure](#page-18-0) 34 shows the actual change in output is about 3 mV for a 1-A load step. The maximum load regulation at 25°C is –8 mV. At  $V_{\text{OUT}} = 2.50$  V, the maximum load regulation is:

$$
(2.50 V/1.21 V)(-8 mV) = -16.53 mV
$$
 (9)

Because 16.53 mV is only 0.7% of the 2.5 V output voltage, the load regulation will meet the design requirements.





#### <span id="page-18-0"></span>*9.2.1.3 Application Curve*



**Figure 34. 1-A Load Transient Response**



#### **[TPS7A4501](http://www.ti.com/product/tps7a4501?qgpn=tps7a4501), [TPS7A4515](http://www.ti.com/product/tps7a4515?qgpn=tps7a4515), [TPS7A4518,](http://www.ti.com/product/tps7a4518?qgpn=tps7a4518) [TPS7A4525](http://www.ti.com/product/tps7a4525?qgpn=tps7a4525), [TPS7A4533](http://www.ti.com/product/tps7a4533?qgpn=tps7a4533)** SLVS720F –JUNE 2008–REVISED NOVEMBER 2015 **[www.ti.com](http://www.ti.com)**

#### **9.2.2 Paralleling Regulators for Higher Output Current**





#### **Figure 35. Paralleling Regulators for Higher Output Current**

#### <span id="page-19-1"></span>*9.2.2.1 Design Requirements*

<span id="page-19-0"></span>[Table](#page-19-0) 3 shows the design requirements.

| <b>DESIGN PARAMETER</b>           | <b>EXAMPLE VALUE</b> |
|-----------------------------------|----------------------|
| Input voltage $(V_{IN})$          | 6.0 V                |
| Output voltage $(V_{\text{OUT}})$ | 3.3V                 |
| Output current $(I_{\text{OUT}})$ | 3.0A                 |

**Table 3. Design Requirements**

#### *9.2.2.2 Detailed Design Procedure*

In an application requiring higher output current, an adjustable output regular can be placed in parallel with a fixed output regulator to increase the current capacity. Two sense resistors and a comparator can be used to control the feedback loop of the adjustable regulator in order to balance the current between the two regulators.

In [Figure](#page-19-1) 35 resistors R1 and R2 are used to sense the current flowing into each regulator and should have a very low resistance to avoid unnecessary power loss. R1 and R2 should have the same value and a tolerance of 1% or better so the current is shared equally between the regulators. For this example, a value of 0.01 Ω will be used.



The TLV3691 rail-to-rail nanopower comparator output will alternate between VIN and GND depending on the currents flowing into each of the two regulators. To design this control circuit, begin by looking at the case where the two output currents are approximately equal and the comparator output is low. In this case, the output of the TPS7A4501 should be set the same as the fixed voltage regulator. The TPS7A4533 has a 3.3 V fixed output, so this will be the set point for the adjustable regulator. Begin by selecting a R7 value less than 4.17 kΩ. In this example, 3.3 kΩ will be used. R5 will need to have a high resistance to satisfy [Equation](#page-20-0) 14, for this example 100 kΩ was chosen. Then find the parallel resistance of R5 and R7 since they are both connected from the ADJ pin to GND using [Equation](#page-20-1) 10.

$$
(R5 || R7) = \frac{R5 \times R7}{R5 + R7} = 3.19k\Omega
$$
\n(10)

<span id="page-20-2"></span><span id="page-20-1"></span>Once the R5 and R7 parallel resistance in calculated, the value for R6 can be found using [Equation](#page-20-2) 11.

$$
R6 = \frac{V_{OUT}}{1.22V}(R5||R7) - (R5||R7)
$$
\n
$$
R6 = \frac{3.3V}{1.22V}(3.19k\Omega) - (3.19k\Omega)
$$
\n(11)

$$
R6 = 5.45 \text{ k}\Omega \tag{13}
$$

 $R6 = \frac{3.3V}{1.22V} (3.19k\Omega) - (3.19k\Omega)$ <br>  $R6 = 5.45 k\Omega$ <br>
e case where the TPS7A4533 is sourcing<br>
will lower the voltage at the ADJ pin caus<br>
current. The TPS7A4533 will then read<br>
the current through the TPS7A4533 be<br>
ND. I In the case where the TPS7A4533 is sourcing more current than TPS7A4501, the comparator output will go high. This will lower the voltage at the ADJ pin causing the TPS7A4501 to try and raise the output voltage by sourcing more current. The TPS7A4533 will then react by sourcing less current to try and keep the output from rising. When the current through the TPS7A4533 becomes less than the TPS7A4501, the comparator output will return to GND. In order for this to happen, [Equation](#page-20-0) 14 must be satisfied:

<span id="page-20-0"></span>
$$
V_{IN}\left(\frac{R7}{R5+R7}\right) + (V_{IN} - V_{OUT})\left(\frac{R6}{R5+R6}\right) < Vref
$$
\n
$$
6V\left(\frac{3.3k\Omega}{100k\Omega + 3.3k\Omega}\right) + (2.7V)\left(\frac{5.45k\Omega}{100k\Omega + 5.45k\Omega}\right) < 1.21V
$$
\n(15)

$$
0.19 \text{ V} + 0.14 \text{ V} < 1.21 \text{ V} \tag{16}
$$
\n
$$
0.33 \text{ V} < 1.21 \text{ V} \tag{17}
$$

$$
(17)
$$

Tek Rur Auto  $3$ 100T1 4 IOUT<sub>2</sub>  $\overline{11}$ vou 1.25GS/s<br>5M points  $\begin{array}{ccc} \bullet & 1.00 \text{ V} \\ \bullet & 500 \text{ mA} \end{array}$  $400\mu s$  $\frac{2}{1.12}$  V  $\frac{V}{4A}$  C

**Figure 36. Parallel Regulators Sharing Load Current**

#### *9.2.2.3 Application Curve*



# <span id="page-21-0"></span>**10 Power Supply Recommendations**

The device is designed to operate with an input voltage supply up to 20 V. The minimum input voltage should provide adequate headroom greater than the dropout voltage in order for the device to have a regulated output. If the input supply is noisy, additional input capacitors with low ESR can help improve the output noise performance.

# <span id="page-21-1"></span>**11 Layout**

# <span id="page-21-2"></span>**11.1 Layout Guidelines**

- 1. For best performance, all traces should be as short as possible.
- 2. Use wide traces for IN, OUT, and GND to minimize the parasitic electrical effects.
- 3. A minimum output capacitor of 10 μF with an ESR of 3  $\Omega$  or less is recommended to prevent oscillations. X5R and X7R dielectrics are preferred.
- 4. Place the Output Capacitor as close as possible to the OUT pin of the device.
- 5. The tab of the DCQ package should be connected to ground.
- 6. The exposed thermal pad of the KTT package should be connected to a wide ground plane for effective heat dissipation.



# <span id="page-22-0"></span>**11.2 Layout Example**



Via to GND Plane

**Figure 37. TO-263 Layout Example (KTT)**



# **Layout Example (continued)**





# <span id="page-23-0"></span>**11.3 Thermal Considerations**

<span id="page-23-1"></span>The power handling capability of the device is limited by the recommended maximum operating junction temperature (125°C). The power dissipated by the device is made up of two components:

- 1. Output current multiplied by the input/output voltage differential:  $I_{\text{OUT}}(V_{\text{IN}} V_{\text{OUT}})$
- 2. GND pin current multiplied by the input voltage:  $I_{GND}V_{IN}$

The GND pin current can be found using the GND pin current graphs in *Typical [Characteristics](#page-7-0)*. Power dissipation is equal to the sum of the two components listed above.

The TPS7A45xx series regulators have internal thermal limiting designed to protect the device during overload conditions. For continuous normal conditions, the recommended maximum operating junction temperature is 125°C. It is important to give careful consideration to all sources of thermal resistance from junction to ambient. Additional heat sources mounted nearby must also be considered.

For surface-mount devices, heat sinking is accomplished by using the heat-spreading capabilities of the PCB and its copper traces. Copper board stiffeners and plated through-holes can also be used to spread the heat generated by power devices.



### **Thermal Considerations (continued)**

<span id="page-24-0"></span>[Table](#page-24-0) 4 lists thermal resistance for several different board sizes and copper areas. All measurements were taken in still air on 1/16-inch FR-4 board with 1-oz copper.





(1) Device is mounted on topside.

#### **11.3.1 Calculating Junction Temperature**

Example: Given an output voltage of 3.3 V, an input voltage range of 4 to 6 V, an output current range of 0 to 500 mA, and a maximum ambient temperature of 50°C, what is the operating junction temperature?

The power dissipated by the device is equal to:

 $I_{\text{OUT}(MAX)}(V_{\text{IN}(MAX)} - V_{\text{OUT}}) + I_{\text{GND}}(V_{\text{IN}(MAX)})$ 

where

- $I_{\text{OUT}(MAX)} = 500 \text{ mA}$
- $V_{IN(MAX)} = 6 V$
- $I_{GND}$  at  $(I_{OUT} = 500 \text{ mA}, V_{IN} = 6 \text{ V}) = 10 \text{ mA}$  (18)

So,

$$
P = 500 \text{ mA} \times (6 \text{ V} - 3.3 \text{ V}) + 10 \text{ mA} \times 6 \text{ V} = 1.41 \text{ W}
$$
 (19)

Using a KTT package, the thermal resistance is in the range of 23°C/W to 33°C/W, depending on the copper area. So the junction temperature rise above ambient is approximately equal to:

$$
1.41 \text{ W} \times 28^{\circ} \text{C/W} = 39.5 \text{ }^{\circ}\text{C}
$$
 (20)

The junction temperature rise can then be added to the maximum ambient temperature to find the operating junction temperature (T $_{\textrm{\scriptsize{J}}})$ :

$$
T_J = 50^{\circ}C + 39.5^{\circ}C = 89.5^{\circ}C \tag{21}
$$

# <span id="page-25-1"></span>**12 Device and Documentation Support**

### <span id="page-25-0"></span>**12.1 Related Links**

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.



#### **Table 5. Related Links**

### <span id="page-25-2"></span>**12.2 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms](http://www.ti.com/corp/docs/legal/termsofuse.shtml) of [Use.](http://www.ti.com/corp/docs/legal/termsofuse.shtml)

**TI E2E™ Online [Community](http://e2e.ti.com)** *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design [Support](http://support.ti.com/)** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### <span id="page-25-3"></span>**12.3 Trademarks**

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

# <span id="page-25-4"></span>**12.4 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# <span id="page-25-5"></span>**12.5 Glossary**

[SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

# <span id="page-25-6"></span>**13 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# **PACKAGING INFORMATION**





**(1)** The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. **LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. **PREVIEW:** Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**TEXAS** 

# **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**







**PACKAGE MATERIALS INFORMATION**

www.ti.com 27-Oct-2024





# **PACKAGE MATERIALS INFORMATION**

www.ti.com 27-Oct-2024







# **PACKAGE OUTLINE**

# **DCQ0006A** SOT - 1.8 mm max height

PLASTIC SMALL OUTLINE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.



# **EXAMPLE BOARD LAYOUT**

# **DCQ0006A SOT - 1.8 mm max height**

PLASTIC SMALL OUTLINE



NOTES: (continued)

4. Publication IPC-7351 may have alternate designs.

5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

6. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **EXAMPLE STENCIL DESIGN**

# **DCQ0006A SOT - 1.8 mm max height**

PLASTIC SMALL OUTLINE



NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

8. Board assembly site may have different recommendations for stencil design.



# **MECHANICAL DATA**



NOTES: All linear dimensions are in millimeters. A.

- **B.** This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusion. Mold flash or protrusion not to exceed 0.005 (0,13) per side. C.
- $\hat{\mathbb{D}}$  Falls within JEDEC TO-263 variation BA, except minimum lead thickness, maximum seating height, and minimum body length.





NOTES: A. All linear dimensions are in millimeters.

- This drawing is subject to change without notice. **B.**
- C. Publication IPC-SM-782 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.
- F. This package is designed to be soldered to a thermal pad on the board. Refer to the Product Datasheet for specific thermal information, via requirements, and recommended thermal pad size. For thermal pad sizes larger than shown a solder mask defined pad is recommended in order to maintain the solderable pad geometry while increasing copper area.



# **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated