

# LM48820 Boomer® Audio Power Amplifier Series Ground-Referenced, Ultra Low Noise, Fixed Gain, 95mW Stereo Headphone Amplifier

Check for Samples: LM48820

## **FEATURES**

- Available in Space Saving 0.4mm Pitch DSBGA Package
- **Fixed Logic Levels**
- **Ground Referenced Outputs**
- High PSRR
- **Ultra Low Current Shutdown Mode**
- Improved Pop and Click Circuitry Eliminates Noises During Turn-On and Turn-Off Transitions
- No Output Coupling Capacitors, Snubber Networks, Bootstrap Capacitors, or Gain-Setting Resistors Required
- Shutdown Either Channel Independently •
- Soft Start Feature Reduces Start up Transient Current

## APPLICATIONS

- **Mobile Phones**
- **MP3 Players**
- **PDAs**
- Portable electronic devices
- **Notebook PCs**

#### **KEY SPECIFICATIONS**

- Improved PSRR at 217Hz: 80dB (typ)
- Power Output at VDD = 3V,  $RL = 16\Omega$ , THD+N = 1%: 95mW (typ)
- Shutdown Current: 0.05µA (typ)
- Internal Fixed Gain: 1.5V/V (typ)
- Wide Operating Voltage Range: 1.6V to 4.5V

## DESCRIPTION

The LM48820 is a ground referenced, fixed-gain audio power amplifier capable of delivering 95mW of continuous average power into a 160 single-ended load, with less than 1% THD+N from a 3V power supply.

The LM48820 features a new circuit technology that utilizes a charge pump to generate a negative reference voltage. This allows the outputs to be biased about ground, thereby eliminating outputcoupling capacitors typically used with normal singleended loads.

Boomer audio power amplifiers were designed specifically to provide high quality output power with a minimal number of external components. The LM48820 does not require output coupling capacitors or bootstrap capacitors, and therefore is ideally suited for mobile phone and other portable applications.

The LM48820 features a low-power consumption shutdown mode selectable for each channel and a soft start function that reduces start-up current transients. Additionally, the LM48820 features an internal thermal shutdown protection mechanism.

The LM48820 contains advanced pop and click circuitry that eliminates noises which would otherwise occur during turn-on and turn-off transitions.

The LM48820 has an internal fixed gain of 1.5V/V.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.



SNAS370B - MAY 2007 - REVISED MAY 2013

#### **Typical Application**



Figure 1. Typical Audio Amplifier Application Circuit

#### **Connection Diagrams**



Figure 2. DSBGA Package Top View Package Number YFR0014AAA



Figure 3. YFR0014 Package View

#### **PIN DESCRIPTIONS**

| Pin | Name                | Function                                         |  |  |  |  |  |  |  |
|-----|---------------------|--------------------------------------------------|--|--|--|--|--|--|--|
| A1  | R <sub>IN</sub>     | Right Channel Input                              |  |  |  |  |  |  |  |
| A2  | SGND                | Signal Ground                                    |  |  |  |  |  |  |  |
| A3  | CPV <sub>DD</sub>   | Charge Pump Power Supply                         |  |  |  |  |  |  |  |
| A4  | C <sub>CP+</sub>    | Positive Terminal - Charge Pump Flying Capacitor |  |  |  |  |  |  |  |
| B1  | SD_RC               | Active-Low Shutdown, Right Channel               |  |  |  |  |  |  |  |
| B2  | SD_LC               | Active-Low Shutdown, Left Channel                |  |  |  |  |  |  |  |
| B4  | PGND                | Power Ground                                     |  |  |  |  |  |  |  |
| C1  | L <sub>IN</sub>     | Left Channel Input                               |  |  |  |  |  |  |  |
| C2  | R <sub>OUT</sub>    | Right Channel Output                             |  |  |  |  |  |  |  |
| C4  | C <sub>CP-</sub>    | Negative Terminal - Charge Pump Flying Capacitor |  |  |  |  |  |  |  |
| D1  | AV <sub>DD</sub>    | Positive Power Supply - Amplifier                |  |  |  |  |  |  |  |
| D2  | L <sub>OUT</sub>    | Left Channel Output                              |  |  |  |  |  |  |  |
| D3  | -AV <sub>DD</sub>   | Negative Power Supply - Amplifier                |  |  |  |  |  |  |  |
| D4  | V <sub>CP_OUT</sub> | Charge Pump Power Output                         |  |  |  |  |  |  |  |





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### Absolute Maximum Ratings (1)(2)(3)

| 0                                 |                                 |
|-----------------------------------|---------------------------------|
| Supply Voltage                    | 4.75V                           |
| Storage Temperature               | -65°C to +150°C                 |
| Input Voltage                     | -0.3V to V <sub>DD</sub> + 0.3V |
| Power Dissipation <sup>(4)</sup>  | Internally Limited              |
| ESD Susceptibility <sup>(5)</sup> | 2000V                           |
| ESD Susceptibility <sup>(6)</sup> | 200V                            |
| Junction Temperature              | 150°C                           |
| Thermal Resistance                |                                 |
| θ <sub>JA</sub> <sup>(7)</sup>    | 86°C/W (typ)                    |

(1) All voltages are measured with respect to the GND pin unless otherwise specified.

(2) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional but do not ensure specific performance limits. Electrical Characteristics state DC and AC electrical specifications under particular test conditions that specify performance limits. This assumes that the device is within the Operating Ratings. Specifications are not ensured for parameters where no limit is given; however, the typical value is a good indication of device performance.

(3) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.

(4) The maximum power dissipation must be derated at elevated temperatures and is dictated by T<sub>JMAX</sub>, θ<sub>JA</sub>, and the ambient temperature, T<sub>A</sub>. The maximum allowable power dissipation is P<sub>DMAX</sub> = (T<sub>JMAX</sub> - T<sub>A</sub>) / θ<sub>JA</sub> or the number given in Absolute Maximum Ratings, whichever is lower. See Typical Performance Characteristics for more information

(5) Human body model, 100pF discharged through a  $1.5k\Omega$  resistor.

- (6) Machine Model, 220pF 240pF discharged through all pins.
- (7)  $\theta_{JA}$  value is measured with the device mounted on a PCB with a 3" x 1.5", 1oz copper heatsink.

#### **Operating Ratings**

| Temperature Range                 |                               |
|-----------------------------------|-------------------------------|
| $T_{MIN} \le T_A \le T_{MAX}$     | −40°C ≤ T <sub>A</sub> ≤ 85°C |
| Supply Voltage (V <sub>DD</sub> ) | $1.6V \le V_{DD} \le 4.5V$    |

## Electrical Characteristics $V_{DD} = 3V^{(1)(2)}$

The following specifications apply for  $V_{DD} = 3V$ ,  $16\Omega$  load, and the conditions shown in "*Typical Audio Amplifier Application Circuit*" (see Figure 1) unless otherwise specified. Limits apply to  $T_A = 25^{\circ}C$ .

|                 |                                |                                                               | LM4                       | Units            |          |
|-----------------|--------------------------------|---------------------------------------------------------------|---------------------------|------------------|----------|
| Symbol          | Parameter                      | Conditions                                                    | Typical<br><sup>(3)</sup> | Limit<br>(4) (5) | (Limits) |
|                 | Quiescent Power Supply Current | V <sub>IN</sub> = 0V, inputs terminated both channels enabled | 4.7                       | 5.5              | mA (max) |
|                 | Full Power Mode                | $V_{IN} = 0V$ , inputs terminated one channel enabled         | 3                         |                  | mA (max) |
| I <sub>SD</sub> | Shutdown Current               | $\overline{SD\_LC} = \overline{SD\_RC} = GND$                 | 0.05                      | 2                | μA (max) |
| V <sub>OS</sub> | Output Offset Voltage          | $R_L = 32\Omega, \ V_{IN} = 0V$                               | 1                         | 5                | mV (max) |
| A <sub>V</sub>  | Voltage Gain                   |                                                               | -1.5                      |                  | V/V      |
| $\Delta A_V$    | Gain Match                     |                                                               | 1                         |                  | %        |

(1) All voltages are measured with respect to the GND pin unless otherwise specified.

(2) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional but do not ensure specific performance limits. Electrical Characteristics state DC and AC electrical specifications under particular test conditions that specify performance limits. This assumes that the device is within the Operating Ratings. Specifications are not ensured for parameters where no limit is given; however, the typical value is a good indication of device performance.

(3) Typicals are measured at 25°C and represent the parametric norm.

- (4) Limits are specified to AOQL (Average Outgoing Quality Level).
- (5) Data sheet min and max specification limits are specified by design, test, or statistical analysis.
- 4 Submit Documentation Feedback



## Electrical Characteristics $V_{DD} = 3V^{(1)(2)}$ (continued)

The following specifications apply for  $V_{DD} = 3V$ ,  $16\Omega$  load, and the conditions shown in "*Typical Audio Amplifier Application Circuit*" (see Figure 1) unless otherwise specified. Limits apply to  $T_A = 25^{\circ}C$ .

| Symbol                                                         |                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                 | LM4            | 8820             | Units<br>(Limits)    |  |
|----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|----------------|------------------|----------------------|--|
|                                                                | Parameter                                                                                                                                                                                                                                                                                                                                               | Conditions                                                                                                                      | Typical        | Limit<br>(4) (5) |                      |  |
| R <sub>IN</sub>                                                | Input Resistance                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                 | 20             | 15<br>25         | kΩ (min)<br>kΩ (max) |  |
|                                                                |                                                                                                                                                                                                                                                                                                                                                         | THD+N = 1% (max); f = 1kHz,<br>one channel                                                                                      | 95             |                  | mW                   |  |
| R <sub>IN</sub> Input Resistance   P <sub>O</sub> Output Power |                                                                                                                                                                                                                                                                                                                                                         | THD+N = 1% (max); f = 1kHz,<br>R <sub>L</sub> = 32 $\Omega$ , one channel                                                       | 80             |                  | mW                   |  |
|                                                                | THD+N = 1% (max); f = 1kHz,<br>two channels in phase                                                                                                                                                                                                                                                                                                    | 50                                                                                                                              | 40             | mW (min)         |                      |  |
|                                                                | N   Input Resistance     N   Input Resistance     O   Output Power     HD+N   Total Harmonic Distortion + Noise     SRR   Power Supply Rejection Ratio     SRR   Power Supply Rejection Ratio     VR   Signal-to-Noise Ratio     H   Shutdown Input Voltage High     Shutdown Input Voltage Low   Shutdown Input Voltage Low     ALK   Output Impedance | THD+N = 1% (max); f = 1kHz,<br>R <sub>L</sub> = $32\Omega$ , two channels in phase                                              | 55             | 45               | mW (min)             |  |
|                                                                | Total Harmonia Distortion + Naisa                                                                                                                                                                                                                                                                                                                       | $P_O = 60$ mW, f = 1kHz,<br>single channel                                                                                      | 0.01           |                  | %                    |  |
| THD+N Tot                                                      | Total Harmonic Distortion + Noise                                                                                                                                                                                                                                                                                                                       | $P_O = 50$ mW, f = 1kHz, $R_L = 32\Omega$ single channel                                                                        | 0.007          |                  | %                    |  |
| PSRR                                                           |                                                                                                                                                                                                                                                                                                                                                         | $V_{RIPPLE} = 200mV_{P-P}$ , Input Referred<br>f = 217Hz<br>f = 1kHz<br>f = 20kHz                                               | 80<br>75<br>58 |                  | dB<br>dB<br>dB       |  |
| SNR                                                            | Signal-to-Noise Ratio                                                                                                                                                                                                                                                                                                                                   | $R_L = 32\Omega$ , $P_O = 20$ mW,<br>(A-weighted)<br>f = 1kHz, BW = 20Hz to 22kHz                                               | 100            |                  | dB                   |  |
| V <sub>IH</sub>                                                | Shutdown Input Voltage High                                                                                                                                                                                                                                                                                                                             | V <sub>DD</sub> = 1.8V to 4.2V                                                                                                  |                | 1.2              | V (min)              |  |
| V <sub>IL</sub>                                                | Shutdown Input Voltage Low                                                                                                                                                                                                                                                                                                                              | V <sub>DD</sub> = 1.8V to 4.2V                                                                                                  |                | 0.45             | V (max)              |  |
| X <sub>TALK</sub>                                              | Crosstalk                                                                                                                                                                                                                                                                                                                                               | $P_0 = 1.6 \text{mW}, \text{ f} = 1 \text{kHz}$                                                                                 | 70             |                  | dB                   |  |
| Z <sub>OUT</sub>                                               | Output Impedance                                                                                                                                                                                                                                                                                                                                        | SD_LC = SD_RC = GND<br>Input Terminated<br>Input not terminated                                                                 | 30<br>30       | 25               | kΩ (min)             |  |
| Z <sub>OUT</sub>                                               | Output Impedance                                                                                                                                                                                                                                                                                                                                        | $\overline{\frac{\text{SD}\_\text{LC}}{_{(6)}} = \frac{\text{SD}\_\text{RC}}{_{(6)}} = \text{GND}} = \frac{\text{GND}}{_{(6)}}$ | 8              | 2                | kΩ (min)             |  |
| ار                                                             | Input Leakage                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                 | ±0.1           |                  | nA                   |  |

(6)  $V_{OUT}$  refers to signal applied to the LM48820 outputs.

#### **External Components Description**

#### (Figure 1)

| Comp                                                                                                                                                                                                                                                                                                                                              | onents                                                                | Functional Description                                                                                                                                                                                                   |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1. $C_{\text{INR/INL}}$ Input coupling capacitor which blocks the DC voltage at the amplifier's input terminals. Also creates a high-<br>with R <sub>i</sub> at f <sub>C</sub> = 1/(2 $\pi$ R <sub>i</sub> C <sub>IN</sub> ). Refer to the section SELECTING PROPER EXTERNAL COMPONENTS, for an of how to determine the value of C <sub>i</sub> . |                                                                       |                                                                                                                                                                                                                          |  |  |  |
| 2                                                                                                                                                                                                                                                                                                                                                 | 2 C <sub>C</sub> Flying capacitor. Low ESR ceramic capacitor (≤100mΩ) |                                                                                                                                                                                                                          |  |  |  |
| 3.                                                                                                                                                                                                                                                                                                                                                | C <sub>SS</sub>                                                       | Output capacitor. Low ESR ceramic capacitor (≤100mΩ)                                                                                                                                                                     |  |  |  |
| 4.                                                                                                                                                                                                                                                                                                                                                | C <sub>S1</sub>                                                       | Tantalum capacitor. Supply bypass capacitor which provides power supply filtering. Refer to the POWER SUPPLY BYPASSING section for information concerning proper placement and selection of the supply bypass capacitor. |  |  |  |
| 5.                                                                                                                                                                                                                                                                                                                                                | C <sub>S2</sub>                                                       | Ceramic capacitor. Supply bypass capacitor which provides power supply filtering. Refer to the POWER SUPPLY BYPASSING section for information concerning proper placement and selection of the supply bypass capacitor.  |  |  |  |

#### SNAS370B - MAY 2007 - REVISED MAY 2013

















THD+N vs Frequency  $V_{DD}$  = 3V, R<sub>L</sub> = 32 $\Omega$ , One channel, P<sub>O</sub> = 50mW



6









Figure 12.





Figure 11.

THD+N vs Output Power  $V_{DD} = 1.6V, R_L = 32\Omega$ , Stereo







#### SNAS370B-MAY 2007-REVISED MAY 2013











Figure 17.

Output Power vs Power Supply Voltage  $R_L = 16\Omega$ , f = 1kHz, Stereo







8





TEXAS INSTRUMENTS

www.ti.com

#### SNAS370B-MAY 2007-REVISED MAY 2013









Power Supply Current vs Power Supply Voltage  $V_{\rm IN}$  = 0V, Stereo





#### **APPLICATION INFORMATION**

#### SUPPLY VOLTAGE SEQUENCING

Before applying any signal to the inputs or shutdown pins of the LM48820, it is important to apply a supply voltage to the  $V_{DD}$  pins. After the device has been powered, signals may be applied to the shutdown pins (see MICRO POWER SHUTDOWN) and input pins.

#### ELIMINATING THE OUTPUT COUPLING CAPACITOR

The LM48820 features a low noise inverting charge pump that generates an internal negative supply voltage. This allows the outputs of the LM48820 to be biased about GND instead of a nominal DC voltage, like traditional headphone amplifiers. Because there is no DC component, the large DC blocking capacitors (typically 220 $\mu$ F) are not necessary. The coupling capacitors are replaced by two, small ceramic charge pump capacitors, saving board space and cost.

Eliminating the output coupling capacitors also improves low frequency response. In traditional headphone amplifiers, the headphone impedance and the output capacitor form a high pass filter that not only blocks the DC component of the output, but also attenuates low frequencies, impacting the bass response. Because the LM48820 does not require the output coupling capacitors, the low frequency response of the device is not degraded by external components.

In addition to eliminating the output coupling capacitors, the ground referenced output nearly doubles the available dynamic range of the LM48820 when compared to a traditional headphone amplifier operating from the same supply voltage.

#### **OUTPUT TRANSIENT ('CLICK AND POPS') ELIMINATED**

The LM48820 contains advanced circuitry that virtually eliminates output transients ('clicks and pops'). This circuitry prevents all traces of transients when the supply voltage is first applied or when the part resumes operation after coming out of shutdown mode.

#### AMPLIFIER CONFIGURATION EXPLANATION

As shown in Figure 1, the LM48820 has two internal operational amplifiers. The two amplifiers have internally configured gain, the closed loop gain is set by selecting the ratio of  $R_f$  to  $R_i$ . Consequently, the gain for each channel of the IC is

$$A_V = -(R_f / R_i) = 1.5 (V/V)$$

where

- R<sub>F</sub> = 30kΩ
- R<sub>i</sub> = 20kΩ

#### POWER DISSIPATION

Power dissipation is a major concern when using any power amplifier and must be thoroughly understood to ensure a successful design. Equation 2 states the maximum power dissipation point for a single-ended amplifier operating at a given supply voltage and driving a specified output load.

$$P_{DMAX} = (V_{DD})^2 / (2\pi^2 R_L) (W)$$

Since the LM48820 has two operational amplifiers in one package, the maximum internal power dissipation point is twice that of the number which results from Equation 2. Even with large internal power dissipation, the LM48820 does not require heat sinking over a large range of ambient temperatures. From Equation 2, assuming a 3V power supply and a 16 $\Omega$  load, the maximum power dissipation point is 28mW per amplifier. Thus the maximum package dissipation point is 56mW. The maximum power dissipation point obtained must not be greater than the power dissipation that results from Equation 3:

 $\mathsf{P}_{\mathsf{DMAX}} = (\mathsf{T}_{\mathsf{JMAX}} - \mathsf{T}_{\mathsf{A}}) / (\theta_{\mathsf{JA}}) (\mathsf{W})$ 

(1)

(2)



#### SNAS370B-MAY 2007-REVISED MAY 2013

For this DSBGA package,  $\theta_{JA} = 86^{\circ}$ C/W and  $T_{JMAX} = 150^{\circ}$ C. Depending on the ambient temperature,  $T_A$ , of the system surroundings, Equation 3 can be used to find the maximum internal power dissipation supported by the IC packaging. If the result of Equation 2 is greater than that of Equation 3, then either the supply voltage must be decreased, the load impedance increased or  $T_A$  reduced. For the typical application of a 3V power supply, with a 16 $\Omega$  load, the maximum ambient temperature possible without violating the maximum junction temperature is approximately 127°C provided that device operation is around the maximum power dissipation point. Power dissipation is a function of output power and thus, if typical operation is not around the maximum power dissipation point, the ambient temperature may be increased accordingly.

#### POWER SUPPLY BYPASSING

As with any power amplifier, proper supply bypassing is critical for low noise performance and high power supply rejection. Applications that employ a 3V power supply typically use a  $4.7\mu$ F capacitor in parallel with a  $0.1\mu$ F ceramic filter capacitor to stabilize the power supply output, reduce noise on the supply line, and improve the supply's transient response. Keep the length of leads and traces that connect capacitors between the LM48820's power supply pin and ground as short as possible.

#### MICRO POWER SHUTDOWN

The voltage applied to the  $\overline{\text{SD}_{LC}}$  (shutdown left channel) pin and the  $\overline{\text{SD}_{RC}}$  (shutdown right channel) pin controls the LM48820's shutdown function. When active, the LM48820's micropower shutdown feature turns off the amplifiers' bias circuitry, reducing the supply current. The trigger point is 0.45V (max) for a logic-low level, and 1.2V (min) for logic-high level. The low 0.05µA (typ) shutdown current is achieved by applying a voltage that is as near as ground a possible to the SD\_LC/SD\_RC pins. A voltage that is higher than ground may increase the shutdown current.

There are a few ways to control the micro-power shutdown. These include using a single-pole, single-throw switch, a microprocessor, or a microcontroller. When using a switch, connect an external 100k $\Omega$  pull-up resistor between the SD\_LC/SD\_RC pins and V<sub>DD</sub>. Connect the switch between the SD\_LC/SD\_RC pins and ground. Select normal amplifier operation by opening the switch. Closing the switch connects the SD\_LC/SD\_RC pins will not ground, activating micro-power shutdown. The switch and resistor ensure that the SD\_LC/SD\_RC pins will not float. This prevents unwanted state changes. In a system with a microprocessor or microcontroller, use a digital output to apply the control voltage to the SD\_LC/SD\_RC pins. Driving the SD\_LC/SD\_RC pins with active circuitry eliminates the pull-up resistor.

#### SELECTING PROPER EXTERNAL COMPONENTS

Optimizing the LM48820's performance requires properly selecting external components. Though the LM48820 operates well when using external components with wide tolerances, best performance is achieved by optimizing component values.

#### Charge Pump Capacitor Selection

Use low (<100m $\Omega$ ) ESR (equivalent series resistance) ceramic capacitors with an X7R dielectric for best performance. Low ESR capacitors keep the charge pump output impedance to a minimum, extending the headroom on the negative supply. Higher ESR capacitors result in reduced output power from the audio amplifiers.

Charge pump load regulation and output impedance are affected by the value of the flying capacitor ( $C_C$ ). A larger valued  $C_C$  (up to 3.3µF) improves load regulation and minimizes charge pump output resistance. The switch-on resistance dominates the output impedance for capacitor values above 2.2µF.

The output ripple is affected by the value and ESR of the output capacitor ( $C_{SS}$ ). Larger capacitors reduce output ripple on the negative power supply. Lower ESR capacitors minimize the output ripple and reduce the output impedance of the charge pump.

The LM48820 charge pump design is optimized for 2.2µF, low ESR, ceramic, flying, and output capacitors.



#### Input Capacitor Value Selection

Amplifying the lowest audio frequencies requires high value input coupling capacitors ( $C_{INL}$  and  $C_{INR}$  in Figure 1). A high value capacitor can be expensive and may compromise space efficiency in portable designs. In many cases, however, the speakers used in portable systems, whether internal or external, have little ability to reproduce signals below 150Hz. Applications using speakers with this limited frequency response reap little improvement by using high value input and output capacitors.

Besides affecting system cost and size, the input coupling capacitor has an effect on the LM48820's click and pop performance. The magnitude of the pop is directly proportional to the input capacitor's size. Thus, pops can be minimized by selecting an input capacitor value that is no higher than necessary to meet the desired -3dB frequency.

As shown in Figure 1, the internal input resistor,  $R_i$  and the input capacitor,  $C_{INL}$  and  $C_{INR}$ , produce a -3dB high pass filter cutoff frequency that is found using Equation 4.

$$f_{-3dB} = 1 / 2\pi R_i C_{IN}$$
 (Hz)

(4)

Also, careful consideration must be taken in selecting a certain type of capacitor to be used in the system. Different types of capacitors (tantalum, electrolytic, ceramic) have unique performance characteristics and may affect overall system performance.

| Rev | Date       | Description                                              |
|-----|------------|----------------------------------------------------------|
| 1.0 | 05/09/07   | Initial release.                                         |
| 1.1 | 05/15/07   | Added the BOM table.                                     |
| 1.2 | 06/25/07   | Deleted and replaced some curves. Input text edits also. |
| В   | 05/02/2013 | Changed layout of National Data Sheet to TI format       |

#### **REVISION HISTORY**



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| LM48820TM/NOPB   | ACTIVE        | DSBGA        | YFR                | 14   | 250            | RoHS & Green    | SNAGCU                               | Level-1-260C-UNLIM   | -40 to 85    | GI7                     | Samples |
| LM48820TMX/NOPB  | ACTIVE        | DSBGA        | YFR                | 14   | 3000           | RoHS & Green    | SNAGCU                               | Level-1-260C-UNLIM   | -40 to 85    | GI7                     | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## PACKAGE OPTION ADDENDUM

10-Dec-2020



Texas

www.ti.com

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |       |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | -     | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LM48820TM/NOPB              | DSBGA | YFR                | 14 | 250  | 178.0                    | 8.4                      | 1.7        | 1.7        | 0.76       | 4.0        | 8.0       | Q1               |
| LM48820TMX/NOPB             | DSBGA | YFR                | 14 | 3000 | 178.0                    | 8.4                      | 1.7        | 1.7        | 0.76       | 4.0        | 8.0       | Q1               |



# PACKAGE MATERIALS INFORMATION

26-Oct-2024



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LM48820TM/NOPB  | DSBGA        | YFR             | 14   | 250  | 208.0       | 191.0      | 35.0        |
| LM48820TMX/NOPB | DSBGA        | YFR             | 14   | 3000 | 208.0       | 191.0      | 35.0        |

# YFR0014



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

B. This drawing is subject to change without notice.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated