



[Sample &](#page-20-0)  $\frac{1}{2}$  Buy





Texas **INSTRUMENTS** 

**[LPV321-N,](http://www.ti.com/product/lpv321-n?qgpn=lpv321-n) [LPV324-N,](http://www.ti.com/product/lpv324-n?qgpn=lpv324-n) [LPV358-N](http://www.ti.com/product/lpv358-n?qgpn=lpv358-n)** SNOS413E –AUGUST 2000–REVISED NOVEMBER 2016

## **LPV321-N Single, LPV358-N Dual, and LPV324-N Quad General-Purpose, Low Voltage, Low Power, Rail-to-Rail Output Operational Amplifiers**

### <span id="page-0-1"></span>**1 Features**

- Specified 2.7-V and 5-V Performance
- **No Crossover Distortion**
- Space-Saving Package
	- $-5$ -Pin SC70 2  $\times$  2.1  $\times$  1 mm
- Industrial Temperature Range: −40°C to 85°C
- Gain-Bandwidth Product: 152 kHz
- Low Supply Current
	- LPV321-N: 9 µA
	- LPV358-N: 15 µA
	- LPV324-N: 28 µA
- Rail-to-Rail Output Swing at 100 kΩ Load:
	- V<sup>+</sup> 3.5 mV
	- V <sup>−</sup> + 90 mV
- $V_{CM}$ , -0.2 V to V<sup>+</sup>- 0.8 V

## <span id="page-0-2"></span>**2 Applications**

- **Active Filters**
- General-Purpose Low Voltage Applications
- <span id="page-0-3"></span>• General-Purpose Portable Devices

## **3 Description**

The LPV3xx-N are low power (9-µA per channel at 5 V) versions of the LMV3xx op amps. This is another addition to the LMV family of commodity op amps.

The LPV3xx-N are the most cost effective solutions for the applications where low voltage, low power operation, space saving and low price are needed. The LPV3xx-N have rail-to-rail output swing capability and the input common-mode voltage range includes ground. They all exhibit excellent speed-power ratio, achieving 152 kHz of bandwidth with a supply current of only 9 µA.

The LPV321-N is available in space saving 5-Pin SC70, which is approximately half the size of 5-Pin SOT-23. The small package saves space on PC boards, and enables the design of small portable electronic devices. It also allows the designer to place the device closer to the signal source to reduce noise pickup and increase signal integrity.

The chips are built with Texas Instruments's advanced submicron silicon-gate BiCMOS process. The LPV3xx-N have bipolar input and output stages for improved noise performance and higher output current drive.



#### **Device Information[\(1\)](#page-0-0)**

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Output Voltage from Supply Voltage (mV) 160 140  $= 10 k0$ 120 100 R = 100 kΩ 80 Negative Swing 60 Positive Swing 40  $= 10 k\Omega$  $R_{\rm I}$ 20  $= 100 k\Omega$  $\Omega$  $2.5$  $3.0$  $3.5$  $4.0$ 4.5 5.0  $5.5$ Supply Voltage (V)

#### **Micropower Supply Current Rail-to-Rail Output Swing**

<span id="page-0-0"></span>

2

## **Table of Contents**





### <span id="page-1-0"></span>**4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### **Changes from Revision D (March 2013) to Revision E Page**











7

OUT B

10 9 8

OUT D -IN D +IN D  $V -$ 

+IN C -IN C OUT C

### <span id="page-2-0"></span>**5 Pin Configuration and Functions**



#### **Pin Functions**



(1)  $I = Input, O = Output, P = Power$ 

SNOS413E –AUGUST 2000–REVISED NOVEMBER 2016 **[www.ti.com](http://www.ti.com)**

EXAS **STRUMENTS** 

## <span id="page-3-0"></span>**6 Specifications**

### <span id="page-3-1"></span>**6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted) $<sup>(1)</sup>$ </sup>



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Shorting output to V <sup>+</sup> will adversely affect reliability.

(3) Shorting output to V <sup>−</sup> will adversely affect reliability.

(4) The maximum power dissipation is a function of  $T_{J(MAX)}$  and  $R_{\theta JA}$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A) / R_{BJA}$ . All numbers apply for packages soldered directly onto a PCB.

### <span id="page-3-2"></span>**6.2 ESD Ratings**



(1) Human Body Model, applicable std. MIL-STD-883, Method 3015.7. Machine Model, applicable std. JESD22-A115-A (ESD MM std. of JEDEC)Field-Induced Charge-Device Model, applicable std. JESD22-C101-C (ESD FICDM std. of JEDEC).

### <span id="page-3-3"></span>**6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)



#### <span id="page-3-4"></span>**6.4 Thermal Information**

<span id="page-3-5"></span>

(1) For more information about traditional and new thermal metrics, see the *[Semiconductor](http://www.ti.com/lit/pdf/spra953) and IC Package Thermal Metrics* application report.

### <span id="page-4-0"></span>**6.5 DC Electrical Characteristics – 2.7 V**

 $T_J$  = 25°C, V<sup>+</sup> = 2.7 V, V<sup>−</sup> = 0 V, V<sub>CM</sub> = 1 V, V<sub>O</sub> = V<sup>+</sup>/2, and R<sub>L</sub> > 1 MΩ (unless otherwise noted)



(1) All limits are specified by testing or statistical analysis.

(2) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not ensured on shipped production material.

### <span id="page-4-1"></span>**6.6 AC Electrical Characteristics – 2.7 V**

 $T_J$  = 25°C, V<sup>+</sup> = 2.7 V, V<sup>−</sup> = 0 V, V<sub>CM</sub> = 1 V, V<sub>O</sub> = V<sup>+</sup>/2, and R<sub>L</sub> > 1 MΩ (unless otherwise noted)



(1) All limits are specified by testing or statistical analysis.

(2) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not ensured on shipped production material.

### <span id="page-4-2"></span>**6.7 DC Electrical Characteristics – 5 V**

 $T_J = 25^{\circ}$ C, V<sup>+</sup> = 5 V, V<sup>-</sup> = 0 V, V<sub>CM</sub> = 2 V, V<sub>O</sub> = V<sup>+</sup>/2, and R <sub>L</sub> > 1 MΩ (unless otherwise noted)



(1) All limits are specified by testing or statistical analysis.

(2) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not ensured on shipped production material.

Copyright © 2000–2016, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOS413E&partnum=LPV321-N) Feedback*

**STRUMENTS** 

EXAS

### **DC Electrical Characteristics – 5 V (continued)**





(3) R<sub>L</sub> is connected to V . The output voltage is  $0.5 \text{ V} \leq V_{\text{O}} \leq 4.5 \text{ V}$ .

#### <span id="page-5-0"></span>**6.8 AC Electrical Characteristics – 5 V**





(1) All limits are specified by testing or statistical analysis.

 $(2)$  Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not ensured on shipped production material.

(3) Connected as voltage follower with 3V step input. Number specified is the slower of the positive and negative slew rates.

6



#### **6.9 Typical Characteristics**

 $V_S = 5$  V, single supply, and  $T_A = 25$ °C (unless otherwise noted)

<span id="page-6-0"></span>

SNOS413E –AUGUST 2000–REVISED NOVEMBER 2016 **[www.ti.com](http://www.ti.com)**

![](_page_7_Picture_2.jpeg)

### **Typical Characteristics (continued)**

 $V_S = 5$  V, single supply, and  $T_A = 25$ °C (unless otherwise noted)

![](_page_7_Figure_6.jpeg)

8

![](_page_8_Picture_0.jpeg)

#### **Typical Characteristics (continued)**

![](_page_8_Figure_5.jpeg)

#### **[LPV321-N,](http://www.ti.com/product/lpv321-n?qgpn=lpv321-n) [LPV324-N](http://www.ti.com/product/lpv324-n?qgpn=lpv324-n), [LPV358-N](http://www.ti.com/product/lpv358-n?qgpn=lpv358-n)**

SNOS413E –AUGUST 2000–REVISED NOVEMBER 2016 **[www.ti.com](http://www.ti.com)**

**NSTRUMENTS** 

Texas

### **Typical Characteristics (continued)**

![](_page_9_Figure_5.jpeg)

![](_page_10_Picture_0.jpeg)

#### **Typical Characteristics (continued)**

 $V_S = 5$  V, single supply, and T<sub>A</sub> = 25°C (unless otherwise noted)

![](_page_10_Figure_5.jpeg)

#### **[LPV321-N,](http://www.ti.com/product/lpv321-n?qgpn=lpv321-n) [LPV324-N](http://www.ti.com/product/lpv324-n?qgpn=lpv324-n), [LPV358-N](http://www.ti.com/product/lpv358-n?qgpn=lpv358-n)**

SNOS413E –AUGUST 2000–REVISED NOVEMBER 2016 **[www.ti.com](http://www.ti.com)**

#### **EXAS ISTRUMENTS**

### **Typical Characteristics (continued)**

![](_page_11_Figure_6.jpeg)

![](_page_12_Picture_0.jpeg)

### <span id="page-12-0"></span>**7 Detailed Description**

#### <span id="page-12-1"></span>**7.1 Overview**

The LPV321-N, LPV358-N, and LPV324-N devices are micropower (10-µA) versions of the popular LMV3xx-N. The LPV321-N is the single-channel version. The LPV358-N is the dual, and the LPV324-N is the quad. The LPV32x-N are the most cost effective solution for applications where low power and low voltage operation, space efficiency, and low-price are important. The LPV3x-N have rail-to-rail output swing capability and the input common-mode voltage range includes ground. They all exhibit excellent speed to power ratio, achieving 152 kHz of bandwidth and 0.1-V/µs slew rate with 10 mA of supply current.

#### <span id="page-12-2"></span>**7.2 Functional Block Diagram**

![](_page_12_Figure_6.jpeg)

### <span id="page-12-3"></span>**7.3 Feature Description**

#### **7.3.1 Size**

The small footprints of the LPV3xx-N packages save space on printed circuit boards, and enable the design of smaller electronic products (such as cellular phones, pagers, or other portable systems). The low profile of the LPV3xx-N make them possible to use in PCMCIA type III cards.

#### **7.3.2 Signal Integrity**

Signals can pick up noise between the signal source and the amplifier. By using a physically smaller amplifier package, the LPV3xx-N can be placed closer to the signal source, reducing noise pickup and increasing signal integrity.

#### **7.3.3 Simplified Board Layout**

These products help avoid using long printed-circuit traces in the PCB. This means no additional components, such as capacitors and resistors, are needed to filter out unwanted signals due to the interference between the long printed-circuit traces.

#### **7.3.4 Low Supply Current**

These devices help maximize battery life. They are ideal for battery powered systems.

#### **7.3.5 Low Supply Voltage**

TI provides ensured performance at 2.7 V and 5 V. These specifications ensure operation throughout the battery lifetime.

#### **7.3.6 Rail-to-Rail Output**

Rail-to-rail output swing provides maximum possible dynamic range at the output. This is particularly important when operating on low-supply voltages.

![](_page_13_Picture_1.jpeg)

#### **Feature Description (continued)**

#### **7.3.7 Input Includes Ground**

Allows direct sensing near GND in single supply operation.

The differential input voltage may be larger than V<sup>+</sup> without damaging the device. Protection should be provided to prevent the input voltages from going negative more than −0.3 V (at 25°C). An input clamp diode with a resistor to the IC input terminal can be used.

#### <span id="page-13-0"></span>**7.4 Device Functional Modes**

The LPV3xx-N can be operated as a single-supply or a dual-supply operational amplifier depending on the application.

#### **7.4.1 Capacitive Load Tolerance**

The LPV3xx-N can directly drive 200 pF in unity-gain without oscillation. The unity-gain follower is the most sensitive configuration to capacitive loading. Direct capacitive loading reduces the phase margin of amplifiers. The combination of the amplifier's output impedance and the capacitive load induces phase lag. This results in either an underdamped pulse response or oscillation. To drive a heavier capacitive load, circuit in [Figure](#page-13-1) 37 can be used.

![](_page_13_Figure_11.jpeg)

**Figure 37. Indirectly Driving A Capacitive Load Using Resistive Isolation**

<span id="page-13-1"></span>In [Figure](#page-13-1) 37, the isolation resistor (R<sub>ISO</sub>) and the load capacitor (C<sub>L</sub>) form a pole to increase stability by adding more phase margin to the overall system. The desired performance depends on the value of  $R_{ISO}$ . The bigger the R<sub>ISO</sub> resistor value, the more stable V<sub>OUT</sub> is. [Figure](#page-13-1) 38 is an output waveform of Figure 37 using 100 kΩ for R<sub>ISO</sub> and 1000 pF for  $\mathsf{C}_\mathsf{L}.$ 

![](_page_13_Figure_14.jpeg)

<span id="page-13-2"></span>**Figure 38. Pulse Response of the LPV324 Circuit in [Figure](#page-13-1) 37**

![](_page_14_Picture_0.jpeg)

## **Device Functional Modes (continued)**

The circuit in [Figure](#page-14-0) 39 is an improvement to the one in [Figure](#page-13-1) 37 because it provides DC accuracy as well as AC stability. If there were a load resistor in [Figure](#page-13-1) 37, the output would be voltage divided by  $R_{ISO}$  and the load resistor. Instead, in [Figure](#page-14-0) 39,  $R_F$  provides the DC accuracy by using feed-forward techniques to connect V<sub>IN</sub> to  $R_L$ . Caution is needed in choosing the value of  $R_F$  due to the input bias current of the LPV3xx-N.  $C_F$  and  $R_{\mid SO}$ serve to counteract the loss of phase margin by feeding the high frequency component of the output signal back to the amplifier's inverting input, thereby preserving phase margin in the overall feedback loop. Increased capacitive drive is possible by increasing the value of  $C_F$ . This in turn slows down the pulse response.

![](_page_14_Figure_4.jpeg)

**Figure 39. Indirectly Driving A Capacitive Load With DC Accuracy**

#### <span id="page-14-0"></span>**7.4.2 Input Bias Current Cancellation**

The LPV3xx-N family has a bipolar input stage. The typical input bias current of LPV3xx-N is 1.5 nA with 5-V supply. Thus a 100-kΩ input resistor causes 0.15 mV of error voltage. By balancing the resistor values at both inverting and noninverting inputs, the error caused by the amplifier's input bias current is reduced. The circuit in [Figure](#page-14-1) 40 shows how to cancel the error caused by input bias current.

![](_page_14_Figure_8.jpeg)

<span id="page-14-1"></span>**Figure 40. Cancelling the Error Caused by Input Bias Current**

![](_page_15_Picture_1.jpeg)

### <span id="page-15-0"></span>**8 Application and Implementation**

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### <span id="page-15-1"></span>**8.1 Application Information**

The LPV3xx-N family of amplifiers is specified for operation from 2.7 V to 5 V ( $\pm$ 1.35 V to  $\pm$ 2.5 V). Many of the specifications apply from  $-40^{\circ}$ C to 125°C. They provide ground-sensing inputs as well as rail-to-rail output swing. Parameters that can exhibit significant variance with regard to operating voltage or temperature are presented in the *Typical [Characteristics](#page-6-0)*.

#### <span id="page-15-2"></span>**8.2 Typical Applications**

#### **8.2.1 Simple Low-Pass Active Filter**

A simple low-pass filter is shown in [Figure](#page-15-3) 41.

![](_page_15_Figure_11.jpeg)

**Figure 41. Simple Low-Pass Active Filter Schematic**

#### <span id="page-15-3"></span>*8.2.1.1 Design Requirements*

The low-pass filter is shown in [Figure](#page-15-3) 41 passes low frequencies and attenuate frequencies above corner frequency (fc) at a roll-off rate of 20 dB/Decade.

#### *8.2.1.2 Detailed Design Procedure*

The low-frequency gain ( $\omega \to$  o) is defined by −R<sub>3</sub>/R<sub>1</sub>. This allows low-frequency gains other than unity to be obtained. The filter has a -20 dB/decade roll-off after its corner frequency fc.  $R_2$  must be chosen equal to the parallel combination of  $\mathsf{R}_1$  and  $\mathsf{R}_3$  to minimize errors due to bais current. The frequency response of the filter is shown in [Figure](#page-16-0) 42.

$$
A_L = -\frac{R_3}{R_1}
$$
  
\n
$$
f_c = \frac{1}{2\pi R_3 C_1}
$$
  
\n
$$
R_2 = R_1 \text{ II } R_3
$$

(1)

![](_page_16_Picture_0.jpeg)

#### **Typical Applications (continued)**

Note that the single op amp active filters are used in to the applications that require low quality factor,  $Q \le 10$ , low frequency (≤ 5 kHz), and low gain (≤ 10), or a small value for the product of gain times Q (≤ 100). The op amp must have an open loop voltage gain at the highest frequency of interest at least 50 times larger than the gain of the filter at this frequency. In addition, the selected op amp must have a slew rate that meets the requirements in [Equation](#page-16-1) 2.

<span id="page-16-1"></span>Slew Rate ≥ 0.5  $\times$  ( $\omega_H$ V <sub>OPP</sub>)  $\times$  10<sup>-6</sup>V/µsec

where

- $\bullet$   $\omega_H$  is the highest frequency of interest
- $V_{\text{OPP}}$  is the output peak-to-peak voltage (2)

#### *8.2.1.3 Application Curve*

![](_page_16_Figure_10.jpeg)

![](_page_16_Figure_11.jpeg)

#### <span id="page-16-0"></span>**8.2.2 Difference Amplifier**

The difference amplifier allows the subtraction of two voltages or, as a special case, the cancellation of a signal common to two inputs. It is useful as a computational amplifier in making a differential to single-ended conversion or in rejecting a common mode signal.

![](_page_16_Figure_14.jpeg)

**Figure 43. Difference Amplifier Schematic**

$$
V_{OUT} = \left(\frac{R1 + R2}{R3 + R4}\right) \frac{R4}{R1} V_2 - \frac{R2}{R1} V_1 + \left(\frac{R1 + R2}{R3 + R4}\right) \frac{R3}{R1} \times \frac{V^+}{2}
$$
  
for R1 = R3 and R2 = R4  

$$
V_{OUT} = \frac{R2}{R1} (V_2 - V1) + \frac{V^+}{2}
$$

(3)

#### **8.2.3 Instrumentation Circuits**

The input impedance of the previous difference amplifier is set by the resistor  $R_1$ ,  $R_2$ ,  $R_3$ , and  $R_4$ . To eliminate the problems of low input impedance, one way is to use a voltage follower ahead of each input as shown in the following two instrumentation amplifiers.

Copyright © 2000–2016, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOS413E&partnum=LPV321-N) Feedback*

**FXAS** 

**ISTRUMENTS** 

(4)

(5)

#### **Typical Applications (continued)**

#### *8.2.3.1 Three Operating Amplifier Instrumentation*

The quad LPV324 can be used to build a three-op-amp instrumentation amplifier as shown in [Figure](#page-17-0) 44

![](_page_17_Figure_5.jpeg)

**Figure 44. Three-op-amp Instrumentation Amplifier Schematic**

<span id="page-17-0"></span>The first stage of this instrumentation amplifier is a differential-input, differential-output amplifier, with two voltage followers. These two voltage followers assure that the input impedance is over 100 MΩ. The gain of this instrumentation amplifier is set by the ratio of  $R_2/R_1$ .  $R_3$  should equal  $R_1$  and  $R_4$  equal  $R_2$ . Matching of  $R_3$  to  $R_1$ and R<sub>4</sub> to R<sub>2</sub> affects the CMRR. For good CMRR over temperature, low drift resistors should be used. Making R<sub>4</sub> Slightly smaller than R  $_2$  and adding a trim pot equal to twice the difference between R  $_2$  and R<sub>4</sub> will allow the CMRR to be adjusted for optimum.

#### *8.2.3.2 Two Operating Amplifier Instrumentation*

A two-op-amp instrumentation amplifier can also be used to make a high-input-impedance DC differential amplifier ([Figure](#page-17-1) 45). As in the three-op-amp circuit, this instrumentation amplifier requires precise resistor matching for good CMRR.  $\mathsf{R}_4$  should equal to  $\mathsf{R}_1$  and  $\mathsf{R}_3$  must equal  $\mathsf{R}_2$ .

![](_page_17_Figure_10.jpeg)

**Figure 45. Two-op-amp Instrumentation Amplifier Schematic**

<span id="page-17-1"></span>
$$
V_{O} = \left(1 + \frac{R4}{R3}\right) (V_{2} - V_{1}), \text{where } R1 = R4 \text{ and } R2 = R3
$$
  
As shown:  $V_{O} = 2(V_{2} - V_{1})$ 

*8.2.3.3 Single-Supply Inverting Amplifier*

There may be cases where the input signal going into the amplifier is negative. Because the amplifier is operating in single supply voltage, a voltage divider using  $\mathsf{R}_3$  and  $\mathsf{R}_4$  is implemented to bias the amplifier so the input signal is within the input common-common voltage range of the amplifier. The capacitor  $C_1$  is placed between the inverting input and resistor R<sub>1</sub> to block the DC signal going into the AC signal source, V<sub>IN</sub>. The values of  $R_1$  and  $C_1$  affect the cutoff frequency in [Equation](#page-17-2) 5.

$$
fc = 1/2\pi R_1 C_1
$$

<span id="page-17-2"></span>18 *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOS413E&partnum=LPV321-N) Feedback* Copyright © 2000–2016, Texas Instruments Incorporated

![](_page_18_Picture_0.jpeg)

#### **Typical Applications (continued)**

As a result, the output signal is centered around mid-supply (if the voltage divider provides V<sup>+</sup>/2 at the noninverting input). The output can swing to both rails, maximizing the signal-to-noise ratio in a low voltage system.

![](_page_18_Figure_5.jpeg)

**Figure 46. Single-Supply Inverting Amplifier**

$$
V_{OUT} = -\frac{R2}{R1}V_{IN}
$$

(6)

### <span id="page-18-0"></span>**9 Power Supply Recommendations**

The LPV3xx-N is specified for operation from 2.7 V to 5.5 V; many specifications apply from  $-40^{\circ}$ C to 125°C. Parameters that can exhibit significant variance with regard to operating voltage or temperature are presented in the *Typical [Characteristics](#page-6-0)*.

Place 0.1-µF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high impedance power supplies. For more detailed information on bypass capacitor placement, see *Layout [Guidelines](#page-19-1)* section.

![](_page_19_Picture_1.jpeg)

### <span id="page-19-0"></span>**10 Layout**

#### <span id="page-19-1"></span>**10.1 Layout Guidelines**

For best operational performance, use good PCB layout practices including:

- Noise can propagate into analog circuitry through the power pins of the circuit as a whole and the operational amplifier. Bypass capacitors are used to reduce the coupled noise by providing low impedance power sources local to the analog circuitry.
- Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for single supply applications.
- Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital and analog grounds, paying attention to the flow of the ground current. For more detailed information, see *Circuit Board Layout [Techniques](http://www.ti.com/lit/pdf/SLOA089)* (SLOA089).
- To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If it is not possible to keep them separate, it is much better to cross the sensitive trace perpendicular as opposed to in parallel with the noisy trace.
- Place the external components as close to the device as possible. Keeping RF and RG close to the inverting input minimizes parasitic capacitance, as shown in [Figure](#page-19-3) 47.
- Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials.

<span id="page-19-2"></span>![](_page_19_Figure_13.jpeg)

#### **Figure 47. Operational Amplifier Board Layout for Noninverting Configuration**

#### <span id="page-19-3"></span>20

![](_page_20_Picture_0.jpeg)

### <span id="page-20-1"></span>**11 Device and Documentation Support**

#### <span id="page-20-2"></span>**11.1 Device Support**

#### **11.1.1 Development Support**

- [LPV321-N](http://www.ti.com/lit/zip/snom026) PSPICE Model (SNOM026)
- [LPV358-N](http://www.ti.com/lit/zip/snom022) PSPICE Model (SNOM022)
- [LPV324-N](http://www.ti.com/lit/zip/snom027) PSPICE Model (SNOM027)
- TINA-TI [SPICE-Based](http://www.ti.com/tool/tina-ti) Analog Simulation Program
- **DIP Adapter [Evaluation](http://www.ti.com/tool/dip-adapter-evm) Module**
- TI Universal [Operational](http://www.ti.com/tool/opampevm) Amplifier Evaluation Module
- TI Filterpro [Software](http://www.ti.com/tool/filterpro)

### <span id="page-20-3"></span>**11.2 Documentation Support**

#### **11.2.1 Related Documentation**

For related documentation see the following:

- *Handbook of Operational Amplifier [Applications](http://www.ti.com/lit/pdf/SBOA092)* (SBOA092)
- *Compensate [Transimpedance](http://www.ti.com/lit/pdf/SBOA055) Amplifiers Intuitively* (SBOA055)
- *Circuit Board Layout [Techniques](http://www.ti.com/lit/pdf/SLOA089)* (SLOA089)
- *AN-1803 Design Considerations for a [Transimpedance](http://www.ti.com/lit/pdf/SNOA515) Amplifier* (SNOA515)

#### <span id="page-20-0"></span>**11.3 Related Links**

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

![](_page_20_Picture_806.jpeg)

#### **Table 1. Related Links**

### <span id="page-20-4"></span>**11.4 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### <span id="page-20-5"></span>**11.5 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms](http://www.ti.com/corp/docs/legal/termsofuse.shtml) of [Use.](http://www.ti.com/corp/docs/legal/termsofuse.shtml)

**TI E2E™ Online [Community](http://e2e.ti.com)** *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design [Support](http://support.ti.com/)** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### <span id="page-20-6"></span>**11.6 Trademarks**

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

Copyright © 2000–2016, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNOS413E&partnum=LPV321-N) Feedback*

SNOS413E –AUGUST 2000–REVISED NOVEMBER 2016 **[www.ti.com](http://www.ti.com)**

## <span id="page-21-0"></span>**11.7 Electrostatic Discharge Caution**

![](_page_21_Picture_4.jpeg)

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## <span id="page-21-1"></span>**11.8 Glossary**

#### [SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

### <span id="page-21-2"></span>**12 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

![](_page_21_Picture_14.jpeg)

![](_page_22_Picture_0.jpeg)

### **PACKAGING INFORMATION**

![](_page_22_Picture_449.jpeg)

**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

![](_page_23_Picture_0.jpeg)

## **PACKAGE OPTION ADDENDUM**

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**TEXAS** 

### **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 

![](_page_24_Figure_4.jpeg)

![](_page_24_Figure_5.jpeg)

#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**

![](_page_24_Figure_7.jpeg)

![](_page_24_Picture_442.jpeg)

![](_page_25_Picture_0.jpeg)

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 18-Oct-2024

![](_page_25_Figure_4.jpeg)

![](_page_25_Picture_206.jpeg)

### **TEXAS NSTRUMENTS**

www.ti.com 18-Oct-2024

### **TUBE**

![](_page_26_Figure_5.jpeg)

## **B - Alignment groove width**

#### \*All dimensions are nominal

![](_page_26_Picture_125.jpeg)

![](_page_27_Picture_1.jpeg)

## **PACKAGE OUTLINE**

## **D0014A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT

![](_page_27_Figure_5.jpeg)

NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
- 5. Reference JEDEC registration MS-012, variation AB.

![](_page_27_Picture_12.jpeg)

# **EXAMPLE BOARD LAYOUT**

## **D0014A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT

![](_page_28_Figure_4.jpeg)

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

![](_page_28_Picture_8.jpeg)

## **EXAMPLE STENCIL DESIGN**

## **D0014A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT

![](_page_29_Figure_4.jpeg)

NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.

![](_page_29_Picture_8.jpeg)

![](_page_30_Picture_1.jpeg)

## **PACKAGE OUTLINE**

## **DCK0005A SOT - 1.1 max height**

SMALL OUTLINE TRANSISTOR

![](_page_30_Figure_5.jpeg)

NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. Refernce JEDEC MO-203.
- 4. Support pin may differ or may not be present.
- 5. Lead width does not comply with JEDEC.
- 6. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25mm per side

![](_page_30_Picture_13.jpeg)

## **EXAMPLE BOARD LAYOUT**

## **DCK0005A SOT - 1.1 max height**

SMALL OUTLINE TRANSISTOR

![](_page_31_Figure_4.jpeg)

NOTES: (continued)

7. Publication IPC-7351 may have alternate designs.

8. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

![](_page_31_Picture_8.jpeg)

# **EXAMPLE STENCIL DESIGN**

## **DCK0005A SOT - 1.1 max height**

SMALL OUTLINE TRANSISTOR

![](_page_32_Figure_4.jpeg)

NOTES: (continued)

9. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

10. Board assembly site may have different recommendations for stencil design.

![](_page_32_Picture_8.jpeg)

![](_page_33_Picture_1.jpeg)

## **PACKAGE OUTLINE**

## **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT

![](_page_33_Figure_5.jpeg)

NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.

![](_page_33_Picture_12.jpeg)

# **EXAMPLE BOARD LAYOUT**

## **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT

![](_page_34_Figure_4.jpeg)

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

![](_page_34_Picture_8.jpeg)

## **EXAMPLE STENCIL DESIGN**

## **D0008A SOIC - 1.75 mm max height**

SMALL OUTLINE INTEGRATED CIRCUIT

![](_page_35_Figure_4.jpeg)

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.

![](_page_35_Picture_8.jpeg)

![](_page_36_Picture_1.jpeg)

## **PACKAGE OUTLINE**

## **PW0014A TSSOP - 1.2 mm max height**

SMALL OUTLINE PACKAGE

![](_page_36_Figure_5.jpeg)

NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.

![](_page_36_Picture_12.jpeg)

# **EXAMPLE BOARD LAYOUT**

## **PW0014A TSSOP - 1.2 mm max height**

SMALL OUTLINE PACKAGE

![](_page_37_Figure_4.jpeg)

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

![](_page_37_Picture_8.jpeg)

## **EXAMPLE STENCIL DESIGN**

## **PW0014A TSSOP - 1.2 mm max height**

SMALL OUTLINE PACKAGE

![](_page_38_Figure_4.jpeg)

NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.

![](_page_38_Picture_8.jpeg)

<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

![](_page_39_Picture_1.jpeg)

## **PACKAGE OUTLINE**

## **DBV0005A SOT-23 - 1.45 mm max height**

SMALL OUTLINE TRANSISTOR

![](_page_39_Figure_5.jpeg)

NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. Refernce JEDEC MO-178.
- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.

![](_page_39_Picture_12.jpeg)

## **EXAMPLE BOARD LAYOUT**

## **DBV0005A SOT-23 - 1.45 mm max height**

SMALL OUTLINE TRANSISTOR

![](_page_40_Figure_4.jpeg)

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

![](_page_40_Picture_8.jpeg)

## **EXAMPLE STENCIL DESIGN**

## **DBV0005A SOT-23 - 1.45 mm max height**

SMALL OUTLINE TRANSISTOR

![](_page_41_Figure_4.jpeg)

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.

![](_page_41_Picture_8.jpeg)

![](_page_42_Picture_1.jpeg)

## **PACKAGE OUTLINE**

## **DGK0008A VSSOP - 1.1 mm max height**

SMALL OUTLINE PACKAGE

![](_page_42_Figure_5.jpeg)

NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.

![](_page_42_Picture_13.jpeg)

## **EXAMPLE BOARD LAYOUT**

#### **DGK0008A VSSOP - 1.1 mm max height** TM

SMALL OUTLINE PACKAGE

![](_page_43_Figure_4.jpeg)

NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown
- on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.

![](_page_43_Picture_11.jpeg)

## **EXAMPLE STENCIL DESIGN**

## **DGK0008A VSSOP - 1.1 mm max height** TM

SMALL OUTLINE PACKAGE

![](_page_44_Figure_4.jpeg)

NOTES: (continued)

11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

12. Board assembly site may have different recommendations for stencil design.

![](_page_44_Picture_8.jpeg)

### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated