

SLVS013N-MAY 1987-REVISED MAY 2009

# 2.5-V INTEGRATED REFERENCE CIRCUIT

#### FEATURES

- **Excellent Temperature Stability**
- Initial Tolerance: 0.2% Max
- Dynamic Impedance: 0.6 Ω Max



- **Directly Interchangeable With LM136**
- **Needs No Adjustment for Minimum Temperature Coefficient**



NC - No internal connection

- Wide Operating Current Range



#### **DESCRIPTION/ORDERING INFORMATION**

The LT1009 reference circuit is a precision-trimmed 2.5-V shunt regulator featuring low dynamic impedance and a wide operating current range. The maximum initial tolerance is ±5 mV in the LP package and ±10 mV in the D and PW packages. The reference tolerance is achieved by on-chip trimming, which minimizes the initial voltage tolerance and the temperature coefficient,  $\alpha_{VZ}$ .

Although the LT1009 needs no adjustments, a third terminal (ADJ) allows the reference voltage to be adjusted ±5% to eliminate system errors. In many applications, the LT1009 can be used as a terminal-for-terminal replacement for the LM136-2.5, which eliminates the external trim network.

The LT1009 uses include 5-V system references, 8-bit analog-to-digital converter (ADC) and digital-to-analog converter (DAC) references, and power-supply monitors. The device also can be used in applications such as digital voltmeters and current-loop measurement and control systems.

The LT1009C is characterized for operation from 0°C to 70°C. The LT1009I is characterized for operation from -40°C to 85°C.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

TEXAS INSTRUMENTS

www.ti.com

#### SLVS013N-MAY 1987-REVISED MAY 2009

#### ORDERING INFORMATION<sup>(1)</sup>

| T <sub>A</sub> | PAC               | KAGE <sup>(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|-------------------|---------------------|-----------------------|------------------|
|                | SOIC – D          | Tube of 75          | LT1009CD              | - 1009C          |
|                | 50IC - D          | Reel of 2500        | LT1009CDR             | - 1009C          |
|                |                   | Bulk of 1000        | LT1009CLP             |                  |
| 0°C to 70°C    | TO-226/TO-92 – LP | Ammo of 2000        | LT1009CLPM            | LT1009C          |
| 0°C to 70°C    |                   | Reel of 2000        | LT1009CLPR            |                  |
|                |                   | Tube of 150         | LT1009CPW             | 10000            |
|                | TSSOP – PW        | Reel of 2000        | LT1009CPWR            | - 1009C          |
|                | 5010 D            | Tube of 75          | LT1009ID              | 40001            |
|                | SOIC – D          | Reel of 2500        | LT1009IDR             | - 10091          |
|                |                   | Bulk of 1000        | LT1009ILP             |                  |
| –40°C to 85°C  | TO-226/TO-92 – LP | Ammo of 2000        | LT1009ILPM            | LT1009I          |
|                |                   | Reel of 2000        | LT1009ILPR            |                  |
|                |                   | Tube of 150         | LT1009IPW             | 10001            |
|                | TSSOP – PW        | Reel of 2000        | LT1009IPWR            | - 10091          |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

(2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

SCHEMATIC



NOTE: All component values shown are nominal.



#### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                                             |                                                                | MIN | MAX | UNIT |
|------------------|---------------------------------------------|----------------------------------------------------------------|-----|-----|------|
| I <sub>R</sub>   | Reverse current                             |                                                                |     | 20  | mA   |
| I <sub>F</sub>   | Forward current                             |                                                                |     | 10  | mA   |
|                  |                                             | D package                                                      |     | 97  |      |
| $\theta_{JA}$    | Package thermal impedance <sup>(2)(3)</sup> | LP package                                                     |     | 140 | °C/W |
|                  |                                             | ermal impedance <sup>(2)(3)</sup> LP package        PW package |     | 149 |      |
| $T_{J}$          | Operating virtual junction temperature      |                                                                |     | 150 | °C   |
| T <sub>stg</sub> | Storage temperature range                   |                                                                | -65 | 150 | °C   |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Maximum power dissipation is a function of T<sub>J</sub>(max), θ<sub>JA</sub>, and T<sub>A</sub>. The maximum allowable power dissipation at any allowable ambient temperature is P<sub>D</sub> = (T<sub>J</sub>(max) - T<sub>A</sub>)/θ<sub>JA</sub>. Operating at the absolute maximum T<sub>J</sub> of 150°C can affect reliability.

(3) The package thermal impedance is calculated in accordance with JESD 51-7.

#### **RECOMMENDED OPERATING CONDITIONS**

|                  |                                                     |         | MIN | MAX | UNIT |
|------------------|-----------------------------------------------------|---------|-----|-----|------|
| т                | Γ <sub>A</sub> Operating free-air temperature range | LT1009C | 0   | 70  | *    |
| I <sub>A</sub> O |                                                     | LT1009I | -40 | 85  |      |



## **ELECTRICAL CHARACTERISTICS**

at specified free-air temperature

| PARAMETER               |                                                 | TEST CONDITIONS                                                            |              | T <sub>A</sub> <sup>(1)</sup> | L     | T1009C |       | L     | UNIT |       |             |
|-------------------------|-------------------------------------------------|----------------------------------------------------------------------------|--------------|-------------------------------|-------|--------|-------|-------|------|-------|-------------|
|                         |                                                 |                                                                            |              | IA.''                         | MIN   | TYP    | MAX   | MIN   | TYP  | MAX   | UNIT        |
|                         |                                                 |                                                                            | D/PW package | 25°C                          | 2.49  | 2.5    | 2.51  | 2.49  | 2.5  | 2.51  |             |
| V <sub>7</sub>          | Poforonoo voltago                               | l _ 1 m A                                                                  | LP package   | 25 C                          | 2.495 | 2.5    | 2.505 | 2.495 | 2.5  | 2.505 | V           |
| ٧Z                      | Reference voltage                               | I <sub>Z</sub> = 1 mA                                                      | D/PW package | Full range                    | 2.485 |        | 2.515 | 2.475 |      | 2.525 | v           |
|                         |                                                 |                                                                            | LP package   | Fuil lange                    | 2.491 |        | 2.509 | 2.48  |      | 2.52  |             |
| V <sub>F</sub>          | Forward voltage                                 | $I_F = 2 \text{ mA}$                                                       |              | 25°C                          | 0.4   |        | 1     | 0.4   |      | 1     | V           |
| A d'action and an       |                                                 | $I_Z = 1 \text{ mA},$<br>$V_{ADJ} = \text{GND to } V_Z$                    |              | 25°C                          | 125   |        |       | 125   |      |       |             |
|                         | Adjustment range                                | $I_Z = 1 \text{ mA},$<br>$V_{ADJ} = 0.6 \text{ V to } V_Z - 0.6 \text{ V}$ |              | 25 0                          | 45    |        |       | 45    |      |       | mV          |
|                         | Change in reference                             | D/PW pack                                                                  | age          |                               |       |        | 5     |       |      | 15    |             |
| $\Delta V_{Z(temp)}$    | voltage with<br>temperature                     | LP package                                                                 |              | Full range                    |       |        | 4     |       |      | 15    | mV          |
|                         | Average temperature                             |                                                                            |              | 0°C to 70°C                   |       | 15     | 25    |       | 15   | 25    | ppm/        |
| αVz                     | coefficient of reference voltage <sup>(2)</sup> | $I_Z = 1 \text{ mA}, V_{ADJ} = \text{open}$                                |              | –40°C to 85°C                 |       |        |       |       | 20   | 35    | °C          |
| A)/                     | Change in reference                             | 1 400 4                                                                    | to 10 m 4    | 25°C                          |       | 2.6    | 10    |       | 2.6  | 6     | mV          |
| ΔV <sub>Z</sub>         | voltage with current                            | I <sub>Z</sub> = 400 μA                                                    |              | Full range                    |       |        | 12    |       |      | 10    | mv          |
| $\Delta V_Z / \Delta t$ | Long-term change in<br>reference voltage        | $I_Z = 1 \text{ mA}$                                                       |              | 25°C                          |       | 20     |       |       | 20   |       | ppm/<br>khr |
| 7                       | Poforonoo impodonoo                             | l _ 1 m A                                                                  |              | 25°C                          |       | 0.3    | 1     |       | 0.3  | 1     | Ω           |
| ZZ                      | Reference impedance                             | $I_Z = 1 \text{ mA}$                                                       |              | Full range                    |       |        | 1.4   |       |      | 1.4   | - 12        |

(1) Full range is  $0^{\circ}$ C to  $70^{\circ}$ C for the LT1009C and  $-40^{\circ}$ C to  $85^{\circ}$ C for the LT1009I.

(2) The deviation parameter V<sub>Z(dev)</sub> is defined as the difference between the maximum and minimum values obtained over the recommended operating temperature range, measured at I<sub>Z</sub> = 1 mA. The average full-range temperature coefficient of the reference voltage (αV<sub>Z</sub>) is defined as:

 $\alpha V_Z$  can be positive or negative, depending upon whether the minimum  $V_Z$  or maximum  $V_Z$ , respectively, occurs at the lower temperature.

For example, at  $I_Z = 1$  mA, maximum  $V_Z = 2501$  mV at 30°C, minimum  $V_Z = 2497$  mV at 0°C,  $V_Z = 2500$  mV at 25°C,  $\Delta T_A = 70$ °C for LT1009C:

$$|\alpha V_z| = \frac{\left(\frac{4 \text{ mV}}{2500 \text{ mV}}\right) \times 10^6}{70^\circ \text{C}} \approx 23 \frac{\text{ppm}}{^\circ \text{C}}$$

Because minimum  $V_Z$  occurs at the lower temperature, the coefficient in this example is positive.



#### SLVS013N-MAY 1987-REVISED MAY 2009

#### **TYPICAL CHARACTERISTICS**

Data at high and low temperatures are applicable only within the rated operating free-air temperature ranges of the various devices.





SLVS013N-MAY 1987-REVISED MAY 2009

www.ti.com



## **TYPICAL CHARACTERISTICS (continued)**

SLVS013N-MAY 1987-REVISED MAY 2009

www.ti.com

#### **APPLICATION INFORMATION**



A. This does not affect temperature coefficient. It provides ±5% trim range.

#### Figure 8. 2.5-V Reference



#### Figure 9. Adjustable Reference With Wide Supply Range



Figure 10. Power Regulator With Low Temperature Coefficient



SLVS013N-MAY 1987-REVISED MAY 2009



www.ti.com



Figure 11. Switchable ±1.25-V Bipolar Reference



Figure 12. Low-Noise 2.5-V Buffered Reference



#### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)     | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|---------------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| LT1009CD         | ACTIVE        | SOIC         | D                  | 8    | 75             | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | 1009C                   | Samples |
| LT1009CDR        | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | 1009C                   | Samples |
| LT1009CLP        | ACTIVE        | TO-92        | LP                 | 3    | 1000           | RoHS & Green        | SN                                   | N / A for Pkg Type   | 0 to 70      | LT1009C                 | Samples |
| LT1009CLPM       | ACTIVE        | TO-92        | LP                 | 3    | 2000           | RoHS & Green        | SN                                   | N / A for Pkg Type   | 0 to 70      | LT1009C                 | Samples |
| LT1009CLPR       | ACTIVE        | TO-92        | LP                 | 3    | 2000           | RoHS & Green        | SN                                   | N / A for Pkg Type   | 0 to 70      | LT1009C                 | Samples |
| LT1009CPWR       | ACTIVE        | TSSOP        | PW                 | 8    | 2000           | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | 1009C                   | Samples |
| LT1009ID         | ACTIVE        | SOIC         | D                  | 8    | 75             | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | 10091                   | Samples |
| LT1009IDR        | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | 10091                   | Samples |
| LT1009ILP        | ACTIVE        | TO-92        | LP                 | 3    | 1000           | RoHS &<br>Non-Green | SN                                   | N / A for Pkg Type   | -40 to 85    | LT1009I                 | Samples |
| LT1009ILPR       | ACTIVE        | TO-92        | LP                 | 3    | 2000           | RoHS & Green        | SN                                   | N / A for Pkg Type   | -40 to 85    | LT1009I                 | Samples |
| LT1009IPWR       | ACTIVE        | TSSOP        | PW                 | 8    | 2000           | RoHS & Green        | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | 10091                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



## PACKAGE OPTION ADDENDUM

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF LT1009 :

• Military : LT1009M

NOTE: Qualified Version Definitions:

• Military - QML certified for Military and Defense Applications



Texas

\*All dimensions are nominal

STRUMENTS

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device     | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LT1009CDR  | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| LT1009CPWR | TSSOP           | PW                 | 8 | 2000 | 330.0                    | 12.4                     | 7.0        | 3.6        | 1.6        | 8.0        | 12.0      | Q1               |
| LT1009IDR  | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| LT1009IPWR | TSSOP           | PW                 | 8 | 2000 | 330.0                    | 12.4                     | 7.0        | 3.6        | 1.6        | 8.0        | 12.0      | Q1               |



## PACKAGE MATERIALS INFORMATION

25-Sep-2024



\*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LT1009CDR  | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| LT1009CPWR | TSSOP        | PW              | 8    | 2000 | 367.0       | 367.0      | 35.0        |
| LT1009IDR  | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| LT1009IPWR | TSSOP        | PW              | 8    | 2000 | 367.0       | 367.0      | 35.0        |

#### TEXAS INSTRUMENTS

www.ti.com

25-Sep-2024

#### TUBE



#### - B - Alignment groove width

\*All dimensions are nominal

| Device   | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|----------|--------------|--------------|------|-----|--------|--------|--------|--------|
| LT1009CD | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| LT1009ID | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |

# D0008A



## **PACKAGE OUTLINE**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



## D0008A

# **EXAMPLE BOARD LAYOUT**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## D0008A

# **EXAMPLE STENCIL DESIGN**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



## **PW0008A**



## **PACKAGE OUTLINE**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153, variation AA.



## PW0008A

# **EXAMPLE BOARD LAYOUT**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## PW0008A

# **EXAMPLE STENCIL DESIGN**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

## **GENERIC PACKAGE VIEW**

# TO-92 - 5.34 mm max height TRANSISTOR OUTLINE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# LP0003A



## **PACKAGE OUTLINE**

## TO-92 - 5.34 mm max height

TO-92



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- Lead dimensions are not controlled within this area.
  Reference JEDEC TO-226, variation AA.
- 5. Shipping method:

  - a. Straight lead option available in bulk pack only.b. Formed lead option available in tape and reel or ammo pack.
  - c. Specific products can be offered in limited combinations of shipping medium and lead options.
  - d. Consult product folder for more information on available options.



## LP0003A

## **EXAMPLE BOARD LAYOUT**

## TO-92 - 5.34 mm max height

TO-92





# LP0003A

# TAPE SPECIFICATIONS

## TO-92 - 5.34 mm max height

TO-92





#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated