





**MAX202** 

SLLS576G - JULY 2003 - REVISED FEBRUARY 2024

# MAX202 5-V Dual RS-232 Line Driver and Receiver With ±15-kV ESD Protection

#### 1 Features

- Meets or exceeds the requirements of TIA/EIA-232-F and ITU v.28 standards
- ESD protection for RS-232 bus pins: ±15kV human-body model
- Operates at 5V V<sub>CC</sub> supply
- Operates up to 120kbit/s
- Two drivers and two receivers
- Latch-up performance exceeds 100mA Per JESD 78, class II

# 2 Applications

- Battery-powered systems
- **Notebooks**
- Laptops
- Palmtop PCs
- Hand-held equipment

## 3 Description

The MAX202 device consists of two line drivers, two line receivers, and a dual charge-pump circuit with ±15kV ESD protection pin to pin (serial-port connection pins, including GND). The device meets the requirements of TIA/EIA-232-F and provides the electrical interface between an asynchronous communication controller and the serial-port connector. The charge pump and four small external capacitors allow operation from a single 5V supply. The device operates at data signaling rates up to 120kbit/s and a maximum of 30V/µs driver output slew rate.

#### Package Information

| PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> |
|-------------|------------------------|-----------------------------|
|             | SOIC (D) (16)          | 9.9mm × 6mm                 |
| MAX202      | SOIC WIDE (DW) (16)    | 10.4mm × 10.3mm             |
|             | TSSOP (PW) (16)        | 5 mm x 6.4mm                |

- For more Information, see Section 10.
- The package size (length × width) is a nominal value and (2) includes pins, where applicable.



Block Diagram



# **Table of Contents**

| 1 Features1                           | 6.3 Feature Description                             | 8  |
|---------------------------------------|-----------------------------------------------------|----|
| 2 Applications                        | 6.4 Device Functional Modes                         |    |
| 3 Description                         | 7 Application and Implementation                    | 10 |
| 4 Pin Configuration and Functions3    | 7.1 Application Information                         | 10 |
| 5 Specifications4                     | 7.2 Typical Application                             | 10 |
| 5.1 Absolute Maximum Ratings4         | 7.3 Power Supply Recommendations                    |    |
| 5.2 ESD Ratings                       | 7.4 Layout                                          |    |
| 5.3 Recommended Operating Conditions4 | 8 Device and Documentation Support                  | 14 |
| 5.4 Thermal Information4              | 8.1 Receiving Notification of Documentation Updates | 14 |
| 5.5 Electrical Characteristics5       | 8.2 Support Resources                               | 14 |
| 5.6 Switching Characteristics5        | 8.3 Trademarks                                      | 14 |
| 5.7 Typical Characteristics6          | 8.4 Electrostatic Discharge Caution                 | 14 |
| Parameter Measurement Information7    | 8.5 Glossary                                        | 14 |
| 6 Detailed Description8               | 9 Revision History                                  | 14 |
| 6.1 Overview8                         | 10 Mechanical, Packaging, and Orderable             |    |
| 6.2 Functional Block Diagram8         | Information                                         | 14 |



# **4 Pin Configuration and Functions**



Figure 4-1. D, DW, or PW Package, 16-Pin SOIC or TSSOP (Top View)

**Table 4-1. Pin Functions** 

|     | PIN             |      |                                                        |  | DESCRIPTION |
|-----|-----------------|------|--------------------------------------------------------|--|-------------|
| NO. | NAME            | TYPE | DESCRIPTION                                            |  |             |
| 1   | C1+             | _    | Positive lead of C1 capacitor                          |  |             |
| 2   | V+              | 0    | Positive charge pump output for storage capacitor only |  |             |
| 3   | C1-             | _    | Negative lead of C1 capacitor                          |  |             |
| 4   | C2+             | _    | Positive lead of C2 capacitor                          |  |             |
| 5   | C2-             | _    | Negative lead of C2 capacitor                          |  |             |
| 6   | V-              | 0    | Negative charge pump output for storage capacitor only |  |             |
| 7   | DOUT2           | 0    | RS-232 line data output (to remote RS-232 system)      |  |             |
| 8   | RIN2            | I    | RS-232 line data input (from remote RS-232 system)     |  |             |
| 9   | ROUT2           | 0    | Logic data output (to UART)                            |  |             |
| 10  | DIN2            | I    | Logic data input (from UART)                           |  |             |
| 11  | DIN1            | I    | Logic data input (from UART)                           |  |             |
| 12  | ROUT1           | 0    | Logic data output (to UART)                            |  |             |
| 13  | RIN1            | I    | RS-232 line data input (from remote RS-232 system)     |  |             |
| 14  | DOUT1           | 0    | RS-232 line data output (to remote RS-232 system)      |  |             |
| 15  | GND             | _    | Ground                                                 |  |             |
| 16  | V <sub>CC</sub> | _    | Supply voltage, connect to external 5V power supply    |  |             |

# **5 Specifications**

### 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                                                 |           | MIN                  | MAX                   | UNIT |
|-------------------------------------------------|-----------|----------------------|-----------------------|------|
| Supply voltage, V <sub>CC</sub> <sup>(2)</sup>  |           | -0.3                 | 6                     | V    |
| Positive charge pump voltage, V+ <sup>(2)</sup> |           | V <sub>CC</sub> – 0. | 3 14                  | V    |
| Negative charge pump voltage, V-(2)             |           | -14                  | 0.3                   | V    |
| Input voltage, V <sub>I</sub>                   | Drivers   | -0.3                 | V+ + 0.3              | V    |
|                                                 | Receivers |                      | ±30                   | V    |
| Output voltage V                                | Drivers   | V0.:                 | 3 V+ + 0.3            | V    |
| Output voltage, V <sub>O</sub>                  | Receivers | -0.3                 | V <sub>CC</sub> + 0.3 | V    |
| Short-circuit duration, D <sub>OUT</sub>        |           |                      | Continuous            |      |
| Operating junction temperature, T <sub>J</sub>  |           |                      | 150                   | °C   |
| Storage temperature, T <sub>stg</sub>           |           | -65                  | 150                   | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 5.2 ESD Ratings

|                                            |                                                                   |                                                                                |        | VALUE | UNIT |
|--------------------------------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------|--------|-------|------|
| V <sub>(ESD)</sub> Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | Pins 7, 8, 13, and 14                                                          | ±15000 |       |      |
|                                            | Human-body model (HBM), per ANSI/ESDA/JEDEC 33-00 107             | All other pins                                                                 | ±2000  | V     |      |
|                                            |                                                                   | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> |        | ±1500 |      |

<sup>(1)</sup> JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.

### **5.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted<sup>(1)</sup>; see Figure 7-1)

|                 |                                                    |         | MIN | NOM | MAX | UNIT |
|-----------------|----------------------------------------------------|---------|-----|-----|-----|------|
|                 | Supply voltage                                     |         | 4.5 | 5   | 5.5 | V    |
| V <sub>IH</sub> | Driver high-level input voltage (D <sub>IN</sub> ) |         | 2   |     |     | V    |
| V <sub>IL</sub> | Driver low-level input voltage (D <sub>IN</sub> )  |         |     |     | 0.8 | V    |
| V/              | Driver input voltage (D <sub>IN</sub> )            |         | 0   |     | 5.5 |      |
| VI              | Receiver input voltage                             |         | -30 |     | 30  | V    |
| T <sub>A</sub>  | Operating free air temperature                     | MAX202C | 0   |     | 70  | °C   |
|                 | Operating free-air temperature                     | MAX202I | -40 |     | 85  | C    |

<sup>(1)</sup> Test conditions are C1–C4 =  $0.1\mu F$  at  $V_{CC}$  =  $5V \pm 0.5V$ .

#### 5.4 Thermal Information

| THERMAL METRIC <sup>(1)</sup> |                                              | D (SOIC) | DW (SOIC) | PW (TSSOP) | UNIT |
|-------------------------------|----------------------------------------------|----------|-----------|------------|------|
|                               |                                              | 16 PINS  | 16 PINS   | 16 PINS    | UNII |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance       | 84.6     | 71.7      | 107.5      | °C/W |
| R <sub>0JC(top)</sub>         | Junction-to-case (top) thermal resistance    | 43.5     | 37.6      | 38.4       | °C/W |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | 43.2     | 36.8      | 53.7       | °C/W |
| ΨЈТ                           | Junction-to-top characterization parameter   | 10.4     | 13.       | 3.2        | °C/W |
| ΨЈВ                           | Junction-to-board characterization parameter | 42.8     | 36.4      | 53.1       | °C/W |

For more information about traditional and new thermal metrics, see the <u>Semiconductor and IC Package Thermal Metrics</u> application report.

Product Folder Links: MAX202

<sup>(2)</sup> All voltages are with respect to network GND.

<sup>(2)</sup> JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process.

#### 5.5 Electrical Characteristics

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted; see Figure 7-1)(1)

|                     | PARAMETER                                               | TEST CONDITIONS                                         | MIN | TYP <sup>(2)</sup>    | MAX  | UNIT |
|---------------------|---------------------------------------------------------|---------------------------------------------------------|-----|-----------------------|------|------|
| I <sub>CC</sub>     | Supply current                                          | No load, V <sub>CC</sub> = 5V                           |     | 8                     | 15   | mA   |
| DRIVE               | R SECTION                                               |                                                         |     |                       |      |      |
| V <sub>OH</sub>     | High-level output voltage                               | $D_{OUT}$ at $R_L = 3k\Omega$ to GND, $D_{IN} = GND$    | 5   | 9                     |      | V    |
| V <sub>OL</sub>     | Low-level output voltage                                | $D_{OUT}$ at $R_L = 3k\Omega$ to GND, $D_{IN} = V_{CC}$ | -5  | -9                    |      | V    |
| I <sub>IH</sub>     | High-level input current                                | V <sub>I</sub> = V <sub>CC</sub>                        |     | 0                     | 200  | μA   |
| I <sub>IL</sub>     | Low-level input current                                 | V <sub>I</sub> at 0V                                    |     | 0                     | -200 | μΑ   |
| I <sub>OS</sub> (3) | Short-circuit output current                            | V <sub>CC</sub> = 5.5V, V <sub>O</sub> = 0V             |     | ±10                   | ±60  | mA   |
| r <sub>O</sub>      | Output resistance                                       | V <sub>CC</sub> , V+, and V- = 0V, V <sub>O</sub> = ±2V | 300 |                       |      | Ω    |
| RECEI               | VER SECTION                                             |                                                         |     |                       |      |      |
| V <sub>OH</sub>     | High-level output voltage                               | I <sub>OH</sub> = -1mA                                  | 3.5 | V <sub>CC</sub> - 0.4 |      | V    |
| V <sub>OL</sub>     | Low-level output voltage                                | I <sub>OL</sub> = 1.6mA                                 |     |                       | 0.4  | V    |
| V <sub>IT+</sub>    | Positive-going input threshold voltage                  | V <sub>CC</sub> = 5V, T <sub>A</sub> = 25°C             |     | 1.7                   | 2.4  | V    |
| V <sub>IT</sub> _   | Negative-going input threshold voltage                  | V <sub>CC</sub> = 5V, T <sub>A</sub> = 25°C             | 0.8 | 1.2                   |      | V    |
| V <sub>hys</sub>    | Input hysteresis (V <sub>IT+</sub> – V <sub>IT-</sub> ) |                                                         | 0.2 | 0.5                   | 1    | V    |
| ri                  | Input resistance                                        | V <sub>I</sub> = ±3V to ±25V                            | 3   | 5                     | 7    | kΩ   |

<sup>(1)</sup> Test conditions are C1–C4 = 0.1  $\mu$ F at V<sub>CC</sub> = 5V  $\pm$  0.5V.

# 5.6 Switching Characteristics

over recommended ranges of suply voltage and operating free-air temperature (unless otherwise noted; see Figure 7-1)(1)

|                     | PARAMETER                                            | TEST CONDITIONS                                                                           | MIN | TYP <sup>(2)</sup> | MAX | UNIT   |
|---------------------|------------------------------------------------------|-------------------------------------------------------------------------------------------|-----|--------------------|-----|--------|
| DRIVER              | RSECTION                                             |                                                                                           |     |                    |     |        |
|                     | Maximum data rate                                    | $C_L$ = 50pF to 1000pF, $R_L$ = 3kΩ to 7kΩ one $D_{OUT}$ switching, see Figure 6-1        | 120 |                    |     | kbit/s |
| t <sub>PLH(D)</sub> | Propagation delay time,<br>low- to high-level output | $C_L$ = 2500pF, $R_L$ = 3k $\Omega$ , all drivers loaded, see Figure 6-1                  |     | 2                  |     | μs     |
| t <sub>PHL(D)</sub> | Propagation delay time,<br>high- to low-level output | $C_L$ = 2500pF, $R_L$ = 3k $\Omega$ , all drivers loaded, see Figure 6-1                  |     | 2                  |     | μs     |
| t <sub>sk(p)</sub>  | Pulse skew <sup>(3)</sup>                            | $C_L$ = 150 to 2500pF, $R_L$ = 3kΩ to 7 kΩ, see Figure 6-2                                |     | 300                |     | ns     |
| SR(tr)              | Slew rate, transition region                         | $C_L$ = 50 to 1000pF, $R_L$ = 3k $\Omega$ to 7 k $\Omega$ , $V_{CC}$ = 5V, see Figure 6-1 | 3   | 6                  | 30  | V/µs   |
| RECEIN              | /ER SECTION (SEE Figure 6-3)                         |                                                                                           |     |                    |     |        |
| t <sub>PLH(R)</sub> | Propagation delay time,<br>low- to high-level output | C <sub>L</sub> = 150pF                                                                    |     | 0.5                | 10  | μs     |
| t <sub>PHL(R)</sub> | Propagation delay time,<br>high- to low-level output | C <sub>L</sub> = 150pF                                                                    |     | 0.5                | 10  | μs     |
| t <sub>sk(p)</sub>  | Pulse skew <sup>(3)</sup>                            | C <sub>L</sub> = 150pF                                                                    |     | 300                |     | ns     |

<sup>(1)</sup> 

Copyright © 2024 Texas Instruments Incorporated

Submit Document Feedback

<sup>(2)</sup> 

All typical values are at  $V_{CC} = 5V$ , and  $T_A = 25^{\circ}C$ . Short-circuit durations should be controlled to prevent exceeding the device absolute power-dissipation ratings, and not more than one (3) output should be shorted at a time.

Test conditions are C1–C4 =  $0.1\mu F$  at  $V_{CC}$  =  $5V \pm 0.5V$ . All typical values are at  $V_{CC}$  = 5V, and  $T_A$  =  $25^{\circ}C$ . Pulse skew is defined as  $|t_{PLH}-t_{PHL}|$  of each channel of the same device.



# **5.7 Typical Characteristics**

at T<sub>A</sub> = 25°C (unless otherwise noted)



### **Parameter Measurement Information**



- A. C<sub>L</sub> includes probe and jig capacitance.
- B. The pulse generator has the following characteristics: PRR = 120kbit/s,  $Z_0 = 50\Omega$ , 50% duty cycle,  $t_r \le 10$ ns,  $t_f \le 10$ ns.

Figure 6-1. Driver Slew Rate



- A. C<sub>L</sub> includes probe and jig capacitance.
- B. The pulse generator has the following characteristics: PRR = 120kbit/s,  $Z_0$  = 50 $\Omega$ , 50% duty cycle,  $t_r \le$  10ns,  $t_f \le$  10ns.

Figure 6-2. Driver Pulse Skew



- A. C<sub>L</sub> includes probe and jig capacitance.
- B. The pulse generator has the following characteristics:  $Z_0 = 50\Omega$ , 50% duty cycle,  $t_r \le 10$ ns,  $t_f \le 10$ ns.

Figure 6-3. Receiver Propagation Delay Times

## **6 Detailed Description**

### 6.1 Overview

The MAX202 is a dual driver and receiver that includes a capacitive voltage generator using four capacitors to supply TIA/EIA-232-F voltage levels from a single 5V supply. Each receiver converts TIA/EIA-232-F inputs to 5V TTL/CMOS levels. These receivers have shorted and open fail safe. The receiver can accept up to ±30V inputs and decode inputs as low as ±3V. Each driver converts TTL/CMOS input levels into TIA/EIA-232-F levels. Outputs are protected against shorts to ground.

### 6.2 Functional Block Diagram



### **6.3 Feature Description**

#### **6.3.1 Power**

The power block increases and inverts the 5V supply for the RS-232 driver using a charge pump that requires four 0.1µF external capacitors.

#### 6.3.2 RS-232 Driver

Two drivers interface standard logic levels to RS-232 levels. The driver inputs do not have internal pullup resistors. Do not float the driver inputs.

#### 6.3.3 RS-232 Receiver

Two Schmitt trigger receivers interface RS-232 levels to standard logic levels. Each receiver has an internal  $5-k\Omega$  load to ground. An open input results in a high output on ROUT.

#### 6.4 Device Functional Modes

### 6.4.1 V<sub>CC</sub> Powered by 5V

The device is in normal operation when powered by 5V.

#### 6.4.2 V<sub>CC</sub> Unpowered

When MAX202 is unpowered, it can be safely connected to an active remote RS-232 device.

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



### 6.4.3 Truth Tables

Table 6-1 and Table 6-2 list the function for each driver and receiver (respectively).

**Table 6-1. Function Table for Each Driver** 

| INPUT<br>DIN <sup>(1)</sup> | OUTPUT<br>DOUT |
|-----------------------------|----------------|
| L                           | Н              |
| Н                           | L              |

(1) H = high level, L = low level

**Table 6-2. Function Table for Each Receiver** 

| INPUT<br>RIN <sup>(1)</sup> | OUTPUT<br>ROUT |
|-----------------------------|----------------|
| L                           | Н              |
| Н                           | L              |
| Open                        | Н              |

(1) H = high level, L = low level, Open = input disconnected or connected driver off



Figure 6-1. Logic Diagram (Positive Logic)

## 7 Application and Implementation

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 7.1 Application Information

For proper operation, add capacitors as shown in Figure 7-1. Pins 9 through 12 connect to UART or general purpose logic lines. RS-232 lines on pins 7, 8, 13, and 14 connect to a connector or cable.

# 7.2 Typical Application



Copyright © 2016, Texas Instruments Incorporated

- A. C3 can be connected to  $V_{CC}$  or GND.
- B. Resistor values shown are nominal.
- C. Nonpolarized ceramic capacitors are acceptable. If polarized tantalum or electrolytic capacitors are used, they must be connected as shown.

Figure 7-1. Typical Operating Circuit and Capacitor Values

#### 7.2.1 Design Requirements

- V<sub>CC</sub> minimum is 4.5V and maximum is 5.5V.
- · Maximum recommended bit rate is 120kbps.

Product Folder Links: MAX202

### 7.2.2 Detailed Design Procedure

### 7.2.2.1 Capacitor Selection

The capacitor type used for C1 through C4 is not critical for proper operation. The MAX202 requires  $0.1\mu F$  capacitors. Capacitors up to  $10\mu F$  can be used without harm. Ceramic dielectrics are suggested for the  $0.1\mu F$  capacitors. When using the minimum recommended capacitor values, make sure the capacitance value does not degrade excessively as the operating temperature varies. If in doubt, use capacitors with a larger (for example,  $2\times$ ) nominal value. The capacitors' effective series resistance (ESR), which usually rises at low temperatures, influences the amount of ripple on V+ and V-.

Use larger capacitors (up to 10µF) to reduce the output impedance at V+ and V-.

Bypass  $V_{CC}$  to ground with at least  $0.1\mu F$ . In applications sensitive to power-supply noise generated by the charge pumps, decouple  $V_{CC}$  to ground with a capacitor the same size as (or larger than) the charge-pump capacitors (C1 to C4).

#### 7.2.2.2 ESD Protection

MAX202 devices have standard ESD protection structures incorporated on all pins to protect against electrostatic discharges encountered during assembly and handling. In addition, the RS-232 bus pins (driver outputs and receiver inputs) of these devices have an extra level of ESD protection. Advanced ESD structures were designed to successfully protect these bus pins against ESD discharge of ±15kV when powered down.

#### 7.2.2.3 ESD Test Conditions

Stringent ESD testing is performed by TI based on various conditions and procedures. Please contact TI for a reliability report that documents test setup, methodology, and results.

#### 7.2.2.4 Human-Body Model (HBM)

The HBM of ESD testing is shown in Figure 7-2. Figure 7-3 shows the current waveform that is generated during a discharge into a low impedance. The model consists of a 100-pF capacitor, charged to the ESD voltage of concern, and subsequently discharged into the device under test (DUT) through a 1.5-k $\Omega$  resistor.



### 7.2.3 Application Curve



Figure 7-4. Driver and Receiver Loopback Signal

# 7.3 Power Supply Recommendations

The  $V_{CC}$  voltage must be connected to the same power source used for logic device connected to DIN and ROUT pins.  $V_{CC}$  must be between 4.5 V and 5.5 V.

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

### 7.4 Layout

### 7.4.1 Layout Guidelines

Keep the external capacitor traces short. This is more important on C1 and C2 nodes that have the fastest rise and fall times. For best ESD performance, make the impedance from MAX202 ground pin to the ground plane of the circuit board as low as possible. Use wide metal and multiple vias on both sides of ground pin.

### 7.4.2 Layout Example



Figure 7-5. MAX202 Circuit Board Layout



## 8 Device and Documentation Support

### 8.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 8.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 8.3 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 8.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 8.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

### 9 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | Changes from Revision F (September 2016) to Revision G (February 2024) | Page |
|---|------------------------------------------------------------------------|------|
| • | Changed the Package Information table                                  | 1    |
| • | Changed values in the Thermal Information table                        | 4    |
|   |                                                                        |      |

| С | hanges from Revision E (April 2007) to Revision F (September 2016)                             | Page |
|---|------------------------------------------------------------------------------------------------|------|
| • | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and |      |
|   | Implementation section, Power Supply Recommendations section, Layout section, Device and       |      |
|   | Documentation Support section, and Mechanical, Packaging, and Orderable Information section    | 1    |
| • | Removed the Ordering Information table; see POA at the end of the data sheet                   | 1    |
| • | Changed values in the <i>Thermal Information</i> table to align with JEDEC standards           |      |
|   | 3                                                                                              |      |

# 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: MAX202

Submit Document Feedback

www.ti.com 30-Jul-2024

#### PACKAGING INFORMATION

| Orderable Device | Status   | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|----------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
|                  | . ,      |              |                    |      |                | .,           | (6)                           | . ,                |              | , ,                  |         |
| MAX202IDR        | ACTIVE   | SOIC         | D                  | 16   | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | MAX202I              | Samples |
| MAX202IDRE4      | ACTIVE   | SOIC         | D                  | 16   | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | MAX202I              | Samples |
| MAX202IDW        | OBSOLETE | SOIC         | DW                 | 16   |                | TBD          | Call TI                       | Call TI            | -40 to 85    | MAX202I              |         |
| MAX202IDWR       | ACTIVE   | SOIC         | DW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | MAX202I              | Samples |
| MAX202IPWR       | ACTIVE   | TSSOP        | PW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | MB202I               | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



# **PACKAGE OPTION ADDENDUM**

www.ti.com 30-Jul-2024

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 20-Apr-2024

### TAPE AND REEL INFORMATION





|    | · · · · · · · · · · · · · · · · · · ·                     |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| MAX202IDR  | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| MAX202IDWR | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| MAX202IPWR | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com 20-Apr-2024



### \*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| MAX202IDR  | SOIC         | D               | 16   | 2500 | 340.5       | 336.1      | 32.0        |
| MAX202IDWR | SOIC         | DW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |
| MAX202IPWR | TSSOP        | PW              | 16   | 2000 | 356.0       | 356.0      | 35.0        |

7.5 x 10.3, 1.27 mm pitch

SMALL OUTLINE INTEGRATED CIRCUIT

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





SOIC



### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



SOIC



### NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# D (R-PDS0-G16)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.





SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated