







TEXAS INSTRUMENTS

SN65HVD3080E, SN65HVD3083E, SN65HVD3086E SLLS771F – NOVEMBER 2006 – REVISED MARCH 2023

## SN65HVD308xE Low-Power RS-485 Full-Duplex Drivers and Receivers

## **1** Features

- Low quiescent power
  - 375 µA (Typical) Enabled mode
  - 2 nA (Typical) Shutdown mode
- Small MSOP package
- 1/8 Unit-Load—Up to 256 nodes per bus
- 16 kV Bus-pin ESD protection, 6 kV all pins
- Failsafe receiver (bus open, short, idle)
- TIA/EIA-485A Standard compliant
- RS-422 Compatible
- · Power-up, power-down glitch-free operation

## 2 Applications

- Motion controllers
- Point-of-sale (POS) terminals
- Rack-to-rack communications
- Industrial networks
- · Power inverters
- · Battery-powered applications
- · Building automation



## Figure 2-1. DGS Package (Top View)



NC - No internal connection

Pins 6 and 7 are connected together internally Pins 13 and 14 are connected together internally

#### Figure 2-2. D Package (Top View)

## **3 Description**

Each of these devices is a balanced driver and receiver designed for full-duplex RS-485 or RS-422 data bus networks. Powered by a 5-V supply, they are fully compliant with the TIA/EIA-485A standard.

With controlled bus output transition times, the devices are suitable for signaling rates from 200 kbps to 20 Mbps.

The devices are designed to operate with a low supply current, less than 1 mA (typical), exclusive of the load. When in the inactive shutdown mode, the supply current drops to a few nanoamps, making these devices ideal for power-sensitive applications.

The wide common-mode range and high ESD protection levels of these devices make them suitable for demanding applications such as motion controllers, electrical inverters, industrial networks, and cabled chassis interconnects where noise tolerance is essential.

These devices are characterized for operation over the temperature range -40°C to  $85^{\circ}$ C

**Device Information** 

| PART NUMBER  | SIGNALING RATE | PACKAGE <sup>(1)</sup> |  |  |  |
|--------------|----------------|------------------------|--|--|--|
| SN65HVD3080E | 200 kbps       | DGS, DGSR 10-pin       |  |  |  |
| SN65HVD3083E | 1 Mbps         | MSOP <sup>(2)</sup>    |  |  |  |
| SN65HVD3086E | 20 Mbps        | D 14-pin SOIC          |  |  |  |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

(2) The R suffix indicated tape and reel.





## **Table of Contents**

| 1 Features<br>2 Applications            |   |
|-----------------------------------------|---|
| 3 Description                           |   |
| 4 Revision History                      |   |
| 5 Specifications                        | 3 |
| 5.1 Absolute Maximum Ratings            | 3 |
| 5.2 Power Dissipation Ratings           | 3 |
| 5.3 Electrostatic Discharge Protection  | 3 |
| 5.4 Supply Current                      | 4 |
| 5.5 Recommended Operating Conditions    | 4 |
| 5.6 Thermal Information                 | 4 |
| 5.7 Driver Electrical Characteristics   | 5 |
| 5.8 Driver Switching Characteristics    | 5 |
| 5.9 Receiver Electrical Characteristics | 6 |
| 5.10 Receiver Switching Characteristics |   |

| 5.11 Typical Characteristics                        | 7    |
|-----------------------------------------------------|------|
| 6 Parameter Measurement Information                 | 8    |
| 7 Device Information                                | . 11 |
| 7.1 Function Tables                                 | 11   |
| 7.2 Equivalent Input and Output Schematic Diagrams  | . 12 |
| 8 Application Information                           | . 13 |
| 8.1 Hot-Plugging                                    | . 13 |
| 9 Device and Documentation Support                  | 14   |
| 9.1 Receiving Notification of Documentation Updates | 14   |
| 9.2 Support Resources                               | . 14 |
| 9.3 Trademarks                                      | . 14 |
| 9.4 Electrostatic Discharge Caution                 | 14   |
| 9.5 Glossary                                        | 14   |
| 10 Mechanical, Packaging, and Orderable             |      |
| Information                                         | . 14 |
|                                                     |      |

## **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Revision E (November 2012) to Revision F (March 2023) | Page |
|---|-------------------------------------------------------------------|------|
| • | Deleted the Ordering Information table                            | 1    |
|   | Added the Device Information table                                |      |
| • | Added the Thermal Information table                               | 4    |
| • | Changed the Typical Characteristics                               | 7    |

| Changes from Revision D (January 2011) to Revision E (November 2012)          | Page |
|-------------------------------------------------------------------------------|------|
| Added Power-Up, Power-Down Glitch-Free Operation to Features                  | 1    |
| Changed ENABLE in DRIVER FUNCTION TABLE from L to L or OPEN                   | 11   |
| Changed ENABLE in RECEIVER FUNCTION TABLE from H to H or OPEN                 |      |
| Added Application Information section                                         |      |
| Changes from Revision C (December 2009) to Revision D (January 2011)          | Page |
| Added Differential input voltage dynamic to RECOMMENDED OPERATING CONDITIONS. | 4    |
| Added Figure 7-1                                                              | 11   |
| Changes from Revision B (March 2007) to Revision C ()                         | Page |
| Added D package                                                               | 1    |
| Added D package information to Power Dissipation Ratings                      |      |
| Changed Electrostatic Discharge Protection.                                   | 3    |
| Changed Supply Current information                                            | 4    |
| Changed Receiver Switching Characteristics                                    |      |
| Changed Figure 6-5                                                            |      |
| Changed Figure 6-6                                                            |      |



## **5** Specifications

### 5.1 Absolute Maximum Ratings

over operating free-air temperature range unless otherwise noted<sup>(1)</sup>

|                                                                           |                                                                                       | UNIT                             |
|---------------------------------------------------------------------------|---------------------------------------------------------------------------------------|----------------------------------|
| V <sub>CC</sub>                                                           | Supply voltage range <sup>(2)</sup>                                                   | –0.3 V to 7 V                    |
| V <sub>(A)</sub> , V <sub>(B)</sub> , V <sub>(Y)</sub> , V <sub>(Z)</sub> | Voltage range at any bus terminal (A, B, Y, Z)                                        | –9 V to 14 V                     |
| V <sub>(TRANS)</sub>                                                      | Voltage input, transient pulse through 100 $\Omega$ .<br>See Figure 6-10 (A, B, Y, Z) | –50 to 50 V                      |
| VI                                                                        | Input voltage range (D, DE, RE)                                                       | -0.3 V to V <sub>CC</sub> +0.3 V |
| P <sub>D</sub>                                                            | Continuous total power dissipation                                                    | See the dissipation rating table |
| TJ                                                                        | Junction temperature                                                                  | 170°C                            |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values, except differential I/O bus voltages, are with respect to network ground terminal.

#### **5.2 Power Dissipation Ratings**

| PACKAGE           | T <sub>A</sub> < 25°C | DERATING FACTOR <sup>(1)</sup><br>ABOVE T <sub>A</sub> < 25°C | T <sub>A</sub> = 85°C |
|-------------------|-----------------------|---------------------------------------------------------------|-----------------------|
| 10-pin MSOP (DGS) | 463 mW                | 3.71 mW/°C                                                    | 241 mW                |
| 14-pin SOIC (D)   | 765 mW                | 6.1 mW/°C                                                     | 400 mW                |

(1) This is the inverse of the junction-to-ambient thermal resistance when board-mounted and with no air flow.

#### **5.3 Electrostatic Discharge Protection**

| PARAMETER                          | TEST CONDITIONS  | MIN | ТҮР | MAX | UNIT |
|------------------------------------|------------------|-----|-----|-----|------|
| Human Body Model <sup>(1)</sup>    | A,B,Y,Z, and GND | 16  |     | kV  |      |
|                                    | All pins         |     | 6   |     | kV   |
| Charged Device Mode <sup>(2)</sup> | All pins         |     | 1.5 |     | kV   |
| Machine Model <sup>(3)</sup>       | All pins         |     | 400 |     | V    |

(1) Tested in accordance JEDEC Standard 22, Test Method A114-A. Bus pin stressed with respect to a common connection of GND and V<sub>CC</sub>.

(2) Tested in accordance JEDEC Standard 22, Test Method C101.

(3) Tested in accordance JEDEC Standard 22, Test Method A115.



### 5.4 Supply Current

over recommended operating conditions unless otherwise noted

|                                |                                     | PARAMETER                                                                                     | TEST CONDITIONS                       | MIN | TYP | MAX  | UNIT |
|--------------------------------|-------------------------------------|-----------------------------------------------------------------------------------------------|---------------------------------------|-----|-----|------|------|
| I <sub>CC</sub> Supply current |                                     | $\overline{\text{RE}}$ at 0 V, D and DE at $V_{\text{CC},}$ No load                           | Receiver enabled,<br>Driver enabled   |     | 375 | 750  | μA   |
|                                | RE at 0 V, D and DE at 0 V, No load | Receiver enabled,<br>Driver disabled                                                          |                                       | 300 | 680 | μA   |      |
|                                |                                     | $\overline{\text{RE}}$ at $\text{V}_{\text{CC}},$ D and DE at $\text{V}_{\text{CC}},$ No load | Receiver disabled,<br>Driver enabled  |     | 240 | 600  | μA   |
|                                |                                     | RE and D at V <sub>CC</sub> , DE at 0 V, No load                                              | Receiver disabled,<br>Driver disabled |     | 2   | 1000 | nA   |

## 5.5 Recommended Operating Conditions

over operating free-air temperature range unless otherwise noted

|                     |                               |                            | MIN               | NOM | MAX             | UNIT |
|---------------------|-------------------------------|----------------------------|-------------------|-----|-----------------|------|
| V <sub>CC</sub>     | Supply voltage                |                            | 4.5               | 5   | 5.5             | V    |
| $V_{I}$ or $V_{IC}$ | Voltage at any bus terminal ( | separately or common mode) | -7 <sup>(1)</sup> |     | 12              | v    |
| VIH                 | High-level input voltage      | D, DE, RE                  | 2                 |     | V <sub>CC</sub> | V    |
| VIL                 | Low-level input voltage       | D, DE, RE                  | 0                 |     | 0.8             | v    |
| ) / D:#             | Differential input voltage    |                            | -12               |     | 12              | V    |
| V <sub>ID</sub>     | Differential input voltage    | Dynamic, See Figure 7-1    |                   |     |                 | V    |
|                     |                               | Driver                     | -60               |     |                 |      |
| I <sub>ОН</sub>     | High-level output current     | Receiver                   | -10               |     |                 | mA   |
|                     | Low lovel output current      | Driver                     |                   |     | 60              |      |
| I <sub>OL</sub>     | Low-level output current      | Receiver                   |                   |     | 10              | mA   |
| TJ                  | Junction temperature          |                            |                   |     | 150             | °C   |
| T <sub>A</sub>      | Ambient still-air temperature |                            | -40               |     | 85              | C    |

(1) The algebraic convention, in which the least positive (most negative) limit is designated as minimum is used in this data sheet.

### 5.6 Thermal Information

|                       |                                              |         | DGS (VSSOP) | UNIT |
|-----------------------|----------------------------------------------|---------|-------------|------|
|                       |                                              | 14 PINS | 10 PINS     | UNIT |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 93.2    | 75.8        | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 47.5    | 22.0        | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 49.4    | 44.9        | °C/W |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 11.2    | 1.0         | °C/W |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 48.9    | 44.3        | °C/W |

 For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.



### **5.7 Driver Electrical Characteristics**

over recommended operating conditions unless otherwise noted

|                      | PARAMETER                                          | TEST CONDITIONS                                                      | MIN   | TYP | MAX             | UNIT |
|----------------------|----------------------------------------------------|----------------------------------------------------------------------|-------|-----|-----------------|------|
|                      |                                                    | No load, I <sub>O</sub> = 0                                          | 3     | 4.3 | V <sub>CC</sub> | v    |
|                      | Differential output voltage                        | $R_L = 54 \Omega$ , See Figure 6-1                                   | 1.5   | 2.3 |                 |      |
| V <sub>OD</sub>      | Differential output voltage                        | V <sub>test</sub> = -7 V to 12 V, See Figure 6-2                     | 1.5   |     |                 | v    |
|                      |                                                    | R <sub>L</sub> = 100 Ω, See Figure 6-1                               | 2     |     |                 |      |
| Δ V <sub>OD</sub>    | Change in magnitude of differential output voltage | $R_L$ = 54 $\Omega$ , See Figure 6-1 and Figure 6-2                  | -0.2  | 0   | 0.2             | V    |
| V <sub>OC(SS)</sub>  | Steady-state common-mode output voltage            |                                                                      | 1 2.6 | 3   |                 |      |
| ΔV <sub>OC(SS)</sub> | Common-mode output voltage (Dominant)              | See Figure 6-3                                                       | -0.1  | 0   | 0.1             | V    |
| V <sub>OC(PP)</sub>  | Peak-to-peak common-mode output voltage            |                                                                      |       | 0.5 |                 |      |
|                      | High-impedance state output current                | $V_{CC} = 0 V$ , $V_{(Z)}$ or $V_{(Y)} = 12 V$<br>Other input at 0 V |       |     | 1               |      |
| I <sub>Z(Y)</sub> or |                                                    | $V_{CC} = 0 V$ , $V_{(Z)}$ or $V_{(Y)} = -7 V$<br>Other input at 0 V | -1    |     |                 |      |
| I <sub>Z(Z)</sub>    |                                                    | $V_{CC}$ = 5 V, $V_{(Z)}$ or $V_{(Y)}$ = 12 V<br>Other input at 0 V  |       |     | 1               | μA   |
|                      |                                                    | $V_{CC}$ = 5 V, $V_{(Z)}$ or $V_{(Y)}$ = -7 V<br>Other input at 0 V  | -1    |     |                 |      |
| I <sub>I</sub>       | Input current                                      | D, DE                                                                | -100  |     | 100             | μA   |
| I <sub>OS</sub>      | Short-circuit output current                       | $-7 \text{ V} \le \text{V}_0 \le 12 \text{ V}$                       | -250  |     | 250             | mA   |

## **5.8 Driver Switching Characteristics**

over recommended operating conditions unless otherwise noted

|                                        | PARAMETER                                                                                            | TEST CONDITIONS | MIN                                                     | TYP | MAX | UNIT |    |
|----------------------------------------|------------------------------------------------------------------------------------------------------|-----------------|---------------------------------------------------------|-----|-----|------|----|
|                                        |                                                                                                      | HVD3080E        |                                                         |     | 0.7 | 1.3  | μs |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation delay time, low-to-high-level output<br>Propagation delay time, high-to-low-level output | HVD3083E        | -                                                       |     | 150 | 500  | ns |
| PHL                                    |                                                                                                      | HVD3086E        |                                                         |     | 12  | 20   | ns |
|                                        |                                                                                                      | HVD3080E        | R <sub>I</sub> = 54 Ω,                                  | 0.5 | 0.9 | 1.5  | μs |
| t <sub>r</sub> ,<br>t <sub>f</sub>     | Differential output signal rise time<br>Differential output signal fall time                         | HVD3083E        | $C_{L} = 50 \text{ pF},$                                |     | 200 | 300  | ns |
| 1                                      |                                                                                                      | HVD3086E        | See Figure 6-4                                          |     | 7   | 15   | ns |
|                                        |                                                                                                      | HVD3080E        | -                                                       |     | 20  | 200  | ns |
| t <sub>sk(p)</sub>                     | Pulse skew ( t <sub>PHL</sub> – t <sub>PLH</sub>  )                                                  | HVD3083E        |                                                         |     | 5   | 50   | ns |
|                                        |                                                                                                      | HVD3086E        |                                                         |     | 1.4 | 5    | ns |
|                                        |                                                                                                      | HVD3080E        | R <sub>L</sub> = 110 Ω,<br>RE at 0 V,<br>See Figure 6-5 |     | 2.5 | 7    | μs |
| t <sub>PZH</sub>                       | Propagation delay time,<br>high-impedance-to-high-level output                                       | HVD3083E        |                                                         |     | 1   | 2.5  | μs |
|                                        |                                                                                                      | HVD3086E        |                                                         |     | 13  | 30   | ns |
|                                        | Propagation delay time,<br>high-level-to-high-impedance output                                       | HVD3080E        |                                                         |     | 80  | 200  | ns |
| t <sub>PHZ</sub>                       |                                                                                                      | HVD3083E        |                                                         |     | 60  | 100  | ns |
|                                        |                                                                                                      | HVD3086E        |                                                         |     | 12  | 30   | ns |
|                                        |                                                                                                      | HVD3080E        |                                                         |     | 2.5 | 7    | μs |
| t <sub>PZL</sub>                       | Propagation delay time, high-impedance-to-low-level<br>output                                        | HVD3083E        |                                                         |     | 1   | 2.5  | μs |
|                                        | oup at                                                                                               | HVD3086E        | $R_L = 110 \Omega$ ,<br>RE at 0 V.                      |     | 13  | 30   | ns |
|                                        |                                                                                                      | HVD3080E        | See Figure 6-6                                          |     | 80  | 200  | ns |
| t <sub>PLZ</sub>                       | Propagation delay time, low-level-to-high-impedance<br>output                                        | HVD3083E        |                                                         |     | 60  | 100  | ns |
|                                        |                                                                                                      | HVD3086E        | 1                                                       |     | 12  | 30   | ns |
| t <sub>PZH</sub> ,                     | Propagation delay time, standby-to-high-level output (S                                              | See Figure 6-5) | $D = 110.0$ $\overline{DE}$ at $2.1/$                   |     | 2.5 | 7    |    |
| t <sub>PZL</sub>                       | Propagation delay time, standby-to-low-level output (S                                               | ee Figure 6-6)  | R <sub>L</sub> = 110 Ω, RE at 3 V                       |     | 3.5 | /    | μs |



### **5.9 Receiver Electrical Characteristics**

over recommended operating conditions unless otherwise noted

|                  | PARAMETER                                | 2                      | TEST CONDITIONS                                                                      | MIN   | TYP <sup>(1)</sup> | MAX   | UNIT |
|------------------|------------------------------------------|------------------------|--------------------------------------------------------------------------------------|-------|--------------------|-------|------|
| V <sub>IT+</sub> | Positive-going differential in           | put threshold voltage  | I <sub>O</sub> = -10 mA                                                              |       | -0.08              | -0.01 | V    |
| V <sub>IT-</sub> | Negative-going differential i            | nput threshold voltage | I <sub>O</sub> = 10 mA                                                               | -0.2  | -0.1               |       |      |
| V <sub>hys</sub> | Hysteresis voltage (V <sub>IT+</sub> - V | ( <sub>IT-</sub> )     |                                                                                      |       | 30                 |       | mV   |
| V <sub>OH</sub>  | High-level output voltage                |                        | V <sub>ID</sub> = 200 mV, I <sub>OH</sub> = –10 mA,<br>See Figure 6-7 and Figure 6-8 | 4     | 4.6                |       | V    |
| V <sub>OL</sub>  | Low-level output voltage                 |                        | V <sub>ID</sub> = –200 mV, I <sub>OH</sub> = 10 mA,<br>See Figure 6-7 and Figure 6-8 | 0.15  |                    | 0.4   | V    |
| I <sub>oz</sub>  | High-impedance-state outp                | ut current             | $V_{O} = 0 \text{ or } V_{CC}$                                                       | -1    |                    | 1     | μA   |
|                  | Bus input current                        |                        | V <sub>A</sub> or V <sub>B</sub> = 12 V                                              |       | 0.04               | 0.11  |      |
|                  |                                          | Other input at 0\/     | $V_A \text{ or } V_B = 12 \text{ V}, V_{CC} = 0 \text{ V}$                           |       | 0.06               | 0.13  | mA   |
| 11               |                                          | Other input at 0V      | V <sub>A</sub> or V <sub>B</sub> = -7 V                                              | -0.1  | -0.04              |       | IIIA |
|                  |                                          |                        | $V_A \text{ or } V_B = -7 \text{ V}, V_{CC} = 0 \text{ V}$                           | -0.05 | -0.03              |       |      |
| I <sub>IH</sub>  | High-level input current                 |                        | V <sub>IH</sub> = 2 V                                                                | -60   | -30                |       | μA   |
| IIL              | Low-level input current                  |                        | V <sub>IL</sub> = 0.8 V                                                              | -60   | -30                |       | μA   |
| C <sub>ID</sub>  | Differential input capacitant            | xe                     | V <sub>I</sub> = 0.4 sin (4E6πt) + 0.5 V                                             |       | 7                  |       | pF   |

(1) All typical values are at 25°C and with a 3.3-V supply.

### 5.10 Receiver Switching Characteristics

over recommended operating conditions unless otherwise noted

|                                       | PARAMETER                                           | TEST C                                                        | ONDITIONS                                 | MIN | TYP | MAX | UNIT |
|---------------------------------------|-----------------------------------------------------|---------------------------------------------------------------|-------------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub>                      | Propagation delay time, low-to-high-level output    |                                                               |                                           |     |     | 100 |      |
| t <sub>PHL</sub>                      | Propagation delay time, high-to-low-level output    | 7                                                             |                                           |     | 79  | 100 |      |
| t <sub>sk(p)</sub>                    | Pulse skew ( t <sub>PHL</sub> - t <sub>PLH</sub>  ) | − V <sub>ID</sub> = -1.5 V to<br>_ C <sub>L</sub> = 15 pF, Se |                                           | 4   | 10  | ns  |      |
| t <sub>r</sub>                        | Output signal rise time                             |                                                               |                                           |     | 1.5 | 3   |      |
| t <sub>f</sub>                        | Output signal fall time                             |                                                               |                                           |     | 1.8 | 3   |      |
| t <sub>PZH</sub> ,                    | Output anabla time                                  |                                                               | DE at V <sub>CC</sub> ,<br>See Figure 6-9 |     | 10  | 50  | ns   |
| t <sub>PZL</sub>                      | Output enable time                                  | From standby                                                  | From standby DE at GND,<br>See Figure 6-9 |     | 1.7 | 3.5 | μs   |
| t <sub>PHZ,</sub><br>t <sub>PLZ</sub> | Output disable time                                 | DE at GND or<br>See Figure 6-9                                |                                           |     | 7   | 50  | ns   |



## **5.11 Typical Characteristics**





### **6** Parameter Measurement Information





















#### Figure 6-5. Driver High-Level Output Enable and Disable Time Test Circuit and Voltage Waveforms



#### Figure 6-6. Driver Low-Level Output Enable and Disable Time Test Circuit and Voltage Waveforms











#### SN65HVD3080E, SN65HVD3083E, SN65HVD3086E SLLS771F – NOVEMBER 2006 – REVISED MARCH 2023







A. This test is conducted to test survivability only. Data stability at the R output is not specified.

#### Figure 6-10. Transient Overvoltage Test Circuit



## **7 Device Information**





## 7.1 Function Tables

| DRIVER               |           |         |   |  |  |  |  |  |
|----------------------|-----------|---------|---|--|--|--|--|--|
| INPUT <sup>(1)</sup> | ENABLE    | OUTPUTS |   |  |  |  |  |  |
| D                    | DE        | Y       | Z |  |  |  |  |  |
| Н                    | Н         | Н       | L |  |  |  |  |  |
| L                    | Н         | L       | Н |  |  |  |  |  |
| Х                    | L or OPEN | Z       | Z |  |  |  |  |  |
| Open                 | Н         | Н       | L |  |  |  |  |  |

 H = high level, L = low level, Z = high impedance, X = irrelevant, ? = indeterminate

| RECEIVER                                                                                                                                  |              |             |  |  |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------------|--|--|--|--|--|--|
| $ \begin{array}{c} \text{DIFFERENTIAL INPUTS}^{(1)} \\ \text{V}_{\text{ID}} = \text{V}_{(\text{A})} - \text{V}_{(\text{B})} \end{array} $ | ENABLE<br>RE | OUTPUT<br>R |  |  |  |  |  |  |
| $V_{ID} \leq -0.2 V$                                                                                                                      | L            | L           |  |  |  |  |  |  |
| -0.2 V < V <sub>ID</sub> < -0.01 V                                                                                                        | L            | ?           |  |  |  |  |  |  |
| −0.01 V ≤ V <sub>ID</sub>                                                                                                                 | L            | Н           |  |  |  |  |  |  |
| Х                                                                                                                                         | H or OPEN    | Z           |  |  |  |  |  |  |
| Open Circuit                                                                                                                              | L            | Н           |  |  |  |  |  |  |
| BUS Idle                                                                                                                                  | L            | Н           |  |  |  |  |  |  |
| Short Circuit                                                                                                                             | L            | Н           |  |  |  |  |  |  |

 H = high level, L = low level, Z = high impedance, X = irrelevant, ? = indeterminate



## 7.2 Equivalent Input and Output Schematic Diagrams





## 8 Application Information

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 8.1 Hot-Plugging

These devices are designed to operate in "hot swap" or "hot pluggable" applications. Key features for hotpluggable applications are power-up, power-down glitch free operation, default disabled input/output pins, and receiver failsafe. An internal Power-On Reset circuit keeps the outputs in a high-impedance state until the supply voltage has reached a level at which the device will reliably operate. This ensures that no spurious transitions (glitches) will occur on the bus pin outputs as the power supply turns on or turns off.

As shown in the device FUNCTION TABLES, the ENABLE inputs have the feature of default disable on both the driver enable and receiver enable. This ensures that the device will neither drive the bus nor report data on the R pin until the associated controller actively drives the enable pins.



## 9 Device and Documentation Support

### 9.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 9.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.3 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 9.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 9.5 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

### 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGING INFORMATION

| Orderable Device | Status   | Package Type | Package | Pins | Package | Eco Plan     | Lead finish/  | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|----------|--------------|---------|------|---------|--------------|---------------|---------------------|--------------|----------------|---------|
|                  | (1)      |              | Drawing |      | Qty     | (2)          | Ball material | (3)                 |              | (4/5)          |         |
|                  |          |              |         |      |         |              | (6)           |                     |              |                |         |
| SN65HVD3080EDGS  | OBSOLETE | VSSOP        | DGS     | 10   |         | TBD          | Call TI       | Call TI             | -40 to 85    | BTT            |         |
| SN65HVD3080EDGSR | ACTIVE   | VSSOP        | DGS     | 10   | 2500    | RoHS & Green | SN            | Level-2-260C-1 YEAR | -40 to 85    | BTT            | Samples |
| SN65HVD3083EDGS  | OBSOLETE | VSSOP        | DGS     | 10   |         | TBD          | Call TI       | Call TI             | -40 to 85    | BTU            |         |
| SN65HVD3083EDGSR | ACTIVE   | VSSOP        | DGS     | 10   | 2500    | RoHS & Green | SN            | Level-2-260C-1 YEAR | -40 to 85    | BTU            | Samples |
| SN65HVD3086ED    | OBSOLETE | SOIC         | D       | 14   |         | TBD          | Call TI       | Call TI             | -40 to 85    | HVD3086E       |         |
| SN65HVD3086EDGSR | ACTIVE   | VSSOP        | DGS     | 10   | 2500    | RoHS & Green | SN            | Level-2-260C-1 YEAR | -40 to 85    | BTF            | Samples |
| SN65HVD3086EDR   | ACTIVE   | SOIC         | D       | 14   | 2500    | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | HVD3086E       | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



www.ti.com

17-Aug-2024

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

\*All dimensions are nominal

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device           | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN65HVD3080EDGSR | VSSOP           | DGS                | 10 | 2500 | 330.0                    | 12.4                     | 5.25       | 3.35       | 1.25       | 8.0        | 12.0      | Q1               |
| SN65HVD3083EDGSR | VSSOP           | DGS                | 10 | 2500 | 330.0                    | 12.4                     | 5.25       | 3.35       | 1.25       | 8.0        | 12.0      | Q1               |
| SN65HVD3086EDGSR | VSSOP           | DGS                | 10 | 2500 | 330.0                    | 12.4                     | 5.25       | 3.35       | 1.25       | 8.0        | 12.0      | Q1               |
| SN65HVD3086EDR   | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

5-Nov-2024



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65HVD3080EDGSR | VSSOP        | DGS             | 10   | 2500 | 366.0       | 364.0      | 50.0        |
| SN65HVD3083EDGSR | VSSOP        | DGS             | 10   | 2500 | 366.0       | 364.0      | 50.0        |
| SN65HVD3086EDGSR | VSSOP        | DGS             | 10   | 2500 | 366.0       | 364.0      | 50.0        |
| SN65HVD3086EDR   | SOIC         | D               | 14   | 2500 | 356.0       | 356.0      | 35.0        |

# **D0014A**



# **PACKAGE OUTLINE**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
- 5. Reference JEDEC registration MS-012, variation AB.



# D0014A

# **EXAMPLE BOARD LAYOUT**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# D0014A

# **EXAMPLE STENCIL DESIGN**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# **DGS0010A**



# **PACKAGE OUTLINE**

## VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187, variation BA.



# DGS0010A

# **EXAMPLE BOARD LAYOUT**

## VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DGS0010A

# **EXAMPLE STENCIL DESIGN**

## VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated