









THS4031, THS4032 SLOS224L - JUNE 1999 - REVISED JULY 2024

# THS403x 100MHz, Low-Noise, High-Speed Amplifiers

#### 1 Features

- Ultra-low 1.2nV/√Hz voltage noise
- High speed:
  - 100MHz bandwidth [G = 2 (-1), -3dB]
  - 100V/µs slew rate
- Very low distortion
  - THD = -81dBc (f = 1MHz, R<sub>L</sub> = 150 $\Omega$ )
- THD = -96dBc (f = 1MHz, R<sub>L</sub> = 1k $\Omega$ )
- Low 0.3mV (typical) input offset voltage
- 200mA output current drive (typical)
- Typical operation from ±4.5V to ±16V
- Offset nulling pins on the THS4031

# 2 Applications

- Low-noise, wide-band amplifier for industrial applications
- Voltage-controlled oscillators
- Active filters
- Video amplifiers
- Cable drivers
- Ultrasound scanner
- Vector signal transceiver (VST)
- Data acquisition (DAQ)

# 3 Description

The THS4031 and THS4032 (THS403x) are ultra-low voltage noise, high-speed voltage feedback amplifiers that are an excellent choice for applications requiring low voltage noise, including communications and imaging. The single-amplifier THS4031 and the dualamplifier THS4032 offer very good ac performance with 100MHz bandwidth (G = 2), 100V/µs slew rate, and 70ns settling time (0.1%). The THS403x are unity-gain stable with 120MHz bandwidth. These amplifiers have a high drive capability of 200mA and draw only 7.5mA supply current per channel. With -96dBc of total harmonic distortion (THD) at f = 1MHz and a very low noise of  $1.2 \text{nV}/\sqrt{\text{Hz}}$ , the THS403x are designed for applications requiring low distortion and low noise such as buffering analog-todigital converters.

**Package Information** 

| PART<br>NUMBER | AMPLIFIERS | PACKAGE <sup>(1)</sup> | PACKAGE<br>SIZE <sup>(2)</sup> |  |  |  |
|----------------|------------|------------------------|--------------------------------|--|--|--|
| THS4031        | One        | D (SOIC, 8)            | 4.9mm × 6mm                    |  |  |  |
|                |            | DGN (HVSSOP, 8)        | 3.0mm × 4.9mm                  |  |  |  |
| THS4032        | Two        | D (SOIC, 8)            | 4.9mm × 6mm                    |  |  |  |
| 1034032        |            | DGN (HVSSOP, 8)        | 3.0mm × 4.9mm                  |  |  |  |

- For more information, see Section 10. (1)
- The package size (length × width) is a nominal value and includes pins, where applicable.



High-Performance, Low-Noise Driver for 16-Bit SAR ADCs



Voltage and Current Noise vs Frequency



# **Table of Contents**

| 1 Features1                                            | 6.4 Device Functional Modes17                         |
|--------------------------------------------------------|-------------------------------------------------------|
| 2 Applications1                                        | 7 Application and Implementation18                    |
| 3 Description1                                         | 7.1 Application Information                           |
| 4 Pin Configuration and Functions3                     |                                                       |
| 5 Specifications4                                      |                                                       |
| 5.1 Absolute Maximum Ratings4                          |                                                       |
| 5.2 ESD Ratings4                                       | 8 Device and Documentation Support26                  |
| 5.3 Recommended Operating Conditions4                  | 8.1 Documentation Support26                           |
| 5.4 Thermal Information - THS40315                     | 8.2 Receiving Notification of Documentation Updates26 |
| 5.5 Thermal Information - THS40325                     | 8.3 Support Resources                                 |
| 5.6 Electrical Characteristics - $R_L = 150\Omega$     | 8.4 Trademarks26                                      |
| 5.7 Electrical Characteristics - R <sub>L</sub> = 1kΩ8 | 8.5 Electrostatic Discharge Caution26                 |
| 5.8 Typical Characteristics10                          | 8.6 Glossary26                                        |
| 6 Detailed Description16                               |                                                       |
| 6.1 Overview                                           | 10 Mechanical, Packaging, and Orderable               |
| 6.2 Functional Block Diagrams16                        | Information27                                         |
| 6.3 Feature Description17                              |                                                       |



# **4 Pin Configuration and Functions**



Figure 4-1. THS4031: D Package, 8-Pin SOIC, or DGN Package, 8-pin HVSSOP (Top View)

Table 4-1. Pin Functions: THS4031

| _                 |      |        |                                                                                                                                                                                                                                                                                            |  |  |  |
|-------------------|------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Р                 | IN   | TYPE   | DESCRIPTION                                                                                                                                                                                                                                                                                |  |  |  |
| NAME              | NO.  |        | DESSAIL FIGH                                                                                                                                                                                                                                                                               |  |  |  |
| IN-               | 2    | Input  | Inverting input                                                                                                                                                                                                                                                                            |  |  |  |
| IN+               | 3    | Input  | Noninverting input                                                                                                                                                                                                                                                                         |  |  |  |
| NC                | 5    | _      | No connection                                                                                                                                                                                                                                                                              |  |  |  |
| NULL              | 1, 8 | Input  | Voltage offset adjust                                                                                                                                                                                                                                                                      |  |  |  |
| OUT               | 6    | Output | Output of amplifier                                                                                                                                                                                                                                                                        |  |  |  |
| V <sub>CC</sub> - | 4    | _      | Negative power supply                                                                                                                                                                                                                                                                      |  |  |  |
| V <sub>CC+</sub>  | 7    | _      | Positive power supply                                                                                                                                                                                                                                                                      |  |  |  |
| Thermal<br>Pad    | Pad  | _      | Thermal pad. DGN (HVSSOP) package only. For the best thermal performance, connect this pad to a large copper plane. The thermal pad can be connected to any pin on the device, or any other potential on the board, as long as the voltage on the thermal pad remains between VCC+ and VCC |  |  |  |



Figure 4-2. THS4032: D Package, 8-Pin SOIC, or DGN Package, 8-pin HVSSOP (Top View)

Table 4-2. Pin Functions: THS4032

| PIN               |     | TVDE   | DESCRIPTION                                                                                                                                                                                                                                                                                |
|-------------------|-----|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME              | NO. | 1175   | DESCRIPTION                                                                                                                                                                                                                                                                                |
| 1IN-              | 2   | Input  | Channel 1 inverting input                                                                                                                                                                                                                                                                  |
| 1IN+              | 3   | Input  | Channel 1 noninverting input                                                                                                                                                                                                                                                               |
| 10UT              | 1   | Output | Channel 1 output                                                                                                                                                                                                                                                                           |
| 2IN-              | 6   | Input  | Channel 2 inverting input                                                                                                                                                                                                                                                                  |
| 2IN+              | 5   | Input  | Channel 2 noninverting input                                                                                                                                                                                                                                                               |
| 2OUT              | 7   | Output | Channel 2 output                                                                                                                                                                                                                                                                           |
| V <sub>CC</sub> - | 4   | _      | Negative power supply                                                                                                                                                                                                                                                                      |
| V <sub>CC+</sub>  | 8   | _      | Positive power supply                                                                                                                                                                                                                                                                      |
| Thermal<br>Pad    | Pad | _      | Thermal pad. DGN (HVSSOP) package only. For the best thermal performance, connect this pad to a large copper plane. The thermal pad can be connected to any pin on the device, or any other potential on the board, as long as the voltage on the thermal pad remains between VCC+ and VCC |



# **5 Specifications**

# 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                                         |                                                                                                         |                         | MIN | MAX              | UNIT |
|-----------------------------------------|---------------------------------------------------------------------------------------------------------|-------------------------|-----|------------------|------|
| V <sub>CC-</sub> to<br>V <sub>CC+</sub> | Supply voltage                                                                                          |                         |     | 33               | V    |
| V <sub>I</sub>                          | Input voltage                                                                                           |                         |     | ±V <sub>CC</sub> | V    |
| Io                                      | Output current <sup>(2)</sup>                                                                           |                         |     | 240              | mA   |
| V <sub>IO</sub>                         | Differential input voltage                                                                              |                         |     | ±1.5             | V    |
| I <sub>IN</sub>                         | Continuous input current                                                                                |                         |     | 10               | mA   |
| _                                       | Operating free air temperature                                                                          | C-suffix                | 0   | 70               | °C   |
| T <sub>A</sub>                          | Operating free-air temperature                                                                          | I-suffix                | -40 | 85               | C    |
|                                         |                                                                                                         | Any condition           |     | 150              |      |
| TJ                                      | Junction temperature  Maximum junction temperature, corroperation, long term reliability <sup>(3)</sup> |                         |     | 130              | °C   |
|                                         | Lead temperature 1,6 mm (1/16 inch) f                                                                   | rom case for 10 seconds |     | 300              | °C   |
| T <sub>stg</sub>                        | Storage temperature                                                                                     |                         | -65 | 150              | °C   |

- (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.
- (2) When continuously operating at any output current, do not exceed the maximum junction temperature. Keep the output current less than the absolute maximum rating regardless of time interval.
- (3) The maximum junction temperature for continuous operation is limited by package constraints. Operation greater than this temperature can result in reduced reliability, lifetime of the device, or both.

#### 5.2 ESD Ratings

|                    |                         |                                                                                 | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------------------|-------|------|
| \/                 | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | ±1000 | V    |
| V <sub>(ESD)</sub> | Liectiostatic discharge | Charged device model (CDM), per JEDEC specification JS-002 <sup>(2)</sup>       | ±1000 | V    |

- (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process.

#### **5.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                                 |                                |               | MIN  | NOM | MAX | UNIT |
|---------------------------------|--------------------------------|---------------|------|-----|-----|------|
| V <sub>CC</sub> Sup             | Cumhu valtaga                  | Dual-supply   | ±4.5 | ±15 | ±16 | V    |
|                                 | Supply voltage                 | Single-supply | 9    | 30  | 32  |      |
| T <sub>A</sub> Operating free-a | Operating free-air temperature | C-suffix      | 0    | 25  | 70  | °C   |
|                                 | Operating nee-all temperature  | I-suffix      | -40  | 25  | 85  | C    |

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



# 5.4 Thermal Information - THS4031

| THERMAL METRIC <sup>(1)</sup> |                                              | THS      |              |      |
|-------------------------------|----------------------------------------------|----------|--------------|------|
|                               |                                              | D (SOIC) | DGN (HVSSOP) | UNIT |
|                               |                                              | 8 PINS   | 8 PINS       |      |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance       | 124.5    | 60.7         | °C/W |
| R <sub>0JC(top)</sub>         | Junction-to-case (top) thermal resistance    | 65.0     | 87.4         | °C/W |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | 72.2     | 33           | °C/W |
| $\Psi_{JT}$                   | Junction-to-top characterization parameter   | 13.6     | 7.9          | °C/W |
| $\Psi_{JB}$                   | Junction-to-board characterization parameter | 71.3     | 32.9         | °C/W |
| R <sub>0JC(bot)</sub>         | Junction-to-case (bottom) thermal resistance | N/A      | 17.2         | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### 5.5 Thermal Information - THS4032

|                       |                                              | TH       | THS4032      |      |  |  |
|-----------------------|----------------------------------------------|----------|--------------|------|--|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | DGN (HVSSOP) | UNIT |  |  |
|                       |                                              | 8 PINS   | 8 PINS       |      |  |  |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 120.6    | 52.0         | °C/W |  |  |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 62.7     | 75.2         | °C/W |  |  |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 63.9     | 24.5         | °C/W |  |  |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 16.2     | 4.0          | °C/W |  |  |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 62.2     | 24.5         | °C/W |  |  |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A      | 9.1          | °C/W |  |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



# 5.6 Electrical Characteristics - $R_L$ = 150 $\Omega$

at  $T_A$  = 25°C,  $V_{CC}$  = ±15V, and  $R_L$  = 150 $\Omega$  (unless otherwise noted)

|                  | PARAMETER                                   | TEST CONI                                                  |                                  | MIN   | TYP    | MAX | UNIT   |
|------------------|---------------------------------------------|------------------------------------------------------------|----------------------------------|-------|--------|-----|--------|
| DYNAM            | IC PERFORMANCE                              |                                                            |                                  |       |        |     |        |
|                  |                                             |                                                            | V <sub>CC</sub> = ±15V           |       | 100    |     |        |
| BW               | Small-signal bandwidth (–3dB)               | Gain = -1V/V or 2V/V                                       | V <sub>CC</sub> = ±5V            |       | 90     |     | MHz    |
|                  |                                             |                                                            | V <sub>CC</sub> = ±15V           |       | 9      |     |        |
|                  | Bandwidth for 0.1dB flatness                | Gain = -1V/V or 2V/V                                       | V <sub>CC</sub> = ±5V            |       | 9      |     | MHz    |
|                  | (0)                                         |                                                            | V <sub>CC</sub> = ±15V, 20V step |       | 100    |     |        |
| SR               | Slew rate <sup>(1)</sup>                    | Gain = -1V/V                                               | $V_{CC}$ = ±5V, 5V step          |       | 80     |     | V/µs   |
|                  |                                             |                                                            | V <sub>CC</sub> = ±15V, 5V step  |       | 70     |     |        |
|                  | 0                                           | To 0.1%, gain = -1V/V                                      | V <sub>CC</sub> = ±5V, 2.5V step |       | 55     |     |        |
| t <sub>S</sub>   | Settling time                               | T 0 0 4 0 / 1 / 1 / 1 / 1 / 1                              | V <sub>CC</sub> = ±15V, 5V step  |       | 90     |     | ns     |
|                  |                                             | To 0.01%, gain = –1V/V                                     | V <sub>CC</sub> = ±5V, 2.5V step |       | 80     |     |        |
| NOISE A          | AND DISTORTION PERFORMANCE                  |                                                            |                                  |       |        |     |        |
| TUD              | Takal bannania diakantian                   | Gain = 2V/V, V <sub>CC</sub> = ±5V or ±15V,                | THS4031                          |       | -81    |     | -ID -  |
| THD              | Total harmonic distortion                   | $f = 1MHz V_{O(pp)} = 2V$                                  | THS4032                          |       | -72    |     | dBc    |
| V <sub>n</sub>   | Input voltage noise                         | V <sub>CC</sub> = ±5V or ±15V, f > 10kHz                   |                                  |       | 1.2    |     | nV/√Hz |
| In               | Input current noise                         | V <sub>CC</sub> = ±5V or ±15V, f > 10kHz                   |                                  |       | 2.3    |     | pA/√Hz |
|                  | Differential gain arror                     |                                                            | V <sub>CC</sub> = ±15V           |       | 0.015% |     |        |
|                  | Differential gain error                     | Gain = 2V/V, 40 IRE modulation,                            | V <sub>CC</sub> = ±5V            |       | 0.02%  |     | 0      |
|                  | Differential phase array                    | NTSC and PAL, ±100 IRE ramp                                | V <sub>CC</sub> = ±15V           |       | 0.025  |     |        |
|                  | Differential phase error                    |                                                            | V <sub>CC</sub> = ±5V            |       | 0.03   |     |        |
|                  | Channel-to-channel crosstalk (THS4032 only) | V <sub>CC</sub> = ±5V or ±15V, f = 1MHz                    |                                  |       | -61    |     | dBc    |
| DC PER           | FORMANCE                                    |                                                            |                                  | -     |        |     |        |
|                  |                                             | 1/ .45)/.)/ .40)/                                          | T <sub>A</sub> = 25°C            | 93    | 100    |     |        |
|                  |                                             | $V_{CC} = \pm 15V, V_{O} = \pm 10V$                        | T <sub>A</sub> = full range      | 92    |        |     | dB     |
|                  | Open-loop gain                              | V .5V/V .0.5V/                                             | T <sub>A</sub> = 25°C            | 90    | 98     |     |        |
|                  |                                             | $V_{CC} = \pm 5V, V_{O} = \pm 2.5V$                        | T <sub>A</sub> = full range      | 89    |        |     |        |
| .,               |                                             | 1/ .51/ .451/                                              | T <sub>A</sub> = 25°C            |       | 0.3    | 2   | .,     |
| Vos              | Input offset voltage                        | $V_{CC} = \pm 5V \text{ or } \pm 15V$                      | T <sub>A</sub> = full range      |       |        | 3   | mV     |
|                  | Offset voltage drift                        | V <sub>CC</sub> = ±5V or ±15V, T <sub>A</sub> = full range | e                                |       | 2      |     | μV/°C  |
|                  | Innut bing assessed                         | \\ \F\\ -= \4F\\                                           | T <sub>A</sub> = 25°C            |       | 9      | 20  |        |
| I <sub>IB</sub>  | Input bias current                          | $V_{CC} = \pm 5V \text{ or } \pm 15V$                      | T <sub>A</sub> = full range      |       |        | 33  | μA     |
|                  | land offert comment                         | \\ \F\\ -= \4F\\                                           | T <sub>A</sub> = 25°C            |       | 30     | 250 | ^      |
| I <sub>OS</sub>  | Input offset current                        | $V_{CC} = \pm 5V \text{ or } \pm 15V$                      | T <sub>A</sub> = full range      |       |        | 400 | nA     |
|                  | Input offset current                        | V <sub>CC</sub> = ±5V or ±15V, T <sub>A</sub> = full range | е                                |       | 0.2    |     | nA/°C  |
| INPUT C          | CHARACTERISTICS                             |                                                            |                                  |       |        |     |        |
| V                | Common-mode input voltage                   | V <sub>CC</sub> = ±15V                                     |                                  | ±13.5 | ±14.3  |     | V      |
| V <sub>ICR</sub> | range                                       | V <sub>CC</sub> = ±5V                                      |                                  | ±3.8  | ±4.3   |     | v      |
|                  |                                             | V <sub>CC</sub> = ±15V, V <sub>ICR</sub> = ±12V            | T <sub>A</sub> = 25°C            | 85    | 95     |     |        |
| CMRR             | Common-mode rejection ratio                 | VCC - IIOV, VICR = IIZV                                    | T <sub>A</sub> = full range      | 80    |        |     | ЧĐ     |
| CIVIIXIX         | Common-mode rejection ratio                 | V <sub>CC</sub> = ±5V, V <sub>ICR</sub> = ±2.5V            | T <sub>A</sub> = 25°C            | 90    | 100    |     | dB     |
|                  |                                             | v <sub>CC</sub> - ±5v, v <sub>ICR</sub> = ±2.5v            | T <sub>A</sub> = full range      | 85    |        |     |        |
| Ri               | Input resistance                            |                                                            |                                  |       | 2      |     | МΩ     |
| Ci               | Input capacitance                           |                                                            |                                  |       | 1.5    |     | pF     |

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



# 5.6 Electrical Characteristics - $R_L$ = 150 $\Omega$ (continued)

at  $T_A$  = 25°C,  $V_{CC}$  = ±15V, and  $R_L$  = 150 $\Omega$  (unless otherwise noted)

| PARAMETER                |                                 | TEST                                                             | CONDITIONS                  | MIN | TYP   | MAX  | UNIT |
|--------------------------|---------------------------------|------------------------------------------------------------------|-----------------------------|-----|-------|------|------|
| OUTPU                    | T CHARACTERISTICS               |                                                                  |                             |     |       |      |      |
| .,                       | Output voltage eving            | $V_{CC} = \pm 15V, R_L = 250\Omega$                              |                             | ±12 | ±12.9 |      | V    |
| Vo                       | Output voltage swing            | V <sub>CC</sub> = ±5V                                            |                             | ±3  | ±3.5  |      | V    |
|                          | (2)                             | D = 100                                                          | V <sub>CC</sub> = ±15V      | 60  | 200   |      | A    |
| I <sub>O</sub> Output co | Output current <sup>(2)</sup>   | $R_L = 10\Omega$                                                 | V <sub>CC</sub> = ±5V       | 50  | 160   |      | mA   |
| Ro                       | Output resistance               | Open loop                                                        |                             |     | 5     |      | Ω    |
| POWER                    | SUPPLY                          |                                                                  |                             |     |       |      |      |
|                          |                                 | \/ - 145\/                                                       | T <sub>A</sub> = 25°C       |     | 7.5   | 10   |      |
|                          | Cumply current (each amplifier) | V <sub>CC</sub> = ±15V                                           | T <sub>A</sub> = full range |     |       | 11   |      |
| Icc                      | Supply current (each amplifier) |                                                                  | T <sub>A</sub> = 25°C       |     | 6.5   | 9    | mA   |
|                          |                                 | V <sub>CC</sub> = ±5V                                            | T <sub>A</sub> = full range |     |       | 10.5 |      |
| Denn                     | Dower cumply rejection ratio    |                                                                  | T <sub>A</sub> = 25°C       | 85  | 95    |      | ٩D   |
| PSRR                     | Power-supply rejection ratio    | ver-supply rejection ratio $V_{CC} = \pm 5V \text{ or } \pm 15V$ |                             | 80  |       |      | dB   |

<sup>(1)</sup> Slew rate is measured from an output level range of 25% to 75%.

<sup>(2)</sup> Keep junction temperature less than the absolute maximum rating when the output is heavily loaded or shorted; see also Section 5.1.



# 5.7 Electrical Characteristics - $R_L = 1k\Omega$

at  $T_A$  = full range,  $V_{CC}$  = ±15V, and  $R_L$  = 1k $\Omega$  (unless otherwise noted)

|                | PARAMETER                           | TEST CON                                                   | DITIONS                                 | MIN    | TYP   | MAX | UNIT   |
|----------------|-------------------------------------|------------------------------------------------------------|-----------------------------------------|--------|-------|-----|--------|
| DYNAMI         | C PERFORMANCE                       | •                                                          |                                         |        |       |     |        |
|                | Unity gain bandwidth                | V <sub>CC</sub> = ±15V, closed loop                        |                                         | 100(1) | 120   |     | MHz    |
| D.4.           | Small-signal bandwidth              | 0 : 4/0/ 0/0/                                              | V <sub>CC</sub> = ±15V                  |        | 100   |     |        |
| BW             | (–3dB)                              | Gain = -1V/V or 2V/V                                       | V <sub>CC</sub> = ±5V                   |        | 90    |     | MHz    |
|                |                                     |                                                            | V <sub>CC</sub> = ±15V                  |        | 9     |     |        |
|                | Bandwidth for 0.1dB flatness        | Gain = -1V/V or 2V/V                                       | V <sub>CC</sub> = ±5V                   |        | 9     |     | MHz    |
|                | <b>-</b> (2)                        | $V_{CC} = \pm 15V, V_{O(pp)} = 20V$                        |                                         |        | 1.6   |     |        |
|                | Full power bandwidth <sup>(2)</sup> | $V_{CC} = \pm 5V, V_{O(pp)} = 5V$                          |                                         |        | 5.1   |     | MHz    |
| SR             | Slew rate                           |                                                            |                                         | 80(1)  | 100   |     | V/µs   |
|                |                                     |                                                            | V <sub>CC</sub> = ±15V, 5V step         |        | 70    |     |        |
|                |                                     | To 0.1%, gain = -1V/V                                      | V <sub>CC</sub> = ±5V, 2.5V step        |        | 55    |     |        |
| t <sub>S</sub> | Settling time                       |                                                            | V <sub>CC</sub> = ±15V, 5V step         |        | 90    |     | ns     |
|                |                                     | To 0.01%, gain = -1V/V                                     | V <sub>CC</sub> = ±5V, 2.5V step        |        | 80    |     |        |
| NOISE A        | ND DISTORTION PERFORMANC            | <u> </u>                                                   | , ,                                     |        |       |     |        |
|                |                                     | Gain =2V/V, V <sub>CC</sub> = ±5V or ±15V,                 | THS4031                                 |        |       |     |        |
| THD            | Total harmonic distortion           | $f = 1MHz V_{O(pp)} = 2V$                                  | THS4032                                 |        | -90   |     | dBc    |
| DC PER         | FORMANCE                            |                                                            | 111111111111111111111111111111111111111 |        |       |     |        |
|                |                                     |                                                            | T <sub>A</sub> = 25°C                   | 93     | 100   |     |        |
|                |                                     | $V_{CC} = \pm 15V, V_{O} = \pm 10V$                        | T <sub>A</sub> = full range             | 92     |       |     |        |
|                | Open-loop gain                      |                                                            | T <sub>A</sub> = 25°C                   | 92     | 98    |     | dB     |
|                | $V_{CC} = \pm 5V$ ,                 | $V_{CC} = \pm 5V, V_{O} = \pm 2.5V$                        | T <sub>A</sub> = full range             | 91     |       |     |        |
|                |                                     |                                                            | T <sub>A</sub> = 10ii Tange             |        | 0.3   | 2   |        |
| $V_{OS}$       | Input offset voltage                | $V_{CC} = \pm 5V \text{ or } \pm 15V$                      | T <sub>A</sub> = full range             |        | 0.0   | 3   | mV     |
|                | Offset voltage drift                | V <sub>CC</sub> = ±5V or ±15V, T <sub>A</sub> = full range |                                         |        | 2     |     | μV/°C  |
|                | Oliset voltage unit                 | VCC - 10V OI 113V, IA - Idii lang                          | T <sub>A</sub> = 25°C                   |        | 9     | 20  | μν/ Ο  |
| $I_{IB}$       | Input bias current                  | $V_{CC} = \pm 5V \text{ or } \pm 15V$                      | $T_A = \text{full range}$               |        |       | 33  | μΑ     |
|                |                                     |                                                            | T <sub>A</sub> = 10ii range             |        | 30    | 250 |        |
| los            | Input offset current                | $V_{CC} = \pm 5V \text{ or } \pm 15V$                      | T <sub>A</sub> = full range             |        | 30    | 400 | nA     |
|                | Input offset current drift          | \/ - +5\/ or +15\/ T - full rong                           |                                         |        | 0.2   | 400 | nA/°C  |
| INDUT C        | HARACTERISTICS                      | $V_{CC} = \pm 5V$ or $\pm 15V$ , $T_A = \text{full range}$ | <b>5</b><br>                            |        | 0.2   |     | TIA/ C |
| INPUT          |                                     | V = 145V                                                   |                                         | .40.5  | .44.0 |     |        |
| $V_{ICR}$      | Common-mode input voltage range     | $V_{CC} = \pm 15V$                                         |                                         | ±13.5  | ±14.3 |     | V      |
|                | 90                                  | V <sub>CC</sub> = ±5V                                      | T - 05°0                                | ±3.8   | ±4.3  |     |        |
|                |                                     | $V_{CC} = \pm 15V, V_{ICR} = \pm 12V$                      | T <sub>A</sub> = 25°C                   | 85     | 95    |     |        |
| CMRR           | Common-mode rejection ratio         |                                                            | T <sub>A</sub> = full range             | 80     |       |     | dB     |
|                |                                     | $V_{CC} = \pm 5V, V_{ICR} = \pm 2.5V$                      | T <sub>A</sub> = 25°C                   | 90     | 100   |     |        |
|                |                                     |                                                            | T <sub>A</sub> = full range             | 85     |       |     |        |
| R <sub>i</sub> | Input resistance                    |                                                            |                                         |        | 2     |     | ΜΩ     |
| Ci             | Input capacitance                   |                                                            |                                         |        | 1.5   |     | pF     |

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



# 5.7 Electrical Characteristics - $R_L$ = $1k\Omega$ (continued)

at  $T_A$  = full range,  $V_{CC}$  = ±15V, and  $R_L$  = 1k $\Omega$  (unless otherwise noted)

|                 | PARAMETER                       | TEST                          | CONDITIONS                  | MIN  | TYP   | MAX  | UNIT |
|-----------------|---------------------------------|-------------------------------|-----------------------------|------|-------|------|------|
| OUTPU           | T CHARACTERISTICS               |                               |                             |      |       |      |      |
| .,              | Output valtage engine           | V <sub>CC</sub> = ±15V        |                             | ±13  | ±13.6 | 13.6 | V    |
| Vo              | Output voltage swing            | V <sub>CC</sub> = ±5V         |                             | ±3.4 | ±3.8  |      |      |
| Ro              | Output resistance               | Open loop                     |                             |      | 5     |      | Ω    |
| POWER           | RSUPPLY                         |                               |                             |      |       |      |      |
|                 |                                 | V = 145V                      | T <sub>A</sub> = 25°C       |      | 7.5   | 10   |      |
|                 | Cumply surrent (such amplifier) | V <sub>CC</sub> = ±15V        | T <sub>A</sub> = full range |      |       | 11   | ma A |
| I <sub>CC</sub> | Supply current (each amplifier) | \\\\\                         | T <sub>A</sub> = 25°C       |      | 6.5   |      | mA   |
|                 |                                 | V <sub>CC</sub> = ±5V         | T <sub>A</sub> = full range |      |       | 10   |      |
| PSRR            | Dawar aunuly raigation ratio    | \\ = 15\\ ar 145\\            | T <sub>A</sub> = 25°C       | 85   | 95    |      | dB   |
| PORK            | Power-supply rejection ratio    | V <sub>CC</sub> = ±5V or ±15V | T <sub>A</sub> = full range | 80   |       |      | uВ   |

This minimum value is not tested.

Full power bandwidth = slew rate /  $[\pi V_{O(pp))}]$ .



### **5.8 Typical Characteristics**







at  $T_A$  = 25°C,  $V_{CC}$  = ±15V, gain = +1V/V,  $R_L$  = 150 $\Omega$ , and  $R_F$  = 300 $\Omega$  (unless otherwise noted)





Figure 5-13. Input-Referred Voltage Noise vs Frequency

Figure 5-14. Input-Referred Current Noise vs Frequency





00 - 70 - 7 E 7 001 11

Figure 5-16. THS4031 Harmonic Distortion vs Frequency





Figure 5-18. THS4031 Harmonic Distortion vs Frequency

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated









# **6 Detailed Description**

#### **6.1 Overview**

The THS403x are high-speed operational amplifiers configured in a voltage-feedback architecture. These amplifiers are built using a 30V, complementary bipolar process with NPN and PNP transistors that possess an  $f_T$  of several GHz. This configuration results in exceptionally high-performance amplifiers with wide bandwidth, high slew rate, fast settling time, and low distortion.

# **6.2 Functional Block Diagrams**



Figure 6-1. THS4031: Single Channel



Figure 6-2. THS4032: Dual Channel





Figure 6-3. THS4031 Simplified Schematic

# **6.3 Feature Description**

#### 6.3.1 Offset Nulling

The THS403x have a very low input offset voltage for high-speed amplifiers. However, if additional correction is required, an offset nulling function has been provided on the THS4031. To adjust the input offset voltage, place a potentiometer between pin 1 and pin 8 of the device, and tie the wiper to the negative supply. Figure 6-4 shows this feature.



Figure 6-4. Offset Nulling Schematic

#### 6.4 Device Functional Modes

The THS403x family has a single functional mode and can be used with both single-supply or split power-supply configurations. The power-supply voltage must be greater than  $9V (\pm 4.5V)$  and less than  $32V (\pm 16V)$ .

# 7 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

# 7.1 Application Information

# 7.1.1 Driving a Capacitive Load

The THS403x devices are internally compensated to maximize bandwidth and slew-rate performance. Take additional precautions when driving capacitive loads with a high-performance amplifier to maintain stability. As a result of the internal compensation, significant capacitive loading directly on the output node decreases the device phase margin, and potentially leads to high-frequency ringing or oscillations. Therefore, for capacitive loads greater than 10pF, place an isolation resistor in series with the output of the amplifier. Figure 7-1 shows this configuration. For most applications, a minimum resistance of  $20\Omega$  is recommended. In  $75\Omega$  transmission systems, setting the series resistor value to  $75\Omega$  is a beneficial choice because this value isolates any capacitance loading and provides source impedance matching.



Figure 7-1. Driving a Capacitive Load

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

# 7.1.2 Low-Pass Filter Configurations

When receiving low-level signals, limiting the bandwidth of the incoming signals into the system is often required. Figure 7-2 shows that the simplest way to accomplish this limiting is to place an RC filter at the noninverting pin of the amplifier.



Figure 7-2. Single-Pole Low-Pass Filter

$$\frac{V_{OUT}}{V_{IN}} = \left(1 + \frac{R_F}{R_G}\right) \times \left(\frac{1}{1 + sR_1C_1}\right) \tag{1}$$

If more attenuation at higher frequencies is required, a multiple-pole filter is required. Figure 7-3 shows a common implementation of a second-order filter called a Sallen-Key filter. When designing this type of filter, chose an amplifier who bandwidth is approximately an order of magnitude larger than the desired filter bandwidth. See Active Low-pass Filter Design for more detailed active-filter design information.

Assuming  $R_1 = R_2 = R$  and  $C_1 = C_2 = C$ , use Equation 2 to set the bandwidth of the filter.

$$f_{3dB} = \frac{1}{2\pi RC} \tag{2}$$

The Q-factor of a filter controls the amount of peaking of the small-signal frequency response and the settling time of the pulse response. Set Q to 0.707 to provide a Butterworth response with a maximally flat pass band. Use Equation 3 to chose the ratio of  $R_F$  and  $R_G$  to obtain the desired Q value.

$$\frac{R_F}{R_G} = 2 - \frac{1}{Q}$$

$$V_{IN} = \frac{R_1}{R_2}$$

$$V_{IN} = \frac{R_2}{R_1}$$

$$V_{OUT}$$

Figure 7-3. Two-Pole Low-Pass Sallen-Key Filter

### 7.2 Typical Application

This section demonstrates multiplexing several analog input signals to a high-performance driver amplifier which subsequently drives a single high-resolution, high-speed SAR analog-to-digital converter (ADC). This example uses the ADS8411 and the TS5A3159 or TS5A3359 as the ADC and the multiplexer, respectively. This application uses the THS403x as the operational amplifier.

As detailed in Figure 7-4, the example system consists of an ADC (ADS8411), a driving operational amplifier (THS4031), a multiplexer (TS5A3159), an ac source, a dc source, and two driving operational amplifiers.

The driving amplifiers OPA1 are OPA2 are shown as two THS4031 amplifiers. Alternatively, use a single THS4032 to save on cost and board space. The purpose of these op-amps is make the input sources present a low impedance to rest of the circuit. Additionally, to maintain signal fidelity, these operational amplifiers must have low noise and distortion. The third THS4031 labeled OPA3 in Figure 7-4 is used to maintain switching speed and drive the ADC. The passive band-pass filter before the ADC reduces unwanted noise.



Figure 7-4. Multiplexing Setup to Drive a High-Performance ADC

#### 7.2.1 Design Requirements

The objective to is design a multiplexed digitizer system with the dynamic performance shown in Table 7-1.

| DEVICE SPEED |                                |      |          |                |
|--------------|--------------------------------|------|----------|----------------|
| (MSPS)       | INPUT FREQUENCY (kHz) SNR (dB) |      | THD (dB) | CROSSTALK (dB) |
| 2            | 20                             | > 84 | < -90    | < –110         |
| 2            | 100                            | > 84 | < -90    | < -96          |

Table 7-1. Design Specifications

#### 7.2.2 Detailed Design Procedure

The ADS8411 is a 16-bit, 2MSPS analog-to-digital converter (ADC) with a 4V reference. The ADS8411 has a unipolar single-ended input and includes a 16-bit capacitor-based SAR ADC, with inherent sample and hold. The output is a 16-bit parallel interface.

The TS5A3159 is a single-pole, double-throw (SPDT) analog switch that is designed to operate from 1.65V to 5.5V. The TS5A3159 offers a low on-state resistance and an excellent on resistance matching with the break-before-make feature to prevent signal distortion during the transfer of a signal from one channel to another. Additionally, the TS5A3159 provides excellent total harmonic distortion (THD) performance and consumes low power. The TS5A3359 is a single-pole, triple-throw (SP3T) version of the same switch.

#### 7.2.2.1 Multiplexer Selection

Figure 7-5 shows an equivalent circuit diagram of one of the channels of a multiplexer.  $C_S$  is the input capacitance of the channel;  $C_D$  is the output capacitance of the channel.  $R_{ON}$  is the resistance of the channel when the channel is turned ON.  $C_L$  and  $R_L$  are the load capacitance and resistance, respectively.  $V_{IN}$  is the input voltage of the source.  $R_S$  is the resistance of the source.  $V_{OUT}$  is the output voltage of the multiplexer.



Figure 7-5. Multiplexer Equivalent Circuit

Settling time is improved when the values of R<sub>S</sub>, R<sub>ON</sub>, C<sub>S</sub>, C<sub>D</sub>, and C<sub>L</sub> are small, and the value of R<sub>L</sub> is large.

For TS5A3159:

- R<sub>ON</sub> = 1Ω
- $C_S = C_D = 84pF$

Typical values for the extrinsic parameters are

- R<sub>S</sub> = 50Ω
- C<sub>L</sub> = 5pF
- $R_L = 10k\Omega$
- T<sub>RC</sub> (time constant) = 8.65ns

For a 16-bit system, at least 18-bit settling is desired to minimize distortion from settling artifacts. For an 18-bit settling, the circuit response time required is  $(18 \times ln2) \times T_{RC} = 108$ ns, which is less than 2MSPS sampling time of 500ns. If the settling time is more than the conversion time of the ADC, the output of the multiplexer does not settle to the required accuracy resulting in distortion.

One more important parameter to consider when selecting a multiplexer is the on-state resistance variation with voltage. This variation also affects distortion because  $R_{ON}$  and  $R_{L}$  act like a resistor divider circuit. Any variation of  $R_{ON}$  with voltage affects the output voltage.

#### 7.2.2.2 Signal Source

The input signal source must be a low-noise, low-distortion source with low source resistance. As discussed in the earlier section, the rouse resistance also must be small to avoid impacting settling time. If the source is not a low-noise and low-distortion source, a passive band-pass filter can be added to improve the signal quality as shown in Figure 7-4.

#### 7.2.2.3 Driving Amplifier

The driving operational amplifier (OPA3 in Figure 7-4) in this application must have good slew rate, bandwidth, low noise, and distortion. The input of the operational amplifier can result in a maximum step of 4V because of MUX switching. As a result, even if the signal bandwidth is low, the driving amplifier must settle from a 4V step within one ADC sampling frame to avoid signal distortion. In this example, the settling requirement due to the ADC selection is 500ns. The THS4031 is a good choice in this application due to the high slew rate and low distortion of this operational amplifier.



#### 7.2.2.3.1 Driving Amplifier Bandwidth Restriction

The restriction of excess bandwidth by use of a passive RC filter before the ADC results in better SNR and THD. However, restricting the bandwidth too much results in a excessive operational amplifier settling time. If the amplifier output does not settle quick enough, some residual charge of the previous channel remains in the next sampling interval and appears as crosstalk. One approach to solve this settling issue is to reduce the throughput of the ADC. However, often the high sample rate ADC was chosen to the need to acquire higher frequency signals limiting the freedom to reduce the ADC throughput. Due to these tradeoffs, the choice of the filter capacitor becomes critical. Figure 7-6 and Figure 7-7 show SNR and crosstalk as a function of the filter capacitor.

Figure 7-8 shows input settling behavior with three different filter capacitor values. The value of the capacitor changes to filter bandwidth. As the filter bandwidth increases, the settling time improves as shown in Equation 4.

Filter Bandwidth 
$$\cong \frac{1}{2\pi R_1 C_1}$$
 (4)

# 7.2.3 Application Curves



Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



### 7.3 Power Supply Recommendations

The THS403x family operates off a single supply or with dual supplies. Choose supplies that provide for the required headroom to supply rails as specified by the common-mode input range (CMIR). Operating from a single supply has numerous advantages. With the negative supply at ground, the dc errors due to the –PSRR term are minimized. Decouple supplies with low inductance capacitors to ground as close to the amplifier as possible. When operating on a board with high-speed digital signals, provide isolation between digital signal noise and the analog input pins. When using a ground plane, remove the ground plane close to input sensitive pins to reduce stray parasitics that adversely impact device performance. For split-supply operation, an optional supply decoupling capacitor across the two power supplies improves second harmonic distortion performance.

#### 7.4 Layout

### 7.4.1 Layout Guidelines

To achieve the levels of high-frequency performance of the THS403x, follow proper printed-circuit board (PCB), high-frequency design techniques. The following is a general set of guidelines. In addition, a THS403x evaluation board is available to use as a guide for layout or for evaluating the device performance.

- **Ground planes**—make sure that the ground plane used on the board provides all components with a low-inductive ground connection. However, in the areas of the amplifier inputs and output, the ground plane can be removed to minimize stray capacitance.
- **Proper power-supply decoupling**—use a 6.8µF tantalum capacitor in parallel with a 0.1µF ceramic capacitor on each supply pin. Sharing the tantalum capacitor among several amplifiers is possible depending on the application, but always use a 0.1µF ceramic capacitor on the supply pin of every amplifier. In addition, place the 0.1µF capacitor as close as possible to the supply pin. As this distance increases, the inductance in the connecting trace makes the capacitor less effective. Strive for distances of less than 0.1 inch (2.54mm) between the device power pins and the ceramic capacitors.
- Short trace runs or compact part placements—optimum high-frequency performance is achieved when stray series inductance is minimized. To minimize stray inductance, make the circuit layout as compact as possible, thereby minimizing the length of all trace runs. Pay particular attention to the inputs of the amplifier, keeping the trace lengths as short as possible. This layout helps to minimize stray capacitance at the input of the amplifier.
- **Sockets**—TI does not recommend sockets for high-speed operational amplifiers. The additional lead inductance in the socket pins often leads to stability problems. Surface-mount packages soldered directly to the printed-circuit board is the best implementation.
- Short trace runs and compact part placements—Improved high-frequency performance is achieved when stray series inductance is minimized. To reduce stray series inductance, the circuit layout must be made as compact as possible, thereby minimizing the length of all trace runs. Particular attention must be paid to the inverting input of the amplifier. The length must be kept as short as possible to minimize stray capacitance at the input of the amplifier.

#### 7.4.1.1 General PowerPAD™ Integrated Circuit Package Design Considerations

The THS403x are available in a thermally-enhanced DGN package, which is a member of the PowerPAD™ integrated circuit package family. This package is constructed using a downset lead frame upon which the die is mounted [see Figure 7-9(a) and Figure 7-9(b)]. This arrangement results in the lead frame exposed as a thermal pad on the underside of the package [see Figure 7-9(c)]. Because this thermal pad has direct thermal contact with the die, excellent thermal performance can be achieved by providing a good thermal path away from the thermal pad.

The PowerPAD integrated circuit package allows for both assembly and thermal management in one manufacturing operation. During the surface-mount solder operation (when the leads are soldered), the thermal pad can be soldered to a copper area under the package. By using thermal paths within this copper area, heat is conducted away from the package into a ground plane or other heat-dissipating device.

The PowerPAD integrated circuit package represents a breakthrough in combining the small area and ease of assembly of surface mount with the more-recent, awkward mechanical methods of sinking heat.



Note: The thermal pad is electrically isolated from all pins in the package.

Figure 7-9. Views of Thermally-Enhanced DGN Package

Although there are many ways to properly dissipate heat from this device, the following steps show the recommended approach.



Figure 7-10. PowerPAD™ PCB Etch and Via Pattern

- 1. Prepare the PCB with a top-side etch pattern as shown in Figure 7-10. There must be etch for the leads as well as etch for the thermal pad.
- 2. Place five holes in the area of the thermal pad. These holes must be 13 mils (0.3302mm) in diameter. The reason to keep the holes small is to discourage solder wicking through the holes during reflow.
- 3. Additional vias can be placed anywhere along the thermal plane outside of the thermal pad area. This action helps dissipate the heat generated by the THS403x device. The additional vias can be of any diameter because wicking is not a concern outside of the thermal pad area.
- 4. Connect all holes to the internal ground plane.
- 5. When connecting these holes to the ground plane, *do not* use the typical web or spoke via connection methodology. Web connections have a high thermal-resistance connection that is useful for slowing the heat transfer during soldering operations. This makes the soldering of vias that have plane connections easier. In this application, however, low thermal resistance is desired for the most efficient heat transfer. Therefore, the holes under the THS403x package must connect to the internal ground plane with a complete connection around the entire circumference of the plated-through hole.
- 6. The top-side solder mask must leave the pins of the package and the thermal pad area with the five holes exposed. The bottom-side solder mask must cover the five holes of the thermal pad area, which prevents solder from pulling away from the thermal pad area during the reflow process.
- 7. Apply solder paste to the exposed thermal pad area and to all the device pins.
- 8. With these preparatory steps in place, the THS403x device is placed in position and run through the solder reflow operation as any standard surface-mount component.

Submit Document Feedback



# 7.4.2 Layout Example



Figure 7-11. Layout Recommendations



# 8 Device and Documentation Support

# 8.1 Documentation Support

#### 8.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, Noise Analysis for High-Speed Op Amps, application report
- Texas Instruments, PowerPAD™ Thermally-Enhanced Package, application report
- Texas Instruments, THS4031 High-Speed Op Amp, EVM user's guide
- Texas Instruments, THS4032 Dual High-Speed Op Amp, EVM user's guide

### 8.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

# 8.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 8.4 Trademarks

PowerPAD™ and TI E2E™ are trademarks of Texas Instruments.

All trademarks are the property of their respective owners.

# 8.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# 8.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

#### 9 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Revision K (May 2024) to Revision L (July 2024)                                                                 | Page              |
|---|-----------------------------------------------------------------------------------------------------------------------------|-------------------|
| • | Added thermal pad information in Tables 4-1 and 4-2                                                                         | 3                 |
| • | Updated Thermal Information: THS4032 for the D and DGN packages                                                             | <u>5</u>          |
| • | Changed title of Electrical Characteristics - THS4031, $R_L = 150\Omega$ to Electrical Characteristics - $R_L = 150\Omega$  | )Ω <mark>6</mark> |
| • | Moved Total harmonic distortion for THS4032 from <i>Electrical Characteristics - THS4032</i> , $R_L$ = 150 $\Omega$ to      |                   |
|   | Electrical Characteristics - $R_L$ = 150 $\Omega$                                                                           | 6                 |
| • | Moved Channel-to-channel crosstalk from Electrical Characteristics - THS4032, $R_L$ = 150 $\Omega$ to Electrical            |                   |
|   | Characteristics - $R_L$ = 150 $\Omega$                                                                                      | 6                 |
| • | Deleted Supply voltage from Electrical Characteristics                                                                      | 6                 |
| • | Changed title of Electrical Characteristics - THS4031, $R_L = 1k\Omega$ to Electrical Characteristics - $R_L = 1k\Omega$    | 8                 |
| • | Changed Total harmonic distortion for THS4032 from -96 dBc to -90 dBc and moved from <i>Electrical</i>                      |                   |
|   | Characteristics - THS4032, $R_L$ = 1k $\Omega$ to Electrical Characteristics - $R_L$ = 1k $\Omega$                          | 8                 |
| • | Changed unit from $\mu$ A to nA for Input offset current in <i>Electrical Characteristics - R<sub>L</sub> = 1k</i> $\Omega$ | 8                 |
| • | Changed title of Typical Characteristics - THS4031 section to Typical Characteristics                                       | 10                |

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



#### www.ti.com

| - | Deleted Typical Characteristics - THS4032 section                                                                                                                                                                                                                              | 10           |
|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
|   | Changed title of Figure 5-15, Figure 5-16, Figure 5-17, and Figure 5-18 from <i>Harmonic Distortion vs</i>                                                                                                                                                                     |              |
| • | Changed title of Figure 5-15, Figure 5-16, Figure 5-17, and Figure 5-18 from Harmonic Distortion vs Frequency to THS4031 Harmonic Distortion vs Frequency in Typical Characteristics                                                                                           |              |
|   |                                                                                                                                                                                                                                                                                |              |
| _ | hanges from Revision 1 (February 2024) to Revision K (May 2024)                                                                                                                                                                                                                | Dogo         |
| C | nainges from herision of the bruary 2024, to herision in (may 2024)                                                                                                                                                                                                            | Page         |
| _ | Deleted Total harmonic distortion + noise and Intermodulation distortion specifications from <i>Electrical</i>                                                                                                                                                                 |              |
| • | Deleted Total harmonic distortion + noise and Intermodulation distortion specifications from <i>Electrical Characteristics - THS4031</i> , $R_L$ = 150 $\Omega$ Deleted Total harmonic distortion + noise and Intermodulation distortion specifications from <i>Electrical</i> | 6            |
| • | Deleted Total harmonic distortion + noise and Intermodulation distortion specifications from <i>Electrical Characteristics - THS4031</i> , $R_L$ = 150 $\Omega$                                                                                                                | 6            |
| • | Deleted Total harmonic distortion + noise and Intermodulation distortion specifications from <i>Electrical Characteristics - THS4031</i> , $R_L$ = 150 $\Omega$ Deleted Total harmonic distortion + noise and Intermodulation distortion specifications from <i>Electrical</i> | 6<br>8<br>10 |

# 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 18-Sep-2024

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing |   | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|------------|--------------|--------------------|---|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
| THS4031CD        | OBSOLETE   | SOIC         | D                  | 8 |                | TBD          | Call TI                       | Call TI             | 0 to 70      | 4031C                |         |
| THS4031CDGN      | OBSOLETE   | HVSSOP       | DGN                | 8 |                | TBD          | Call TI                       | Call TI             | 0 to 70      | ACM                  |         |
| THS4031CDGNR     | OBSOLETE   | HVSSOP       | DGN                | 8 |                | TBD          | Call TI                       | Call TI             | 0 to 70      | ACM                  |         |
| THS4031CDR       | OBSOLETE   | SOIC         | D                  | 8 |                | TBD          | Call TI                       | Call TI             | 0 to 70      | 4031C                |         |
| THS4031ID        | OBSOLETE   | SOIC         | D                  | 8 |                | TBD          | Call TI                       | Call TI             | -40 to 85    | 40311                |         |
| THS4031IDGN      | OBSOLETE   | HVSSOP       | DGN                | 8 |                | TBD          | Call TI                       | Call TI             | -40 to 85    | ACN                  |         |
| THS4031IDGNR     | ACTIVE     | HVSSOP       | DGN                | 8 | 2500           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | ACN                  | Samples |
| THS4031IDR       | ACTIVE     | SOIC         | D                  | 8 | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | 40311                | Samples |
| THS4032CDGN      | OBSOLETE   | HVSSOP       | DGN                | 8 |                | TBD          | Call TI                       | Call TI             | 0 to 70      | ABD                  |         |
| THS4032CDR       | OBSOLETE   | SOIC         | D                  | 8 |                | TBD          | Call TI                       | Call TI             | 0 to 70      | 4032C                |         |
| THS4032ID        | OBSOLETE   | SOIC         | D                  | 8 |                | TBD          | Call TI                       | Call TI             | -40 to 85    | 40321                |         |
| THS4032IDGN      | OBSOLETE   | HVSSOP       | DGN                | 8 |                | TBD          | Call TI                       | Call TI             | -40 to 85    | ABG                  |         |
| THS4032IDGNR     | ACTIVE     | HVSSOP       | DGN                | 8 | 2500           | RoHS & Green | NIPDAU   NIPDAUAG             | Level-2-260C-1 YEAR | -40 to 85    | ABG                  | Samples |
| THS4032IDR       | ACTIVE     | SOIC         | D                  | 8 | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | 40321                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(2)</sup> **RoHS:** TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

PACKAGE OPTION ADDENDUM

www.ti.com 18-Sep-2024

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF THS4031, THS4032:

Enhanced Product: THS4032-EP

Military: THS4031M

NOTE: Qualified Version Definitions:

• Enhanced Product - Supports Defense, Aerospace and Medical Applications

• Military - QML certified for Military and Defense Applications



www.ti.com 1-Nov-2024

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| THS4031IDGNR | HVSSOP          | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| THS4031IDR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| THS4032IDGNR | HVSSOP          | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| THS4032IDGNR | HVSSOP          | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| THS4032IDGNR | HVSSOP          | DGN                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| THS4032IDR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| THS4032IDR   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



www.ti.com 1-Nov-2024



# \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| THS4031IDGNR | HVSSOP       | DGN             | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| THS4031IDR   | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| THS4032IDGNR | HVSSOP       | DGN             | 8    | 2500 | 358.0       | 335.0      | 35.0        |
| THS4032IDGNR | HVSSOP       | DGN             | 8    | 2500 | 364.0       | 364.0      | 27.0        |
| THS4032IDGNR | HVSSOP       | DGN             | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| THS4032IDR   | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| THS4032IDR   | SOIC         | D               | 8    | 2500 | 350.0       | 350.0      | 43.0        |



SMALL OUTLINE INTEGRATED CIRCUIT



# NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



3 x 3, 0.65 mm pitch

SMALL OUTLINE PACKAGE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



**INSTRUMENTS** www.ti.com

# $\textbf{PowerPAD}^{^{\text{\tiny{TM}}}}\,\textbf{VSSOP - 1.1 mm max height}$

SMALL OUTLINE PACKAGE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



SMALL OUTLINE PACKAGE



#### NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



# PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.
- 6. Features may differ or may not be present.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 7. Publication IPC-7351 may have alternate designs.
- 8. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 9. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
- 10. Size of metal pad may vary due to creepage requirement.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



# PowerPAD<sup>™</sup> HVSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated