



[Order](http://www.ti.com/product/TPS40077?dcmp=dsproject&hqs=sandbuy&#samplebuy) Now





## **[TPS40077](http://www.ti.com/product/tps40077?qgpn=tps40077)**

SLUS714E –JANUARY 2007–REVISED JUNE 2019

# **TPS40077 4.5-V to 28-V Input, Voltage Mode, Synchronous Buck Controller With Voltage Feed Forward**

### <span id="page-0-1"></span>**1 Features**

- <span id="page-0-3"></span>Operation Over 4.5-V to 28-V Input Range
- Programmable, Fixed-Frequency, up to 1-MHz, Voltage-Mode Controller
- Predictive Gate-Drive Anti-Cross-Conduction **Circuitry**
- <1% Internal 700-mV Reference
- Internal Gate-Drive Outputs for High-Side and Synchronous N-Channel MOSFETs
- 16-Pin PowerPAD<sup>™</sup> Package
- **Thermal Shutdown Protection**
- Pre-Bias Compatible
- Power-Stage Shutdown Capability
- Programmable High-Side Sense Short-Circuit Protection

### <span id="page-0-2"></span>**2 Applications**

- Power Modules
- Networking/Telecom
- **PCI Express**
- **Industrial**
- <span id="page-0-0"></span>**Servers**

### **3 Description**

The TPS40077 is a mid-voltage, wide-input (4.5-V to 28-V), synchronous, step-down controller, offering design flexibility for a variety of user-programmable functions, including soft start, undervoltage lockout (UVLO), operating frequency, voltage feed-forward, and high-side, FET-sensed, short-circuit protection.

Support & **[Community](http://www.ti.com/product/TPS40077?dcmp=dsproject&hqs=support&#community)** 

The TPS40077 drives external N-channel MOSFETs using second-generation, predictive-gate drive to minimize conduction in the body diode of the low-side FET and maximize efficiency. Pre-biased outputs are supported by not allowing the low-side FET to turn on until the voltage commanded by the closed-loop soft start is greater than the pre-bias voltage. Voltage feed-forward provides good response to input transients and provides a constant PWM gain over a wide input-voltage operating range to ease compensation requirements. Programmable shortcircuit protection provides fault-current limiting and hiccup recovery to minimize power dissipation with a shorted output. The 16-pin PowerPAD package gives good thermal performance and a compact footprint.

#### **Device Information[\(1\)](#page-0-0)**



(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### **Simplified Application Diagram**





**1 Features**.................................................................. [1](#page-0-1) **2 Applications** ........................................................... [1](#page-0-2) **3 Description** ............................................................. [1](#page-0-1) **4 Revision History**..................................................... [2](#page-1-0) **5 Pin Configuration and Functions**......................... [3](#page-2-0) **6 Specifications**......................................................... [5](#page-4-0) 6.1 Absolute Maximum Ratings ...................................... [5](#page-4-1) 6.2 ESD Ratings.............................................................. [5](#page-4-2) 6.3 Recommended Operating Conditions....................... [5](#page-4-3) 6.4 Electrical Characteristics........................................... [6](#page-5-0) 6.5 Typical Characteristics .............................................. [8](#page-7-0) **7 Detailed Description** ............................................ [12](#page-11-0) 7.1 Overview ................................................................. [12](#page-11-1) 7.2 Functional Block Diagram ....................................... [12](#page-11-2) 7.3 Feature Description................................................. [13](#page-12-0) 7.4 Programming........................................................... [17](#page-16-0)

2

# **Table of Contents**



### <span id="page-1-0"></span>**4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### **Changes from Revision D (April 2009) to Revision E Page**



#### EXAS **STRUMENTS**



### <span id="page-2-0"></span>**5 Pin Configuration and Functions**



(1) For more information on the PWP package, see the *PowerPAD Thermally Enhanced Package* technical brief ([SLMA002\)](http://www.ti.com/lit/pdf/SLMA002).

<span id="page-2-1"></span>

#### **Pin Functions**

**[TPS40077](http://www.ti.com/product/tps40077?qgpn=tps40077)** SLUS714E –JANUARY 2007–REVISED JUNE 2019 **[www.ti.com](http://www.ti.com)**

Texas<br>Instruments

#### **Pin Functions (continued)**





### <span id="page-4-0"></span>**6 Specifications**

#### <span id="page-4-1"></span>**6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### <span id="page-4-2"></span>**6.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### <span id="page-4-3"></span>**6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)





#### <span id="page-5-0"></span>**6.4 Electrical Characteristics**

 $T_\mathsf{A}$  = –40°C to 85°C, V<sub>IN</sub> = 12 V<sub>dc</sub>, R<sub>T</sub> = 90.9 kΩ, I<sub>KFF</sub> = 300 μA, f<sub>SW</sub> = 500 kHz, and all parameters at zero power dissipation (unless otherwise noted).



(1) Ensured by design. Not production tested.



#### **Electrical Characteristics (continued)**

 $T_A = -40^{\circ}$ C to 85°C, V<sub>IN</sub> = 12 V<sub>dc</sub>, R<sub>T</sub> = 90.9 kΩ, I<sub>KFF</sub> = 300 μA, f<sub>SW</sub> = 500 kHz, and all parameters at zero power dissipation (unless otherwise noted).



**[TPS40077](http://www.ti.com/product/tps40077?qgpn=tps40077)** SLUS714E –JANUARY 2007–REVISED JUNE 2019 **[www.ti.com](http://www.ti.com)**



#### **6.5 Typical Characteristics**

<span id="page-7-0"></span>



#### **Typical Characteristics (continued)**





#### **Typical Characteristics (continued)**

<span id="page-9-2"></span><span id="page-9-1"></span><span id="page-9-0"></span>



#### **Typical Characteristics (continued)**

<span id="page-10-1"></span><span id="page-10-0"></span>

**NSTRUMENTS** 

**FXAS** 

### <span id="page-11-0"></span>**7 Detailed Description**

#### <span id="page-11-1"></span>**7.1 Overview**

The TPS40077 allows the user to construct synchronous voltage-mode buck converters with inputs ranging from 4.5 V to 28 V and outputs as low as 700 mV. Predictive Gate Drive circuitry optimizes switching delays for increased efficiency and improved converter output-power capability. Voltage feed forward is employed to ease loop compensation for wide-input-range designs and provide better line transient response.

The TPS40077 incorporates circuitry to allow start-up into a preexisting output voltage without sinking current from the source of the preexisting output voltage. This avoids damaging sensitive loads at start-up. An integrated power-good indicator is available for logic (open-drain) output of the condition of the output of the converter.

#### <span id="page-11-2"></span>**7.2 Functional Block Diagram**



B0150-01



#### <span id="page-12-0"></span>**7.3 Feature Description**

#### **7.3.1 Minimum Pulse Duration**

The TPS40077 devices have limitations on the minimum pulse duration that can be used to design a converter. Reliable operation is assured for nominal pulse durations of 150 ns and above. This places some restrictions on the conversion ratio that can be achieved at a given switching frequency. [Figure](#page-9-0) 14 shows minimum output voltage for a given input voltage and frequency.

#### **7.3.2 Slew Rate Limit On VDD**

The regulator that supplies power for the drivers on the TPS40077 requires a limited rising slew rate on VDD for proper operation if the input voltage is above 10 V. If the slew rate is too great, this regulator can overshoot and damage to the part can occur. To ensure that the part operates properly, limit the slew rate to no more than 0.12  $V/\mu s$  as the voltage at VDD crosses 8 V. If necessary, an R-C filter can be used on the VDD pin of the device. Connect the resistor from the VDD pin to the input supply of the converter. Connect the capacitor from the VDD pin to PGND. There should not be excessive (more than a 200-mV) voltage drop across the resistor in normal operation. This places some constraints on the R-C values that can be used. [Figure](#page-12-1) 22 is a schematic fragment that shows the connection of the R-C slew rate limit circuit. [Equation](#page-12-2) 1 and [Equation](#page-12-3) 2 give values for R and C that limit the slew rate in the worst-case condition.



**Figure 22. Limiting the Slew Rate**

<span id="page-12-3"></span><span id="page-12-2"></span><span id="page-12-1"></span>
$$
C > \frac{V_{IN} - 8 V}{R \times SR}
$$
  
\n
$$
R < \frac{0.2 V}{f_{SW} \times Q_{g(TOT)} + I_{DD}}
$$
 (1)

where

- $V_{VIN}$  is the final value of the input voltage ramp
- $f<sub>SW</sub>$  is the switching frequency
- $Q_{q(TOT)}$  is the combined total gate charge for both upper and lower MOSFETs (from MOSFET data sheet)
- $I_{DD}$  is the TPS40077 input current (3.5 mA maximum)
- SR is the maximum allowed slew rate  $[12 \times 10^4]$  (V/s) ] (V/s)  $(2)$

Copyright © 2007–2019, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLUS714E&partnum=TPS40077) Feedback*

#### **Feature Description (continued)**

#### **7.3.3 Setting The Switching Frequency (Programming The Clock Oscillator)**

<span id="page-13-0"></span>The TPS40077 has independent clock oscillator and PWM ramp generator circuits. The clock oscillator serves as the master clock to the ramp generator circuit. Connecting a single resistor from RT to ground sets the switching frequency of the clock oscillator. The clock frequency is related to  $R<sub>T</sub>$  with [Equation](#page-13-0) 3.

$$
R_{T} = \left(\frac{1}{f_{SW}(kHz) \times 17.82 \times 10^{-6}} - 23\right) k\Omega
$$
\n(3)

#### **7.3.4 Loop Compensation**

Voltage-mode, buck-type converters are typically compensated using Type III networks. Because the TPS40077 uses voltage feed-forward control, the gain of the voltage feed-forward circuit must be included in the PWM gain. The gain of the voltage feed-forward circuit, combined with the PWM circuit and power stage for the TPS40077 is [Equation](#page-13-1) 4.

$$
K_{\text{PWM}} \cong V_{\text{UVLO}(on)} \tag{4}
$$

<span id="page-13-1"></span>The remainder of the loop compensation is performed as in a normal buck converter. Note that the voltage feedforward circuitry removes the input voltage term from the expression for PWM gain. PWM gain is strictly a function of the programmed start-up voltage.

#### **7.3.5 Shutdown and Sequencing**

The TPS40077 can be shut down by pulling the SS pin below 250 mV. In this state, both of the output drivers are in the low-output state, turning off both of the power FETs. This places the output of the converter in a highimpedance state. When shutting down the converter, a crisp pulldown of the SS pin is preferred to a slow pulldown. A slow pulldown could allow the output to be pulled low, possibly sinking current from the load. As a general rule of thumb, the fall time of SS when shutting down the converter should be no more than 1/10th of the control loop crossover frequency. An example of a shutdown interface is shown in [Figure](#page-13-2) 23.

**Figure 23. TPS40077 Shutdown**

<span id="page-13-2"></span>In a similar manner, power supplies based on the TPS40077 can be sequenced by connecting the PGD pin of the first supply to come up to the SS pin of the second supply as shown in [Figure](#page-14-0) 24.





#### **Feature Description (continued)**



**Figure 24. TPS40077 Sequencing**

#### <span id="page-14-0"></span>**7.3.6 Boost and LVBP Bypass Capacitance**

The BOOST capacitance provides a local, low-impedance flying source for the high-side driver. The BOOST capacitor should be a good-quality, high-frequency capacitor. A capacitor with a minimum value of 100-nF is suggested.

The LVBP pin must provide energy for both the synchronous MOSFET and the high-side MOSFET (via the BOOST capacitor). The suggested value for this capacitor is 1-μF ceramic, minimum.

#### **7.3.7 Internal Regulators**

The internal regulators are linear regulators that provide controlled voltages from which the drivers and the internal circuitry operate. The DBP pin is connected to a nominal 8-V regulator that provides power for the driver circuits. This regulator has two modes of operation. At  $V_{DD}$  voltages below 8.5 V, the regulator is in a low-dropout mode of operation and tries to provide as little impedance as possible from VDD to DBP. Above 10 V at  $V_{DD}$ , the regulator regulates DBP to 8 V. Between these two voltages, the regulator remains in the state it was in when  $V_{DD}$  entered this region (see [Figure](#page-10-0) 20). Small amounts of current can be drawn from this pin for other circuit functions, as long as power dissipation in the controller device remains at acceptable levels and junction temperature does not exceed 125°C.

The LVBP pin is connected to another internal regulator that provides 4.2 V (nom) for the operation of lowvoltage circuitry in the controller. This pin can be used for other circuit purposes, but extreme care must be taken to ensure that no extra noise is coupled onto this pin; otherwise, controller performance suffers. Current draw is not to exceed 1 mA. See [Figure](#page-10-1) 21 for typical output voltage at this pin.

#### **7.3.8 Power Dissipation**

<span id="page-14-1"></span>The power dissipation in the TPS40077 is largely dependent on the MOSFET driver currents and the input voltage. The driver current is proportional to the total gate charge, Qg, of the external MOSFETs. Driver power (neglecting external gate resistance) can be calculated with [Equation](#page-14-1) 5.

$$
P_D = Q_g \times V_{DR} \times f_{SW}
$$
 (Watts/driver)

where

 $V_{DR}$  is the driver output voltage (5) (5)

<span id="page-14-2"></span>The total power dissipation in the TPS40077, assuming the same MOSFET is selected for both the high-side and synchronous rectifier, is described in [Equation](#page-14-2) 6 or [Equation](#page-15-1) 7.

$$
P_T = \left(\frac{2 \times P_D}{V_{DR}} + I_Q\right) \times V_{IN} \quad \text{(Watts)}
$$

(6)

#### **Feature Description (continued)**

or

 $I_Q$   $\times$   $V_{IN}$  (Watts)

where  $I_{\Omega}$  is the quiescent operating current (neglecting drivers) (7)

<span id="page-15-1"></span> $P_T = (2 \times Q_g \times f_{SW} +$ <br>where  $I_Q$  is the quiescer<br>maximum power capabil<br>The thermal impedance<br>r flow, is 37°C/W. See tled<br>information on Powe<br>maximum allowable pack<br>and the pack<br>i.1.<br> $P_T = \frac{T_J - T_A}{2}$  (Watts) The maximum power capability of the TPS40077 PowerPAD package is dependent on the layout as well as air flow. The thermal impedance from junction to air, assuming 2-oz. copper trace and thermal pad with solder and no air flow, is 37°C/W. See the application report titled *PowerPAD Thermally Enhanced Package* ([SLMA002](http://www.ti.com/lit/pdf/SLMA002)) for detailed information on PowerPAD package mounting and usage.

The maximum allowable package power dissipation is related to ambient temperature by [Equation](#page-15-2) 8. For  $\theta_{JA}$ , see [Table](#page-15-3) 1.

$$
P_T = \frac{T_J - T_A}{\theta_{JA}} \text{ (Watts)}
$$

(8)

<span id="page-15-3"></span><span id="page-15-2"></span>

#### **Table 1. Package Dissipation Ratings**

<span id="page-15-0"></span>(1) For more information on the board and the methods used to determine ratings, see the *PowerPAD Thermally Enhanced Package* application report ([SLMA002\)](http://www.ti.com/lit/pdf/SLMA002).

<span id="page-15-4"></span>Substituting [Equation](#page-15-1) 8 into Equation 7 and solving for  $f_{SW}$  yields the maximum operating frequency for the TPS40077. The result is described in [Equation](#page-15-4) 9.

$$
f_{SW} = \frac{\left( \left[ \frac{(T_J - T_A)}{(\theta_{JA} \times V_{DD})} \right] - I_Q \right)}{(2 \times Q_g)}
$$
 (Hz)

(9)

#### <span id="page-15-6"></span>**7.3.9 Boost Diode**

The TPS40077 series has internal diodes to charge the boost capacitor connected from SW to BOOST. The drop across these diodes is rather large, 1.4 V nominal, at room temperature. If this drop is too large for a particular application, an external diode may be connected from DBP (anode) to BOOST (cathode). This provides significantly improved gate drive for the high-side FET, especially at lower input voltages.

#### **7.3.10 Synchronous Rectifier Control**

[Table](#page-15-5) 2 describes the state of the rectifier MOSFET control under various operating conditions.

#### **Table 2. Synchronous Rectifier MOSFET States**

<span id="page-15-5"></span>

**STRUMENTS** 



For proper operation, the total gate charge of the MOSFET connected to LDRV must be less than 50 nC.

#### <span id="page-16-0"></span>**7.4 Programming**

#### **7.4.1 Programming The Ramp Generator Circuit and UVLO**

The ramp generator circuit provides the actual ramp used by the PWM comparator. The ramp generator provides voltage feed-forward control by varying the PWM ramp slope with line voltage, while maintaining a constant ramp magnitude. Varying the PWM ramp directly with line voltage provides excellent response to line variations, because the PWM is not required to wait for loop delays before changing the duty cycle. (See [Figure](#page-16-1) 25).

<span id="page-16-2"></span>The PWM ramp must reach approximately 1 V in amplitude during a clock cycle, or the PWM is not allowed to start. The PWM ramp time is programmed via a single resistor ( $R_{KFF}$ ) connected from KFF VDD.  $R_{KFF}$ , V<sub>START</sub>, and  $R_T$  are related by (approximately) [Equation](#page-16-2) 10.

$$
R_{KFF} = 0.131 \times R_{T} \times V_{UVLO(0n)} - 1.61 \times 10^{-3} \times V_{UVLO(0n)}^2 + 1.886 \times V_{UVLO} - 1.363 - 0.02 \times R_{T} - 4.87 \times 10^{-5} \times R_{T}^2
$$

where

- $R_T$  and  $R_{KFF}$  are in kΩ
- $V_{UVLO(0n)}$  is in V (10)

This yields typical numbers for the programmed start-up voltage. The minimum and maximum values may vary up to  $\pm 15\%$  from this number. [Figure](#page-9-2) 16 through Figure 18 show the typical relationship of  $V_{UVLO(0n)}$ ,  $V_{UNLO(off)}$ and  $R_{KFF}$  at three common frequencies.

The programmable UVLO circuit incorporates 20% hysteresis from the start voltage to the shutdown voltage. For example, if the start-up voltage is programmed to be 10 V, the controller starts when  $V_{DD}$  reaches 10 V and shuts down when  $V_{DD}$  falls below 8 V. The maximum duty cycle begins to decrease as the input voltage rises to twice the start-up voltage. Below this point, the maximum duty cycle is as specified in the *Electrical [Characteristics](#page-5-0)*. Note that with this scheme, the theoretical maximum output voltage that the converter can produce is approximately two times the programmed start-up voltage. For design, set the programmed start-up voltage equal to or greater than the desired output voltage divided by maximum duty cycle (85% for frequencies 500 kHz and below). For example, a 5-V output converter should not have a programmed start-up voltage below 5.9 V. [Figure](#page-16-1) 25 shows the theoretical maximum duty cycle (typical) for various programmed start-up voltages.



<span id="page-16-1"></span>**Figure 25. Voltage Feed-Forward and PWM Duty Cycle Waveforms**

# **NSTRUMENTS**

### **Programming (continued)**

### **7.4.2 Programming Soft Start**

TPS40077 uses a closed-loop approach to ensure a controlled ramp on the output during start-up. Soft start is programmed by connecting an external capacitor  $(C_{SS})$  from the SS pin to GND. This capacitor is charged by a fixed current, generating a ramp signal. The voltage on SS is level-shifted down approximately 1 V and fed into a separate noninverting input to the error amplifier. The loop is closed on the lower of the level-shifted SS voltage or the 700-mV internal reference voltage. Once the level-shifted SS voltage rises above the internal reference voltage, output-voltage regulation is based on the internal reference. To ensure a controlled ramp-up of the output voltage, the soft-start time should be greater than the  $L-C<sub>OUT</sub>$  time constant or [Equation](#page-17-0) 11.

$$
t_{\text{START}} \ge 2\pi \times \sqrt{L \times C_{\text{OUT}}}
$$
\n(11)

<span id="page-17-0"></span> $t_{\text{START}} \geq 2\pi \times \sqrt{1}$ <br>that there is a dir<br>is, the higher the<br>. For a desired so<br> $C_{SS} = t_{SS} \times \frac{I_{SS}}{V_{FB}}$ Note that there is a direct correlation between t<sub>START</sub> and the input current required during start-up. The lower  $t_{\text{START}}$  is, the higher the input current required during start-up, because the output capacitance must be charged faster. For a desired soft-start time, the soft-start capacitance,  $C_{SS}$ , can be found from [Equation](#page-17-1) 12.

$$
C_{SS} = t_{SS} \times \frac{I_{SS}}{V_{FB}}
$$
 (12)

#### <span id="page-17-1"></span>**7.4.3 Programming Short-Circuit Protection**

The TPS40077 uses a two-tier approach for short-circuit protection. The first tier is a pulse-by-pulse protection scheme. Short-circuit protection is implemented on the high-side MOSFET by sensing the voltage drop across the MOSFET when its gate is driven high. The MOSFET voltage is compared to the voltage dropped across a resistor ( $R_{ILIM}$ ) connected from  $V_{VDD}$  to the ILIM pin when driven by a constant-current sink. If the voltage drop across the MOSFET exceeds the voltage drop across the ILIM resistor, the switching pulse is immediately terminated. The MOSFET remains off until the next switching cycle is initiated. This is illustrated in [Figure](#page-17-2) 26.



<span id="page-17-2"></span>**Figure 26. Switching and Current-Limit Waveforms and Timing Relationship**



#### **Programming (continued)**

In addition, just prior to the high-side MOSFET turning on, the ILIM pin is pulled down to approximately half of  $V<sub>VDD</sub>$ . The ILIM pin is allowed to return to its nominal value after one of two events occurs. If the SW node rises to within approximately 2 V of  $V_{VDD}$ , the device allows ILIM to go back to its nominal value. This is illustrated in [Figure](#page-17-2) 26(A). T1 is the delay time from the internal PWM signal being asserted and the rise of SW. This includes a driver delay of 50 ns, typical. T2 is the reaction time of the sensing circuit that allows ILIM to start to return to its nominal value, typically 20 ns. The second event that can cause ILIM to return to its nominal value is for an internal timeout to expire. This is illustrated in [Figure](#page-17-2) 26(B) as T3. Here SW never rises to  $V_{VDD}$  – 2 V, for whatever reason, and the internal timer times out, releasing the ILIM pin.

Prior to ILIM starting back to its nominal value, overcurrent sensing is not enabled. In normal operation, this ensures that the SW node is at a higher voltage than ILIM when overcurrent sensing starts, avoiding false trips while allowing for a quicker blanking delay than would ordinarily be possible. Placing a capacitor across  $R_{\text{lLM}}$ sets an exponential approach to the normal voltage at the ILIM pin. This exponential decay of the overcurrent threshold can be used to compensate for ringing on the SW node after its rising edge and to help compensate for slower-turnon FETs. Choosing the proper capacitance requires care. If the capacitance is too large, the voltage at ILIM does not approach the desired overcurrent level quickly enough, resulting in an apparent shift in overcurrent threshold as pulse duration changes. As a general rule, it is best to make the time constant of the R-C at the ILIM pin 0.2 times or less of the nominal pulse duration of the converter as shown in [Equation](#page-19-0) 17.

Also, the comparator that uses ILIM and SW to determine if an overcurrent condition exists has a clamp on its SW input. This clamp makes the SW node never appear to fall more than 1.4 V (approximately, could be as much as 2 V at –40°C) below V<sub>VDD</sub>. When ILIM is more than 1.4 V below V<sub>VDD</sub>, the overcurrent circuit is effectively disabled.

The second-tier protection incorporates a fault counter. The fault counter is incremented on each cycle with an overcurrent pulse and decremented on a clock cycle without an overcurrent pulse. When the counter reaches seven (7), a fault condition is declared by the controller. When this happens, the outputs are placed in a state defined in [Table](#page-15-5) 2. Seven soft-start cycles are initiated (without activity on the HDRV and LDRV outputs) and the PWM is disabled during this period. The counter is decremented on each soft-start cycle. When the counter is decremented to zero, the PWM is re-enabled and the controller attempts to restart. If the fault has been removed, the output starts up normally. If the output is still present, the counter counts seven overcurrent pulses and re-enters the second-tier fault mode. Refer to [Figure](#page-19-1) 27 for typical fault-protection waveforms.

<span id="page-18-0"></span>In [Equation](#page-18-0) 13, the minimum short-circuit limit setpoint ( $I_{SCP(min)}$ ) depends on t<sub>START</sub>, C<sub>OUT</sub>, V<sub>OUT</sub>, ripple current in the inductor ( $I_{RIPPLE}$ ), and the load current at turnon ( $I_{LOAD}$ ).

$$
I_{\text{SCP}(min)} > \left(\frac{C_{\text{OUT}} \times V_{\text{OUT}}}{t_{\text{START}}}\right) + I_{\text{LOAD}} + \left(\frac{I_{\text{RIPPLE}}}{2}\right)
$$
\n(13)

<span id="page-18-1"></span>The short-circuit limit programming resistor  $(R_{ILM})$  is calculated from [Equation](#page-18-1) 14.

$$
R_{\text{ILIM}} = \frac{I_{\text{SCP}} \times R_{\text{DS}(onMAX)} + V_{\text{ILIM (offset)}}}{I_{\text{ILIM}}} \Omega
$$

where

- $I<sub>ILIM</sub>$  is the current into the ILIM pin (110 μA, typical)
- $V_{ILIM(offset)}$  is the offset voltage of the ILIM comparator (-50 mV, typical)
- $I_{\text{SCP}}$  is the short-circuit protection current (14)

<span id="page-18-3"></span><span id="page-18-2"></span>To find the range of the overcurrent values, use [Equation](#page-18-2) 15 and [Equation](#page-18-3) 16.

$$
R_{\text{ILIM}} = \frac{S_{\text{C}}P_{\text{M}} + S_{\text{D}}\text{S(ONMAX)}}{I_{\text{ILIM}}}
$$
 Q  
where  

$$
I_{\text{ILIM}} = \frac{I_{\text{ILIM}} + S_{\text{D}}\text{S(ONMAX)}}{I_{\text{ILIM}}}
$$
 is the current into the ILIM pin (110 µA, typical)  

$$
I_{\text{NLM}} = \frac{V_{\text{ILIM}}\text{S(1000)}}{V_{\text{ILIM}}}
$$
 is the offset voltage of the ILIM comparator (-50 mV, typical)  
in the range of the overcurrent values, use Equation 15 and Equation 16.  

$$
I_{\text{SCP(max)}} = \frac{1.09 \times I_{\text{ILIM(max)}} \times R_{\text{ILIM}} - 0.09 \times R_{\text{VDD}} \times I_{\text{R}_{\text{VDD}}} - 0.045 \text{ V} + 75 \text{ mV}}{R_{\text{DS(ON/min}}}
$$
 (A) (15)

$$
I_{\text{SCP}(max)} = \frac{1.09 \times I_{\text{ILIM}(min)} \times R_{\text{ILIM}} - 0.09 \times R_{\text{VDD}}}{R_{\text{DS}(ON)min}} \tag{A}
$$
\n
$$
I_{\text{SCP}(min)} = \frac{1.09 \times I_{\text{ILIM}(min)} \times R_{\text{ILIM}} - 0.09 \times R_{\text{VDD}} \times I_{R_{\text{VDD}}} - 0.045 \text{ V} + 30 \text{ mV}}{R_{\text{DS}(ON)max}} \tag{A}
$$
\n
$$
(16)
$$

**Programming (continued)**

that may exist.

 $C_{\text{ILIM(max)}} = \frac{V_{\text{OUT}} \times 0.2}{V_{\text{avg}} \times R_{\text{avg}} \times 0.2}$ 

 $\frac{U}{V_{IN} \times R_{ILIM} \times f_{SW}}$  (Farads)

applications, consider using half the maximum value above.

<span id="page-19-0"></span>The ILIM capacitor maximum value can be found from [Equation](#page-19-0) 17.





The TPS40077 provides short-circuit protection only. Therefore, it is recommended that the minimum short-circuit protection level be placed at least 20% above the maximum output current required from the converter. The maximum output of the converter should be the steady state maximum output plus any transient specification

Note that this is a recommended maximum value. If a smaller value can be used, it should be. For most

<span id="page-19-1"></span>**Figure 27. Typical Fault Protection Waveforms**

*Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLUS714E&partnum=TPS40077) Feedback* Copyright © 2007–2019, Texas Instruments Incorporated



#### <span id="page-20-0"></span>**8 Application and Implementation**

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### <span id="page-20-1"></span>**8.1 Application Information**

The TPS40077 allows the user to construct synchronous voltage-mode buck converters with inputs ranging from 4.5 V to 28 V and outputs as low as 700 mV. Predictive Gate Drive circuitry optimizes switching delays for increased efficiency and improved converter output-power capability. Voltage feed-forward is employed to ease loop compensation for wide-input-range designs and provide better line transient response.

The TPS40077 incorporates circuitry to allow startup into a preexisting output voltage without sinking current from the source of the preexisting output voltage. This avoids damaging sensitive loads at start-up. An integrated power-good indicator is available for logic (open-drain) output of the condition of the output of the converter.

#### <span id="page-20-2"></span>**8.2 Typical Applications**

#### **8.2.1 Buck Regulator 8-V to 16-V Input, 1.8-V Output at 10 A**



#### **Figure 28. Schematic Diagram**

#### *8.2.1.1 Design Requirements*

[Table](#page-21-0) 3 lists the design specifications and [Table](#page-21-1) 4 lists the bill of materials for this buck regulator application example.

Copyright © 2007–2019, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLUS714E&partnum=TPS40077) Feedback*



### **Typical Applications (continued)**

#### **Table 3. Characteristics**

<span id="page-21-0"></span>

(1) Voltage accuracy is dependent on resistor tolerance and reference accuracy. Line and load regulation are calculated with respect to the actual set point voltage.

<span id="page-21-1"></span>

#### **Table 4. Bill of Materials**





#### **Table 4. Bill of Materials (continued)**

#### *8.2.1.2 Detailed Design Procedure*

#### **8.2.1.2.1 Power Train Components**

#### *8.2.1.2.1.1 Output Inductor, LOUT*

The output inductor is one of the most important components to select. It stores the energy necessary to keep the output regulated when the switch FET is turned off. The value of the output inductor dictates the peak and RMS currents in the converter. These currents are important when selecting other components. [Equation](#page-22-0) 18 can be used to calculate a value for LOUT for this module which operates at a switching frequency (f) of 300 kHz.

$$
LOUT = \frac{V_{OUT}}{V_{IN(max)}} \times \frac{V_{IN(max)} - V_{OUT}}{f_s \times I_{RIPPLE}}
$$
\n(18)

<span id="page-22-0"></span> $I_{\sf RIPPLE}$  is the allowable ripple in the inductor. Select  $I_{\sf RIPPLE}$  to be between 20% and 30% of maximum  $I_{\sf OUT}$ . For this design, I<sub>RIPPLE</sub> of 2.5 A was selected. Calculated LOUT is 2.13 μH. A standard inductor with value of 2.5 μH was chosen. This will reduce  $I_{RIPPLE}$  by about 17% to 2.07 A.

This  $I_{RIPPLE}$  value can be used calculate the rms and peak current flowing in LOUT with [Equation](#page-23-0) 19. Note that this peak current is also seen by the switching FET and synchronous rectifier.

Copyright © 2007–2019, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLUS714E&partnum=TPS40077) Feedback*

**NSTRUMENTS** 

EXAS

$$
I_{LOUT\_RMS} = \sqrt{I_{OUT}^2 + \frac{I_{RIPPLE}^2}{12}} = 10.02 \text{ A}
$$
 (19)

<span id="page-23-0"></span> $I_{\text{LOUT\_RMS}} = \sqrt{I_{\text{OUT}}} + \frac{I_{\text{RIPPLE}}} {12}$ <br>
sower loss from the selected ind<br>
1 from the Coilcraft Web site,<br>
tion 20.<br>  $I_{\text{PK}} = I_{\text{OUT}} + \frac{I_{\text{RIPPLE}}} {2} = 11.03 \text{ A}$ The power loss from the selected inductor DCR is 357 mW. The ac core loss for this Coilcraft inductor may be found from the Coilcraft Web site, where there is a loss [calculator.](http://www.coilcraft.com/apps/loss/loss_1.cfm) The loss is 179 mW calculated with [Equation](#page-23-1) 20.

$$
I_{PK} = I_{OUT} + \frac{I_{RIPPLE}}{2} = 11.03 \text{ A}
$$
 (20)

<span id="page-23-1"></span>The inductor is selected with a saturation current higher than this current plus the current that is developed charging the output capacitance during the soft-start interval.

#### *8.2.1.2.1.2 Output Capacitor, COUT, ELCO and MLCC*

Several parameters must be considered when selecting the output capacitor. The capacitance value should be selected based on the output overshoot, V<sub>OVER</sub>, and undershoot, V<sub>UNDER</sub>, during a transient load, I<sub>STEP</sub>, on the converter. The equivalent series resistance (ESR) is chosen to allow the converter to meet the output ripple specification,  $V_{RIPPLE}$ . The voltage rating must be greater than the maximum output voltage. Another parameter to consider is equivalent series inductance, which is important in fast-transient load situations. Also, size and technology can be factors when choosing the output capacitor. In this design, a large-capacitance electrolytic type capacitor, COUT ELCO, is used to meet the overshoot and undershoot specifications. Its ESR is chosen to meet the output ripple specification. Smaller multiple-layer ceramic capacitors, COUT MLCC, are used to filter high-frequency noise.

<span id="page-23-2"></span> $\overline{2}$ The minimum required capacitance and maximum ESR can be calculated using [Equation](#page-23-2) 21, [Equation](#page-23-3) 22, and [Equation](#page-23-4) 23.

$$
COUT = \frac{LOUT \times I_{STEP}^2}{2 \times V_{UNDER} \times D_{max} \times (V_{IN} - V_{OUT})}
$$
\n(21)

<span id="page-23-3"></span>
$$
COUT = \frac{LOUI \times I_{STEP}}{2 \times V_{OVER} \times V_{OUT}}
$$
 (22)

$$
ESR = \frac{V_{RIPPLE}}{I_{RIPPLE}} \tag{23}
$$

<span id="page-23-4"></span>The capacitance for COUT should be greater than 444  $\mu$ F, and its ESR should be less than 12 m $\Omega$ . The 470μF/6.3-V capacitor from Panasonic's FC series was chosen. Its ESR is 160 mΩ. MLCCs of 47 μF and 22 μF/16 V are also added in parallel to achieve the required ESR and to reduce high-frequency noise.

#### *8.2.1.2.1.3 Input Capacitor, CIN ELCO and MLCC*

The input capacitor is selected to handle the ripple current of the buck stage. Also, a relatively large capacitance is used to keep the ripple voltage on the supply line low. This is especially important where the supply line has high impedance. It is recommended however, that the supply-line impedance be kept as low as possible.

<span id="page-23-5"></span>The input-capacitor ripple current can be calculated using [Equation](#page-23-5) 24.

$$
I_{CAP(RMS)} = \sqrt{\left[ \left( I_{OUT} - I_{IN(AVG)} \right)^{2} + \frac{I_{RIPPLE}}{12} \right] \times D + I_{IN(AVG)}^{2} \times (1 - D)} \tag{24}
$$

 $I_{IN(AVG)}$  is the average input current. This is calculated simply by multiplying the output dc current by the duty cycle. The ripple current in the input capacitor is 3.3 A. An 1812 MLCC using X5R material has a typical dissipation factor of 5%. For a 22-μF capacitor at 300 kHz, the ESR is approximately 4 mΩ. Two capacitors are used in parallel, so the power dissipation in each capacitor is less than 11 mW.

A 470-μF/16-V electrolytic is added to maintain the voltage on the input rail.



#### *8.2.1.2.1.4 Switching MOSFET, QSW*

The following key parameters must be met by the selected MOSFET.

- Drain source voltage,  $V_{ds}$ , must be able to withstand the input voltage plus spikes that may be on the switching node. For this design a  $V_{ds}$  rating of 30 volts is recommended.
- <span id="page-24-0"></span>Drain current,  $I_D$ , at 25°C, must be greater than that calculated using [Equation](#page-24-0) 25.

$$
I_{\text{QSW(RMS)}} = \sqrt{\frac{V_{\text{OUT}}}{V_{\text{IN(MIN)}}}} \times \left[ I_{\text{OUT(MAX)}}^2 + \frac{I_{\text{RIPPLE}}^2}{12} \right]
$$

- With the parameters specified, the calculation of  $I_{OSW(RMS)}$  should be greater than 5 A.
- Gate source voltage,  $V_{\text{gs}}$ , must be able to withstand the gate voltage from the control IC. For the TPS40077, this is 11 V.

Once the above boundary parameters are defined, the next step in selecting the switching MOSFET is to select the key performance parameters. Efficiency is the performance characteristic which drives the other selection criteria. Target efficiency for this design is 90%. Based on 1.8-V output and 10 A, this equates to a power loss in the converter of 1.8 W. Based on this figure, a target of 0.6 W dissipated in the switching FET was chosen.

<span id="page-24-3"></span><span id="page-24-1"></span>[Equation](#page-24-2) 26 through Equation 29 can be used to calculate the power loss,  $P_{OSW}$ , in the switching MOSFET.

$$
P_{\text{QSW}} = P_{\text{CON}} + P_{\text{SW}} + P_{\text{GATE}} \tag{26}
$$
\n
$$
P_{\text{CON}} = R_{\text{DS(on)}} \times I_{\text{QSW(RMS)}}^2 = R_{\text{DS(on)}} \times \frac{V_{\text{OUT}}}{V_{\text{IN}}} \times \left[ I_{\text{out}}^2 + \frac{I_{\text{RIPPLE}}^2}{12} \right] \tag{27}
$$

<span id="page-24-4"></span>
$$
P_{SW} = V_{IN} \times f_S \times \left[ \frac{\left( I_{OUT} + \frac{I_{RIPPLE}}{2} \right) \times \left( Q_{gs1} + Q_{gd} \right)}{I_g} + \frac{Q_{OSS(SW)} + Q_{OSS(SR)}}{12} \right]
$$
\n
$$
P_{SUT} = Q_{CUT} \times V_{C} \times f_{VU} \tag{28}
$$

$$
P_{GATE} = Q_{g(TOT)} \times V_g \times f_{SW}
$$
 (29)

<span id="page-24-2"></span>where

 $P_{CON}$  = conduction losses

 $P_{SW}$  = switching losses

 $P_{GATE}$  = gate-drive losses

 $Q_{\text{od}}$  = drain-source charge or Miller charge

 $Q_{gs1}$  = gate-source post-threshold charge

 $I_{\alpha}$  = gate-drive current

 $Q<sub>OSS(SW)</sub>$  = switching MOSFET output charge

 $Q<sub>OSS(SR)</sub>$  = synchronous MOSFET output charge

 $Q_{q(TOT)}$  = total gate charge from zero volts to the gate voltage

$$
V_g
$$
 = gate voltage

If the total estimated loss is split evenly between conduction and switching losses, [Equation](#page-24-3) 27 and [Equation](#page-24-4) 28 yield preliminary values for  $R_{DS(on)}$  and ( $Q_{gs1} + Q_{gd}$ ). Note output losses due to  $Q_{OSS}$  and gate losses have been ignored here. Once a MOSFET is selected, these parameters can be added.

The switching MOSFET for this design should have an R<sub>DS(on)</sub> of less than 8 mΩ. The sum of Q<sub>gd</sub> and Q<sub>gs</sub> should be approximately 4 nC.

(25)

 $(26)$ 

#### **[TPS40077](http://www.ti.com/product/tps40077?qgpn=tps40077)** SLUS714E –JANUARY 2007–REVISED JUNE 2019 **[www.ti.com](http://www.ti.com)**

It may not always be possible to get a MOSFET which meets both these criteria, so a compromise may be necessary. Also, by selecting different MOSFETs close to these criteria and calculating power loss, the final selection can be made. It was found that the Si7860DP MOSFET from Vishay semiconductor gave reasonable results. This device has an R<sub>DS(on)</sub> of 8 mΩ and a (Q<sub>as1</sub> + Q<sub>ad</sub>) of 5 nC. The estimated conduction losses are 0.115 W and the switching losses are 0.276 W. This gives a total estimated power loss of 0.391 W versus 0.6 W for our initial boundary condition. Note this does not include gate losses of approximately 71 mW and output losses of 20 mW.

#### *8.2.1.2.1.5 Rectifier MOSFET, QSR*

Similar criteria to the foregoing can be used for the rectifier MOSFET. There is one significant difference: due to the body diode conducting, the rectifier MOSFET switches with zero voltage across its drain and source, so effectively with zero switching losses. However, there are some losses in the body diode. These are minimized by reducing the delay time between the transition from the switching MOSFET turnoff to rectifier MOSFET turnon and vice-versa. The TPS40077 incorporates TI's proprietary Predictive Gate Drive circuitry (PGD), which helps reduce these delays to around 10 ns.

<span id="page-25-0"></span>To calculate the losses in the rectifier MOSFET, use [Equation](#page-25-0) 30 through [Equation](#page-25-1) 33.

$$
P_{\text{QSR}} = P_{\text{CON}} + P_{\text{BD}} + P_{\text{GATE}} \tag{30}
$$
\n
$$
P_{\text{QSR}} = P_{\text{CON}} + \left[1 - \frac{V_{\text{OUT}}}{4} + 1 + \frac{V_{\text{OUT}}}{2} + 1\right] \times \left[1 - \frac{2}{1} \left[\frac{V_{\text{EPPLE}}}{2}\right] \right]
$$

$$
P_{\text{CON}} = R_{DS(on)} \times \left[ 1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}} - (t_1 + t_2) \times t_S \right] \times \left[ 1_{\text{out}}^2 + \frac{I_{\text{RIPPLE}}^2}{12} \right]
$$
(31)

$$
P_{BD} = V_f \times I_{OUT} \times (t_1 + t_2) \times f_S
$$
 (32)

$$
P_{GATE} = Q_{g(TOTAL)} \times V_g \times \times f_S
$$

where

- $P_{BD}$  = body diode losses
- $t_1$  = body diode conduction prior to turnon of channel = 12 ns for PGD
- $t_2$  = body diode conduction after turnoff of channel = 12 ns for PGD
- $V_f =$  body diode forward voltage  $(33)$

<span id="page-25-1"></span> $P_{\text{GATE}} = Q_{g(TOTAL)} \times V_g \times \times$ <br>
where<br>
•  $P_{\text{BD}} = \text{body diode losses}$ <br>
•  $t_1 = \text{body diode conduction}$ <br>
•  $t_2 = \text{body diode conduction}$ <br>
•  $V_f = \text{body diode forward with a string of the body diode losses.}$ <br>
23 Particular body diode losses bown at this time, so assume C, a target  $R_{DS(on)}$  of 5 mQ was con Estimating the body diode losses based on a forward voltage of 1 V gives 0.072 W. The gate losses are unknown at this time, so assume 0.1-W gate losses. This leaves 0.428 W for conduction losses. Using this figure, a target  $R_{DS(on)}$  of 5 m $\Omega$  was calculated.

The Si7336ADP from Vishay was chosen. Using the parameters from its data sheet, the actual expected power losses are calculated. Conduction loss is 0.317 W, body diode loss is 0.072 W, and the gate loss is 0.136W. This totals 0.525 W associated with the rectifier MOSFET.

Two other criteria should be verified before finalizing on the rectifier MOSFET. One is the requirement to ensure that predictive gate drive functions correctly. The turnoff delay of the Si7336ADP is 97 ns. The minimum turnoff delay of the Si7860DP is 25 ns. Together these devices meet the 130-ns requirement.

Secondly, the ratio between  $C_{gs}$  and  $C_{qd}$  should be greater than 1. The Si7336ADP easily meets this criterion. This helps reduce the risk of dv/dt-induced turnon of the rectifier MOSFET. If this is likely to be a problem, a small resistor may be added in series with the boost capacitor, CBOOST.

#### *8.2.1.2.1.6 Timing Resistor, R<sup>T</sup>*

<span id="page-25-2"></span>The timing resistor is calculated using [Equation](#page-25-2) 34.

$$
R_T = \frac{1}{f_S \times 17.82 \times 10^{-6}} - 23
$$

This gives a resistor value of 165 kΩ. The nominal frequency using this resistor is 300 kHz.

#### *8.2.1.2.1.7 Feed-Forward and UVLO Resistor, RKFF*

A resistor connected to the KFF pin of the IC feeds into the ramp generator. This resistor provides current into the ramp generator proportional to the input voltage. The ramp is then adjusted to compensate for different input voltages. This provides the voltage feed-forward feature of the TPS40077.

(34)



<span id="page-26-0"></span>The same resistor also sets the undervoltage lockout point. The input start voltage should be used to calculate a value for  $R_{KFF}$ . For this module, the minimum input voltage is 8 V; however, due to tolerances in the IC, a start voltage of 10% less than the minimum input voltage is selected. The start voltage for  $R_{KFF}$  calculation is 7.2 V. Using [Equation](#page-26-0) 35,  $R_{KFF}$  can be selected.

$$
R_{KFF} = 0.131 \times R_{T} \times V_{UVLO(on)} - 1.61 \times 10^{-3} \times V_{UVLO(on)}^{2} + 1.886 \times V_{UVLO} - 1.363 - 0.02 \times R_{T}
$$
  
- 4.87 × 10<sup>-5</sup> × R<sub>T</sub><sup>2</sup>  
where

•  $R_{KF}$  and  $R_T$  are in kΩ (35)

[Equation](#page-26-0) 35 gives an R<sub>KFF</sub> value of 156 kΩ. The closest lower standard value of 154 kΩ should be selected. This gives a minimum start voltage of 7.1 V.

#### *8.2.1.2.1.8 Soft-Start Capacitor, CSS*

It is good practice to limit the rise time of the output voltage. This helps prevent output overshoot and possible damage to the load. The selection of the soft-start time is arbitrary. It must meet one condition: it should be greater than the time constant of the output filter, LOUT and COUT. This time is given by [Equation](#page-26-1) 36.

$$
t_{\text{START}} \geq 2\pi \times \sqrt{\text{LOUT} \times \text{COUNT}}
$$

(36)

<span id="page-26-1"></span> $t_{\text{START}} \geq 2\pi \times \sqrt{\text{LOU}}$ <br>
soft-start time must be<br>
input current during<br>
uum short-circuit curre<br>  $C_{SS} = \frac{I_{SS}}{V_{\text{max}}} \times t_{\text{START}}$ The soft-start time must be greater than 0.23 ms. A time of 0.75 ms was chosen. This time also helps limit the initial input current during start-up so that the peak current plus the capacitor start-up current is less than the minimum short-circuit current. The value of CSS can be calculated using [Equation](#page-26-2) 37.

$$
C_{SS} = \frac{I_{SS}}{V_{FB}} \times t_{STAT}
$$
 (37)

A standard 15-nF MLCC capacitor was chosen. The calculated start time using this capacitor is 0.875 ms.

#### *8.2.1.2.1.9 Short-Circuit Protection, RILIM and CILIM*

<span id="page-26-2"></span> $C_{SS} = \frac{1SS}{V_{FB}} \times t_{START}$ <br>
and 15-nF MLCC capacitor<br>
2.1.9 Short-Circuit Protection,<br>
circuit protection is programm<br>
witching MOSFET selected are<br>
inductor peak current, the original by Equation 38. A short-circulum<br>  $V_{SC$ Short-circuit protection is programmed using the  $R_{ILM}$  resistor. Selection of this resistor depends on the  $R_{DS(on)}$  of the switching MOSFET selected and the required short-circuit current trip point,  $I_{\text{SCP}}$ . The minimum  $I_{\text{SCP}}$  is limited by the inductor peak current, the output voltage, the output capacitor, and the soft-start time. Their relationship is given by [Equation](#page-26-3) 38. A short-circuit current trip point greater than that calculated by [Equation](#page-26-3) 38 should be used.

$$
I_{\text{SCP}} \ge \frac{\text{COUNT} \times V_{\text{OUT}}}{t_{\text{STAT}}} + I_{\text{PK}} \tag{38}
$$

<span id="page-26-4"></span><span id="page-26-3"></span>The minimum short-circuit current trip point for this design is 12.25 A. This value is used in [Equation](#page-26-4) 39 to calculate the minimum  $R_{ILIM}$  value.

$$
R_{ILIM} = \frac{I_{SCP} \times R_{DS(on)MAX} + V_{ILIM(Max)}}{I_{LIM(Min)}}
$$
\n(39)

<span id="page-26-5"></span> $R_{I \perp M}$  is calculated to be 1.17 kΩ, and a 1.2-kΩ resistor is used to verify that the short-circuit current requirements are met. The minimum and maximum short-circuit current can be calculated using [Equation](#page-26-5) 40 and [Equation](#page-26-6) 41.

$$
I_{\text{SCP}(MIN)} = \frac{I_{\text{ILIM}(MIN)} \times R_{\text{ILIM}(MIN)} - V_{\text{ILIM}(MAX)}}{R_{\text{DS}(on)MAX}}
$$
\n
$$
I_{\text{SCP}(MAX)} = \frac{I_{\text{ILIM}(MAX)} \times R_{\text{ILIM}(MAX)} - V_{\text{ILIM}(MIN)}}{R_{\text{DS}(on)MIN}}
$$
\n(41)

<span id="page-26-6"></span>where:  $V_{ILIM(MAX)}$  and  $V_{ILIM(MIN)}$  are maximum and minimum voltages across the high side FET when it is turned on, taking into account temperature variations.

The minimum  $I_{\text{SCP}}$  is 12.25 A, and the maximum is 34 A.

Copyright © 2007–2019, Texas Instruments Incorporated *Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLUS714E&partnum=TPS40077) Feedback*

**ISTRUMENTS** 

**FXAS** 

(42)

<span id="page-27-0"></span>It is also recommended to add a small capacitor,  $C_{ILM}$ , across  $R_{ILM}$ . The value of this capacitor should be about half the value calculated in [Equation](#page-27-0) 42.

$$
C_{\text{ILIM(Max)}} = \frac{V_{\text{OUT}} \times 0.2}{V_{\text{IN}} \times R_{\text{ILIM}} \times f_{\text{S}}}
$$

This equation yields a maximum  $C_{I\sqcup M}$  as 55 pF. A smaller value of 27 pF is chosen is chosen.

#### *8.2.1.2.1.10 Boost Voltage, CBOOST and DBOOST (Optional)*

To be able to drive an N-channel MOSFET in the switch location of a buck converter, a capacitor charge pump or boost circuit is required. The TPS40077 contains the elements for this boost circuit. The designer must only add a capacitor, CBOOST, from the switch node of the buck power stage to the BOOST pin of the IC. Selection of this capacitor is based on the total gate charge of the switching MOSFET and the allowable ripple on the boost voltage,  $\Delta V_{\text{BOOST}}$ . A ripple of 0.2 V is assumed for this design. Using these two parameters and [Equation](#page-27-1) 43, the minimum value for CBOOST can be calculated.

$$
CBOOST > \frac{Q_{g(TOTAL)}}{\Delta V_{BOOST}}
$$
\n(43)

<span id="page-27-1"></span>The total gate charge of the switching MOSFET is 23 nC. A minimum CBOOST of 0.092 μF is required. A 0.1 μF capacitor was chosen. This capacitor must be able to withstand the maximum input voltage plus the maximum voltage on DBP. This is 13.2 V plus 9.0 V, which is 22.2 V. A 50-V capacitor is used.

To reduce losses in the TPS40077 and to increase the available gate voltage for the switching MOSFET, an external diode can be added between the DBP pin and the BOOST pin of the IC. A small-signal Schottky diode should be used here, such as the BAT54.

#### 8.2.1.2.1.11 Closing the Feedback Loop,  $R_{Z1}$ ,  $R_{P1}$ ,  $R_{PZ2}$ ,  $R_{SET1}$ ,  $R_{SET2}$ ,  $C_{Z2}$ ,  $C_{P2}$ , and  $C_{PZ1}$

<span id="page-27-2"></span>A graphical method is used to select the compensation components. This is a standard feed-forward buck converter. Its PWM gain is given by [Equation](#page-27-2) 44.

$$
K_{\text{PWM}} \cong \frac{V_{\text{UVLO}}}{1 \text{ V}} \tag{44}
$$

The ramp voltage is 1 V at the UVLO voltage. Because of the feed-forward compensation, the programmed UVLO voltage is the voltage that sets the PWM gain.

<span id="page-27-3"></span>The gain of the output LC filter is given by [Equation](#page-27-3) 45.

$$
K_{LC} = \frac{1 + s \times ESR \times COUT}{1 + s \times \frac{LOUT}{ROUT} + s^2 \times LOUT \times COUT}
$$
\n(45)

<span id="page-27-4"></span>The PWM and LC gain is [Equation](#page-27-4) 46.

 16.9 dB <sup>G</sup><sup>c</sup> (s) <sup>K</sup>PWM <sup>K</sup>LC VUVLO 1 V <sup>1</sup> s ESR COUT 1 <sup>s</sup> LOUT ROUT s <sup>2</sup> LOUT COUT (46)

<span id="page-27-5"></span>To plot this on a Bode plot, the dc gain must be expressed in dB. The dc gain is equal to KPWM. To express this in dB, take its logarithm and multiply by 20. For this converter, the dc gain is [Equation](#page-27-5) 47.

DCGAIN = 20 × 
$$
log \left[ \frac{V_{UVLO}}{V_{RAMP}} \right]
$$
 = 20 ×  $log(7)$  = 16.9 dB (47)

<span id="page-27-6"></span>Also, the pole and zero frequencies should be calculated. A double pole is associated with the LC and a zero is associated with the ESR of the output capacitor. The frequencies where these occur can be calculated using [Equation](#page-27-6) 48 and [Equation](#page-27-7) 49.

<span id="page-27-7"></span>
$$
f_{LC\_Pole} = \frac{1}{2\pi \times \sqrt{LOUT \times COUT}} = 4.3 \text{ kHz}
$$
\n
$$
f_{ESR\_Zero} = \frac{1}{2\pi \times ESR \times COUT} = 2.1 \text{ kHz}
$$
\n(48)



These are shown in the Bode plot of [Figure](#page-28-0) 29.



**Figure 29. PWM and LC Filter Gain**

<span id="page-28-0"></span>The next step is to establish the required compensation gain to achieve the desired overall system response. The target response is to have the crossover frequency between 1/9 and 1/5 times the switching frequency, in order to have a phase margin greater than 45° and a gain margin greater than 6 dB.

A type-III compensation network, shown in [Figure](#page-28-1) 30, was used for this design. This network gives the best overall flexibility for compensating the converter.



**Figure 30. Type-III Compensation With the TPS40077**

<span id="page-28-1"></span>A typical Bode plot for this type of compensation network is shown in [Figure](#page-29-0) 31.





**Figure 31. Type-III Compensation Typical Bode Plot**

<span id="page-29-0"></span>f – Frequency – kHz<br>**Figure 31. Type-III Compensation T**<br>d the break (pole and zero) frequenci<br>+ R<sub>SET</sub><br>R<sub>SET</sub> The high-frequency gain and the break (pole and zero) frequencies are calculated using [Equation](#page-29-1) 50 through [Equation](#page-29-2) 55.

<span id="page-29-1"></span>
$$
VOUT = VREF \times \frac{R_{Z1} + R_{SET}}{R_{SET}}
$$
\n(50)

<span id="page-29-5"></span>
$$
GAN = R_{PZ2} \times \frac{R_{Z1} + R_{P1}}{R_{Z1} \times R_{P1}}
$$
\n(51)

<span id="page-29-4"></span>
$$
f_{\mathsf{P1}} = \frac{1}{2\pi \times \mathsf{R}_{\mathsf{P1}} \times \mathsf{C}_{\mathsf{PZ1}}} \tag{52}
$$

<span id="page-29-6"></span>
$$
f_{P2} = \frac{C_{P2} + C_{Z2}}{2\pi \times R_{PZ2} \times C_{P2} \times C_{Z2}} \approx \frac{1}{2\pi \times R_{PZ2} \times C_{P2}}
$$
(53)

<span id="page-29-3"></span>
$$
f_{Z1} = \frac{1}{2\pi \times R_{Z1} \times C_{PZ1}}\tag{54}
$$

$$
f_{Z2} = \frac{1}{2\pi \times (R_{PZ2} + R_{P1}) \times C_{Z2}} \approx \frac{1}{2\pi \times R_{PZ2} \times C_{Z2}}
$$
(55)

<span id="page-29-2"></span>Looking at the PWM and LC bode plot, there are a few things which must be done to achieve stability.

- 1. Place two zeros close to the double pole, e.g.,  $f_{Z1} = f_{Z2} = 4.3$  kHz
- 2. Place both poles well above the crossover frequency. The crossover frequency was selected as one sixth the switching frequency,  $f_{\text{co1}} = 50$  kHz,  $f_{P1} = 66$  kHz
- 3. Place the second pole at three times  $f_{\rm co1}$ . This ensures that the overall system gain falls off quickly to give good gain margin,  $f_{p2}$  = 150 kHz
- 4. The high-frequency gain should be sufficient to ensure 0 dB at the required crossover frequency, GAIN = –1  $x$  gain of PWM and LC at the crossover frequency, GAIN = 16.9 dB

Using these values and [Equation](#page-29-2) 50 through Equation 55, the Rs and Cs around the compensation network can be calculated.

- 1. Set  $R_{Z1} = 51$  kΩ
- 2. Calculate  $R_{\text{SET}}$  using [Equation](#page-29-1) 50,  $R_{\text{SET}} = 32.4 \text{ k}\Omega$
- 3. Using [Equation](#page-29-3) 54 and  $f_{z1} = 4.3$  kHz, C<sub>PZ1</sub> can be calculated to be 726 pF, C<sub>PZ1</sub>= 680 pF



- 4. f<sub>P1</sub> and [Equation](#page-29-4) 52 yields R<sub>P1</sub> to be a standard value of 3.3 kΩ.
- 5. The required gain of 16.9 dB and [Equation](#page-29-5) 51 sets the value for  $R_{PZ2}$ .  $R_{PZ2} = 21.5$  kΩ.
- 6.  $C_{Z2}$  is calculated using [Equation](#page-29-2) 55 and the desired frequency for the second zero,  $C_{Z2} = 1.7$  nF, or using standard values, 1.8 nF.
- 7. Finally,  $C_{P2}$  is calculated using the second pole frequency and [Equation](#page-29-6) 53;  $C_{P2} = 47$  pF.

Using these values, the simulated results are 57° of phase margin at 54 kHz.

#### *8.2.1.3 Application Curves*



**[TPS40077](http://www.ti.com/product/tps40077?qgpn=tps40077)** SLUS714E –JANUARY 2007–REVISED JUNE 2019 **[www.ti.com](http://www.ti.com)**

**TEXAS** Instruments

S0209-01

### <span id="page-31-0"></span>**8.3 Additional System Examples**



**Figure 34. 300 kHz, 12 V to 1.8 V**



#### **Additional System Examples (continued)**



See *Boost [Diode](#page-15-6)*.

**Figure 35. 300 kHz, 12 V to 1.8 V With Improved High-Side Gate Drive**

### **Additional System Examples (continued)**



See *Boost [Diode](#page-15-6)*.



### <span id="page-33-0"></span>**9 Layout**

#### <span id="page-33-1"></span>**9.1 Layout Guidelines**

The TPS40077 provides separate signal ground (SGND) and power ground (PGND) pins. Take care to properly separation of the circuit grounds. Each ground must consist of a plane to minimize its impedance, if possible. The high-power *noisy* circuits such as the output, synchronous rectifier, MOSFET driver decoupling capacitor (DBP), and the input capacitor should be connected to PGND plane.

Connect sensitive nodes such as the FB resistor divider and RT to the SGND plane. The SGND plane must only make a single-point connection to the PGND plane. TI recommends that the SGND pin be tied to the copper area for the thermal pad underneath the chip. Tie the PGND to the thermal-pad copper area as well, and make the connection to the power circuit ground from the PGND pin. Reference the output voltage divider to the SGND pin.

Component placement must ensure that bypass capacitors (LVPB and DBP) are located as close as possible to their respective power and ground pins. Also, sensitive circuits such as FB, RT and ILIM should not be located near high-dv/dt nodes such as HDRV, LDRV, BOOST, and the switch node (SW). Failure to follow careful layout practices results in suboptimal operation. More detailed information can be found in the TPS40077EVM user's guide ([SLVU192\)](http://www.ti.com/lit/pdf/SLVU192).



### <span id="page-34-0"></span>**10 Device and Documentation Support**

#### <span id="page-34-1"></span>**10.1 Device Support**

#### **10.1.1 Third-Party Products Disclaimer**

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### <span id="page-34-2"></span>**10.2 Documentation Support**

#### **10.2.1 Related Documentation**

For related documentation see the following:

- *PowerPAD Thermally Enhanced Package*, [SLMA002](http://www.ti.com/lit/pdf/SLMA002)
- *TPS40190 Low Pin Count Synchronous Buck Controller*, [SLUS658](http://www.ti.com/lit/pdf/SLUS658)
- *TPS40100 Midrange Input Synchronous Buck Controller With Advanced Sequencing and Output Margining*, [SLUS601](http://www.ti.com/lit/pdf/SLUS601)
- *TPS40075 Midrange Input Synchronous Buck Controller With Voltage Feed-Forward*, [SLUS676](http://www.ti.com/lit/pdf/SLUS676)
- *TPS40057 Wide-Input Synchronous Buck Controller*, [SLUS593](http://www.ti.com/lit/pdf/SLUS593)
- *Using the TPS40077EVM 12-V Input, 1.8-V Output, 10-A Synchronous Buck Converter*, [SLVU192](http://www.ti.com/lit/pdf/SLVU192)

#### <span id="page-34-3"></span>**10.3 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### <span id="page-34-4"></span>**10.4 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms](http://www.ti.com/corp/docs/legal/termsofuse.shtml) of [Use.](http://www.ti.com/corp/docs/legal/termsofuse.shtml)

**TI E2E™ Online [Community](http://e2e.ti.com)** *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design [Support](http://support.ti.com/)** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### <span id="page-34-5"></span>**10.5 Trademarks**

PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

#### <span id="page-34-6"></span>**10.6 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### <span id="page-34-7"></span>**10.7 Glossary**

#### [SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.



# <span id="page-35-0"></span>**11 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



**TEXAS** 

#### **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**









www.ti.com 5-Dec-2023

# **PACKAGE MATERIALS INFORMATION**



\*All dimensions are nominal



### **TEXAS NSTRUMENTS**

www.ti.com 5-Dec-2023

### **TUBE**



# **B - Alignment groove width**

\*All dimensions are nominal



# **GENERIC PACKAGE VIEW**

# **PWP 16**

# **PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height**<br>PLASTIC SMALL OUTLINE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated