

# Single Ended Active Clamp/Reset PWM

#### **FEATURES**

Provides Auxiliary Switch Activation Complementary to Main Power Switch Drive

Programmable deadtime (Turn-on Delay) Between Activation of Each **Switch** 

Voltage Mode Control with Feedforward Operation

Programmable Limits for Both Transformer Volt- Second Product and PWM Duty Cycle

High Current Gate Driver for Both Main and Auxiliary Outputs

Multiple Protection Features with Latched Shutdown and Soft Restart

Low Supply Current (100  $\mu$ A Startup, 1.5 mA Operation)

# **DESCRIPTION**

The UCC3580 family of PWM controllers is designed to implement a variety of active clamp/reset and synchronous rectifier switching converter topologies. While containing all the necessary functions for fixed frequency, high performance pulse width modulation, the additional feature of this design is the inclusion of an auxiliary switch driver which complements the main power switch, and with a programmable deadtime or delay between each transition. The active clamp/reset technique allows operation of single ended converters beyond 50% duty cycle while reducing voltage stresses on the switches, and allows a greater flux swing for the power transformer. This approach also allows a reduction in switching losses by recovering energy stored in parasitic elements such as leakage inductance and switch capacitance.

The oscillator is programmed with two resistors and a capacitor to set switching frequency and maximum duty cycle. A separate synchronized ramp provides a voltage feedforward pulse width modulation and a programmed maximum volt-second limit. The generated clock from the oscillator contains both frequency and maximum duty cycle information.

**(continued)**



# **BLOCK DIAGRAM**

**SLUS292D - FEBRUARY 1999 - REVISED FEBRUARY 2007**

#### **DESCRIPTION (cont.)**

The main gate drive output (OUT1) is controlled by the pulse width modulator. The second output (OUT2) is intended to activate an auxiliary switch during the off time of the main switch, except that between each transition there is deadtime where both switches are off, programmed by a single external resistor. This design offers two options for OUT2, normal and inverted. In the -1 and -2 versions, OUT2 is normal and can be used to drive PMOS FETs. In the -3 and -4 versions, OUT2 is inverted and can be used to drive NMOS FETs. In all versions, both the main and auxiliary switches are held off prior to startup and when the PWM command goes to zero duty cycle. During fault conditions, OUT1 is held off while OUT2 operates at maximum duty cycle with a guaranteed off time equal to the sum of the two deadtimes.

Undervoltage lockout monitors supply voltage (VDD), the precision reference (REF), input line voltage (LINE), and the shutdown comparator (SHTDWN). If after any of these four have sensed a fault condition, recovery to full operation is initiated with a soft start. VDD thresholds, on and off, are 15V and 8.5V for the -2 and -4 versions, 9V and 8.5V for the -1 and -3 versions.

The UCC1580-x is specified for operation over the military temperature range of -55°C to 125°C. The UCC2580-x is specified from -40°C to 85°C. The UCC3580-x is specified from 0°C to 70°C. Package options include 16-pin surface mount and dual in-line.

#### **ABSOLUTE MAXIMUM RATINGS CONNECTION DIAGRAMS**



*All voltages are with respect to ground unless otherwise stated. Currents are positive into, negative out of the specified terminal. Consult Packaging Section of Databook for thermal limitations and considerations of packages.*



#### **ORDER INFORMATION**



**ELECTRICAL CHARACTERISTICS**Unless otherwise stated, all specifications are over the full temperature range, VDD = 12V, R1 = 18.2 k ,R2 = 4.41 k ,C<sub>T</sub> = 130 pF, R3 = 100 k ,C<sub>OUT1</sub> = 0 F, C<sub>OUT2</sub> = 0 F. T<sub>A</sub> = 0°C to 70°C for the UCC3580, -40°C to 85°C for the UCC2580,  $-55^{\circ}$ C to 125°C for the UCC1580, T<sub>A</sub> = T<sub>J</sub>.



**ELECTRICAL CHARACTERISTICS**Unless otherwise stated, all specifications are over the full temperature range, VDD = 12V, R1 = 18.2 k, R2 = 4.41 k, C<sub>T</sub> = 130 pF, R3 = 100 k, C<sub>OUT1</sub> = 0 F, C<sub>OUT2</sub> = 0 F. T<sub>A</sub> = 0°C to 70°C for the UCC3580, -40°C to 85°C for the UCC2580, -55°C to 125°C for the UCC1580,  $T_A = T_A$ .

| <b>PARAMETER</b>                      | <b>TEST CONDITIONS</b>                                             | <b>MIN</b> | <b>TYP</b> | <b>MAX</b> | <b>UNITS</b> |
|---------------------------------------|--------------------------------------------------------------------|------------|------------|------------|--------------|
| <b>Output Drivers Section (cont.)</b> |                                                                    |            |            |            |              |
| Delay 1 OUT2 to OUT1                  | $R3 = 100 k\Omega$ , C <sub>OUT1</sub> = C <sub>OUT2</sub> = 15 pF | 90         | 120        | 160        | ns           |
|                                       | $T_A = T_1 = 25^{\circ}C$                                          | 100        | 120        | 140        | ns           |
| Delay 2 OUT1 to OUT2                  | $R3 = 100 k\Omega$ , C <sub>OUT1</sub> = C <sub>OUT2</sub> = 15 pF | 110        | 170        | 250        | ns           |
|                                       | $T_A = T_J = 25^{\circ}C$                                          | 140        | 170        | 200        | ns           |
| <b>Reference Section</b>              |                                                                    |            |            |            |              |
| <b>REF</b>                            | $I_{RFF} = 0$                                                      | 4.875      | 5          | 5.125      | V            |
| Load Regulation                       | $I_{\text{REF}} = 0$ mA to 1 mA                                    |            |            | 20         | mV           |
| Line Regulation                       | $VDD = 10 V$ to 14 V                                               |            |            | 20         | mV           |

*Note 1: Guaranteed by design. Not 100% tested in production.*

#### **PIN DESCRIPTIONS**

CLK: Oscillator clock output pin from a low impedance CMOS driver. CLK is high during guaranteed off time. CLK can be used to synchronized up to five other UCC3580 PWMs.

**DELAY:** A resistor from DELAY to GND programs the nonoverlap delay between OUT1 and OUT2. The delay times, Delay1 and Delay2, are shown in Figure 1 and are as follows:

 $Delay$  1 = 1.1*pF*  $\cdot$  R<sup>3</sup>

Delay2 is designed to be larger than Delay1 by a ratio shown in Figure 2.

**EAIN:** Inverting input to the error amplifier. The noninverting input of the error amplifier is internally set to 2.5V. EAIN is used for feedback and loop compensation.

**EAOUT:** Output of the error amplifier and input to the PWM comparator. Loop compensation components connect from EAOUT to EAIN.

**GND:** Signal Ground.

**LINE:** Hysteretic comparator input. Thresholds are 5.0V and 4.5V. Used to sense input line voltage and turn off OUT1 when the line is low.

**OSC1 & OSC2:** Oscillator programming pins. A resistor connects each pin to a timing capacitor. The resistor connected to OSC1 sets maximum on time. The resistor connected to OSC2 controls guaranteed off time. The combined total sets frequency with the timing capacitor. Frequency and maximum duty cycle are approximately given by:

Frequency = 
$$
\frac{1.44}{(R1 + R2) \cdot (CT + 27pF)}
$$
  
Maximum Duty Cycle = 
$$
\frac{R1}{R1 + R2}
$$

Maximum Duty Cycle for OUT1 is slightly less due to Delay1 which is programmed by R3.

**OUT1:** Gate drive output for the main switch capable of sourcing up to 0.5A and sinking 1A.

**OUT2:** Gate drive output for the auxiliary switch with 0.3A drive current capability.

PGND: Ground connection for the gate drivers. Connect PGND to GND at a single point so that no high frequency components of the output switching currents are in the ground plane on the circuit board.

**RAMP:** A resistor (R4) from RAMP to the input voltage and a capacitor (CR) from RAMP to GND programs the feedforward ramp signal. RAMP is discharged to GND when CLK is high and allowed to charge when CLK is low. RAMP is the line feedforward sawtooth signal for the PWM comparator. Assuming the input voltage is much greater than 3.3V, the ramp is very linear. A flux comparator compares the ramp signal to 3.3V to limit the maximum allowable volt-second product:

Volt-Second Product Clamp = 3.3 • R4 • CR.

**REF:** Precision 5.0V reference pin. REF can supply up to 5mA to external circuits. REF is off until VDD exceeds 9V (–1 and –3 versions) or activates the 15V clamp (–2 and –4 versions) and turns off again when VDD droops below 8.5V. Bypass REF to GND with a  $1\mu$ F capacitor.

**SHTDWN:** Comparator input to stop the chip. The threshold is 0.5V. When the chip is stopped, OUT1 is low and OUT2 continues to oscillate with guaranteed off time equal to two non-overlap delay times. OUT2 continues to switch after SHTDWN is asserted until the voltage on VDD falls below VCS (typically 4 V) in order to discharge the clamp capacitor.

#### **PIN DESCRIPTIONS (cont.)**

**SS**: A capacitor from SS to ground programs the soft start time. During soft start, EAOUT follows the amplitude of SS's slowly increasing waveform until regulation is achieved.

**VDD:** Chip power supply pin. VDD should be bypassed to PGND. The –1 and –3 versions require VDD to exceed 9V to start and remain above 8.5V to continue running. A shunt clamp from VDD to GND limits the supply voltage to 15V. The –2 and –4 versions do not start until



#### **APPLICATION INFORMATION**

*Figure 1. Output time relationships.*

#### **UVLO and Startup**

For self biased off-line applications, -2 and -4 versions (UVLO on and off thresholds of 15V and 8.5V typical) are recommended. For all other applications, -1 and -3 versions provide the lower on threshold of 9V. The IC requires a low startup current of only  $160\mu A$  when VDD is under the UVLO threshold, enabling use of a large trickle charge resistor (with corresponding low power dissipation) from the input voltage. VDD has an internal clamp at 15V which can sink up to 10mA. Measures should be taken not to exceed this current. For -2 and -4 versions,

this clamp must be activated as an indication of reaching the UVLO on threshold. The internal reference (REF) is brought up when the UVLO on threshold is crossed. The startup logic ensures that LINE and REF are above and SHTDWN is below their respective thresholds before outputs are asserted. LINE input is useful for monitoring actual input voltage and shutting off the IC if it falls below a programmed value. A resistive divider should be used to connect the input voltage to the LINE input. This feature can protect the power supply from excessive currents at low line voltages.

#### **APPLICATION INFORMATION (cont.)**



*Figure 2. Delay times.*



*Figure 3. Oscillator and ramp circuits.*

The soft start pin provides an effective means to start the IC in a controlled manner. An internal current of 20 A begins charging a capacitor connected to SS once the startup conditions listed above have been met. The voltage on SS effectively controls maximum duty cycle on OUT1 during the charging period. OUT2 is also controlled during this period (see Figure 1). Negation of any of the startup conditions causes SS to be immediately discharged. Internal circuitry ensures full discharge of SS (to 0.3V) before allowing charging to begin again, provided all the startup conditions are again met.

#### **Oscillator**

Simplified oscillator block diagram and waveforms are shown in Figure 3. OSC1 and OSC2 pins are used to program the frequency and maximum duty cycle. Capacitor CT is alternately charged through R1 and discharged through R2 between levels of 1.67 V and 3.3 V. The charging and discharging equations for CT are given by

$$
VC(charge) = V_{REF} \cdot \left(1 - \frac{2}{3} \cdot e^{-\frac{1}{\gamma_1}}\right)
$$

$$
VC(discharge) = \frac{2}{3} \cdot V_{REF} \cdot e^{-\frac{1}{\gamma_2}}
$$

where  $\tau_1 = R1 \cdot CT$  and  $\tau_2 = R2 \cdot CT$ . The charge time and discharge time are given by

 $tCH = 0.69 \cdot R1 \cdot CT$  and  $tDIS = 0.69 \cdot R2 \cdot CT$ 

The CLK output is high during the discharge period. It blanks the output to limit the maximum duty cycle of OUT1. The frequency and maximum duty cycle are given by

Frequency = 
$$
\frac{1.44}{(R1 + R2) \cdot (CT + 27 pF)}
$$
  
Maximum Duty Cycle = 
$$
\frac{R1}{R1 + R2}
$$

Maximum Duty Cycle for OUT1 will be slightly less due to Delay1 which is programmed by R3.

#### **Voltage Feedforward and Volt-Second Clamp**

UCC3580 has a provision for input voltage feedforward. As shown in Figure 3, the ramp slope is made proportional to input line voltage by converting it into a charging current for CR. This provides a first order cancellation of the effects of line voltage changes on converter performance. The maximum volt-second clamp is provided to protect against transient saturation of the transformer core. It terminates the OUT1 pulse when the RAMP voltage exceeds 3.3V. If the feedforward feature is not used, the ramp can be generated by tying R4 to REF. However, the linearity of ramp suffers and in this case the maximum volt-second clamp is no longer available.

# **Output Configurations APPLICATION INFORMATION (cont.)**

The UCC3580 family of ICs is designed to provide control functions for single ended active clamp circuits. For different implementations of the active clamp approach, different drive waveforms for the two switches (main and auxiliary) are required. The -3 and -4 versions of the IC supply complementary non-overlapping waveforms (OUT1 and OUT2) with programmable delay which can be used to drive the main and auxiliary switches. Most active clamp configurations will require one of these outputs to be transformer coupled to drive a floating switch (e.g. Figure 5). The -1 and -2 versions have the phase of OUT2 inverted to give overlapping waveforms. This configuration is suitable for capacity coupled driving of a ground referenced p-channel auxiliary switch with the OUT2 drive while OUT1 is directly driving an n-channel main switch (e.g. Figure 4).

The programmable delay can be judiciously used to get zero voltage turn-on of both the main and auxiliary switches in the active clamp circuits. For the UCC3580, a single pin is used to program the delays between OUT1 and OUT2 on both sets of edges. Figure 1 shows the relationships between the outputs. Figure 2 gives the ratio between the two delays. During the transition from main to auxiliary switch, the delay is not very critical for ZVS turn-on. For the first half of OUT1 off-time, the body diode of the auxiliary switch conducts and OUT2 can be turned on any time. The transition from auxiliary to main switch is more critical. Energy stored in the parasitic inductance(s) at the end of the OUT2 pulse is used to discharge the parasitic capacitance across the main switch during the delay time. The delay (Delay 1) should be optimally programmed at 1/4 the resonant period determined by parasitic capacitance and the resonant inductor (transformer leakage and/or magnetizing inductances, depending on the topology). However, depending on other circuit parasitics, the resonant behavior can change, and in some cases, ZVS turn-on may not be obtainable. It can be shown that the optimum delay time is independent of operating conditions for a specific circuit and should be determined specifically for each circuit.



*Figure 4. Active clamp forward converter.*

### **APPLICATION INFORMATION (cont.)**



*Figure 5. Off-line active clamp flyback converter.*

*The use of active reset in a flyback power converter topology may be covered by U.S. Patent No. 5,402,329 owned by Technical Witts, Inc., and for which Unitrode offers users a paid up license for application of the UCC1580 product family.*

## **APPLICATION INFORMATION (cont.)**



*Figure 6. UCC3580 used in a synchronous rectifier application.*





# **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.



# **PACKAGE OPTION ADDENDUM**

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the  $\leq$ =1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



**TEXAS** 

### **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**







# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Sep-2024





# **TEXAS NSTRUMENTS**

www.ti.com 25-Sep-2024

# **TUBE**



# **B - Alignment groove width**

\*All dimensions are nominal



 $D (R-PDSO-G16)$ 

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- 6 Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated