







TEXAS INSTRUMENTS

AMC3306M25-Q1 SBASB00 – AUGUST 2024

# AMC3306M25-Q1 Automotive, Precision, ±250mV Input, Reinforced Isolated Delta-Sigma Modulator With Integrated DC/DC Converter

# 1 Features

- AEC-Q100 qualified for automotive applications:
  Temperature grade 1: -40°C to +125°C, T<sub>A</sub>
- Single-supply operation (3.3V or 5V) with integrated DC/DC converter
- Input voltage range (±250mV) optimized for current measurement using shunt resistors
- Low DC errors:
  - Offset error: ±50µV (max)
  - Offset drift: ±1µV/°C (max)
  - Gain error: ±0.2% (max)
  - Gain drift: ±35ppm/°C (max)
- High CMTI: 75kV/µs (min)
- System-level diagnostic features
- Low EMI: Meets CISPR-11 and CISPR-25 standards
- Safety-related certifications:
  - 6000V<sub>PK</sub> reinforced isolation per DIN EN IEC 60747-17 (VDE 0884-17)
  - 4250V<sub>RMS</sub> isolation for 1 minute per UL1577

# 2 Applications

- Compact, isolated shunt-based current sensing in:
  - HEV/EV onboard chargers (OBC)
  - HEV/EV DC/DC converters
  - HEV/EV traction inverters
  - HEV/EV battery management system (BMS)

# **3 Description**

The AMC3306M25-Q1 is a precision, isolated deltasigma ( $\Delta\Sigma$ ) modulator, optimized for shunt-based current measurements. The fully integrated, isolated DC/DC converter allows single-supply operation from the low-side of the device which makes the device a unique solution for space-constrained applications. The reinforced capacitive isolation barrier is certified according to DIN EN IEC 60747-17 (VDE 0884-17) and UL1577 and supports a working voltage up to 1.2kV<sub>RMS</sub>.

The isolation barrier separates parts of the system that operate on different common-mode voltage levels and protects the low-voltage side from hazardous voltages and damage.

The input of the AMC3306M25-Q1 is optimized for direct connection to a low-impedance shunt resistor or other, low-impedance voltage source with low signal levels. The excellent DC accuracy and low temperature drift supports accurate current measurements over the extended industrial temperature range from  $-40^{\circ}$ C to  $+125^{\circ}$ C.

Use a digital filter (such as a  $sinc^3$  filter) to decimate the bitstream. By using this digital filter, the device achieves 16 bits of resolution with an 85dB dynamic range at a data rate of 78kSPS.

#### **Package Information**

| PART NUMBER   | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> |
|---------------|------------------------|-----------------------------|
| AMC3306M25-Q1 | DWE (SOIC,16)          | 10.3mm × 10.3mm             |

- (1) For more information, see the *Mechanical, Packaging, and Orderable Information.*
- (2) The package size (length × width) is a nominal value and includes pins, where applicable.



**Typical Application** 



# **Table of Contents**

| 1 Features                             | 1  |
|----------------------------------------|----|
| 2 Applications                         |    |
| 3 Description                          | 1  |
| 4 Pin Configuration and Functions      |    |
| 5 Specifications                       | 4  |
| 5.1 Absolute Maximum Ratings           | 4  |
| 5.2 ESD Ratings                        |    |
| 5.3 Recommended Operating Conditions   |    |
| 5.4 Thermal Information                |    |
| 5.5 Power Ratings                      | 5  |
| 5.6 Insulation Specifications          |    |
| 5.7 Safety-Related Certifications      | 7  |
| 5.8 Safety Limiting Values             | 7  |
| 5.9 Electrical Characteristics         |    |
| 5.10 Switching Characteristics         | 10 |
| 5.11 Timing Diagrams                   |    |
| 5.12 Insulation Characteristics Curves |    |
| 5.13 Typical Characteristics           | 12 |
| 6 Detailed Description                 | 19 |
| -                                      |    |

| 6.1 Overview                                         | 19 |
|------------------------------------------------------|----|
| 6.2 Functional Block Diagram                         | 19 |
| 6.3 Feature Description                              |    |
| 6.4 Device Functional Modes                          |    |
| 7 Application and Implementation                     |    |
| 7.1 Application Information                          |    |
| 7.2 Typical Application                              |    |
| 7.3 Power Supply Recommendations                     |    |
| 7.4 Layout.                                          |    |
| 8 Device and Documentation Support                   |    |
| 8.1 Documentation Support                            |    |
| 8.2 Receiving Notification of Documentation Updates. |    |
| 8.3 Support Resources                                |    |
| 8.4 Trademarks                                       |    |
| 8.5 Electrostatic Discharge Caution                  | 32 |
| 8.6 Glossary                                         |    |
| 9 Revision History                                   |    |
| 10 Mechanical, Packaging, and Orderable              |    |
| Information                                          | 32 |
|                                                      |    |



# **4** Pin Configuration and Functions





#### Table 4-1. Pin Functions

|     | PIN TYPE  |                                                                                                                                                              | DESCRIPTION                                                                                                                                                       |  |
|-----|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NO. | NAME      | ITPE                                                                                                                                                         | DESCRIPTION                                                                                                                                                       |  |
| 1   | DCDC_OUT  | Power                                                                                                                                                        | High-side output of the DC/DC converter; connect this pin to the HLDO_IN pin. <sup>(1)</sup>                                                                      |  |
| 2   | DCDC_HGND | High-side power ground                                                                                                                                       | High-side ground reference for the DC/DC converter; connect this pin to the HGND pin.                                                                             |  |
| 3   | HLDO_IN   | Power                                                                                                                                                        | Input of the high-side LDO; connect this pin to the DCDC_OUT pin. <sup>(1)</sup>                                                                                  |  |
| 4   | NC        | _                                                                                                                                                            | No internal connection. Connect this pin to the high-side ground or leave unconnected (floating).                                                                 |  |
| 5   | HLDO_OUT  | Power                                                                                                                                                        | Output of the high-side LDO. <sup>(1)</sup>                                                                                                                       |  |
| 6   | INP       | Analog input                                                                                                                                                 | Noninverting analog input. Make sure INP or INN has a DC current path to HGND to define the common-mode input voltage. <sup>(2)</sup>                             |  |
| 7   | INN       | Analog input                                                                                                                                                 | Inverting analog input. Make sure INP or INN has a DC current path to HGND to define the common-mode input voltage. <sup>(2)</sup>                                |  |
| 8   | HGND      | High-side signal ground                                                                                                                                      | High-side analog signal ground; connect this pin to the DCDC_HGND pin.                                                                                            |  |
| 9   | GND       | Low-side signal ground                                                                                                                                       | Low-side analog signal ground; connect this pin to the DCDC_GND pin.                                                                                              |  |
| 10  | DOUT      | Digital output                                                                                                                                               | Modulator data output.                                                                                                                                            |  |
| 11  | CLKIN     | Digital input                                                                                                                                                | Modulator clock input with an internal pulldown resistor (typical value: $1.5M\Omega$ ).                                                                          |  |
| 12  | VDD       | Low-side power                                                                                                                                               | Low-side power supply. <sup>(1)</sup>                                                                                                                             |  |
| 13  | LDO_OUT   | OUT      Power      Output of the low-side LDO; connect this pin to the DCDC_IN pin. Do not load the outp of the LDO with external circuitry. <sup>(1)</sup> |                                                                                                                                                                   |  |
| 14  | DIAG      | Digital output                                                                                                                                               | Active-low, open-drain status indicator output. Connect this pin to the pullup supply (for example, VDD) using a resistor or leave this pin floating if not used. |  |
| 15  | DCDC_GND  | Low-side power ground                                                                                                                                        | Low-side ground reference for the DC/DC converter; connect this pin to the GND pin.                                                                               |  |
| 16  | DCDC_IN   | Power                                                                                                                                                        | Low-side input of the DC/DC converter; connect this pin to the LDO_OUT pin. <sup>(1)</sup>                                                                        |  |

(1) See the *Power Supply Recommendations* section for power-supply decoupling recommendations.

(2) See the *Layout* section for details.



## **5** Specifications

## 5.1 Absolute Maximum Ratings

|     | 11  | ١. |
|-----|-----|----|
| see | ( I | )  |
|     |     |    |

|                        |                                              | MIN       | MAX                         | UNIT |  |
|------------------------|----------------------------------------------|-----------|-----------------------------|------|--|
| Power-supply voltage   | VDD to GND                                   | -0.3      | 6.5                         | V    |  |
| Analog input voltage   | INP, INN                                     | HGND – 6  | V <sub>HLDO_OUT</sub> + 0.5 | V    |  |
| Digital input voltage  | CLKIN                                        | GND – 0.5 | VDD + 0.5                   | V    |  |
| Digital output voltage | DOUT                                         | GND – 0.5 | VDD + 0.5                   | V    |  |
|                        | DIAG                                         | GND – 0.5 | 6.5                         | v    |  |
| Input current          | Continuous, any pin except power-supply pins | -10       | 10                          | mA   |  |
| Tomporatura            | Junction, T <sub>J</sub>                     |           | 150                         | °C   |  |
| Temperature            | Storage, T <sub>stg</sub>                    | -65       | 150                         | C    |  |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime

## 5.2 ESD Ratings

|                    |  |                                                                                          | VALUE | UNIT |  |
|--------------------|--|------------------------------------------------------------------------------------------|-------|------|--|
|                    |  | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> , HBM ESD classification Level 2 | ±2000 | V    |  |
| V <sub>(ESD)</sub> |  | Charged-device model (CDM), per AEC Q100-011, CDM ESD classification Level C6            | ±1000 | v    |  |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## **5.3 Recommended Operating Conditions**

over operating ambient temperature range (unless otherwise noted)

|                       |                                                   |                                                    | MIN   | NOM             | MAX     | UNIT |
|-----------------------|---------------------------------------------------|----------------------------------------------------|-------|-----------------|---------|------|
| POWER                 | SUPPLY                                            |                                                    |       |                 |         |      |
| VDD                   | Low-side power supply                             | VDD to GND                                         | 3     | 3.3             | 5.5     | V    |
| ANALOG                | GINPUT                                            |                                                    |       |                 |         |      |
| V <sub>Clipping</sub> | Differential input voltage before clipping output | $V_{IN} = V_{INP} - V_{INN}$                       |       | ±320            |         | mV   |
| V <sub>FSR</sub>      | Specified linear differential full-scale voltage  | $V_{IN} = V_{INP} - V_{INN}$                       | -250  |                 | 250     | mV   |
|                       | Absolute common-mode input voltage <sup>(1)</sup> | (V <sub>INP</sub> + V <sub>INN</sub> ) / 2 to HGND | -2    | V <sub>HI</sub> | _DO_OUT | V    |
| V <sub>CM</sub>       | Operating common-mode input voltage               | (V <sub>INP</sub> + V <sub>INN</sub> ) / 2 to HGND | -0.16 |                 | 0.9     | V    |
| DIGITAL               | Ι/Ο                                               |                                                    |       |                 |         |      |
| V <sub>IO</sub>       | Digital input / output voltage                    |                                                    | 0     |                 | VDD     | V    |
| f <sub>CLKIN</sub>    | Input clock frequency                             |                                                    | 5     | 20              | 21      | MHz  |
|                       | Input clock duty cycle                            | $5MHz \le f_{CLKIN} \le 21MHz$                     | 40%   | 50%             | 60%     |      |
| TEMPER                | ATURE RANGE                                       |                                                    |       |                 | L       |      |
| T <sub>A</sub>        | Specified ambient temperature                     |                                                    | -40   |                 | 125     | °C   |

(1) Steady-state voltage supported by the device in case of a system failure. See specified common-mode input voltage V<sub>CM</sub> for normal operation. Observe analog input voltage range as specified in the Absolute Maximum Ratings table.



# **5.4 Thermal Information**

|                       |                                              | DWE (SOIC) | UNIT |
|-----------------------|----------------------------------------------|------------|------|
|                       |                                              | 16 PINS    | UNIT |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 73.5       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 31         | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 44         | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 16.7       | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 42.8       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

# 5.5 Power Ratings

|    | PARAMETER                 | TEST CONDITIONS | VALUE | UNIT  |
|----|---------------------------|-----------------|-------|-------|
|    |                           | VDD = 5.5V      | 231   | mW    |
| PD | Maximum power dissipation | VDD = 3.6V      | 151   | 11177 |



### 5.6 Insulation Specifications

over operating ambient temperature range (unless otherwise noted)

|                   | PARAMETER                                                | TEST CONDITIONS                                                                                                                                                        | VALUE              | UNIT             |
|-------------------|----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------|
| GENER             | AL                                                       |                                                                                                                                                                        |                    |                  |
| CLR               | External clearance <sup>(1)</sup>                        | Shortest pin-to-pin distance through air                                                                                                                               | ≥ 8                | mm               |
| CPG               | External creepage <sup>(1)</sup>                         | Shortest pin-to-pin distance across the package surface                                                                                                                | ≥ 8                | mm               |
| DTI               | Distance through insulation                              | Minimum internal gap (internal clearance - capacitive signal isolation)                                                                                                | ≥ 21               | μm               |
| DTI               | Distance through insulation                              | Minimum internal gap (internal clearance - transformer power isolation)                                                                                                | ≥ 120              | μm               |
| CTI               | Comparative tracking index                               | DIN EN 60112 (VDE 0303-11); IEC 60112                                                                                                                                  | ≥ 600              | V                |
|                   | Material group                                           | According to IEC 60664-1                                                                                                                                               | I                  |                  |
|                   | Overvoltage category                                     | Rated mains voltage ≤ 600V <sub>RMS</sub>                                                                                                                              | 1-111              |                  |
|                   | per IEC 60664-1                                          | Rated mains voltage ≤ 1000V <sub>RMS</sub>                                                                                                                             | I-II               |                  |
| DIN EN            | IEC 60747-17 (VDE 0884-17)                               |                                                                                                                                                                        |                    |                  |
| V <sub>IORM</sub> | Maximum repetitive peak isolation voltage                | At AC voltage                                                                                                                                                          | 1700               | V <sub>PK</sub>  |
|                   | Maximum-rated isolation                                  | At AC voltage (sine wave)                                                                                                                                              | 1200               | V <sub>RMS</sub> |
| VIOWM             | working voltage                                          | At DC voltage                                                                                                                                                          | 1700               | V <sub>DC</sub>  |
| V <sub>IOTM</sub> | Maximum transient<br>isolation voltage                   | $V_{TEST} = V_{IOTM}$ , t = 60s (qualification test),<br>$V_{TEST} = 1.2 \times V_{IOTM}$ , t = 1s (100% production test)                                              | 6000               | V <sub>PK</sub>  |
| V <sub>IMP</sub>  | Maximum impulse voltage <sup>(2)</sup>                   | Tested in air, 1.2/50µs waveform per IEC 62368-1                                                                                                                       |                    | V <sub>PK</sub>  |
| V <sub>IOSM</sub> | Maximum surge<br>isolation voltage <sup>(3)</sup>        | Tested in oil (qualification test),<br>1.2/50µs waveform per IEC 62368-1                                                                                               | 10000              | V <sub>PK</sub>  |
|                   |                                                          | Method a, after input/output safety test subgroups 2 and 3,<br>$V_{pd(ini)} = V_{IOTM}$ , $t_{ini} = 60s$ , $V_{pd(m)} = 1.2 \times V_{IORM}$ , $t_m = 10s$            | ≤ 5                |                  |
| a                 |                                                          | Method a, after environmental tests subgroup 1,<br>$V_{pd(ini)} = V_{IOTM}$ , $t_{ini} = 60s$ , $V_{pd(m)} = 1.6 \times V_{IORM}$ , $t_m = 10 s$                       | ≤ 5                |                  |
| q <sub>pd</sub>   | Apparent charge <sup>(4)</sup>                           | Method b1, at preconditioning (type test) and routine test,<br>$V_{pd(ini)} = 1.2 \times V_{IOTM}$ , $t_{ini} = 1s$ , $V_{pd(m)} = 1.875 \times V_{IORM}$ , $t_m = 1s$ | ≤ 5                | – pC             |
|                   |                                                          | Method b2, at routine test (100% production) <sup>(6)</sup> ,<br>$V_{pd(ini)} = V_{pd(m)} = 1.2 \text{ x } V_{IOTM}, t_{ini} = t_m = 1 \text{s}$                       | ≤ 5                |                  |
| C <sub>IO</sub>   | Barrier capacitance,<br>input to output <sup>(5)</sup>   | V <sub>IO</sub> = 0.5 V <sub>PP</sub> at 1MHz                                                                                                                          | ~4.5               | pF               |
|                   |                                                          | V <sub>IO</sub> = 500 V at T <sub>A</sub> = 25°C                                                                                                                       | > 10 <sup>12</sup> |                  |
| R <sub>IO</sub>   | Insulation resistance,<br>input to output <sup>(5)</sup> | $V_{1O} = 500 \text{ V at } 100^{\circ}\text{C} \le \text{T}_{A} \le 125^{\circ}\text{C}$                                                                              | > 10 <sup>11</sup> | Ω                |
|                   |                                                          | V <sub>IO</sub> = 500 V at T <sub>S</sub> = 150°C                                                                                                                      | > 10 <sup>9</sup>  |                  |
|                   | Pollution degree                                         |                                                                                                                                                                        | 2                  |                  |
|                   | Climatic category                                        |                                                                                                                                                                        | 40/125/21          |                  |
| UL1577            |                                                          |                                                                                                                                                                        |                    |                  |
| V <sub>ISO</sub>  | Withstand isolation voltage                              | $V_{TEST} = V_{ISO}$ , t = 60s (qualification test),<br>$V_{TEST} = 1.2 \times V_{ISO}$ , t = 1s (100% production test)                                                | 4250               | V <sub>RMS</sub> |

(1) Apply creepage and clearance requirements according to the specific equipment isolation standards of an application. Maintain the creepage and clearance distance of a board design to make sure that the mounting pads of the isolator on the printed circuit board (PCB) do not reduce this distance. Creepage and clearance on a PCB become equal in certain cases. Techniques such as inserting grooves, ribs, or both on a PCB are used to help increase these specifications.

(2) Testing is carried out in air to determine the surge immunity of the package.

(3) Testing is carried in oil to determine the intrinsic surge immunity of the isolation barrier.

(4) Apparent charge is electrical discharge caused by a partial discharge (pd).

(5) All pins on each side of the barrier are tied together, creating a two-pin device.

(6) Either method b1 or b2 is used in production.



# 5.7 Safety-Related Certifications

| VDE                                                                                                                                                           | UL                                                                                     |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|
| DIN EN IEC 60747-17 (VDE 0884-17),<br>EN IEC 60747-17,<br>DIN EN IEC 62368-1 (VDE 0868-1),<br>EN IEC 62368-1,<br>IEC 62368-1 Clause : 5.4.3 ; 5.4.4.4 ; 5.4.9 | Recognized under 1577 component recognition and CSA component acceptance NO 5 programs |
| Reinforced insulation                                                                                                                                         | Single protection                                                                      |
| Certificate number: 40040142                                                                                                                                  | File number: E181974                                                                   |

## 5.8 Safety Limiting Values

Safety limiting<sup>(1)</sup> intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry. A failure of the I/O can allow low resistance to ground or the supply and, without current limiting, dissipate sufficient power to over-heat the die and damage the isolation barrier potentially leading to secondary system failures.

|    | PARAMETER                               | PARAMETER TEST CONDITIONS                                                                 |  |      |    |  |
|----|-----------------------------------------|-------------------------------------------------------------------------------------------|--|------|----|--|
|    |                                         | R <sub>θJA</sub> = 73.5°C/W, VDD = 5.5V,<br>T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C |  | 309  | mA |  |
| IS | Salety input, output, or supply current | R <sub>θJA</sub> = 73.5°C/W, VDD = 3.6V,<br>T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C |  | 472  |    |  |
| Ps | Safety input, output, or total power    | $R_{\theta JA} = 73.5^{\circ}C/W, T_{J} = 150^{\circ}C, T_{A} = 25^{\circ}C$              |  | 1700 | mW |  |
| Τs | Maximum safety temperature              |                                                                                           |  | 150  | °C |  |

The maximum safety temperature,  $T_S$ , has the same value as the maximum junction temperature,  $T_J$ , specified for the device. The  $I_S$ (1) and P<sub>S</sub> parameters represent the safety current and safety power, respectively. Do not exceed the maximum limits of I<sub>S</sub> and P<sub>S</sub>. These limits vary with the ambient temperature,  $T_A$ .

The junction-to-air thermal resistance,  $R_{\theta JA}$ , in the *Thermal Information* table is that of a device installed on a high-K test board for leaded surface-mount packages. Use these equations to calculate the value for each parameter:

 $T_J = T_A + R_{\theta JA} \times P$ , where P is the power dissipated in the device.

 $T_{J(max)} = T_S = T_A + R_{\theta JA} \times P_S$ , where  $T_{J(max)}$  is the maximum junction temperature.  $P_S = I_S \times VDD_{max}$ , where  $VDD_{max}$  is the maximum low-side voltage.



## **5.9 Electrical Characteristics**

all minimum and maximum specifications are at  $T_A = -40^{\circ}$ C to +125°C, VDD = 3.0V to 5.5V, INP = -250mV to +250mV, INN = 0V, and sinc<sup>3</sup> filter with OSR = 256 (unless otherwise noted); typical values are at  $T_A = 25^{\circ}$ C, CLKIN = 20MHz, VDD = 3.3V

| PARAMETER         |                                           | TEST CONDITIONS                                                                                     | MIN       | TYP     | MAX       | UNIT   |
|-------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------|-----------|---------|-----------|--------|
| ANALOG            | INPUT                                     |                                                                                                     |           |         | •         |        |
| R <sub>IN</sub>   | Single-ended input resistance             | INN = HGND                                                                                          |           | 19      |           | kΩ     |
| R <sub>IND</sub>  | Differential input resistance             |                                                                                                     |           | 22      |           | kΩ     |
| I <sub>IB</sub>   | Input bias current                        | INP = INN = HGND;<br>$I_{IB} = (I_{IBP} + I_{IBN}) / 2$                                             | -41       | -30     | -24       | μA     |
| I <sub>IO</sub>   | Input offset current <sup>(1)</sup>       | $I_{IO} = I_{IBP} - I_{IBN}$ ; INP = INN = HGND                                                     |           | ±10     |           | nA     |
| C <sub>IN</sub>   | Single-ended input capacitance            | INN = HGND, f <sub>IN</sub> = 310kHz                                                                |           | 2       |           | pF     |
| C <sub>IND</sub>  | Differential input capacitance            | f <sub>IN</sub> = 310kHz                                                                            |           | 1       |           | pF     |
| ACCURAC           | 2Y                                        |                                                                                                     |           |         |           |        |
| Eo                | Offset error <sup>(1)</sup>               | $INN = INP = HGND, T_A = 25^{\circ}C$                                                               | -50       | ±10     | 50        | μV     |
| TCEO              | Offset error thermal drift <sup>(4)</sup> | INN = INP = HGND                                                                                    | -1        |         | 1         | μV/°C  |
| E <sub>G</sub>    | Gain error                                | T <sub>A</sub> = 25°C                                                                               | -0.2%     | ±0.005% | 0.2%      | %      |
| TCE <sub>G</sub>  | Gain error drift <sup>(5)</sup>           |                                                                                                     | -35       |         | 35        | ppm/°C |
| DNL               | Differential nonlinearity                 | Resolution: 16 bits                                                                                 | -0.99     |         | 0.99      | LSB    |
| INL               | Integral nonlinearity                     | Resolution: 16 bits                                                                                 | -4        | ±1      | 4         | LSB    |
| SNR               | Signal-to-noise ratio                     | f <sub>IN</sub> = 1kHz                                                                              | 81        | 83      |           | dB     |
| SINAD             | Signal-to-noise + distortion              | f <sub>IN</sub> = 1kHz                                                                              | 79        | 82.5    |           | dB     |
| THD               | Total harmonic distortion <sup>(3)</sup>  | $5MHz \le f_{CLKIN} \le 21MHz, f_{IN} = 1kHz$                                                       |           | -96     | -88       | dB     |
| SFDR              | Spurious-free dynamic range               | f <sub>IN</sub> = 1kHz                                                                              | 88        | 97      |           | dB     |
|                   |                                           | $f_{IN} = 0 Hz, V_{CM min} \le V_{IN} \le V_{CM max}$                                               |           | -95     |           |        |
| CMRR              | Common-mode rejection ratio               | $  f_{IN} = 10 kHz, V_{CM min} \le V_{IN} \le V_{CM max}, V_{INP}   $<br>= $V_{INN} = 500 mV_{PP} $ |           | -84     |           | dB     |
|                   |                                           | VDD from 3.0V to 5.5V, at DC                                                                        |           | -120    |           |        |
| PSRR              | Power-supply rejection ratio              | INP = INN = HGND, VDD from 3.0V to 5.5V, 10 kHz, 100mV ripple                                       |           | -120    |           | dB     |
| DIGITAL I/        | 0                                         |                                                                                                     |           |         |           |        |
| I <sub>IN</sub>   | Input leakage current                     | $GND \le V_{IN} \le VDD$                                                                            | 0         |         | 7         | μA     |
| C <sub>IN</sub>   | Input capacitance                         |                                                                                                     |           | 4       |           | pF     |
| V <sub>IH</sub>   | High-level input voltage                  |                                                                                                     | 0.7 × VDD |         | VDD + 0.3 | V      |
| V <sub>IL</sub>   | Low-level input voltage                   |                                                                                                     | -0.3      |         | 0.3 × VDD | V      |
| C <sub>LOAD</sub> | Output load capacitance                   |                                                                                                     |           | 15      | 30        | pF     |
| Val               | High-level output voltage                 | I <sub>OH</sub> = -20μA                                                                             | VDD - 0.1 |         |           | V      |
| V <sub>OH</sub>   |                                           | I <sub>OH</sub> = -4mA                                                                              | VDD - 0.4 |         |           | v      |
| V                 |                                           | I <sub>OL</sub> = 20μΑ                                                                              |           |         | 0.1       | V      |
| V <sub>OL</sub>   | Low-level output voltage                  | I <sub>OL</sub> = 4mA                                                                               |           |         | 0.4       | v      |
| CMTI              | Common-mode transient immunity            |                                                                                                     | 75        | 135     |           | kV/μs  |



## 5.9 Electrical Characteristics (continued)

all minimum and maximum specifications are at  $T_A = -40^{\circ}$ C to  $+125^{\circ}$ C, VDD = 3.0V to 5.5V, INP = -250mV to +250mV, INN = 0V, and sinc<sup>3</sup> filter with OSR = 256 (unless otherwise noted); typical values are at  $T_A = 25^{\circ}$ C, CLKIN = 20MHz, VDD = 3.3V

|                                                               | PARAMETER                                                     | TEST CONDITIONS                                                                                   | MIN | TYP  | MAX  | UNIT |
|---------------------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-----|------|------|------|
| POWER SU                                                      | PPLY                                                          |                                                                                                   |     |      |      |      |
| IDD                                                           | Low-side supply current                                       | No external load on HLDO                                                                          |     | 26   | 40   | mA   |
| עטו                                                           | Low-side supply current                                       | 1mA external load on HLDO                                                                         |     | 28   | 42   | mA   |
| VDD <sub>UV</sub> VDD analog undervoltage detection threshold | VDD rising                                                    |                                                                                                   |     | 2.9  | V    |      |
|                                                               | threshold                                                     | VDD falling                                                                                       |     |      | 2.8  | v    |
| VDD <sub>POR</sub> VDD digital reset threshold                |                                                               | VDD rising                                                                                        |     |      | 2.5  | V    |
|                                                               | VDD falling                                                   |                                                                                                   |     | 2.4  | v    |      |
| V <sub>DCDC_OUT</sub>                                         | DC/DC output voltage                                          | DCDC_OUT to HGND                                                                                  | 3.1 | 3.5  | 4.65 | V    |
| V <sub>DCDCUV</sub>                                           | DC/DC output undervoltage detection threshold voltage         | V <sub>DCDC_OUT</sub> falling                                                                     | 2.1 | 2.25 |      | V    |
| V <sub>HLDO_OUT</sub>                                         | High-side LDO output voltage                                  | HLDO_OUT to HGND, up to 1mA external load <sup>(2)</sup>                                          | 3   | 3.2  | 3.4  | V    |
| V <sub>HLDOUV</sub>                                           | High-side LDO output undervoltage detection threshold voltage | V <sub>HLDO_OUT</sub> falling                                                                     | 2.4 | 2.6  |      | V    |
| I <sub>H</sub>                                                | High-side supply current for auxiliary circuitry              | Load connected from HLDO_OUT to HGND; non-switching; $-40^{\circ}C \le T_A \le 85^{\circ}C^{(2)}$ |     |      | 1    | mA   |
| t <sub>START</sub>                                            | Device startup time                                           | VDD step to 3.0V to bitstream valid                                                               |     | 0.9  | 1.4  | ms   |

(1) The typical value includes one sigma statistical variation at nominal operating conditions.

(2) High-side LDO supports full external load ( $I_H$ ) only up to  $T_A = 85^{\circ}C$ . See the *Isolated DC/DC Converter* section for more details.

(3) THD is the ratio of the rms sum of the amplitues of first five higher harmonics to the amplitude of the fundamental.

(4) Offset error temperature drift is calculated using the box method, as described by the following equation: TCE<sub>O</sub> = (E<sub>O,MAX</sub> - E<sub>O,MIN</sub>) / TempRange where E<sub>O,MAX</sub> and E<sub>O,MIN</sub> refer to the maximum and minimum E<sub>O</sub> values measured within the temperature range (-40 to 125°C).

(5) Gain error temperature drift is calculated using the box method, as described by the following equation: TCE<sub>G</sub> (ppm) = ((E<sub>G,MAX</sub> - E<sub>G,MIN</sub>) / TempRange) x 10<sup>4</sup> where E<sub>G,MAX</sub> and E<sub>G,MIN</sub> refer to the maximum and minimum E<sub>G</sub> values (in %) measured within the temperature range (-40 to 125°C).



## 5.10 Switching Characteristics

|                | PARAMETER                                 | TEST CONDITIONS                                                   | MIN | TYP | MAX | UNIT |  |
|----------------|-------------------------------------------|-------------------------------------------------------------------|-----|-----|-----|------|--|
| t <sub>H</sub> | DOUT hold time after rising edge of CLKIN | C <sub>LOAD</sub> = 15pF                                          | 3.5 |     |     | ns   |  |
| t <sub>D</sub> | Rising edge of CLKIN to DOUT valid delay  | C <sub>LOAD</sub> = 15pF; CLKIN 50% to DOUT 10% / 90%             |     |     | 15  | ns   |  |
| +              | t- DOUT rise time                         | 10% to 90%, 3.0V $\leq$ VDD $\leq$ 3.6V, C <sub>LOAD</sub> = 15pF |     | 2.5 | 6   |      |  |
| L,             |                                           | 10% to 90%, 4.5V $\leq$ VDD $\leq$ 5.5V, C <sub>LOAD</sub> = 15pF |     | 3.2 | 6   | ns   |  |
| <b>t</b> .     | t <sub>f</sub> DOUT fall time             | 10% to 90%, 3.0V $\leq$ VDD $\leq$ 3.6V, C <sub>LOAD</sub> = 15pF |     | 2.2 | 6   | ne   |  |
| L t            |                                           | 10% to 90%, $4.5V \le VDD \le 5.5V, C_{LOAD} = 15pF$              |     | 2.9 | 6   | ns   |  |

# 5.11 Timing Diagrams

ı



VDD CLKIN DOUT Bitstream not valid (analog settling) Valid bitstream

Figure 5-2. Device Start-Up Timing



## **5.12 Insulation Characteristics Curves**





## **5.13 Typical Characteristics**





































## 6 Detailed Description

## 6.1 Overview

The AMC3306M25-Q1 is a fully differential, precision, isolated modulator with an integrated DC/DC converter. The converter supplies the high side of the device from a single 3.3V or 5V voltage supply on the low side. The analog input pins INP and INN are connected to a fully differential amplifier that feeds the switched-capacitor input of a second-order, delta-sigma ( $\Delta\Sigma$ ) modulator. The modulator converts the analog input signal into a digital bitstream that is transferred across the isolation barrier. The isolated data output DOUT of the converter provides a stream of digital ones and zeros. This data stream is synchronous to the externally provided clock source at the CLKIN pin. The time average of this serial bitstream output is proportional to the analog input voltage. The external clock input simplifies the synchronization of multiple current-sensing channels on the system level.

The signal path is isolated by a double capacitive silicon dioxide  $(SiO_2)$  insulation barrier. Power isolation, however, uses an on-chip transformer separated by a thin-film polymer as the insulating material.



## 6.2 Functional Block Diagram



## 6.3 Feature Description

#### 6.3.1 Analog Input

The differential amplifier input stage of the AMC3306M25-Q1 feeds a second-order, switched-capacitor, feedforward  $\Delta\Sigma$  modulator. The gain of the differential amplifier is set by internal precision resistors with a differential input impedance of R<sub>IND</sub>. The modulator converts the analog input signal into a bitstream that is transferred across the isolation barrier. See the *Isolation Channel Signal Transmission* section.

For reduced offset and offset drift, the differential amplifier is chopper-stabilized with the switching frequency set at  $f_{CLKIN}$  / 32. As shown in Figure 6-1, the switching frequency generates a spur at 625kHz.



sinc<sup>3</sup> filter, OSR = 2,  $f_{CLKIN}$  = 20MHz,  $f_{IN}$  = 1kHz

Figure 6-1. Quantization Noise Shaping

There are two restrictions on the analog input signals INP and INN. First, if the input voltages  $V_{INP}$  or  $V_{INN}$  exceed the range specified in the *Absolute Maximum Ratings* table, limit the input currents to the absolute maximum value. Otherwise, the electrostatic discharge (ESD) protection turns on. In addition, the device linearity and parametric performance are specified only when the analog input voltage remains within the V<sub>FSR</sub> and V<sub>CM</sub> ranges. The *Recommended Operating Conditions* table describes the linear full-scale range (V<sub>FSR</sub>) and the common-mode input voltage range (V<sub>CM</sub>).



### 6.3.2 Modulator

Figure 6-2 conceptualizes the second-order, switched-capacitor, feed-forward  $\Delta\Sigma$  modulator implemented in the AMC3306M25-Q1. The output V<sub>5</sub> of the 1-bit, digital-to-analog converter (DAC) is subtracted from the input voltage V<sub>IN</sub> = (V<sub>INN</sub> - V<sub>INP</sub>) and results in a voltage V<sub>1</sub>. V<sub>1</sub> feeds the input of the first integrator stage. The output of the first integrator feeds the input of the second integrator stage, resulting in an output voltage V<sub>3</sub>. V<sub>3</sub> is summed with the input signal V<sub>IN</sub> and the output of the first integrator V<sub>2</sub>. Depending on the polarity of the resulting voltage V<sub>4</sub>, the output of the comparator is changed. In this case, the 1-bit DAC responds on the next clock pulse by changing the associated analog output voltage V<sub>5</sub>. This change causes the integrators to progress in the opposite direction and forces the value of the integrator output to track the average input value.



Figure 6-2. Block Diagram of a Second-Order Modulator

The modulator shifts the quantization noise to high frequencies, as illustrated in Figure 6-1. Therefore, use a low-pass digital filter, such as a SINC filter, at the output of the device to increase signal to noise ratio. This filter also converts the 1-bit data stream at a high sampling rate into a higher-bit data word at a lower rate (decimation). TI's C2000<sup>™</sup> and Sitara<sup>™</sup> microcontroller families offer a suitable programmable, hardwired filter structure termed a *sigma-delta filter module* (SDFM) optimized for usage with the AMC3306M25-Q1. Alternatively, use a field-programmable gate array (FPGA) or complex programmable logic device (CPLD) to implement the filter.

## 6.3.3 Isolation Channel Signal Transmission

The AMC3306M25-Q1 uses an on-off keying (OOK) modulation scheme, as shown in Figure 6-3, to transmit the modulator output bitstream across the  $SiO_2$ -based isolation barrier. The transmit driver (TX) shown in the *Functional Block Diagram* transmits an internally generated, high-frequency carrier across the isolation barrier to represent a digital *one*. However, TX does not send a signal to represent a digital *zero*. The nominal frequency of the carrier used inside the AMC3306M25-Q1 is 480MHz.

The receiver (RX) on the other side of the isolation barrier recovers and demodulates the signal and produces the output. The AMC3306M25-Q1 transmission channel is optimized to achieve the highest level of common-mode transient immunity (CMTI). This channel is also optimized to achieve the lowest level of radiated emissions caused by the high-frequency carrier and RX/TX buffer switching.



Figure 6-3. OOK-Based Modulation Scheme



### 6.3.4 Digital Output

A differential input signal of 0V ideally produces a stream of ones and zeros that are high 50% of the time. A differential input of 250mV produces a stream of ones and zeros that are high 89.06% of the time. With 16 bits of resolution, that percentage corresponds to code 58368. A differential input of –250mV produces a stream of ones and zeros that are high 10.94% of the time and results in code 7168. These input voltages are also the specified linear range of the AMC3306M25-Q1. If the input voltage value exceeds this range, the output of the modulator shows nonlinear behavior as the quantization noise increases. The modulator output clips with constant stream of zeros with an input  $\leq$  –320mV . In this case, the AMC3306M25-Q1 generates a single 1 every 128 clock cycles to indicate proper device function. The modulator output clips with constant stream of ones with an input  $\geq$  320mV. In this case, the AMC3306M25-Q1 generates a single 0 every 128 clock cycles to indicate proper device function. See the *Output Behavior in Case of a Full-Scale Input* section for more details. Figure 6-4 shows the input voltage versus the output modulator signal.



Figure 6-4. AMC3306M25-Q1 Modulator Output vs Analog Input

Calculate the density of ones in the output bitstream with Equation 1 for any input voltage value except a full-scale input signal. See the *Output Behavior in Case of a Full-Scale Input* section.

 $\frac{V_{IN} + V_{Clipping}}{2 \times V_{Clipping}}$ 

(1)

#### 6.3.4.1 Output Behavior in Case of a Full-Scale Input

The device generates a single one or zero every 128 bits at DOUT if an input signal is applied that exceeds the clipping voltage. This voltage is defined as ( $|V_{IN}| \ge V_{Clipping}$ ). Figure 6-5 shows the full-scale output timing, which is dependent on the actual polarity of the signal being sensed. In this way, differentiating between a missing high-side supply and a full-scale input signal is possible on the system level.



Figure 6-5. Full-Scale Output of the AMC3306M25-Q1

#### 6.3.4.2 Output Behavior in Case of a High-Side Supply Failure

The device output DOUT is a constant bitstream of logic 0's whenever the integrated DC/DC converter output voltage is below the undervoltage detection threshold. See the *Diagnostic Output* section for more information.



#### 6.3.5 Isolated DC/DC Converter

The AMC3306M25-Q1 offers a fully integrated, isolated DC/DC converter with the following components(see the *Functional Block Diagram* section):

- Low-dropout regulator (LDO) on the low side to stabilize the supply voltage VDD that drives the low side of the converter. This circuit does not output a constant voltage and is not intended for driving any external load.
- Low-side full-bridge inverter and drivers.
- Laminate-based, air-core transformer for high immunity to magnetic fields.
- High-side full-bridge rectifier.
- High-side LDO to stabilize the output voltage of the DC/DC converter for high analog performance of the signal path. The high-side LDO outputs a constant voltage and optionally provides a limited amount of current to power external circuitry.

The DC/DC converter uses a spread-spectrum clock generation technique to reduce the spectral density of the electromagnetic radiation. The resonator frequency is synchronized to the  $\Delta\Sigma$  modulator operation to minimize interference with data transmission and support high analog performance of the device.

The architecture of the DC/DC converter is optimized to drive the high-side circuitry of the AMC3306M25-Q1. The DC/DC converter sources up to  $I_H$  of additional DC current to power an optional active filter, preamplifier, or isolated comparator (such as the AMC23C12-Q1). As shown in Figure 6-6,  $I_H$  is specified up to an ambient temperature of 85°C and derates linearly at higher temperatures.



Figure 6-6. Derating of I<sub>H</sub> at Ambient Temperatures >85°C



### 6.3.6 Diagnostic Output

As shown in Figure 6-7, monitor the open-drain DIAG pin to confirm the device is operational and the output data are valid. During power-up, the DIAG pin is actively held low until the high-side supply is in regulation and the modulator starts outputting data. The DIAG pin is actively pulled low if:

- The low side does not receive data from the high side (for example, because of a loss of power on the high side). The modulator outputs a constant bitstream of logic 0's in this case, that is, the DOUT pin is permanently low.
- The high-side DC/DC output voltage (DCDC\_OUT) or the high-side LDO output voltage (HLDO\_OUT) drop below the respective undervoltage detection thresholds (brown-out). In this case, the low-side still receives data from the high-side but the data is potentially invalid. However, the modulator outputs a constant bitstream of logic 0's in this case, meaning that the DOUT pin is permanently low.



Figure 6-7. DIAG and Output Under Different Operating Conditions

## 6.4 Device Functional Modes

The AMC3306M25-Q1 is operational when VDD is applied, as specified in the *Recommended Operating Conditions* table.



## 7 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## 7.1 Application Information

The AMC3306M25-Q1 is a high-performance solution for shunt-based current sensing in the presence of high common-mode voltage levels.

#### 7.1.1 Digital Filter Usage

The modulator generates a bitstream that is required to be processed by a digital filter. This process obtains a digital word similar to a conversion result of a conventional analog-to-digital converter (ADC). A very simple filter, as shown in Equation 2, built with minimal effort and hardware, is a sinc<sup>3</sup>-type filter:

$$H(z) = \left(\frac{1 - z^{-OSR}}{1 - z^{-1}}\right)^{3}$$
(2)

This filter provides the best output performance at the lowest hardware size (count of digital gates) for a second-order modulator. All characterization in this document is done with a 256 OSR sinc<sup>3</sup> filter and a 16-bit output word width, unless otherwise noted. The measured effective number of bits (ENOB) as a function of the OSR is illustrated in Figure 7-3 of the *Typical Application* section.

A *delta sigma modulator filter calculator* is available for download at www.ti.com. This calculator aids in the filter design and correct OSR and filter-order selection to achieve the desired output resolution and filter response time.

The *Combining the ADS1202 with an FPGA Digital Filter for Current Measurement in Motor Control Applications* application note, available at www.ti.com, discusses an example code. This example code implements a sinc<sup>3</sup> filter in an FPGA.



## 7.2 Typical Application

## 7.2.1 Onboard Charger (OBC) Application

The AMC3306M25-Q1 is designed for shunt-based, current-sensing applications where accurate current monitoring is required in the presence of high common-mode voltages. The AMC3306M25-Q1 integrates an isolated power supply for the high-voltage side. This feature makes the device particularly easy to use in applications without a high-side supply readily available

Figure 7-1 shows a simplified schematic using the AMC3306M25-Q1 to measure the output current of a PFC stage of an onboard charger (OBC). At this location in the system, there is no supply readily available for powering the high side of the isolated amplifier. The integrated isolated power supply solves this problem and, with the bipolar input voltage range, makes the AMC3306M25-Q1 an easy-to-use solution for bidirectional current sensing. In this example, the AC line voltage is sensed by the AMC3336-Q1 on the grid side. On this side, there is no suitable supply available for powering the high side of the isolated amplifier. The integrated compare supply, high input impedance, and bipolar input voltage range of the AMC3336-Q1 makes the device a compact solution for AC voltage-sensing applications.



Figure 7-1. The AMC3306M25-Q1 in an OBC Application

#### 7.2.1.1 Design Requirements

Table 7-1 lists the parameters for this typical application.

#### Table 7-1. Design Requirements

| PARAMETER                                        | VALUE            |
|--------------------------------------------------|------------------|
| Low-side supply voltage                          | 3.3V or 5V       |
| Voltage drop across RSHUNT for a linear response | ±250mV (maximum) |



#### 7.2.1.2 Detailed Design Procedure

The AMC3306M25-Q1 requires a single 3.3V or 5V supply on the low side. The high-side supply is internally generated by an integrated DC/DC converter as explained in the *Isolated DC/DC Converter* section.

The ground reference (HGND) is derived from the terminal of the shunt resistor connected to the negative input (INN) of the AMC3306M25-Q1. If using a four-pin shunt, connect the inputs of the AMC3306M25-Q1 to the sense terminals of the shunt. Route the ground connection as a separate trace to the shunt to minimize offset and improve accuracy. See the *Layout* section for more details.

#### 7.2.1.2.1 Shunt Resistor Sizing

Use Ohm's Law to calculate the voltage drop across the shunt resistor ( $V_{SHUNT}$ ) for the desired measured current:  $V_{SHUNT} = I \times RSHUNT$ .

Consider the following two restrictions to choose the proper value of the shunt resistor, R<sub>SHUNT</sub>:

- Make sure the voltage drop caused by the nominal current range does not exceed the recommended differential input voltage range for a linear response. In other words, |V<sub>SHUNT</sub>| ≤ V<sub>FSR</sub>.
- Make sure the voltage drop caused by the maximum allowed overcurrent does not exceed the input voltage that causes a clipping output. That is, |V<sub>SHUNT</sub>| ≤ |V<sub>Clipping</sub>|.

#### 7.2.1.2.2 Input Filter Design

Place an RC filter in front of a  $\Delta\Sigma$  modulator to improve signal-to-noise performance of the signal path. Design the input filter such that:

- The cutoff frequency of the filter is at least one order of magnitude lower than the sampling frequency of the ΔΣ modulator (f<sub>CLKIN</sub>)
- The input bias current does not generate significant voltage drop across the DC impedance of the input filter
- The impedances measured from the analog inputs are equal (R1 equals R2)

Capacitors C11 and C12 are optional and improve common-mode rejection at high frequencies (>1MHz). For best performance, make sure C11 matches the value of C12 and that both capacitors are 10 to 20 times lower in value than C10. For most applications, the structure shown in Figure 7-2 achieves excellent performance.



Figure 7-2. Differential Input Filter

#### 7.2.1.2.3 Bitstream Filtering

For modulator output bitstream filtering, select a device from TI's C2000<sup>™</sup> or Sitara<sup>™</sup> microcontroller families. These families support up to eight channels of dedicated hardwired filter structures that significantly simplify system level design by offering two filtering paths per channel. One path provides high-accuracy results for the control loop and the other is a fast-response path for overcurrent detection.

Copyright © 2024 Texas Instruments Incorporated



(3)

A *delta sigma modulator filter calculator* is available for download at www.ti.com. This calculator aids in filter design and selecting the right OSR and filter order to achieve the desired output resolution and filter response time.

#### 7.2.1.3 Application Curve

The effective number of bits (ENOB) is often used to compare the performance of ADCs and  $\Delta\Sigma$  modulators. Figure 7-3 shows the ENOB of the AMC3306M25-Q1 with different oversampling ratios. By using Equation 3, this number is also calculated from the SINAD:



Figure 7-3. Measured Effective Number of Bits vs Oversampling Ratio

#### 7.2.2 Best Design Practices

Do not leave the inputs of the AMC3306M25-Q1 unconnected (floating) when the device is powered up. If left floating, the input bias currents potentially drive the inputs to a positive value that exceeds the operating common-mode input voltage. As a result, the output of the device is undetermined.

Connect the negative input (INN) to the high-side ground (HGND), either by a hard short or through a resistive path. A DC current path between INN and HGND is required to define the input common-mode voltage. Take care not to exceed the input common-mode range as specified in the *Recommended Operating Conditions* table. For best accuracy, route the ground connection as a separate trace. Connect this trace directly to the shunt resistor rather than shorting AGND to INN directly at the input to the device. See the *Layout* section for more details.

The high-side LDO is capable of sourcing a limited amount of current ( $I_H$ ) to power external circuitry. Do not to overload the high-side LDO and be aware of derating  $I_H$  at high temperatures, as explained in the *Isolated DC/DC Converter* section.

The low-side LDO does not output a constant voltage and is not intended for powering any external circuitry. Do not connect any external load to the LDO\_OUT pin.



## 7.3 Power Supply Recommendations

The AMC3306M25-Q1 is powered from the low-side power supply (VDD) with a nominal value of 3.3V or 5V. Place a low-ESR, 1nF decoupling capacitor (C8 in Figure 7-4) as close as possible to the VDD pin. Follow the 1nF capacitor with a 1 $\mu$ F capacitor (C9) to filter this power-supply path.

Decouple the low side of the DC/DC converter with a low-ESR, 100nF capacitor (C4) positioned close to the device between the DCDC\_IN and DCDC\_GND pins. Use a  $1\mu$ F capacitor (C2) to decouple the high side. Additionally, place a low-ESR, 1nF capacitor (C3) as close as possible to the device and connect this capacitor to the DCDC\_OUT and DCDC\_HGND pins.

For the high-side LDO, use low-ESR, 1nF capacitors (C6), placed as close as possible to the AMC3306M25-Q1, followed by a 100nF decoupling capacitor (C5).

The ground reference for the high side (HGND) is derived from the terminal of the shunt resistor connected to the device negative input (INN). For best DC accuracy, use a separate trace to make this connection instead of shorting HGND to INN directly at the device input. The high-side DC/DC ground terminal (DCDC\_HGND) is shorted to HGND directly at the device pins.



Figure 7-4. Decoupling the AMC3306M25-Q1

Make sure capacitors provide adequate *effective* capacitance under the applicable DC bias conditions experienced in the application. MLCC capacitors typically exhibit only a fraction of the nominal capacitance under real-world conditions; take this factor into consideration when selecting these capacitors. This problem is especially acute in low-profile capacitors, in which the dielectric field strength is higher than in taller components. Reputable capacitor manufacturers provide capacitance versus DC bias curves that greatly simplify component selection.

The Best Practices to Attenuate AMC3301 Family Radiated Emissions EMI application note is available for download at www.ti.com.



Table 7-2 lists recommended components for use with the AMC3306M25-Q1. This list is not exhaustive. Other components potentially exist that are equally capable (or better), however these listed components have been validated during the development of the AMC3306M25-Q1.

|                 | DESCRIPTION                 | PART NUMBER                        | MANUFACTURER     | SIZE (EIA, L × W)   |
|-----------------|-----------------------------|------------------------------------|------------------|---------------------|
| VDD             |                             |                                    | 1                |                     |
| C8              |                             | 12065C102KAT2A <sup>(1)</sup>      | AVX              | 1206, 3.2mm × 1.6mm |
| 60              | 1nF ± 10%, X7R, 50V         | C0603C102K5RACTU                   | Kemet            | 0603, 1.6mm × 0.8mm |
| 00              |                             | 12063C105KAT2A <sup>(1)</sup>      | AVX              | 1206, 3.2mm × 1.6mm |
| C9              | 1µF ± 10%, X7R, 25V         | CGA3E1X7R1E105K080AC               | TDK              | 0603, 1.6mm × 0.8mm |
| DC/DC CONV      | ERTER                       |                                    | 1                |                     |
| C4              | 100nF ± 10%, X7R, 50V       | C0603C104K5RACAUTO                 | Kemet            | 0603, 1.6mm × 0.8mm |
| C3              | 1nF ± 10%, X7R, 50V         | C0603C102K5RACTU                   | Kemet            | 0603, 1.6mm × 0.8mm |
| C2              | 1µF ± 10%, X7R, 25V         | CGA3E1X7R1E105K080AC               | TDK              | 0603, 1.6mm × 0.8mm |
| HLDO            | ,                           |                                    |                  |                     |
| C1              | 100nF ± 10%, X7R, 50V       | C0603C104K5RACAUTO                 | Kemet            | 0603, 1.6mm × 0.8mm |
| C5              | 100nF ± 5%, NP0, 50V        | C3216NP01H104J160AA <sup>(1)</sup> | TDK              | 1206, 3.2mm × 1.6mm |
| 65              | 100nF ± 10%, X7R, 50V       | C0603C104K5RACAUTO                 | Kemet            | 0603, 1.6mm × 0.8mm |
| C6              | 1nF ± 10%, X7R, 50V         | 12065C102KAT2A <sup>(1)</sup>      | AVX              | 1206, 3.2mm × 1.6mm |
| 60              |                             | C0603C102K5RACTU                   | Kemet            | 0603, 1.6mm × 0.8mm |
| FERRITE BE      | ADS                         | ·                                  |                  |                     |
|                 |                             | 74269244182                        | Wurth Elektronik | 0402, 1.0mm × 0.5mm |
| FB1,FB2,<br>FB3 | Ferrite bead <sup>(2)</sup> | BLM15HD182SH1                      | Murata           | 0402, 1.0mm × 0.5mm |
| . 50            |                             | BKH1005LM182-T                     | Taiyo Yuden      | 0402, 1.0mm × 0.5mm |

#### Table 7-2. Recommended External Components

(1) Component used for parametric validation.

(2) No ferrite beads used for parametric validation.



## 7.4 Layout

### 7.4.1 Layout Guidelines

Figure 7-5 shows a layout recommendation with the critical placement of the decoupling capacitors and all other components required by the device. Make sure to place the decoupling capacitors as close as possible to the AMC3306M25-Q1 supply pins. For best performance, place the shunt resistor close to the INP and INN inputs of the AMC3306M25-Q1 and keep the layout of both connections symmetrical.

This layout is used on the AMC3306M25-Q1 EVM and supports CISPR-11 compliant electromagnetic radiation levels.

#### 7.4.2 Layout Example



Figure 7-5. Recommended Layout of the AMC3306M25-Q1



# 8 Device and Documentation Support

## 8.1 Documentation Support

### 8.1.1 Related Documentation

For related documentation see the following:

- Texas Instruments, *Isolation Glossary* application note
- Texas Instruments, Semiconductor and IC Package Thermal Metrics application note
- Texas Instruments, ISO72x Digital Isolator Magnetic-Field Immunity application note
- Texas Instruments, Delta Sigma Modulator Filter Calculator design tool

## 8.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 8.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 8.4 Trademarks

C2000<sup>™</sup>, Sitara<sup>™</sup>, and TI E2E<sup>™</sup> are trademarks of Texas Instruments. All trademarks are the property of their respective owners.

#### 8.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 8.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

## **9 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE        | REVISION | NOTES           |
|-------------|----------|-----------------|
| August 2024 | *        | Initial Release |

## 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGING INFORMATION

| Orderable Device  | Status<br>(1) | Package Typ | e Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|-------------------|---------------|-------------|----------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| AMC3306M25QDWERQ1 | ACTIVE        | SOIC        | DWE                  | 16   | 2000           | RoHS & Green    | NIPDAU                        | Level-3-260C-168 HR  | -40 to 125   | MC3306M25Q              | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF AMC3306M25-Q1 :



• Catalog : AMC3306M25

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product



www.ti.com

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| AMC3306M25QDWERQ1           | SOIC            | DWE                | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

25-Sep-2024



\*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| AMC3306M25QDWERQ1 | SOIC         | DWE             | 16   | 2000 | 350.0       | 350.0      | 43.0        |

# **DWE0016A**



# **PACKAGE OUTLINE**

SOIC - 2.65 mm max height

SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- Per ASME Y14.5M.
  This drawing is subject to change without notice.
  This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



# **DWE0016A**

# **EXAMPLE BOARD LAYOUT**

SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **DWE0016A**

# **EXAMPLE STENCIL DESIGN**

# SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated