# AWR2944P/AWR2E44P Single-Chip 76 to 81GHz FMCW Radar Sensor ### 1 Features - FMCW transceiver - Integrated PLL, transmitter, receiver, baseband - 76GHz to 81GHz coverage with 5GHz available bandwidth - 4 receive and 4 transmit channels - AWR2944P: PCB interface to antennas - AWR2E44P: Launch-on-Package (LOP) interface to antennas - Per transmit phase shifter - Ultra-accurate chirp engine based on fractional- - TX power - AWR2944P: 14dBm - AWR2E44P: 13.5dBm - RX noise figure - AWR2944P: 10.5dB - AWR2E44P: 11dB - Phase noise at 1MHz - VCO1: -96dBc/Hz (76 to 77GHz) - VCO2: -95dBc/Hz (76 to 81GHz) - Processing elements - Arm<sup>®</sup> Cortex-R5F<sup>®</sup> core (supports lock step operation) @400MHz - TI digital signal processor C66x @450MHz - TI radar hardware accelerator (HWA2.1) for operations like FFT, log magnitude, and memory compression - Multiple EDMA instances for data movement - Programmable embedded hardware security module (HSM) using Arm®Cortex-M4 - Second Arm® Cortex M4 core for the DSS (DSP Subsystem), controlling and configuring the HWA2.1 - Functional safety compliant targeted - Developed for functional safety applications - Documentation will be available to aid ISO 26262 functional safety system design - Hardware integrity up to ASIL B targeted - Other interfaces available to user application - Up to 9 ADC channels based on device variant - 2 SPIs - 4 UARTs - $I^2C$ - GPIOs - 3 EPWMs - 4-lane Aurora LVDS interface for raw ADC data and debug instrumentation - CSI2 Rx for playback of captured data - On-Chip RAM - 4.5Mbytes of 'On Chip' RAM - Memory space split between DSP, MCU, and shared L3 - Host interface - 2x CAN-FD - 10/100/1000Mbps Ethernet - Supports a serial flash memory interface (loading user application from QSPI flash memory) - Device security (on select part numbers) - Secure authenticated and encrypted boot - Customer programmable root keys, symmetric keys (256 bit), asymmetric keys (up to RSA-4K or ECC-512) with key revocation capability - Cryptographic hardware accelerators: PKA with ECC, AES (up to 256 bit), SHA (up to 512 bit), TRNG/DRBG, and SM2, SM3, SM4 (Chinese crypto algorithms) - Built-in firmware (ROM) and Self-calibrating system across process and temperature - AEC-Q100 targeted - Advanced features - Embedded self-monitoring with no external processor involvement - Embedded interference detection capability - Power management - On-die LDO network for enhanced PSRR - LVCMOS IO supports dual voltage 3.3V and 1.8V - Clock source - 50/40MHz crystal with internal oscillator - Supports external oscillator at 50/40MHz - Supports externally driven clock (square or sine wave) at 50/40MHz - 25MHz external clock to eliminate external crystal oscillator for Ethernet PHY when using the 50MHz clock. - Optimal Power Management Solution - Recommended LP87745-Q1 Power Management ICs (PMIC) - Companion PMIC specially designed to meet device power supply requirements - Flexible mapping and factory programmed configurations to support different use cases - Cost-reduced hardware design using 0.65mm pitch FCCSP package - AWR2944P: 12mm × 12mm - AWR2E44P: 13.5mm × 12mm - Supports automotive junction temperature operating range of -40°C to 140°C ## 2 Applications - Corner Radar - Front and Rear Radar - Lane change assist - · Blind spot detection - · Automatic emergency braking - Adaptive cruise control - · Cross traffic alert Figure 2-1. Autonomous Radar Sensor For Automotive Applications ### 3 Description The AWR2944P/AWR2E44P is a "Performance" expansion to the AWR2944 portfolio with enhanced RF and compute performance to meet NCAP + Automated Driving requirements. The AWR2944P/AWR2E44P is also a single-chip mmWave sensor composed of a FMCW transceiver, capable of operation in the 76- to 81-GHz band, radar data processing elements, and peripherals for in-vehicle networking. The AWR2944P/AWR2E44P is built with TI's low-power 45-nm RFCMOS process with own recipes to enhance RF and compute performance enabling unprecedented levels of integration in a small form factor and minimal BOM. The AWR2944P/AWR2E44P is an ideal solution for low-power, self-monitored, ultra-accurate radar systems in the automotive space. The AWR2E44P variant provides customers with an innovative Launch on Package (LOP) antenna feature which facilitates the attachment of antennas directly on to the package. LOP technology enables loss-less transmission of signals from the AWR2E44P chip to the antenna via holes in the PCB & launches on the bottom of the chip. The chip and antenna are directly soldered to the PCB enabling low cost PCB material to be used instead of expensive high-frequency material. TI's low-power 45nm RFCMOS process enables a monolithic implementation of a 4 TX, 4 RX system with integrated PLL, VCO, mixer, and baseband ADC. Integrated in the DSP subsystem (DSS), is TI's high-performance C66x DSP for radar signal processing. The device includes a Radio Processor Subsystem (RSS), which is responsible for radar front-end configuration, control, and calibration. Within the Main Subsystem (MSS), the device implements a user-programmable Arm Cortex-R5F processor allowing for custom control and automotive interface applications. The hardware accelerator block (HWA 2.1) supplements the DSS and MSS by offloading common radar processing such as FFT, constant false alarm rate (CFAR), scaling, and compression. This saves MIPS on the DSS and MSS, opening up resources for custom applications and higher-level algorithms. A Hardware Security Module (HSM) is also provisioned in the device (available for only secure part variants). The HSM consists of a programmable Arm Cortex-M4 core and the necessary infrastructure to provide a secure zone of operation within the device. Simple programming model changes can enable a wide variety of sensor implementation (Short, Mid, Long) with the possibility of dynamic reconfiguration for implementing a multimode sensor. Additionally, the AWR2944P/AWR2E44P is provided as a complete platform solution including TI hardware and software reference designs, software drivers, sample configurations, API guides, and user documentation. ### **Device Information** | PART NUMBER | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM) | Variant | |--------------|------------------------|-----------------|----------| | XA2944PBGALT | ALT (FCCSP, 266) | 12mm x 12mm | AWR2944P | | XA2944PBDALT | ALT (FCCSP, 266) | 12mm x 12mm | AWR2944P | | XA2E44PBGAMX | AMX (FCCSP, 278) | 13.5mm x 12mm | AWR2E44P | | XA2E44PBDAMX | AMX (FCCSP, 278) | 13.5mm x 12mm | AWR2E44P | <sup>(1)</sup> For more information, see Mechanical, Packaging, and Orderable Information. ## 3.1 Functional Block Diagram Figure 8-1 represents the functional block diagram for the device. A. This feature is only available in select part variants as indicated by the Device Type identifier in the Section 3, Device Information table. Figure 3-1. Functional Block Diagram # **Table of Contents** | 1 | 7.11 Input Clocks and Oscillators | 45 | |-----|-----------------------------------------------------------------------------------------------------------|-----------------------------| | 2 | 7.12 Peripheral Information | 46 | | 2 | 7.13 Emulation and Debug | 68 | | 4 | | | | 6 | 8.1 Overview | 71 | | 8 | 8.2 Functional Block Diagram | 71 | | 9 | 8.3 Subsytems | <mark>72</mark> | | . 9 | 8.4 Other Subsystems | <b>7</b> 6 | | 10 | 9 Monitoring and Diagnostics | <mark>78</mark> | | 11 | 9.1 Monitoring and Diagnostic Mechanisms | <mark>78</mark> | | 24 | 10 Applications, Implementation, and Layout | <mark>8</mark> 1 | | 33 | 10.1 Application Information | 81 | | 36 | 10.2 Short, Medium, and Long Range Radar | <mark>8</mark> 1 | | 36 | 10.3 Reference Schematic | 81 | | 36 | 11 Device and Documentation Support | 82 | | 37 | 11.1 Device Support | 82 | | 37 | | | | | 11.3 Tools and Software | 83 | | 38 | 11.4 Documentation support | 83 | | 39 | 11.5 Support Resources | 83 | | 40 | 11.6 Trademarks | 83 | | 41 | 11.7 Electrostatic Discharge Caution | 84 | | 43 | | | | 44 | 12 Revision History | <mark>84</mark> | | | 2<br>2<br>4<br>6<br>8<br>9<br>9<br>111<br>124<br>33<br>36<br>36<br>37<br>37<br>38<br>39<br>40<br>41<br>43 | 7.12 Peripheral Information | # **4 Device Comparison** **Table 4-1. Device Features Comparison** | FUNCTION | AWR2944P | AWR2E44P | AWR2544 | AWR2944 | AWR1843 | |-------------------------------------------------------|-----------------------|-----------------------|---------------------|---------------------|---------| | Launch on Package (LOP) Antenna | _ | Yes | Yes | _ | _ | | Number of receivers | 4 | 4 | 4 | 4 | 4 | | Number of transmitters | 4 | 4 | 4 | 4 | 3(1) | | On-chip memory | 4.5MB | 4.5MB | 2MB | 4MB | 2MB | | Max I/F (Intermediate Frequency) (MHz) | 20 | 20 | 20 | 15 | 10 | | Max real/complex 2x sampling rate (Msps) | 45 <sup>(2)</sup> | 45 <sup>(2)</sup> | 45 <sup>(2)</sup> | 37.5 <sup>(2)</sup> | 25 | | Max complex 1x sampling rate (Msps) | (2) | (2) | (2) | (2) | 12.5 | | Safety and Security | | | · | | • | | Device Security <sup>(3)</sup> | Yes | Yes | Yes | Yes | Yes | | AEC-Q100 Qualified | Planned | Planned | Planned | Yes | Yes | | Processor | | | | | | | MCU (RxF) | Yes <sup>(4)</sup> | Yes <sup>(4)</sup> | Yes <sup>(4)</sup> | Yes <sup>(4)</sup> | Yes | | DSP (C6xx) | Yes <sup>(5)</sup> | Yes <sup>(5)</sup> | _ | Yes <sup>(5)</sup> | Yes | | Hardware accelerator <sup>(7)</sup> | HWA2.1 <sup>(6)</sup> | HWA2.1 <sup>(6)</sup> | HWA1.5 | HWA2.1 | HWA1.0 | | Hardware Security Module (HSM) <sup>(8)</sup> (9) | Yes | Yes | Yes | Yes | _ | | Security Accelerators (8) | Yes | Yes | Yes | Yes | Yes | | Peripherals | | | I | 1 | 1 | | Serial Peripheral Interface (SPI) ports | 2 | 2 | 1 | 2 | 2 | | Quad Serial Peripheral Interface<br>(QSPI) | Yes | Yes | Yes | Yes | Yes | | LVDS/Debug | Yes | Yes | Yes | Yes | Yes | | Aurora LVDS | Yes | Yes | _ | Yes | _ | | Ethernet Interface | Yes | Yes | Yes | Yes | _ | | Reference Clock for Ethernet | Yes | Yes | Yes | _ | _ | | Inter-Integrated Circuit (I <sup>2</sup> C) interface | 1 | 1 | 1 | 1 | 1 | | CAN FD | 2 | 2 | _ | 2 | 1 | | Trace | Yes | Yes | Yes | Yes | Yes | | ePWM | Yes | Yes | Yes | Yes | Yes | | DMM Interface | Yes | Yes | _ | Yes | Yes | | GPADC | Yes <sup>(10)</sup> | Yes <sup>(10)</sup> | Yes <sup>(10)</sup> | Yes <sup>(10)</sup> | Yes | | CSI2 TX | _ | _ | Yes | _ | _ | | CSI2 RX | Yes | Yes | _ | Yes | _ | | JTAG | Yes | Yes | Yes | Yes | Yes | | Per chirp configurable Tx phase shifter | Yes | Yes | Yes | Yes | Yes | ### Table 4-1. Device Features Comparison (continued) | FUNCTIO | N | AWR2944P | AWR2544 | AWR2944 | AWR1843 | | |--------------------------------|-------------------------------------------------------------------------|----------|---------|---------|---------|----| | Product status <sup>(11)</sup> | PRODUCT PREVIEW (PP), ADVANCE INFORMATION (AI), or PRODUCTION DATA (PD) | PP | PP | PP | PD | PD | - (1) 3 Tx Simultaneous operation in AWR1843 is supported only with 1V LDO bypass and PA LDO disable mode. In this mode 1V supply needs to be fed on the VOUT PA pin. Please refer to the respective datasheets for more information. - (2) Supports a real only receiver - (3) Device security features including Secure Boot and Customer Programmable Keys are applicable to select part number variants as indicated by the Device Type identifier in the Section 3, Device Information table. - (4) Main-Subsystem Processing core is changed from Arm CR4F in AWR1843 to Arm CR5F. - (5) The DSP processing core is upgraded from C67x in AWR1843 to C66x. - (6) User programmable using Arm®Cortex-M4 for the DSP. - (7) The hardware accelerator is upgraded to HWA2.1 with additional features as compared to AWR1843. - (8) Only applicable for Secure Part Variant - (9) User Programmable Arm®Cortex-M4 - (10) Has a dedicated GPADC for external voltage monitoring - (11) PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of the Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters. ADVANCE INFORMATION concerns new products in the sampling or preproduction phase of development. Characteristic data and other specifications are subject to change without notice. ### 5 Related Products For information about other devices in this family of products or related products see the links that follow. mmWave Sensors TI's mmWave sensors rapidly and accurately sense range, angle and velocity with less power using the smallest footprint mmWave sensor portfolio for automotive applications. **Automotive** mmWave Sensors TI's automotive mmWave sensor portfolio offers high-performance radar front end to ultrahigh resolution, small and low-power single-chip radar solutions. TI's scalable sensor portfolio enables design and development of ADAS system solution for every performance, application and sensor configuration ranging from comfort functions to safety functions in all vehicles. # **6 Pin Configurations and Functions** ## 6.1 Pin Diagram - AWR2944P Figure 6-1 shows the pin locations for the AWR2944P 12mm x 12mm FCCSP non-LOP package Figure 6-1. Pin Diagram - AWR2944P ## 6.2 Pin Diagram - AWR2E44P Not to scale Figure 6-2. Pin Diagram - AWR2E44P ## 6.3 Pin Attributes | BALL N | NUMBER 1 | | | | | BALL RESET | PULL UP/DOWN | | |----------|----------|-------------------|------------------------|---------------------|--------|------------|-----------------|-----------| | AWR2944P | AWR2E44P | BALL NAME 2 | SIGNAL NAME 3 | MODE 4, | TYPE 5 | STATE 6 | TYPE 7 | AWR2944P | | | | | | MSS_GPIO_12 | 0 | 10 | | | | 440 | | DAD 44 | MOO MIDODID OO | MSS_MIBSPIA_HOSTIRQ | 1 | 0 | | | | /16 | T16 | PAD_AA | MSS_MIBSPIB_CS1 | ADC_VALID | 2 | 0 | Output Disabled | Pull Down | | | | | | MSS_MIBSPIB_CS1 | 6 | IO | | | | | | | | MSS_GPIO_13 | 0 | IO | | | | | | | | MSS_GPIO_0 | 1 | Ю | | | | 245 | 0.47 | DAD AD | MOO EDWARD | PMIC_CLKOUT | 2 | 0 | | Dull D | | 315 | C17 | PAD_AB | MSS_EPWMB0 | MSS_EPWM_TZ2 | 3 | 1 | Output Disabled | Pull Down | | | | | | MSS_EPWMA1 | 10 | 0 | | | | | | | | MSS_EPWMB0 | 11 | 0 | 7 | | | | | | | MSS_GPIO_16 | 0 | Ю | | | | | | | | MSS_GPIO_1 | 1 | Ю | | | | | | | | SYNC_OUT | 2 | 0 | | Pull Down | | | | | MSS_GPIO_1 | MSS_EPWM_TZ1 | 3 | 1 | Output Disabled | | | | | | | BSS_UARTA_TX | 7 | 0 | | | | A16 | A10 | PAD_AC MSS_GPIO_1 | | READY_INT | 8 | 0 | | | | | | | | LVDS_VALID | 9 | 0 | | | | | | | | DMM_MUX_IN | 12 | 1 | | | | | | | | MSS_MIBSPIB_CS1 | 13 | Ю | | | | | | | | MSS_MIBSPIB_CS2 | 14 | Ю | | | | | | | | MSS_EPWMA_SYNCI | 15 | 1 | | | | | | | | MSS_GPIO_21 | 0 | Ю | | | | | | | | MSS_MIBSPIB_MOSI | 1 | Ю | | | | /12 | T13 | PAD_AH | MSS_MIBSPIB_MOSI | MSS_I2C_SDA | 2 | Ю | Output Disabled | Pull Up | | | | | | MSS_EPWMA0 | 3 | 0 | | | | | | | | MSS_MCANB_RX | 7 | I | | | | | | | | MSS_GPIO_22 | 0 | Ю | | | | | | | MSS_MIBSPIB_MISO | 1 | Ю | | | | | J13 | T15 | | MSS_MIBSPIB_MISO | MSS_I2C_SCL | 2 | Ю | Output Disabled | Dull Hp | | 113 | 110 | PAD_AI | NISO_INI_DIPSPID_INISO | MSS_EPWMB0 | 3 | 0 | | Pull Up | | | | | | DSS_UARTA_TX | 6 | 6 IO | | | | | | | | MSS_MCANB_TX | 7 | 0 | | | | BALL I | NUMBER 1 | | | | | BALL RESET | PULL UP/DOWN | | | |----------|----------|-------------|------------------|------------------|------------|------------|--------------------|--------------------------|--| | AWR2944P | AWR2E44P | BALL NAME 2 | SIGNAL NAME 3 | MODE 4, | TYPE 5 | STATE 6 | TYPE 7 | AWR2944P | | | | | | | MSS_GPIO_5 | 0 | Ю | | | | | | | | | MSS_MIBSPIB_CLK | 1 | Ю | | | | | | | | | MSS_UARTA_RX | 2 | Ю | | | | | 13 | T14 | PAD_AJ | MSS_MIBSPIB_CLK | MSS_EPWMC0 | 3 | 0 | Output Disabled | Pull Up | | | | | | | MSS_UARTB_TX | 6 | Ю | | | | | | | | | BSS_UARTA_TX | 7 | 0 | | | | | | | | | MSS_MCANA_RX | 8 | I | | | | | | | | | MSS_GPIO_4 | 0 | Ю | | | | | | | | | MSS_MIBSPIB_CS0 | 1 | IO | | | | | J14 | U15 | PAD_AK | MSS_MIBSPIB_CS0 | MSS_UARTA_TX | 2 | Ю | Output Disabled | Dull Up | | | 14 | 015 | PAD_AK | MISS_MIBSPIB_CSU | MSS_UARTB_TX | 6 | Ю | Output Disabled | Pull Up | | | | | | | BSS_UARTA_TX | 7 | 0 | | | | | | | | | MSS_MCANA_TX | 9 | 0 | | | | | | | | | MSS_GPIO_8 | 0 | Ю | | | | | J11 | P2 | PAD_AL | MSS_QSPI_0 | MSS_QSPI_0 | 1 | Ю | Output Disabled | Pull Down | | | | | | | MSS_MIBSPIB_MISO | 2 | Ю | | | | | | | | | MSS_GPIO_9 | 0 | Ю | | | | | '11 | N2 | DAD AM | MSS OSDI 1 | MSS_QSPI_1 | 1 | I | Output Disabled | Pull Down | | | 111 | IN2 | PAD_AM | MSS_QSPI_1 | MSS_MIBSPIB_MOSI | 2 | Ю | Output Disabled | Pull Down | | | | | | | MSS_MIBSPIB_CS2 | 8 | Ю | | | | | | | | | MSS_GPIO_10 | 0 | Ю | | | | | -44 | P1 | DAD AN | MOO OODI O | MSS_QSPI_2 | 1 | 1 | Outroot Bis ship d | D. II I I | | | 11 | Pi | PAD_AN | MSS_QSPI_2 | ADC_VALID | 2 | 0 | Output Disabled | Pull Up | | | | | | | MSS_MCANA_TX | 8 | 0 | | | | | | | | | MSS_GPIO_11 | 0 | Ю | | | | | R12 | R1 | DAD AO | MSS QSPI 3 | MSS_QSPI_3 | 1 | I | Output Disabled | Pull Up | | | K12 | KI | PAD_AO | INISS_QSPI_3 | ADC_VALID | 2 | 0 | Output Disabled | Pull Op | | | | | | | MSS_MCANA_RX | 8 | I | | | | | | | | | MSS_GPIO_7 | 0 | Ю | | | | | R10 | R2 | DAD. AD. | Mee Oedi Cik | MSS_QSPI_CLK | 1 | IO | Output Disabled | Pull Down | | | KIU | R2 | PAD_AP | MSS_QSPI_CLK | MSS_MIBSPIB_CLK | 2 | Ю | Output Disabled | Pull Down | | | | | | | DSS_UARTA_TX | 6 | Ю | | | | | | | | | MSS_GPIO_6 | 0 | Ю | | | | | J12 | T1 | PAD_AQ | MSS_QSPI_CS | MSS_QSPI_CS | 1 | 0 | Output Disabled | Pull Up | | | | | | | MSS_MIBSPIB_CS0 | 2 | Ю | | | | | 312 | A6 | B12 | PAD_AS | WARM_RESET | WARM_RESET | 0 | Ю | HiZ Input (Ope<br>drain) | | | 211 | B6 | PAD_AT | NERROR_OUT | NERROR_OUT | 0 | 0 | HiZ (Open drain) | | | | BALL | NUMBER 1 | | | | | BALL RESET | PULL UP/DOWN | | | | | |----------|----------|-------------|---------------|--------------|-----------------|------------|------------------|-----------------|---------|--|--| | AWR2944P | AWR2E44P | BALL NAME 2 | SIGNAL NAME 3 | MODE 4, | TYPE 5 | STATE 6 | TYPE 7 | AWR2944P | | | | | | | | | MSS_GPIO_17 | 0 | IO | | | | | | | | | | | тск | 1 | I | | | | | | | C12 | В8 | PAD_AU | тск | MSS_UARTB_TX | 2 | Ю | Output Disabled | Pull Down | | | | | | | | | BSS_UARTA_RX | 6 | I | | | | | | | | | | | MSS_MCANA_TX | 8 | 0 | | | | | | | | | | | MSS_GPIO_18 | 0 | Ю | | | | | | | 044 | D40 | DAD AV | TMS | TMS | 1 | Ю | Outrood Disabled | Dollar | | | | | C14 | B10 | PAD_AV | IMS | BSS_UARTA_TX | 2 | 0 | Output Disabled | Pull Up | | | | | 1 | | | | MSS_MCANA_RX | 6 | 1 | | | | | | | | | | | MSS_GPIO_23 | 0 | Ю | | | | | | | D13 | В9 | PAD_AW | TDI | TDI | 1 | 1 | Output Disabled | Pull Up | | | | | D13 | БЭ | | FAD_AW | | MSS_UARTA_RX | 2 | IO | Output Disabled | Pull Op | | | | | | | | DSS_UARTA_RX | 7 | IO | | | | | | | | | | | SOP[0] | During Power-up | 1 | | | | | | | | | | MSS_GPIO_24 | 0 | IO | | | | | | | | | | | I | | | | TDO | 1 | 0 | | | | D15 | B11 | PAD_AX | TDO | MSS_UARTA_TX | 2 | IO | Output Enabled | | | | | | | | | | MSS_UARTB_TX | 6 | IO | | | | | | | | | | | BSS_UARTA_TX | 7 | 0 | | | | | | | | | | | NDMM_EN | 9 | 0 | | | | | | | | | | | MSS_GPIO_25 | 0 | IO | | | | | | | | | | | MCU_CLKOUT | 1 | 0 | | | | | | | | | | | TRACE_CLK | 2 | 0 | | | | | | | | | | | FRAME_START | 7 | 0 | | | | | | | R15 | R19 | PAD_AY | MCU_CLKOUT | READY_INT | 8 | 0 | Output Disabled | Pull Down | | | | | KID | KI9 | | MCU_CLKOUT | LVDS_VALID | 9 | 0 | Output Disabled | Pull Down | | | | | | | | | BSS_UARTA_RX | 10 | 1 | | | | | | | | | | | | MSS_EPWMA0 | 12 | 0 | | | | | | | | | | DMM_CLK | 14 | 1 | | | | | | | | | | | OBS_CLKOUT | 15 | 0 | 7 | | | | | | BALL | NUMBER 1 | | | | | BALL RESET | PULL UP/DOWN | | |----------|------------|-------------|---------------|--------------|-----------------|------------|-----------------|----------------| | AWR2944P | AWR2E44P | BALL NAME 2 | SIGNAL NAME 3 | MODE 4, | TYPE 5 | STATE 6 | TYPE 7 | AWR2944P | | | | | | MSS_GPIO_26 | 0 | IO | | | | | | | | MSS_GPIO_2 | 1 | IO | | | | | | | | MSS_UARTB_TX | 7 | IO | | | | | | | | MSS_GPIO_2 | | IO | | | | | | | | SYNC_OUT | 9 | 0 | | | | 615 | C20 | PAD_AZ | MSS_GPIO_2 | PMIC_CLKOUT | 10 | 0 | Output Disabled | bled Pull Down | | | | | | CHIRP_START | 11 | 0 | | | | | | | | CHIRP_END | 12 | 0 | | | | | | | | FRAME_START | 13 | 0 | | | | | | | | MSS_EPWM_TZ0 | 14 | 1 | | | | | | | | LVDS_VALID | 15 | 0 | | | | | | | | SOP[2] | During Power-up | 1 | | | | | | | | MSS_GPIO_27 | 0 | IO | Output Disabled | | | | | | | PMIC_CLKOUT | 1 | 0 | | No Pull | | | | | | OBS_CLKOUT | 2 | 0 | | | | | | | | TRACE_CTL | 3 | 0 | | | | | | | | CHIRP_START | 6 | 0 | | | | 17 | N19 | PAD_BA | PMIC_CLKOUT | CHIRP_END | 7 | 0 | | | | | | | | FRAME_START | 8 | 0 | | | | | | | | READY_INT | 9 | 0 | | | | | | | | LVDS_VALID | 10 | 0 | | | | | | | | MSS_EPWMA1 | 11 | 0 | | | | | | | | MSS_EPWMB0 | 12 | 0 | | | | | | | | DMM_SYNC | 13 | I | | | | | | | | MSS_GPIO_28 | 0 | Ю | | | | | | | | SYNC_IN | 1 | 1 | | | | | | | | ADC_VALID | 2 | 0 | | | | 17 | P19 PAD_BB | PAD_BB | MSS_GPIO_28 | MSS_UARTB_RX | 6 | IO | Output Disabled | Pull Down | | | | | | DMM_MUX_IN | 7 | I | | | | | | | | DSS_UARTA_RX | 8 | Ю | | | | | | | | SYNC_OUT | 9 | 0 | | | | BALL N | IUMBER 1 | | | | | BALL RESET | PULL UP/DOWN | | | | |----------|----------|-------------|---------------|-----------------|-----------------|------------|-----------------|----------|--|--| | AWR2944P | AWR2E44P | BALL NAME 2 | SIGNAL NAME 3 | MODE 4, | TYPE 5 | STATE 6 | TYPE 7 | AWR2944P | | | | | | | | SOP[1] | During Power-up | ļ | | | | | | | | | | MSS_GPIO_29 | 0 | Ю | | | | | | | | | | SYNC_OUT | 1 | 0 | | | | | | | | | | RCOSC_CLK | 2 | 0 | | | | | | | | | | READY_INT | 6 | 0 | | | | | | R14 | T17 | PAD_BC | MSS_GPIO_29 | LVDS_VALID | 7 | 0 | Output Disabled | Pull Up | | | | | | | | DMM_MUX_IN | 9 | I | | | | | | | | | | MSS_MIBSPIB_CS1 | 10 | Ю | | | | | | | | | | MSS_MIBSPIB_CS2 | 11 | Ю | | | | | | | | | | | | MSS_EPWMB0 | 12 | 0 | | | | | | | | MSS_EPWMB1 | 13 | 0 | | | | | | | | | | MSS_GPIO_15 | 0 | Ю | | | | | | | | | | MSS_RS232_RX | 1 | Ю | | | | | | | | | | MSS_UARTA_RX | 2 | Ю | | | | | | | | | | TRACE_CLK | 3 | 0 | | | | | | | | | | BSS_UARTA_TX | 6 | 0 | | | | | | F16 | B19 | PAD_BD | MSS_RS232_RX | MSS_UARTB_RX | 7 | Ю | Output Disabled | Pull Up | | | | | | | | MSS_MCANA_RX | 8 | 1 | | | | | | | | | | MSS_I2C_SCL | 9 | Ю | | | | | | | | | | MSS_EPWMB0 | 10 | 0 | | | | | | | | | | MSS_EPWMB1 | 11 | 0 | | | | | | | | | | MSS_EPWMC0 | 12 | 0 | | | | | | BALL I | NUMBER 1 | | | | | BALL RESET | PULL UP/DOWN | | |-----------|----------|-------------|---------------|-----------------|--------|-----------------|-----------------|-------------| | AWR2944P | AWR2E44P | BALL NAME 2 | SIGNAL NAME 3 | MODE 4, | TYPE 5 | STATE 6 | TYPE 7 | AWR2944P | | | | | | MSS_GPIO_14 | 0 | Ю | | | | | | | | MSS_RS232_TX | 1 | IO | | | | | | | | TRACE_CTL | 2 | 0 | | | | | | | | MSS_UARTA_TX | 5 | IO | | | | | | | | MSS_UARTB_TX | 6 | IO | | | | | | | | BSS_UARTA_TX | 7 | 0 | | | | 17 | A19 | PAD_BE | MSS_RS232_TX | READY_INT | 8 | 0 | Output Enabled | Pull Up | | ., | 7410 | 17.65_5E | M66_16262_1X | LVDS_VALID | 9 | 0 | Output Enabled | l all op | | | | | | MSS_MCANA_TX | 10 | 0 | | | | | | | | MSS_I2C_SDA | 11 | Ю | | | | | | | | MSS_EPWMA0 | 12 | 0 | | | | | | | | MSS_EPWMA1 | 13 | 0 | | | | | | | | NDMM_EN | 14 | 0 | | | | | | | | MSS_EPWMB0 | 15 | 0 | | | | | | | | TRACE_DATA_0 | 0 | 0 | | | | | | | MSS_I2C_SDA | MSS_GPIO_31 | 1 | Ю | Output Disabled | | | 17 | T19 | PAD_BF | | DMM0 | 2 | I | | Pull Down | | ., | | | | MSS_UARTA_TX | 4 | Ю | | , all bowli | | | | | | MSS_GPIO_31 | 6 | Ю | | | | | | | | MSS_I2C_SDA | 10 | Ю | | | | | | | | TRACE_DATA_1 | 0 | 0 | | | | | | | | MSS_GPIO_30 | 1 | Ю | | | | | | | | DMM1 | 2 | I | | | | 17 | P20 | PAD_BG | MSS_I2C_SCL | MSS_EPWMC_SYNCI | 3 | I | Output Disabled | Pull Down | | | | | | MSS_UARTA_RX | 4 | Ю | | | | | | | MSS_GPIO_0 | 6 | Ю | | | | | | | | MSS_I2C_SCL | 10 | Ю | | | | | | | | | TRACE_DATA_2 | 0 | 0 | | | | | | | | MSS_GPIO_29 | 1 | Ю | | | | 8 M20 PAD | PAD_BH | MSS_GPIO_8 | DMM2 | 2 | I | Output Disabled | Pull Down | | | | | _ | | MSS_EPWMB_SYNCI | 3 | I | | | | | | | | MSS_GPIO_1 | 6 | Ю | | | | | | | | MSS_GPIO_8 | 7 | Ю | | | #### **BALL NUMBER 1 BALL RESET** PULL UP/DOWN BALL NAME 2 SIGNAL NAME 3 MODE 4, TYPE 5 TYPE 7 STATE 6 AWR2944P AWR2E44P AWR2944P TRACE DATA 3 0 О MSS\_GPIO\_28 Ю DMM3 2 N15 N20 PAD\_BI MSS\_GPIO\_9 Output Disabled Pull Down MSS\_EPWMC\_SYNCO 4 0 MSS\_GPIO\_2 6 Ю MSS GPIO 9 Ю TRACE\_DATA\_4 0 0 MSS GPIO 3 10 2 P16 L19 PAD\_BJ MSS\_GPIO\_3 DMM4 Output Disabled Pull Down MSS EPWMB SYNCO 4 0 MSS GPIO 27 6 10 TRACE\_DATA\_5 0 0 MSS GPIO 4 Ю DMM5 2 L15 M19 PAD BK MSS GPIO 4 Output Disabled Pull Down MSS EPWM TZ2 4 MSS\_UARTB\_TX 5 10 MSS\_GPIO\_26 6 Ю 0 TRACE\_DATA\_6 0 MSS GPIO 5 Ю DMM6 2 J19 PAD\_BL MSS\_EPWM\_TZ1 M16 BSS\_UARTA\_TX Output Disabled Pull Down 10 BSS\_UARTA\_TX MSS GPIO 25 6 10 MSS\_GPIO\_10 10 TRACE DATA 7 0 0 Ю MSS\_GPIO\_6 DMM7 2 MSS EPWM TZ0 4 K19 PAD BM MSS GPIO 11 J15 Output Disabled Pull Down DSS UARTA TX 5 Ю MSS GPIO 24 6 Ю MSS GPIO 11 Ю | BALL I | NUMBER 1 | | | | | BALL RESET | PULL UP/DOWN | | |----------|-----------|-------------|-------------------|-----------------|--------|------------|-------------------|---------------------------------------| | AWR2944P | AWR2E44P | BALL NAME 2 | SIGNAL NAME 3 | MODE 4, | TYPE 5 | STATE 6 | TYPE 7 | AWR2944P | | | | | | TRACE_DATA_8 | 0 | 0 | | | | | | | | MSS_GPIO_7 | 1 | Ю | | | | 17 | C18 | PAD_BN | MSS_MCANA_TX | DMM8 | 2 | 1 | Output Disabled | Pull Down | | 17 | 016 | PAD_BN | INISS_INICAINA_TX | MSS_MCANA_TX | 4 | 0 | - Output Bisabicu | ruii Dowii | | | | | | MSS_EPWMA_SYNCI | 5 | I | | | | | | | | MSS_GPIO_23 | 6 | Ю | | | | | | | | TRACE_DATA_9 | 0 | 0 | | | | | | | | MSS_GPIO_8 | 1 | Ю | | | | 16 | B18 | PAD_BO | MSS_MCANA_RX | DMM9 | 2 | I | Output Disabled | Pull Down | | 10 | B10 FAD_B | 1 70_00 | INIGO_INICATVA_RA | MSS_MCANA_RX | 4 | 1 | Julput Disabled | Full DOWII | | | | | | MSS_EPWMA_SYNCO | 5 | 0 | | | | | | | | MSS_GPIO_22 | 6 | Ю | | | | | | | | TRACE_DATA_10 | 0 | 0 | | | | | | | | MSS_GPIO_9 | 1 | Ю | Output Disabled | | | 15 | A18 | PAD_BP | MSS_EPWMA0 | DMM10 | 2 | 1 | | Pull Down | | 15 | Alo | 7.76_51 | | MSS_EPWMA0 | 3 | 0 | | | | | | | | MSS_EPWMC0 | 4 | 0 | | | | | | | | MSS_GPIO_21 | 6 | Ю | | | | | | | | TRACE_DATA_11 | 0 | 0 | | | | | | | | MSS_GPIO_10 | 1 | Ю | | | | :18 | | PAD_BQ | MSS EPWMA1 | DMM11 | 2 | 1 | Output Disabled | Pull Down | | | | | | MSS_EPWMA1 | 3 | 0 | | " " " " " " " " " " " " " " " " " " " | | | | | | MSS_EPWMC1 | 4 | 0 | | | | | | | | MSS_GPIO_20 | 6 | 10— | | | | | | | | TRACE_DATA_12 | 0 | 0 | | | | | | | | MSS_GPIO_11 | 1 | Ю | | | | 17 A15 | | | | DMM12 | 2 | I | | | | | A15 | PAD_BR | MSS_MCANB_TX | MSS_EPWMB0 | 3 | 0 | Output Disabled | d Pull Down | | | | | | MSS_EPWMA0 | 4 | 0 | | | | | | | | MSS_MCANB_TX | 5 | 0 | | | | | | | | MSS_GPIO_19 | 6 | Ю | | | #### **BALL NUMBER 1 BALL RESET** PULL UP/DOWN BALL NAME 2 SIGNAL NAME 3 MODE 4, TYPE 5 TYPE 7 STATE 6 AWR2944P AWR2E44P AWR2944P TRACE DATA 13 10 О MSS\_GPIO\_12 Ю DMM13 2 MSS\_EPWMB1 3 PAD\_BS 0 A17 A17 MSS\_MCANB\_RX Output Disabled Pull Down 0 MSS EPWMA1 MSS MCANB RX 5 MSS\_GPIO\_18 6 10 TRACE\_DATA\_14 0 О Ю MSS\_GPIO\_13 2 DMM14 C17 PAD\_BT MSS\_EPWMB0 Output Disabled Pull Down MSS\_EPWMC0 3 0 MSS\_EPWMB0 0 MSS\_GPIO\_17 6 Ю 0 Ю MSS GPIO 17 MSS\_MII\_COL U8 PAD\_BX MSS\_GPIO\_17 Output Disabled Pull Down MSS\_RMII\_REFCLK 2 Ю MSS\_EPWMA1 6 0 MSS GPIO 18 0 Ю MSS\_MII\_CRS R8 MSS\_RMII\_CRS\_DV 2 PAD\_BY MSS\_I2CA\_SDA Output Disabled HiZ (Open drain) MSS\_I2CA\_SDA 3 Ю MSS\_EPWMB1 6 0 0 Ю MSS\_GPIO\_19 MSS RMII RXER 2 U9 U3 PAD\_BZ MSS\_I2CA\_SCL Output Disabled HiZ (Open drain) 3 MSS I2C SCL 10 MSS\_EPWMC1 6 0 MSS\_GPIO\_20 0 10 MSS\_RMII\_TXEN 2 0 U9 R6 PAD\_CA MSS\_RGMII\_TCTL Output Disabled Pull Down MSS RGMII TCTL 3 0 MSS EPWMA0 О | BALL I | NUMBER 1 | | | | | BALL RESET | PULL UP/DOWN | | |----------|----------|-------------|--------------------|------------------|--------|------------|------------------|-----------| | AWR2944P | AWR2E44P | BALL NAME 2 | SIGNAL NAME 3 | MODE 4, | TYPE 5 | STATE 6 | TYPE 7 | AWR2944P | | | | | | MSS_GPIO_21 | 0 | Ю | | | | | | | | MSS_RGMII_RCTL | 3 | I | | | | 7 | T7 | PAD_CB | MSS_RGMII_RCTL | MSS_RMII_CRS_DV | 4 | I | Output Disabled | | | | | | | MSS_UARTB_RX | 5 | IO | | | | | | | | MSS_EPWMB0 | 6 | 0 | | | | | | | | MSS_GPIO_22 | 0 | Ю | | | | | 740 | DAD 00 | MOO DOM!! TOO | MSS_RGMII_TD3 | 3 | 0 | | 5 " 5 | | 4 | T12 | PAD_CC | MSS_RGMII_TD3 | MSS_UARTB_TX | 5 | Ю | Output Disabled | Pull Down | | | | | | MSS_EPWMC0 | 6 | 0 | | | | • | B40 | D4D 0D | MOO DOM!! TOO | MSS_GPIO_23 | 0 | 10 | 0 | 5 " 5 | | 6 | R12 | PAD_CD | MSS_RGMII_TD2 | MSS_RGMII_TD2 | 3 | 0 | Output Disabled | Pull Down | | | | | | MSS_GPIO_24 | 0 | Ю | | | | 5 | U10 | PAD_CE | MSS_RGMII_TD1 | MSS_RMII_TXD1 | 2 | 0 | Output Disabled | Pull Down | | | | | | MSS_RGMII_TD1 | 3 | 0 | | | | | | | | MSS_GPIO_25 | 0 | 10 | | | | 7 | U7 | PAD_CF | MSS_RGMII_TD0 | MSS_RMII_TXD0 | 2 | 0 | Output Disabled | Pull Down | | | | | | MSS_RGMII_TD0 | 3 | 0 | | | | | | D4D 00 | MOO BOME TOLK | MSS_GPIO_26 | 0 | IO | 0 | D # D | | 3 | T6 | PAD_CG | MSS_RGMII_TCLK | MSS_RGMII_TCLK | 3 | 0 | Output Disabled | Pull Down | | | | | | MSS_GPIO_27 | 0 | 10 | | | | 9 | T5 | PAD_CH | MSS_RGMII_RCLK | MSS_RGMII_RCLK | 3 | I | Output Disabled | Pull Down | | | | | | MSS_RMII_REFCLK | 4 | IO | | | | 40 | | D4D 01 | MOS BOMIL BBS | MSS_GPIO_28 | 0 | Ю | 0 | | | 10 | U5 | PAD_CI | MSS_RGMII_RD3 | MSS_RGMII_RD3 | 3 | I | Output Disabled | | | _ | | D4D 01 | MOO BOMIL BBO | MSS_GPIO_29 | 0 | 10 | 0 | | | 5 | T4 | PAD_CJ | MSS_RGMII_RD2 | MSS_RGMII_RD2 | 3 | I | Output Disabled | | | | | | | MSS_GPIO_30 | 0 | Ю | | | | ı | U4 | PAD_CK | MSS_RGMII_RD1 | MSS_RMII_RXD1 | 2 | I | Output Disabled | | | | | | | MSS_RGMII_RD1 | 3 | I | | | | | | | | MSS_GPIO_31 | 0 | 10 | | | | 3 | T3 | PAD_CL | MSS_RGMII_RD0 | MSS_RMII_RXD0 | 2 | 1 | Output Disabled | | | | | | | MSS_RGMII_RD0 | 3 | I | | | | - | T0 | DAD OM | MOO MDIO SATA | MSS_GPIO_30 | 0 | Ю | O. 4 4 5' . 11 . | D. IIII | | 5 | T2 | PAD_CM | MSS_MDIO_DATA | MSS_MDIO_DATA | 1 | Ю | Output Disabled | Pull Up | | | 1.10 | BID OIL | 1100 11010 0111 | MSS_GPIO_31 | 0 | Ю | 0 | | | 4 | U2 | PAD_CN | MSS_MDIO_CLK | MSS_MDIO_CLK | 1 | 0 | Output Disabled | Pull Up | | 45 | | DID OO | 1400 MIDOE:: ::22: | MSS_GPIO_0 | 0 | Ю | 0.1.15 | 5 " | | 15 | U17 | PAD_CO | MSS_MIBSPIA_MOSI | MSS_MIBSPIA_MOSI | 5 | IO | Output Disabled | Pull Up | #### **BALL NUMBER 1 BALL RESET** PULL UP/DOWN BALL NAME 2 **SIGNAL NAME 3** MODE 4, TYPE 5 STATE 6 TYPE 7 AWR2944P AWR2E44P AWR2944P MSS GPIO 1 0 Ю U16 R18 PAD\_CP MSS\_MIBSPIA\_MISO Output Disabled Pull Up MSS MIBSPIA MISO 5 Ю MSS GPIO 2 0 Ю T16 T18 PAD\_CQ MSS\_MIBSPIA\_CLK Output Disabled Pull Up MSS\_MIBSPIA\_CLK 5 Ю MSS GPIO 3 0 10 U18 MSS\_MIBSPIA\_CS0 T15 PAD\_CR Output Disabled Pull Up MSS MIBSPIA CS0 5 Ю MSS GPIO 4 0 Ю MSS\_GPIO\_2 Ю Ю MSS\_GPIO\_8 5 0 V17 PAD\_CS MSS\_MIBSPIA\_HOSTIRQ MSS\_MIBSPIA\_HOSTIRQ Output Disabled Pull Down MSS MIBSPIB CS2 6 Ю MSS\_GPIO\_2 Ю MSS\_GPIO\_8 10 Ю MSS GPIO 12 0 10 MSS\_CPTS0\_TS\_SYNC 0 MSS GPIO 8 3 Ю B16 A16 PAD\_DA MSS\_UARTA\_RX Output Disabled Pull Up MSS\_UARTB\_TX Ю MSS UARTA RX 5 10 DSS UARTA TX Ю SOP[4] During Power-up MSS\_GPIO\_13 0 10 MSS\_CPTS0\_HW2TSPUSH C16 B17 PAD\_DB MSS GPIO 9 3 10 MSS\_UARTA\_TX Output Disabled MSS\_UARTB\_RX 4 10 MSS UARTA TX Ю DSS\_UARTA\_RX 6 Ю MSS\_GPIO\_14 0 Ю MSS\_CPTS0\_HW1TSPUSH Ю A15 A9 PAD\_DC MSS\_GPIO\_14 MSS\_GPIO\_10 Output Disabled Pull Up DSS\_UARTA\_TX Ю 6 Ю MSS\_UARTA\_RX | BALL N | UMBER 1 | | | | BALL RESET | PULL UP/DOWN | | | |----------|----------|-------------------|-------------------|-----------------|------------|--------------|-----------------|-----------| | AWR2944P | AWR2E44P | BALL NAME 2 | SIGNAL NAME 3 | MODE 4, | TYPE 5 | STATE 6 | TYPE 7 | AWR2944P | | | | | | MSS_GPIO_15 | 0 | Ю | | | | | | | | DSS_UARTA_RX | 1 | Ю | | | | 314 | A8 | PAD_DD | MSS_GPIO_15 | MSS_GPIO_11 | 3 | Ю | Output Disabled | Pull Up | | | | | | MSS_UARTA_TX | 6 | Ю | | | | | | | SOP[3] | During Power-up | I | | | | | | | | | MSS_GPIO_0 | 0 | Ю | | | | | | PAD_DE MSS_GPIO_0 | | DSS_UARTA_TX | 1 | Ю | | | | | | | PAD_DE MSS_GPIO_0 | MSS_EPWMB_SYNCI | 3 | I | Output Disabled | | | A14 | B7 | | | MSS_UARTA_TX | 5 | Ю | | | | | | | | MSS_UARTB_TX | 6 | Ю | | | | | | | | LVDS_VALID | 8 | 0 | | | | | | | | MSS_GPIO_31 | 12 | Ю | | | | | | | | MSS_GPIO_1 | 0 | Ю | | | | | | | | XREF_CLK0 | 1 | I | | | | 313 | A7 | PAD_DF | XREF_CLK0 | MSS_GPIO_8 | 3 | Ю | Output Disabled | Pull Down | | | | | | MCU_CLKOUT | 6 | 0 | | | | | | | | MSS_GPIO_30 | 12 | Ю | | | | D11 — | | | MSS_GPIO_2 | 0 | 10 | | | | | | | | | XREF_CLK1 | 1 | I | Output Disabled | | | | _ | - PAD_DG XRE | | MSS_GPIO_9 | 3 | 10 | | Pull Down | | | | | | PMIC_CLKOUT | 7 | 0 | | | | | | | | MSS_GPIO_29 | 12 | 10 | | | | | 1 | | | | | | | | The following list describes the table column headers: - 1. **BALL NUMBER:** Ball numbers on the bottom side associated with each signal on the bottom. - 2. BALL NAME: Mechanical name from package device (name is taken based on an example implementation). - 3. SIGNAL NAME: Names of signals multiplexed on each ball (also notice that the name of the ball is the signal name in muxmode 0). - 4. **MODE:** Multiplexing mode number: value written to PinMux Cntl register to select specific Signal name for this Ball number. Mode column has bit range value. - 5. **TYPE:** Signal type and direction: - I = Input - O = Output - IO = Input or Output - 6. **BALL RESET STATE**: The state of the terminal at power-on reset - 7. **PULL UP/DOWN TYPE:** indicates the presence of an internal pullup or pulldown resistor. Pullup and pulldown resistors can be enabled or disabled via software. - · Pull Up: Internal pullup - Pull Down: Internal pulldown - HiZ - 8. Pin Mux Control Value maps to lower 4 bits of register. ## 6.4 Signal Descriptions - Digital ### **Note** All digital IO pins of the device (except NERROR\_OUT and WARM\_RESET) are non-failsafe; hence, care needs to be taken that they are not driven externally without the VIO supply being present to the device. ### Note The GPIO state during the power supply ramp is not ensured. In case the GPIO is used in the application where the state of the GPIO is critical, even when NRESET is low, a tri-state buffer should be used to isolate the GPIO output from the radar device and a pull resister used to define the required state in the application. The NRESET signal to the radar device could be used to control the output enable (OE) of the tri-state buffer. ### Note ROM bootloader uses only B16 (MSS\_UARTA\_RX) and C16 (MSS\_UARTA\_TX) pins for flash programming. It is recommended to use these pins while building the module. ### Note LVDS and Aurora interfaces are intended for debugging and development purposes, not for production use. | FUNCTION | OLONAL NAME | DIN TYPE | DECODIDEION | PIN NI | PIN NUMBER | | | |---------------|-------------------------|----------|------------------------------------------------------------------|-------------------------|---------------------------|--|--| | FUNCTION | SIGNAL NAME | PIN TYPE | DESCRIPTION | AWR2944P | AWR2E44P | | | | | MSS_MIBSPIA_CLK | Ю | SPI Channel A - Clock | T16 | T18 | | | | | MSS_MIBSPIA_MOS | Ю | SPI Channel A - Master Out<br>Slave In | U15 | U17 | | | | | MSS_MIBSPIA_MIS<br>O | Ю | SPI Channel A - Master In Slave<br>Out | U16 | R18 | | | | | MSS_MIBSPIA_CS0 | Ю | SPI Channel A Chip Select | T15 | U18 | | | | | MSS_MIBSPIA_HOS<br>TIRQ | 0 | Out of Band Interrupt to an external host communicating over SPI | V16, V17 | T16 | | | | SPI Interface | MSS_MIBSPIB_CLK | Ю | SPI Channel B - Clock | T13, R10 | T14, R2 | | | | | MSS_MIBSPIB_MOS | Ю | SPI Channel B - Master Out<br>Slave In | V12, V11 | T13, N2 | | | | | MSS_MIBSPIB_MIS<br>O | Ю | SPI Channel B - Master In Slave<br>Out | U13, U11 | T15, P2 | | | | | MSS_MIBSPIB_CS0 | Ю | SPI Channel B Chip Select (Instance ID 0) | U14, U12 | U15, T1 | | | | | MSS_MIBSPIB_CS1 | Ю | SPI Channel B Chip Select (Instance ID 1) | V16,A16,R14 | T16, A10, T17 | | | | | MSS_MIBSPIB_CS2 | Ю | SPI Channel B Chip Select (Instance ID 2) | A16,V11,R14,V17 | A10, N2, T17 | | | | | MSS_MCANA_RX | I | CAN-FD A (MCAN) Receive<br>Signal | T13,R12,C14,F16,D1 | T14, R1, B10, B19,<br>B18 | | | | CAN-FD | MSS_MCANA_TX | 0 | CAN-FD A (MCAN) Transmit<br>Signal | U14,T11,C12,E17,D1<br>7 | U15, P1, B8, A19,<br>C18 | | | | CAIN-FD | MSS_MCANB_RX | I | CAN-FD B (MCAN) Receive<br>Signal | V12,A17 | T13, A17 | | | | | MSS_MCANB_TX | 0 | CAN-FD B (MCAN) Transmit<br>Signal | U13,B17 | T15, A15 | | | | | | | | PIN NU | JMBER | |------------------------|--------------|----------|----------------------------------------------------------------|------------------------------------------------|------------------------------------------------------| | FUNCTION | SIGNAL NAME | PIN TYPE | DESCRIPTION | AWR2944P | AWR2E44P | | | MSS_UARTA_RX | Ю | Main Subsystem - UART A<br>Receive (For Flash programming) | T13,D13,F16,P17,B1<br>6,A15 | T14, B9, B19, P20,<br>A16, A9 | | | MSS_UARTA_TX | Ю | Main Subsystem - UART<br>A Transmit (For Flash<br>programming) | U14,D15,E17,U17,C1<br>6,B14,A14 | U15, B11, A19, T19,<br>B17, A8, B7 | | UART (MSS) | MSS_UARTB_TX | Ю | Main Subsystem - UART B<br>Receive | T13,U14,C12,D15,G1<br>5,E17,L15,U4,B16,A1<br>4 | T14, U15, B8, B11,<br>C20, A19, M19, T12,<br>A16, B7 | | | MSS_UARTB_RX | Ю | Main Subsystem - UART B<br>Transmit | R17,F16,T7,C16 | P19, B19, T7, B17 | | | MSS_QSPI_0 | Ю | QSPI Data Line #0 (Used with<br>Serial Data Flash) | U11 | P2 | | | MSS_QSPI_1 | I | QSPI Data Line #1 (Used with<br>Serial Data Flash) | V11 | N2 | | QSPI for Serial Flash | MSS_QSPI_2 | I | QSPI Data Line #2 (Used with<br>Serial Data Flash) | T11 | P1 | | QSPI IOI Sellai Flasii | MSS_QSPI_3 | I | QSPI Data Line #3 (Used with<br>Serial Data Flash) | R12 | R1 | | | MSS_QSPI_CLK | Ю | QSPI clock (Used with Serial Data Flash) | R10 | R2 | | | MSS_QSPI_CS | 0 | QSPI chip select (Used with Serial Data Flash) | U12 | T1 | | I2C interface | MSS_I2C_SDA | Ю | I2C Clock | V12,E17,U17,R8 | T13, A19, T19, | | 120 Interiace | MSS_I2C_SCL | Ю | I2C Data | U13,F16,P17,U9 | T15, B19, P20, U3 | | RS232 UART | MSS_RS232_RX | Ю | Debug UART (Operates as Bus<br>Master) - Receive Signal | F16 | B19 | | TOZOZ OFICI | MSS_RS232_TX | Ю | Debug UART (Operates as Bus<br>Master) - Transmit Signal | E17 | A19 | | | | | | PIN NU | PIN NUMBER | | | |----------------|----------------------|----------|----------------------------------------|----------------------------------------|------------------------------------------|--|--| | FUNCTION | SIGNAL NAME | PIN TYPE | DESCRIPTION | AWR2944P | AWR2E44P | | | | | MSS_EPWMA0 | 0 | PWM Module 1 - Output A0 | V12,R15,E17,E15,B1<br>7,R6 | T13, R19, A19, A18,<br>A15, U9 | | | | | MSS_EPWMA1 | 0 | PWM Module 1 - Output A1 | B15,T17,E17,C18,A1<br>7,U8 | C17, N19, A19, A17 | | | | | MSS_EPWMA_SYNC | I | PWM Module 1 - Sync Input | A16,D17 | A10, C18 | | | | | MSS_EPWMA_SYNC<br>O | 0 | PWM Module 1 - Sync Output | D16 | B18 | | | | | MSS_EPWMB0 | 0 | PWM Module 2 - Output B0 | B15,U13,T17,R14,F1<br>6,E17,B17,C17,T7 | C17, T15, N19, T17,<br>B19, A19, A15, T7 | | | | | MSS_EPWMB1 | 0 | PWM Module 2 - Output B1 | R14,F16,A17,R8 | T17, B19, A17 | | | | PWM Module | MSS_EPWMB_SYNC | I | PWM Module 2 - Sync Input | T18,A14 | M20, B7 | | | | | MSS_EPWMB_SYNC<br>O | 0 | PWM Module 2 - Sync Output | P16 | L19 | | | | | MSS_EPWMC0 | 0 | PWM Module 3 - Output C0 | T13,F16,E15,C17,U4 | T14, B19, A18, T12 | | | | | MSS_EPWMC1 | 0 | PWM Module 3 - Output C1 | C18,U9 | U3 | | | | | MSS_EPWMC_SYN | 1 | PWM Module 3 - Sync Input | P17 | P20 | | | | | MSS_EPWMC_SYN | 0 | PWM Module 3 - Sync Output | N15 | N20 | | | | | MSS_EPWM_TZ0 | I | PWM module Trip Signal 0 | G15,J15 | C20, K19 | | | | | MSS_EPWM_TZ1 | 1 | PWM module Trip Signal 1 | A16,M16 | A10, J19 | | | | | MSS_EPWM_TZ2 | I | PWM module Trip Signal 2 | B15,L15 | C17, M19 | | | | | MSS_MII_COL | I | MSS Ethernet MII Collision<br>Detect | U8 | _ | | | | | MSS_MII_CRS | I | MSS Ethernet MII Carrier Sense | R8 | _ | | | | | MSS_MII_RXER | I | MSS Ethernet MII Receive Error | U9 | _ | | | | | MSS_MII_TXEN | 0 | MSS Ethernet MII Transmit<br>Enable | R6 | _ | | | | | MSS_MII_RXDV | I | MSS Ethernet MII Receive Data<br>Valid | Т7 | _ | | | | | MSS_MII_TXD3 | 0 | MSS Ethernet MII Transmit Data 3 | U4 | _ | | | | RGMII/RMII/MII | MSS_MII_TXD2 | 0 | MSS Ethernet MII Transmit Data 2 | U6 | _ | | | | Ethernet | MSS_MII_TXD1 | 0 | MSS Ethernet MII Transmit Data | U5 | _ | | | | | MSS_MII_TXD0 | 0 | MSS Ethernet MII Transmit Data 0 | U7 | _ | | | | | MSS_MII_TXCLK | I | MSS Ethernet MII Transmit Clock | V3 | _ | | | | | MSS_MII_RXCLK | I | MSS Ethernet MII Receive Clock | Т9 | _ | | | | | MSS_MII_RXD3 | I | MSS Ethernet MII Receive Data 3 | U10 | _ | | | | | MSS_MII_RXD2 | I | MSS Ethernet MII Receive Data 2 | V5 | _ | | | | | MSS_MII_RXD1 | 1 | MSS Ethernet MII Receive Data 1 | V4 | _ | | | | | MSS_MII_RXD0 | ı | MSS Ethernet MII Receive Data 0 | | _ | | | | | MSS_RMII_REFCLK | 10 | MSS Ethernet RMII Clock Input | U8,T9 | T5 | | | | | INIOO_INVIII_INEFOLK | | 14100 Euromet Rivin Glock Input | 00,10 | | | | | FUNCTION | OLONIAL NAME | DIN TYPE | DECODIDEION | PIN NUMBER | | | |----------------|-------------------------|----------|----------------------------------------------------------|------------|----------|--| | FUNCTION | SIGNAL NAME | PIN TYPE | DESCRIPTION | AWR2944P | AWR2E44P | | | | MSS_RMII_CRS_DV | ı | MSS Ethernet RMII Carrier<br>Sense/Receive<br>Data Valid | R8,T7 | Т7 | | | | MSS_RMII_RXER | I | MSS Ethernet RMII Receive Error | U9 | U3 | | | | MSS_RMII_TXEN | 0 | MSS Ethernet RMII Transmit Enable | R6 | U9 | | | | MSS_RMII_TXD1 | 0 | MSS Ethernet RMII Transmit<br>Data 1 | U5 | U10 | | | | MSS_RMII_TXD0 | 0 | MSS Ethernet RMII Transmit<br>Data 0 | U7 | U7 | | | | MSS_RMII_RXD1 | I | MSS Ethernet MII Receive Data 1 | V4 | U4 | | | | MSS_RMII_RXD0 | I | MSS Ethernet MII Receive Data 0 | V6 | Т3 | | | | MSS_RGMII_TCTL | 0 | MSS Ethernet RGMII Transmit Control | R6 | U9 | | | | MSS_RGMII_RCTL | I | MSS Ethernet RGMII Receive Control | Т7 | Т7 | | | | MSS_RGMII_TD3 | 0 | MSS Ethernet RGMII Transmit<br>Data 3 | U4 | T12 | | | | MSS_RGMII_TD2 | 0 | MSS Ethernet RGMII Transmit<br>Data 2 | U6 | R12 | | | RGMII/RMII/MII | MSS_RGMII_TD1 | 0 | MSS Ethernet RGMII Transmit<br>Data 1 | U5 | U10 | | | Ethernet | MSS_RGMII_TD0 | 0 | MSS Ethernet RGMII Transmit<br>Data 0 | U7 | U7 | | | | MSS_RGMII_TCLK | 0 | MSS Ethernet RGMII Transmit<br>Clock | V3 | Т6 | | | | MSS_RGMII_RCLK | I | MSS Ethernet RGMII Receive Clock | Т9 | T5 | | | | MSS_RGMII_RD3 | I | MSS Ethernet RGMII Receive<br>Data 3 | U10 | U5 | | | | MSS_RGMII_RD2 | I | MSS Ethernet RGMII Receive<br>Data 2 | V5 | T4 | | | | MSS_RGMII_RD1 | I | MSS Ethernet RGMII Receive<br>Data 1 | V4 | U4 | | | | MSS_RGMII_RD0 | I | MSS Ethernet RGMII Receive<br>Data 0 | V6 | Т3 | | | | MSS_MDIO_DATA | Ю | MSS Ethernet Manage Data<br>Input/Output data | T5 | T2 | | | | MSS_MDIO_CLK | 0 | MSS Ethernet Manage Data<br>Input/Output Clock | R4 | U2 | | | | MSS_CPTS0_TS_SY<br>NC | 0 | Ethernet Timestamp SYNC output | B16 | A16 | | | | MSS_CPTS0_HW2T<br>SPUSH | I | Ethernet hardware Timestamp | C16 | B17 | | | | MSS_CPTS0_HW1T<br>SPUSH | I | Inputs Pins | A15 | A9 | | | FUNCTION | 0.00.41.014.5 | DIN TYPE | DECODINE | PIN | NUMBER | |--------------|---------------|----------|--------------------------------|----------|----------| | FUNCTION | SIGNAL NAME | PIN TYPE | DESCRIPTION | AWR2944P | AWR2E44P | | | TRACE_DATA_0 | 0 | Debug Trace Output - Data Line | U17 | T19 | | | TRACE_DATA_1 | 0 | Debug Trace Output - Data Line | P17 | P20 | | | TRACE_DATA_2 | 0 | Debug Trace Output - Data Line | T18 | M20 | | | TRACE_DATA_3 | 0 | Debug Trace Output - Data Line | N15 | N20 | | | TRACE_DATA_4 | 0 | Debug Trace Output - Data Line | P16 | L19 | | | TRACE_DATA_5 | 0 | Debug Trace Output - Data Line | L15 | M19 | | | TRACE_DATA_6 | 0 | Debug Trace Output - Data Line | M16 | J19 | | | TRACE_DATA_7 | 0 | Debug Trace Output - Data Line | J15 | K19 | | Trace Signal | TRACE_DATA_8 | 0 | Debug Trace Output - Data Line | D17 | C18 | | | TRACE_DATA_9 | 0 | Debug Trace Output - Data Line | D16 | B18 | | | TRACE_DATA_10 | 0 | Debug Trace Output - Data Line | E15 | A18 | | | TRACE_DATA_11 | 0 | Debug Trace Output - Data Line | C18 | _ | | | TRACE_DATA_12 | 0 | Debug Trace Output - Data Line | B17 | A15 | | | TRACE_DATA_13 | 0 | Debug Trace Output - Data Line | A17 | A17 | | | TRACE_DATA_14 | 0 | Debug Trace Output - Data Line | C17 | _ | | | TRACE_CLK | 0 | Debug Trace Output - Clock | R15 | B19, R19 | | | TRACE_CTL | 0 | Debug Trace Output - Control | T17 | A19, N19 | | | | DIN 7)/DE | DECODINE | PIN NU | JMBER | |---------------|-------------|-----------|----------------------------------------------------------------------------------------------|-------------|---------------| | FUNCTION | SIGNAL NAME | PIN TYPE | DESCRIPTION | AWR2944P | AWR2E44P | | | DMM0 | I | Debug Interface (Hardware In<br>Loop) - Data Line | U17 | T19 | | | DMM1 | I | Debug Interface (Hardware In<br>Loop) - Data Line | P17 | P20 | | | DMM2 | I | Debug Interface (Hardware In<br>Loop) - Data Line | T18 | M20 | | | DMM3 | I | Debug Interface (Hardware In<br>Loop) - Data Line | N15 | N20 | | | DMM4 | I | Debug Interface (Hardware In<br>Loop) - Data Line | P16 | L19 | | | DMM5 | I | Debug Interface (Hardware In<br>Loop) - Data Line | L15 | M19 | | | DMM6 | I | Debug Interface (Hardware In<br>Loop) - Data Line | M16 | J19 | | | DMM7 | I | Debug Interface (Hardware In<br>Loop) - Data Line | J15 | K19 | | | DMM8 | I | Debug Interface (Hardware In<br>Loop) - Data Line | D17 | C18 | | DMM Interface | DMM9 | I | Debug Interface (Hardware In<br>Loop) - Data Line | D16 | B18 | | | DMM10 | I | Debug Interface (Hardware In<br>Loop) - Data Line | E15 | A18 | | | DMM11 | I | Debug Interface (Hardware In<br>Loop) - Data Line | C18 | _ | | | DMM12 | I | Debug Interface (Hardware In<br>Loop) - Data Line | B17 | A15 | | | DMM13 | I | Debug Interface (Hardware In<br>Loop) - Data Line | C17 | A17 | | | DMM_CLK | 1 | Debug Interface (Hardware In<br>Loop) - Clock | R15 | R19 | | | DMM_SYNC | I | Debug Interface (Hardware In<br>Loop) - Sync | T17 | N19 | | | DMM_MUX_IN | I | Debug Interface (Hardware In<br>Loop) Mux Select between<br>DMM1 and DMM2 (Two<br>Instances) | A16,R17,R14 | A10, P19, T17 | | | NDMM_EN | 0 | Debug Interface (Hardware In<br>Loop) Enable - Active Low Signal | D15,E17 | B11, A19 | | FUNCTION | CICNIAL NAME | PIN TYPE | DESCRIPTION | PIN NUMBER | | | |----------------------|--------------|-----------|---------------------------|-----------------------------|--------------------------|--| | FUNCTION | SIGNAL NAME | FIIN TIFE | | AWR2944P | AWR2E44P | | | | MSS_GPIO_0 | Ю | General-purpose I/O | B15,P17,U15,A14 | C17, P20, U17, B7 | | | | MSS_GPIO_1 | Ю | General-purpose I/O | A16,T18,U16,B13 | A10, M20, R18, A7 | | | | MSS_GPIO_2 | Ю | General-purpose I/O | G15,N15,T16,V17,D1<br>1 | C20, N20, T18 | | | | MSS_GPIO_3 | Ю | General-purpose I/O | P16,T15 | L19, U18 | | | | MSS_GPIO_4 | Ю | General-purpose I/O | U14,L15,V17 | U15, M19 | | | | MSS_GPIO_5 | Ю | General-purpose I/O | T13,M16 | T14, J19 | | | | MSS_GPIO_6 | Ю | General-purpose I/O | U12,J15 | T1, K19 | | | | MSS_GPIO_7 | Ю | General-purpose I/O | R10,D17 | R2, C18 | | | | MSS_GPIO_8 | Ю | General-purpose I/O | U11,T18,D16,V17,B1<br>6,B13 | P2, M20, B18, A16,<br>A7 | | | | MSS_GPIO_9 | Ю | General-purpose I/O | V11,N15,E15,C16,D1 | N2, N20, A18, B17 | | | | MSS_GPIO_10 | Ю | General-purpose I/O | T11,M16,C18,A15 | P1, J19, A9 | | | | MSS_GPIO_11 | Ю | General-purpose I/O | R12,J15,B17,B14 | R1, K19, A15, A8 | | | | MSS_GPIO_12 | Ю | General-purpose I/O | V16,A17,B16 | T16, A17, A16 | | | | MSS_GPIO_13 | Ю | General-purpose I/O | B15,C17,C16 | C17, B17 | | | | MSS_GPIO_14 | Ю | General-purpose I/O | E17,A15 | A19, A9 | | | General-purpose I/Os | MSS_GPIO_15 | Ю | General-purpose I/O | F16,B14 | B19, A8 | | | | MSS_GPIO_16 | Ю | General-purpose I/O | A16 | A10 | | | | MSS_GPIO_17 | Ю | General-purpose I/O | C12,C17,U8 | B8 | | | | MSS_GPIO_18 | Ю | General-purpose I/O | C14,A17,R8 | B10, A17 | | | | MSS_GPIO_19 | Ю | General-purpose I/O | B17,U9 | A15, U3 | | | | MSS_GPIO_20 | Ю | General-purpose I/O | C18,R6 | U9 | | | | MSS_GPIO_21 | Ю | General-purpose I/O | V12,E15,T7 | T13, A18, T7 | | | | MSS_GPIO_22 | Ю | General-purpose I/O | U13,D16,U4 | T15, B18, T12 | | | | MSS_GPIO_23 | Ю | General-purpose I/O | D13,D17,U6 | B9, C18, R12 | | | | MSS_GPIO_24 | Ю | General-purpose I/O | D15,J15,U5 | B11, K19, U10 | | | | MSS_GPIO_25 | Ю | General-purpose I/O | R15,M16,U7 | R19, J19, U7 | | | | MSS_GPIO_26 | Ю | General-purpose I/O | G15,L15,V3 | C20, M19, T6 | | | | MSS_GPIO_27 | Ю | General-purpose I/O | T17,P16,T9 | N19, L19, T5 | | | | MSS_GPIO_28 | Ю | General-purpose I/O | R17,N15,U10 | P19, N20, U5 | | | | MSS_GPIO_29 | Ю | General-purpose I/O | R14,T18,V5,D11 | T17, M20, T4 | | | | MSS_GPIO_30 | Ю | General-purpose I/O | P17,V4,T5,B13 | P20, U4, T2, A7 | | | | MSS_GPIO_31 | Ю | General-purpose I/O | U17,V6,R4,A14 | T19, T3, U2, B7 | | | UART (DSS) | DSS_UARTA_TX | Ю | Debug UART Transmit [DSP] | U13,R10,J15,B16,A1<br>5,A14 | _ | | | | DSS_UARTA_RX | Ю | Debug UART Receive [DSP] | D13,R17,C16,B14 | _ | | | | | | | PIN NUMBER | | | |-----------------------|--------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-------------------------------------|--| | FUNCTION | SIGNAL NAME | PIN TYPE | DESCRIPTION | AWR2944P | AWR2E44P | | | | ADC_VALID | О | When high, indicating valid ADC samples | V16,T11,R12,R17 | T16, P1, R1, P19 | | | Chirp/Frame signals | CHIRP_START | 0 | Pulse signal indicating the start of each chirp | G15,T17 | C20, N19 | | | Chii p/r rame signais | CHIRP_END | 0 | Pulse signal indicating the end of each chirp | G15,T17 | C20, N19 | | | | FRAME_START | 0 | Pulse signal indicating the start of each frame | R15,G15,T17 | R19, C20, N19 | | | LVDS_VALID | LVDS_VALID | О | When high, indicating valid LVDS data | A16,R15,G15,T17,R1<br>4,E17,A14 | A10, R19, C20, N19,<br>T17, A19, B7 | | | External clock out | MCU_CLKOUT | 0 | Programmable clock given out to external MCU or the processor | R15,B13 | R19, A7 | | | External clock out | PMIC_CLKOUT | 0 | Output Clock from the device for PMIC | B15,G15,T17,D11 | C17, C20, N19 | | | System | SYNC_IN | I | Low frequency Synchronization signal input | R17 | P19 | | | Synchronization | SYNC_OUT | О | Low Frequency Synchronization<br>Signal output | A16,G15,R17,R14 | A10, C20, P19, T17 | | | Clask Output | OBS_CLKOUT | 0 | Observation Clock Output | R15,T17 | R19, N19 | | | Clock Output | RCOSC_CLK | 0 | Internal RCOSC Clock Output | R14 | T17 | | | | XREF_CLK0 | I | External reference input clock 0 | B13 | A7 | | | Reference Clock | XREF_CLK1 | 1 | External reference input clock | D11 | _ | | | | тск | I | JTAG Test Clock | C12 | B8 | | | ITA O | TMS | IO | JTAG Test Mode Signal | C14 | B10 | | | JTAG | TDI | I | JTAG Test Data Input | D13 | B9 | | | | TDO | 0 | JTAG Test Data Output | D15 | B11 | | | UART (BSS) | BSS_UARTA_TX | 0 | Debug UART Transmit [Radar<br>Block] | A16,T13,U14,C14,D1<br>5,F16,E17,M16 | _ | | | OART (BSS) | BSS_UARTA_RX | I | Debug UART Receive [Radar Block] | C12,R15 | _ | | | Reset | WARM_RESET | Ю | Open drain fail safe warm reset signal. Can be driven from PMIC for diagnostic or can be used as status signal that the device is going through reset. | B12 | A6 | | | Safety | NERROR_OUT | 0 | Open drain fail safe output signal. Connected to PMIC/Processor/MCU to indicate that some severe criticality fault has happened. Recovery would be through reset. | C11 | B6 | | | | | | | PIN NUMBER | | | |----------------|-----------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------|--| | FUNCTION | SIGNAL NAME | PIN TYPE | DESCRIPTION | AWR2944P | AWR2E44P | | | | SOP[0] | I | The SOP pins are driven | D15 | B11 | | | | SOP[1] | I | externally (weak drive) and the mmWave device senses the state | R14 | T17 | | | | SOP[2] | I | of these pins during bootup to decide the bootup mode. After | T17 | N19 | | | | SOP[3] | I | boot the same pins have other functionality. | A14 | B7 | | | Sense On power | SOP[4] | I | <ul> <li>[SOP2 SOP1 SOP0] = [0 0 1] -&gt; Functional QSPI load mode</li> <li>[SOP2 SOP1 SOP0] = [1 0 1] -&gt; UART load mode</li> <li>[SOP2 SOP1 SOP0] = [0 1 1] -&gt; debug and development mode</li> <li>The following configurations of SOP pins help decide the reference crystal frequency</li> <li>[SOP4 SOP3] = [0 0] -&gt; 40MHz</li> <li>[SOP4 SOP3] = [1 1] -&gt; 50MHz</li> </ul> | C16 | B17 | | | | CSI2_RX0M0 | ı | CSI2.0 Receiver #1, Negative<br>Polarity, Lane 0 | N18 | K18 | | | | CSI2_RX0P0 | I | CSI2.0 Receiver #1, Positive Polarity, Lane 0 | N17 | K17 | | | | CSI2_RX0CLKM | I | CSI2.0 Receiver #1, Clock Input,<br>Negative Polarity | L18 | H18 | | | CSI2 RX | CSI2_RX0CLKP | 1 | CSI2.0 Receiver #1, Clock Input,<br>Positive Polarity | L17 | H17 | | | | CSI2_RX0M1 | I | CSI2.0 Receiver #1, Negative Polarity, Lane 1 | M18 | J18 | | | | CSI2_RX0P1 | I | CSI2.0 Receiver #1, Positive<br>Polarity, Lane<br>2 | M17 | J17 | | | | LVDS_TXM0 | 0 | LVDS/Aurora Transmitter, Data | F18 | D20 | | | | LVDS_TXP0 | 0 | Output, Lane 0 | F17 | D19 | | | | LVDS_TXM2_CLKM | 0 | LVDS Clock, Aurora Data Output | G18 | E20 | | | | LVDS_TXP2_CLKP | 0 | - Lan 2 | G17 | E19 | | | Aurora LVDS | LVDS_TXM3_FRCLK | 0 | LVDS Frame Clock, Aurora Data | H18 | G20 | | | | LVDS_TXP3_FRCLK | 0 | Output - Lane 3 | H17 | G19 | | | | LVDS_TXM1 | 0 | LVDS/Aurora Transmitter, Data | J18 | H20 | | | | LVDS_TXP1 | 0 | Outrot Lane 4 | J17 | H19 | | # 6.5 Signal Descriptions - Analog | INTERFACE CIONAL NAME | | PIN | | BALL NO. | | | | |-------------------------|---------------------|-------|--------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--------------------------------------------------------------------------------|--|--| | INTERFACE | SIGNAL NAME | TYPE | DESCRIPTION | AWR2944P | AWR2E44P | | | | | TX1 | 0 | Single ended transmitter 1 O/P | В3 | Waveguide<br>Launches | | | | Transmitters | TX2 | 0 | Single ended transmitter 2 O/P | B5 | Waveguide<br>Launches | | | | Transmillers | TX3 | 0 | Single ended transmitter 3 O/P | B7 | Waveguide<br>Launches | | | | | TX4 | 0 | Single ended transmitter 4 O/P | В9 | Waveguide<br>Launches | | | | | RX1 | I | Single ended receiver 1 I/P | M2 | Waveguide<br>Launches | | | | Danairean | RX2 | ı | Single ended receiver 2 I/P | K2 | Waveguide<br>Launches | | | | Receivers | RX3 | I | Single ended receiver 3 I/P | H2 | Waveguide<br>Launches | | | | | RX4 | I | Single ended receiver 4 I/P | F2 | Waveguide<br>Launches | | | | Reset | NRESET | I | Power on reset for chip. Active low. The NRESET needs to be pulled low for a minimum of 20 µsec to ensure proper device reset. | H16 | C19 | | | | Deference | CLKP | I | In XTAL mode: Input for the reference crystal In External clock mode: Single ended input reference clock port | D1 | E2 | | | | Reference<br>Oscillator | CLKM | I | In XTAL mode: Feedback drive for the reference crystal In External clock mode: Connect this port to ground | B1 | D1 | | | | | OSC_CLKOUT | 0 | Reference clock output from clocking subsystem after cleanup PLL | A11 | B1 | | | | Reference clock | OSC_CLK_OUT<br>_ETH | 0 | Reference clock to eliminare external oscillator for Ethernet PHY | B11 | A2 | | | | Bandgap voltage | VBGAP | 0 | Device's Band Gap Reference Output | K4 | J1 | | | | | VDD | Power | 1.2V digital power supply | E12,E13,E14,F14,H14,J14<br>,K14,L14,N6,N14,P6,P7,P<br>9,P10,P11,P13,P14 | A11,B20,M14,M1<br>5,M16,M18,N13,<br>N15,N17,N18,P1<br>3,P15,P17,R14,<br>R16,U8 | | | | | VDD_SRAM | Power | 1.2V power rail for internal SRAM | V7 | U11 | | | | | VNWA | Power | 1.2V power rail for SRAM array back bias | V13 | U16 | | | | Power supply | VIOIN | Power | I/O Supply (3.3V or 1.8V): All CMOS I/Os would operate on this supply | A13,B18,R18,V8,V15 | A14,J20,T20,U1<br>4 | | | | , | VIOIN_18 | Power | 1.8V supply for CMOS IO | D18,U18,V10 | A12,L20,U12,U1<br>9 | | | | | VIOIN_18CLK | Power | 1.8V supply for clock module | D9 | A4 | | | | | VIN_18PM | Power | 1.8V supply for PM module | R1 | J2 | | | | | VIOIN_18LVDS | Power | 1.8V supply for LVDS port | K17 | F18,F19,F20,G1<br>8 | | | | | VIOIN_18CSI | Power | 1.8V supply for CSI port | K18 | _ | | | | | VPP | Power | Voltage supply for fuse chain | U3 | U6 | | | | INTERFACE | NITERFACE SIGNAL NAME PIN DESCRIPTION | | BALL NO | | | |---------------|---------------------------------------|--------|---------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | INTERFACE | SIGNAL NAME | TYPE | DESCRIPTION | AWR2944P | AWR2E44P | | | VDDA_10RF1 | Power | 1V Analog and RF supply,VDDA_10RF1 and VDDA_10RF2 could be shorted on the board | M4 | L1 | | | VDDA_10RF2 | Power | 1V Analog and RF supply | D6, D7 | A5, B5 | | | VDDA_18BB | Power | 1.8V Analog base band power supply | P1 | M1 | | | VDDA_18VCO | Power | 1.8V RF VCO supply | E4 | H2 | | | VSS <sup>(2)</sup> | Ground | Digital ground | A12,A18,E11,E18,F8,F9,F<br>10,F11,F12,F13,G7,G8,G9<br>,G10,G11,G12,G13,G14,H<br>7,H8,H9,H10,H11,H12,H1<br>3,J7,J8,J9,J10,J11,J12,J1<br>3,K7,K8,K9,K10,K11,K12,<br>K13,K16,L7,L8,L9,L10,L11<br>,L12,L13,M7,M8,M9,M10,<br>M11,M12,M13,M14,N7,N8<br>,N9,N10,N11,N12,N13,P8,<br>P12,P18,V2,V9,V14,V18 | A13,A20,D17,D1<br>8,E17,E18,F17,G<br>17,H12,J12,K20,<br>L14,L16,L18,M1<br>2,P12,R20,U1,U<br>13,U20 | | Power supply | VSSA <sup>(3)</sup> | Ground | Analog ground | A1,A2,A4,A6,A8,A10,B2,B<br>4,B6,B8,B10,C1,C2,C3,C4<br>,C5,C6,C7,C8,C9,C10,D2,<br>D3,E1,E2,E3,F3,F6,F7,G1<br>,G2,G3,G6,H3,H6,J1,J2,J<br>3,J6,K3,K6,L1,L2,L3,L6,M<br>3,M6,N1,N2,N3,V1 | A1,A2,A3,B2,<br>B3,B4,B12,B13,<br>B14,B15,B16,C1,<br>C2,C3,C4,C5,C6,<br>C7,C8,C9,C10,<br>C11,C12,C16,D2,<br>D3,D7,D8,D11,D<br>12,D16,E1,E3,E7,<br>E8,E11,E12,E13,<br>E14,E15,E16,F1,<br>F2,F3,F4,F5,F6,<br>F7,F8,F11,F12,F<br>13,F14,F15,F16,<br>G3,G4,G5,G6,G<br>8,G9,G10,G11,G<br>12,G13,G16,H1,<br>H3,H6,H7,H8,H9,<br>H10,H11,H13,H<br>16,J3,J6,J7,J11,J<br>13,J16,K3,K6,K7,<br>K11,K13,K14,K1<br>5,K16,L3,L4,L5,L<br>6,L7,L8,L9,L10,L<br>11,M3,M4,M5,M6,<br>M7,M8,M9,M10,<br>M11,N3,N7,N8,N<br>11,P3,P7,P8,P11,R3,R4,R5,R6,R<br>7,R8,R11,T8,T9,<br>T10,T11 | | Internal LDO | VOUT_14APLL | 0 | Internal LDO output | H4 | G2 | | output/inputs | VOUT_14SYNT<br>H | О | Internal LDO output | G4 | G1 | | INTERFACE | SIGNAL NAME | PIN<br>TYPE | DESCRIPTION | BALL NO. | | | |------------------------------------------------------------------------------------|-------------|-------------|---------------|----------|----------|--| | | | | | AWR2944P | AWR2E44P | | | General purpose<br>ADC inputs for<br>external voltage<br>monitoring <sup>(1)</sup> | ADC1 | Ю | ADC Channel 1 | P3 | K2 | | | | ADC2 | Ю | ADC Channel 2 | P2 | K1 | | | | ADC3 | Ю | ADC Channel 3 | R3 | N1 | | | | ADC4 | Ю | ADC Channel 4 | R2 | _ | | | | ADC5 | Ю | ADC Channel 5 | Т3 | M2 | | | | ADC6 | Ю | ADC Channel 6 | U2 | L2 | | | | ADC7 | Ю | ADC Channel 7 | T1 | _ | | | | ADC8 | Ю | ADC Channel 8 | T2 | _ | | | | ADC9 | Ю | ADC Channel 9 | U1 | _ | | - For details, see Section 8.4.3 (1) - Corner BGAs are VSS and redundant, meaning if they fail the device will still function. - (2) (3) The VSSA BGAs around the launches are not redundant and are required for functionality. ## 7 Specifications ### 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) (2) | | PARAMETERS | MIN | MAX | UNIT | | |-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-------------|------|--| | VDD | 1.2V digital power supply | -0.5 | 1.4 | V | | | VDD_SRAM | 1.2V power rail for internal SRAM | -0.5 | 1.4 | V | | | VNWA | 1.2V power rail for SRAM array back bias | -0.5 | 1.4 | V | | | VIOIN | I/O supply (3.3V or 1.8 V): All CMOS I/Os would operate on this supply. | -0.5 | 3.8 | V | | | VIOIN_18 | 1.8V supply for CMOS IO | -0.5 | 2 | V | | | VIOIN_18CLK | 1.8V supply for clock module | -0.5 | 2 | V | | | VIN_18PM | 1.8V supply for the PM Module | -0.5 | 2 | V | | | VIOIN_18CSI | 1.8V supply for CSI2 port | -0.5 | 2 | V | | | VIOIN_18LVDS | 1.8V supply for LVDS port | -0.5 | 2 | V | | | VDDA_10RF1 | 1V Analog and RF supply, VDDA_10RF1 and VDDA_10RF2 could be shorted on the board. | -0.5 | 1.4 | V | | | VDDA_10RF2 | | | | | | | VDDA_18BB | 1.8V Analog baseband power supply | -0.5 | 2 | V | | | VDDA_18VCO supply | 1.8V RF VCO supply | -0.5 | 2 | V | | | RX1-4 | Externally applied power on RF inputs | | 10 | dBm | | | TX1-4 | Externally applied power on RF outputs <sup>(3)</sup> | | 10 | dBm | | | TX1-4 | Temperature Sensor Accuracy (4) | ±5 | | °C | | | Input and output | Dual-voltage LVCMOS inputs, 3.3V or 1.8V (Steady State) | -0.3V | VIOIN + 0.3 | | | | voltage range | Dual-voltage LVCMOS inputs, operated at 3.3 V/1.8 V (Transient Overshoot/Undershoot) or external oscillator input | VIOIN + 20% up to<br>20% of signal period | | V | | | CLKP, CLKM | Input ports for reference crystal | -0.5 | 2 | V | | | Clamp current | out or Output Voltages 0.3V above or below their respective ower rails. Limit clamp current that flows through the internal ode protection cells of the I/O. | | 20 | mA | | | T <sub>J</sub> | Operating junction temperature range | -40 | 140 | °C | | | T <sub>STG</sub> | Storage temperature range after soldered onto PC board | -55 | 150 | °C | | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 7.2 ESD Ratings | | | | | VALUE | UNIT | |------------------------|-------------------------|---------------------------------------------------------|----------------|-------|------| | V <sub>(ESD)</sub> Ele | | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | All pins | ±2000 | . V | | | Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011 | GPADC5, GPADC6 | ±350 | | | | | | Corner pins | ±750 | | | | | | All Other pins | ±500 | | (1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. <sup>(2)</sup> All voltage values are with respect to V<sub>SS</sub>, unless otherwise noted. <sup>(3)</sup> This value is for an externally applied signal level on the TX. Additionally, a reflection coefficient up to Gamma= 1 can be applied on the TX output.. <sup>(4)</sup> Average of TX temp sensor readings at 140C can be tightened to +/-3C. # 7.3 Power-On Hours (POH) | JUNCTION<br>TEMPERATURE (T <sub>j</sub> ) | OPERATING<br>CONDITION | NOMINAL CVDD VOLTAGE (V) | POWER-ON HOURS [POH] (HOURS) | |-------------------------------------------|------------------------|--------------------------|------------------------------| | -40°C | | | 1440 (6%) | | 75°C | | le 1.2 | 4800 (20%) | | 95°C | 50% duty cycle | | 15600 (65%) | | 130°C | | | 1920 (8%) | | 140°C | | | 240 (1%) | - (1) This information is provided solely for your convenience and does not extend or modify the warranty provided under TI's standard terms and conditions for TI semiconductor products. - (2) The specified POH are applicable with max Tx output power settings using the default firmware gain tables. The specified POH would not be applicable, if the Tx gain table is overwritten using an API. ## 7.4 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |-----------------|------------------------------------------------------|-------------|-----|-------------|------| | VDD | 1.2V digital power supply | 1.14 | 1.2 | 1.26 | V | | VDD_SRAM | 1.2V power rail for internal SRAM | 1.14 | 1.2 | 1.26 | V | | VNWA | 1.2V power rail for SRAM array back bias | 1.14 | 1.2 | 1.26 | V | | VIOIN | I/O supply (3.3V or 1.8 V): | 3.135 | 3.3 | 3.465 | V | | VIOIN | All CMOS I/Os would operate on this supply. | 1.71 | 1.8 | 1.89 | V | | VIOIN_18 | 1.8V supply for CMOS IO | 1.71 | 1.8 | 1.89 | V | | VIOIN_18CLK | 1.8V supply for clock module | 1.71 | 1.8 | 1.89 | V | | VIN_18PM | 1.8V supply for the PM module | 1.71 | 1.8 | 1.89 | V | | VIOIN_18CSI | 1.8V supply for CSI2 port | 1.71 | 1.8 | 1.89 | V | | VIOIN_18LVDS | 1.8V supply for LVDS port | 1.71 | 1.8 | 1.89 | V | | VDDA_10RF1 | 1V Analog and RF supply. VDDA_10RF1 and VDDA_10RF2 | 0.95 | 1 | 1.05 | V | | VDDA_10RF2 | could be shorted on the board | 0.95 | ı | | V | | VDDA_18BB | 1.8-V Analog baseband power supply | 1.71 | 1.8 | 1.89 | V | | VDDA_18VCO | 1.8V RF VCO supply | 1.71 | 1.8 | 1.89 | V | | V <sub>IH</sub> | Voltage Input High (1.8V mode) | 1.17 | | 0.3 + VIOIN | V | | VIH | Voltage Input High (3.3V mode) | 2.25 | | 0.3 + VIOIN | V | | V <sub>IL</sub> | Voltage Input Low (1.8V mode) | -0.3 | | 0.3*VIOIN | V | | VIL . | Voltage Input Low (3.3V mode) | -0.3 | | 0.62 | V | | V <sub>OH</sub> | High-level output threshold (I <sub>OH</sub> = 6 mA) | VIOIN – 450 | | | mV | | V <sub>OL</sub> | Low-level output threshold (I <sub>OL</sub> = 6 mA) | | | 450 | mV | | | V <sub>IL</sub> (1.8V Mode) | | | 0.45 | | | NRESET | V <sub>IH</sub> (1.8V Mode) | 0.96 | | | V | | SOP[4:0] | V <sub>IL</sub> (3.3V Mode) | | | 0.65 | V | | | V <sub>IH</sub> (3.3V Mode) | 1.57 | | | | | T <sub>J</sub> | Operating junction temperature range | -40 | | 140 | °C | ## 7.5 VPP Specifications for One-Time Programmable (OTP) eFuses This section specifies the operating conditions required for programming the OTP eFuses and is applicable only for high-security (AWR2E44P HS) devices. During the process of writing the customer specific keys or other fields like Software version etc. in the efuse, the user needs to provide the VPP supply. #### 7.5.1 Recommended Operating Conditions for OTP eFuse Programming | PARAMETER | DESCRIPTION | MIN | NOM | MAX | UNIT | |-----------|-------------------------------------------------------------------------------------|------|-----|------|------| | VPP | Supply voltage range for the eFuse ROM domain during normal operation | | NC | | | | | Supply voltage range for the eFuse ROM domain during OTP programming <sup>(1)</sup> | 1.65 | 1.7 | 1.75 | V | | I(VPP) | | | | 50 | mA | <sup>1)</sup> During normal operation, no voltage should be applied to VPP. This can be typically achieved by disabling the external regulator attached to the VPP terminal. ## 7.5.2 Hardware Requirements The following hardware requirements must be met when programming keys in the OTP eFuses: The VPP power supply must be disabled when not programming OTP registers. ## 7.5.3 Impact to Your Hardware Warranty You recognize and accept at your own risk that your use of eFuse permanently alters the TI device. You acknowledge that eFuse can fail due to incorrect operating conditions or programming sequence. Such a failure may render the TI device inoperable and TI will be unable to confirm the TI device conformed to TI device specifications prior to the attempted eFuse. CONSEQUENTLY, in these cases of faulty EFUSE programmability, TI WILL HAVE NO LIABILITY. Submit Document Feedback ## 7.6 Power Supply Specifications Table 7-1 describes the four required power rails which must be provided to the AWR2944P/AWR2E44P from an external power supply. In the case when 1.8V LVCMOS IO is utilized, VIOIN is powered from a 1.8V rail and the 3.3V rail can be ommited, so only three rails must be provided. Also, depending on the power topology utilized, additional power supply filtering can be required for the RF 1.0V and baseband, clock and VCO 1.8V supplies to meet the required ripple specifications. This additional filtering results in separate supply power nets being generated from these four basic rails. **Table 7-1. Power Supply Rails Characteristics** | SUPPLY VOLTAGE | DEVICE BLOCKS POWERED FROM THE SUPPLY | DEVICE POWER NETS | |----------------------------------|------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------| | 1.8 V | Synthesizer and APLL VCOs, crystal oscillator, IF Amplifier stages, ADC, CSI2, LVDS, LVCMOS IO | Input: VDDA_18VCO, VIOIN_18CLK, VIN_18PM, VDDA_18BB, VIOIN_18CSI, VIOIN_18LVDS, VIOIN_18 LDO Output: VOUT_14SYNTH, VOUT_14APLL | | 1.0V | Power Amplifier, Low Noise Amplifier, Mixers and LO Distribution | Input: VDDA_10RF2, VDDA_10RF1 | | 3.3V (or 1.8V for 1.8V I/O mode) | LVCMOS IO | VIOIN | | 1.2V | Core Digital and SRAM | VDD, VDD_SRAM, VNWA | | 1.7V | Programming OTP eFuse (For secure devices) | VPP | The 1.0V and 1.8V power supply ripple specifications are mentioned in Table 7-2 The spur and ripple levels have adB todB relationship, for example, a 1dB increase in supply ripple leads to an approximately 1dB increase in spur level. Values quoted are rms levels for a sinusoidal input applied at the specified frequency. **Table 7-2. Ripple Specifications** | inner : =: inppie operment | | | | | | | |----------------------------|------------------|-------------------------|---------------------------|--|--|--| | FREQUENCY (kHz) | Spur Level (dBc) | RF RAIL | VCO/IF RAIL | | | | | FREQUENCT (KHZ) | Spur Lever (ubc) | 1V (μV <sub>RMS</sub> ) | 1.8V (uV <sub>RMS</sub> ) | | | | | 10 | -85 | 22 | 10990 | | | | | 100 | -95 | 8 | 1420 | | | | | 200 | -98 | 6 | 730 | | | | | 500 | -102 | 4 | 450 | | | | | 1000 | -105 | 3 | 300 | | | | | 2000 | -105 | 3 | 80 | | | | | 5000 | -105 | 3 | 60 | | | | | 10000 | -105 | 3 | 60 | | | | | 15000 | -105 | 2 | 40 | | | | | 20000 | -105 | 2 | 40 | | | | #### **Power Supply Guidelines** The LP87745-Q1 Power Management IC (PMIC) is recommended for an integrated AWR2944P/AWR2E44P power solution. This cost and space optimized solution is designed to power the AWR2944P/AWR2E44P radar sensor and its principal peripherals. List of benefits when using LP87745-Q1 PMIC to power AWR2944P/AWR2E44P: - 1. Full device performance entitlement as validated on TI Evaluation boards - 2. Noise/Ripple performance that meets AWR noise/ripple performance specification - a. LP87745-Q1 has high switching frequency at 17.6MHz switching outside IF band & avoiding the LDOs helps with thermal performance at the system level and bypasses the need for 2<sup>nd</sup> stage LC filters to suppress the ripple and filter out the spurs. b. Thermal dissipation does not affect RF performance # 7.7 Power Consumption Summary Table 7-3 and Table 7-4 summarize the power consumption at the power terminals. **Table 7-3. Maximum Current Ratings at Power Terminals** | PARAMETER <sup>(1)</sup> | SUPPLY NAME | DESCRIPTION | MIN | TYP | MAX <sup>(1)</sup> | UNIT | |--------------------------|-----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|------|-----|--------------------|------| | Current consumption | VDD, VDD_SRAM, VNWA | Total current drawn by all nodes driven by 1.2V rail | | | 2000 | | | | VDDA_10RF1, VDDA_10RF2 | Total current drawn by all<br>nodes driven by 1V rail<br>when all 4 transmitters<br>are used | 2300 | | mA | | | | VIOIN_18, VIOIN_18CLK, VIN_18PM, VIOIN_18CSI, VIOIN_18LVDS, VDDA_18BB, VDDA_18VCO | Total current drawn by all nodes driven by 1.8V rail | | | 550 | IIIA | | | VIOIN | Total current drawn by all nodes driven by 3.3V rail | | | 50 <sup>(2)</sup> | | - (1) The specified current values are at Max supply voltage level (Recommended operating conditions). - (2) The exact value will depend on the system use case and design. Table 7-4. Average Power Consumption at Power Terminals | PARAMETER | CON | DITION <sup>(2)</sup> | DESCRIPTION | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |----------------------------|-----------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|-----|------| | | 3TX, 4RX | 25% duty<br>cycle | Use Case:<br>76-77GHz chirps (for 50% duty cycle) | | 1.41 | | | | | 317, 4177 | 50% duty<br>cycle | and 80-81GHz chirps (for 25% duty cycle); | | 2.07 | | | | | | 25% duty<br>cycle | Regular mode, 37.5Msps sampling rate, 25.6 ms frame periodicity, 256 | | 1.48 | | | | Average power consumption. | 4TX, 4RX | 50% duty<br>cycle | chirps/frame, 2-µs idle time, 50-µs ramp end time, 7us ADC start time and excess ramp time. Activity of cores: 70% MSS R5F 70% C66x DSP and HWA 50% Arm M4F (All the above cores under-clocked/clock-gated during idle times); Ethernet is enabled for data transfer | | 2.21 | | W | - (1) The Power consumption numbers are for a typical usecase i.e. for a Nominal device at 25C ambient temperature and nominal voltage conditions. - (2) Frame duty cycle represents the ratio of Frame Active and Total Framing time (including Interchirp and Interframe time). ## 7.8 RF Specifications Below RF specifications are measured over recommended operating conditions and with run time calibrations enabled (unless otherwise noted) | | PA | RAMETER | MIN | TYP | MAX | UNIT | |------------------|-----------------------------------|--------------------------------------|------|------|--------------------|--------| | | Noise figure | AWR2944P | | 10.5 | | dB | | | | AWR2E44P <sup>(1)</sup> | | 11 | | | | | 1dB compression | n point (Out Of Band) <sup>(2)</sup> | | -10 | | dBm | | | Maximum gain | | | 46 | | dB | | | Gain range | | | 16 | | dB | | | Gain step size | | | 2 | | dB | | Receiver | IF bandwidth <sup>(3)</sup> | | | 20 | MHz | | | | ADC sampling ra | | | 45 | Msps | | | | ADC resolution | | 12 | | Bits | | | | Return loss (S11 | ) | | -10 | | dB | | | Gain mismatch v | | ±0.5 | | dB | | | | Phase mismatch | variation (over temperature) | | ±3 | | 0 | | | Idle Channel Spurs <sup>(4)</sup> | | | -90 | | dBFS | | | Output power | AWR2944P | | 14 | | dBm | | -<br>Fransmitter | | AWR2E44P <sup>(1)</sup> | | 13.5 | | | | Tansmitter | Phase shifter acc | curacy | | ±3 | | ٥ | | | Amplitude noise | | | -145 | | dBc/Hz | | | Frequency range | 9 | 76 | | 81 | GHz | | lock subsystem | Ramp rate | | | | 250 <sup>(5)</sup> | MHz/µs | | Clock subsystem | Phase noise at | 76 to 77GHz (VCO1) | | -96 | | dBc/Hz | | | 1MHz offset | 76 to 81GHz (VCO2) <sup>(6)</sup> | | -95 | | | - (1) FCCSP LOP variant will have 0.5dB degradation in Noise figure and output power due to launcher integration. - 1dB Compression Point (Out Of Band) is measured by feeding a continuous wave tone at 5% of the programmed HPF cut-off frequency (i.e. blocker tone). The compression point is determined by the blocker power that results in a 1dB compression of the blocker tone at the RX ADC. - The analog IF stages include a second order high pass filter that can be configured to the following -6dB corner frequencies: Available HPF Corner Frequencies (kHz) **HPF** 300, 350, 700, 1400 The filtering performed by the digital baseband chain is targeted to provide: - Less than ±0.5dB pass-band ripple/droop, and - Better than 60dB anti-aliasing attenuation for any frequency that can alias back into the pass-band. - Idle channel spur level is measured with a resolution BW of 100Hz (4) - The max ramp rate depends on the PLL bandwidth configuration set using the APLL SYNTH BW CONTROL SB" API. For more details, refer to the mmWave Radar Interface Control document. - VCO2 supports a maximum continuous range of 4.5GHz. The supported range can span 76-80.5GHz or 76.5-81GHz through VCO2 RANGE CONFIG in AWR CAL MON FREQUENCY \* API. Figure 7-1 shows variations of noise figure and in-band P1dB parameters with respect to receiver gain programmed plot. Figure 7-1. Noise Figure, In-band P1dB vs Receiver Gain #### 7.9 Thermal Resistance Characteristics | THERMAL METRICS <sup>(1) (4)</sup> | | °C | °C/W <sup>(2) (3)</sup> | | |------------------------------------|----------------------|----------|-------------------------|--| | | | AWR2944P | AWR2E44P | | | Rθ <sub>JC</sub> | Junction-to-case | 2.8 | 2.5 | | | $R\theta_{JB}$ | Junction-to-board | 3.3 | 5.0 | | | $R\theta_{JA}$ | Junction-to-free air | 16.2 | 16.4 | | | $\Psi_{JC}$ | Junction-to-case | 0.0 | 0.2 | | | $\Psi_{JB}$ | Junction-to-board | 3.2 | 4.9 | | - (1) For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics. - (2) °C/W = degrees Celsius per watt. - (3) These values are based on a JEDEC-defined 2S2P system (with the exception of the [Rθ<sub>JC</sub>] value, which is based on a JEDEC-defined 1S0P system) and will change based on environment as well as application. For more information, see these EIA/JEDEC standards: - JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions Natural Convection (Still Air) - · JESD51-3, Low Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages - JESD51-7, High Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages - JESD51-9, Test Boards for Area Array Surface Mount Package Thermal Measurements A junction temperature of 140°C is assumed. (4) Air flow = 0m/s # 7.10 Power Supply Sequencing and Reset Timing The AWR2944P/AWR2E44P device expects all external 1.2V, 1.8V and 3.3V voltage rails as well as all SOP[4:0] lines to be stable before NRESET is deasserted for a successful device bootup. IO state is not guaranteed until the VIOIN and VIOIN\_18 supplies are available. Figure 7-2 describes the device wake-up sequence. #### Note Hardware platform must support supplying 1.7V on the VPP pin only during OTP eFuse programming. Figure 7-2. Device Wake-up Sequence ## 7.11 Input Clocks and Oscillators ## 7.11.1 Clock Specifications An external crystal is connected to the device pins. Figure 7-3 shows the crystal implementation. Figure 7-3. Crystal Implementation #### Note The load capacitors, $C_{f1}$ and $C_{f2}$ in Figure 7-3, can be chosen such that Equation 1 is satisfied. $C_L$ in the equation is the load specified by the crystal manufacturer. All discrete components used to implement the oscillator circuit can be placed as close as possible to the associated oscillator CLKP and CLKM pins. Note that Cf1 and Cf2 include the parasitic capacitances due to PCB routing. #### Note The board routing parasitics between CLKP/CLKM pins also need to be included in the estimates of $C_{\text{P}}$ $$C_{L} = C_{f1} \times \frac{C_{f2}}{C_{f1} + C_{f2}} + C_{P}$$ (1) Table 7-5 lists the electrical characteristics of the clock crystal. **Table 7-5. Crystal Electrical Characteristics (Oscillator Mode)** | NAME | DESCRIPTION | MIN | TYP | MAX | UNIT | |---------------------|------------------------------------------------|------|-----|--------------------|------| | fp | Parallel resonance crystal frequency | | 40 | 50 | MHz | | C <sub>L</sub> | Crystal load capacitance | 5 | 8 | 12 | pF | | ESR | Crystal ESR | | | 50 | Ω | | Temperature range | Expected temperature range of operation | -40 | | 140 | °C | | Frequency tolerance | Crystal frequency tolerance <sup>(1)</sup> (2) | -100 | | 100 <sup>(3)</sup> | ppm | | Drive level | | | 50 | 200 | μW | - (1) The crystal manufacturer's specification must satisfy this requirement. - (2) Includes initial tolerance of the crystal, drift over temperature, aging and frequency pulling due to incorrect load capacitance. - (3) For Ethernet operation, tighter specifications of less than 100 PPM frequency error is required. If the Ethernet interface is not used , a PPM error up to 200 PPM can be tolerated. In the case where an external clock is used as the clock resource, the signal is fed to the CLKP pin only; CLKM is grounded. The phase noise requirement is very important when a 40/50MHz clock is fed externally. Table 7-6 lists the electrical characteristics of the external clock signal. **Table 7-6. External Clock Mode Specifications** | PARAMETER | | SPE | | UNIT | | |-------------------------------------------------------|------------------------|------|-----|-------------|---------| | | | MIN | TYP | MAX | UNII | | | Frequency | | 40 | 50 | MHz | | | AC-Amplitude | 700 | | 1200 | mV (pp) | | | DC-trise/fall | | | 10 | ns | | Input Clock: External AC- | Phase Noise at 1 kHz | | | -132 | dBc/Hz | | coupled sine wave or DC-<br>coupled square wave Phase | Phase Noise at 10 kHz | | | -143 | dBc/Hz | | Noise referred to 40/50-MHz | Phase Noise at 100 kHz | | | <b>–152</b> | dBc/Hz | | | Phase Noise at 1MHz | | | <b>–153</b> | dBc/Hz | | | Duty Cycle | 35 | | 65 | % | | | Freq Tolerance | -100 | | 100 | ppm | # 7.12 Peripheral Information Initial peripheral descriptions and features are provided in the following sections. Additional peripheral details and interface timing information shall be provided in a later product preview or datasheet release. #### 7.12.1 QSPI Flash Memory Peripheral The device includes a Quad-Serial Peripheral Interface for external flash memory access. Flash memory can be utilized for many purposes including: Secondary boot-loader memory, application program memory, security keys storage, and long-term data logs for security and error conditions. Following features are supported by the QSPI Interface on the device: - Loopback skew cancellation for clock signal to supported faster flash interface clock rates - Two chip-select signals to connect two external flash devices - Memory mapped 'direct' mode and software triggered 'indirect' mode of operation for performing flash data transfers #### 7.12.1.1 QSPI Timing Conditions | | PARAMETER | MIN | TYP | MAX | UNIT | | |-------------------|-------------------------|-----|-----|-----|------|--| | Input Cond | ditions | | | | | | | t <sub>R</sub> | Input rise time | 1 | | 3 | ns | | | t <sub>F</sub> | Input fall time | 1 | | 3 | ns | | | Output Conditions | | | | | | | | C <sub>LOAD</sub> | Output load capacitance | 5 | | 15 | pF | | #### 7.12.1.2 QSPI Timing Requirements (1) (2) | SPECIFICATION NUMBER | PARAMETER | | MIN | TYP | MAX | UNIT | |----------------------|-------------------------|---------------------------------------------------------|-----|-----|-----|------| | Q12 | t <sub>su(D-SCLK)</sub> | Setup time, D[3:0] valid before falling SCLK edge (Q12) | 5 | | | ns | | Q13 | t <sub>h(SCLK-D)</sub> | Hold time, D[3:0] valid after falling SCLK edge (Q13) | 1 | | | ns | - (1) Clock Mode 0 (clock polarity = 0; clock phase = 0) is the mode of operation. - (2) The Device captures data on the falling clock edge in Clock Mode 0, as opposed to the traditional rising clock edge. Although nonstandard, The falling-edge-based setup and hold time timings have been designed to be compatible with standard SPI devices that launch data on the falling edge in Clock Mode 0. ## 7.12.1.3 QSPI Switching Characteristics (1) (2) | SPECIFICATION<br>NUMBER | | PARAMETER | | TYP MAX | UNIT | |-------------------------|----------------------|------------------|------|---------|------| | Q1 | t <sub>c(SCLK)</sub> | Cycle time, sclk | 12.5 | | ns | Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated | SPECIFICATION NUMBER | | PARAMETER | | TYP MAX | UNIT | |----------------------|---------------------------|---------------------------------------------------------------------------------|---------------|------------|------| | Q2 | t <sub>w(SCLKL)</sub> | Pulse duration, sclk low | 0.5*P - 0.625 | | ns | | Q3 | t <sub>w(SCLKH)</sub> | Pulse duration, sclk high | 0.5*P - 0.625 | | ns | | Q4 | t <sub>d(CS-SCLK)</sub> | Delay time, sclk falling edge to cs active edge | –M*P − 1 | -M*P + 2.5 | ns | | Q5 | t <sub>d(SCLK-CS)</sub> | Delay time, sclk falling edge to cs inactive edge | N*P – 1 | N*P + 2.5 | ns | | Q6 | t <sub>d(SCLK-D1)</sub> | Delay time, sclk falling edge to d[0] transition | -4.5 | 2 | ns | | Q7 | t <sub>ena(CS-D1LZ)</sub> | Enable time, cs active edge to d[0] driven (lo-z) | –P – 4 | –P +1 | ns | | Q8 | t <sub>dis(CS-D1Z)</sub> | Disable time, cs active edge to d[0] tri-stated (hi-z) | –P – 4 | –P +1 | ns | | Q9 | t <sub>d(SCLK-D1)</sub> | Delay time, sclk first falling edge to first d[1] transition (for PHA = 0 only) | -4.5- P | 2 – P | ns | SPRS85v TIMING OSPI1 02 Figure 7-4. QSPI Read (Clock Mode 0) SPRS85v\_TIMING\_OSPI1\_04 Figure 7-5. QSPI Write (Clock Mode 0) ## 7.12.2 Multibuffered / Standard Serial Peripheral Interface (MibSPI) #### 7.12.2.1 MibSPI Peripheral Description The MibSPI/SPI is a high-speed synchronous serial input/output port that allows a serial bit stream of programmed length (2 to 16 bits) to be shifted into and out of the device at a programmed bit-transfer rate. The device includes two, Multi-Buffered Serial Peripheral Interface (MIBSPI) in the Main subsystem (MSS). These are intended for external MCU, PMIC, EEPROM and Watchdog communication. Standard and MibSPI modules have the following features: - 16-bit shift register - · Receive buffer register - 8-bit baud clock generator - SPICLK can be internally-generated (Controller mode) or received from an external clock source (Peripheral mode) - Maximum clock rate supported over each MIBSPI module shall be 40MHz. - Each word transferred can have a unique format. - SPI I/Os not used in the communication can be used as digital input/output signals ## 7.12.2.2 MibSPI Transmit and Receive RAM Organization The Multibuffer RAM is comprised of 256 buffers. Each entry in the Multibuffer RAM consists of 4 parts: a 16-bit transmit field, a 16-bit receive field, a 16-bit control field and a 16-bit status field. The Multibuffer RAM can be partitioned into multiple transfer group with variable number of buffers each. Section 7.12.2.2.2 and Section 7.12.2.2.3 assume the operating conditions stated in Section 7.12.2.2.1. ## 7.12.2.2.1 SPI Timing Conditions | | | MIN | TYP MAX | UNIT | |-------------------|-------------------------|-----|---------|------| | Input Cond | itions | | | | | t <sub>R</sub> | Input rise time | 1 | 3 | ns | | t <sub>F</sub> | Input fall time | 1 | 3 | ns | | Output Co | nditions | | | | | C <sub>LOAD</sub> | Output load capacitance | 2 | 20 | pF | # 7.12.2.2.2 SPI Controller Mode Switching Parameters (CLOCK PHASE = 0, SPICLK = output, SPISIMO = output, and SPISOMI = input) $\binom{1}{2}$ $\binom{3}{2}$ | NO. | | PARAMETER | MIN | TYP MAX | UNIT | |------|--------------------------------|------------------------------------------------------------------------|-----------------------------|-------------------------|------| | 1 | t <sub>c(SPC)M</sub> | Cycle time, SPICLK <sup>(4)</sup> | 20 | 256 <sub>tc(VCLK)</sub> | ns | | 2(4) | t <sub>w(SPCH)M</sub> | Pulse duration, SPICLK high (clock polarity = 0) | 0.5t <sub>c(SPC)M</sub> - 2 | $0.5t_{c(SPC)M} + 2$ | - | | 2(*) | t <sub>w(SPCL)M</sub> | Pulse duration, SPICLK low (clock polarity = 1) | 0.5t <sub>c(SPC)M</sub> - 2 | $0.5t_{c(SPC)M} + 2$ | ns | | 3(4) | t <sub>w(SPCL)M</sub> | Pulse duration, SPICLK low (clock polarity = 0) | 0.5t <sub>c(SPC)M</sub> - 2 | $0.5t_{c(SPC)M} + 2$ | no | | 3(1) | t <sub>w(SPCH)M</sub> | Pulse duration, SPICLK high (clock polarity = 1) | 0.5t <sub>c(SPC)M</sub> - 2 | $0.5t_{c(SPC)M} + 2$ | ns | | 4(4) | t <sub>d(SPCH-</sub><br>SIMO)M | Delay time, SPISIMO valid before SPICLK low, (clock polarity = 0) | 0.5t <sub>c(SPC)M</sub> - 7 | | - | | 4(') | t <sub>d(SPCL-</sub><br>SIMO)M | Delay time, SPISIMO valid before SPICLK high, (clock polarity = 1) | 0.5t <sub>c(SPC)M</sub> - 7 | | ns | | 5(4) | t <sub>v(SPCL-</sub><br>SIMO)M | Valid time, SPISIMO data valid after SPICLK low, (clock polarity = 0) | 0.5t <sub>c(SPC)M</sub> - 8 | | ns | | J | t <sub>v(SPCH-</sub> SIMO)M | Valid time, SPISIMO data valid after SPICLK high, (clock polarity = 1) | 0.5t <sub>c(SPC)M</sub> - 8 | | 115 | | NO. | | PARAMETER | | MIN | TYP MAX | UNIT | | |------------------|---------------------------------|---------------------------------------------------------------|-----------------|----------------------------------------------------|------------------------------------------------------|------------------------------------------------------|----| | | | Setup time CS active | CSHOLD = 0 | (C2TDELAY+2)*t <sub>c(VCLK)</sub> – 7.5 | (C2TDELAY+2) * t <sub>c(VCLK)</sub> + 7 | | | | C(5) | | until SPICLK high<br>(clock polarity = 0) | CSHOLD = | (C2TDELAY +3) * t <sub>c(VCLK)</sub> - 7.5 | (C2TDELAY+3) * t <sub>c(VCLK)</sub> + 7 | | | | 6 <sup>(5)</sup> | t <sub>C2TDELAY</sub> | Setup time CS active | CSHOLD = 0 | (C2TDELAY+2)*t <sub>c(VCLK)</sub> – 7.5 | (C2TDELAY+2) * t <sub>c(VCLK)</sub> + 7 | ns | | | | | until SPICLK low<br>(clock polarity = 1) | CSHOLD = | (C2TDELAY +3) * t <sub>c(VCLK)</sub> - 7.5 | (C2TDELAY+3) * t <sub>c(VCLK)</sub> + 7 | | | | 7(5) | | inactive (clock polarity = 0) | | inactive (clock polarity = 0) | $0.5*t_{c(SPC)M} + (T2CDELAY + 1)*t_{c(VCLK)} - 7$ | $0.5*t_{c(SPC)M} + (T2CDELAY + 1)*t_{c(VCLK)} + 7.5$ | ns | | | <sup>T</sup> T2CDELAY | Hold time, SPICLK high until CS inactive (clock polarity = 1) | | $0.5*t_{c(SPC)M} + (T2CDELAY + 1)*t_{c(VCLK)} - 7$ | $0.5*t_{c(SPC)M} + (T2CDELAY + 1)*t_{c(VCLK)} + 7.5$ | 113 | | | 8(4) | t <sub>su(SOMI-</sub><br>SPCL)M | Setup time, SPISOMI<br>SPICLK low<br>(clock polarity = 0) | before | 5 | | 20 | | | 0(1) | t <sub>su(SOMI-</sub><br>SPCH)M | Setup time, SPISOMI<br>SPICLK high<br>(clock polarity = 1) | before | 5 | | ns | | | 9(4) | t <sub>h(SPCL-</sub><br>SOMI)M | Hold time, SPISOMI d<br>SPICLK low<br>(clock polarity = 0) | ata valid after | 2 | | no | | | 9(.) | t <sub>h(SPCH-</sub><br>SOMI)M | Hold time, SPISOMI d<br>SPICLK high<br>(clock polarity = 1) | ata valid after | 2 | | ns | | - (1) The Controller bit (SPIGCRx.0) is set and the CLOCK PHASE bit (SPIFMTx.16) is cleared (where x= 0 or 1). - (2) t<sub>c(MSS VCLK)</sub> = main subsystem clock time = 1 / f<sub>(MSS VCLK)</sub>. For more details, refer to the device Technical Reference Manual. - (3) When the ŚPI is in controller mode, the following must be true: For PS values from 1 to 255: t<sub>c(SPC)M</sub> ≥ (PS +1)t<sub>c(MSS\_VCLK)</sub> ≥ 25ns, where PS is the prescale value set in the SPIFMTx.[15:8] register bits. For PS values of 0: t<sub>c(SPC)M</sub> = 2t<sub>c(MSS\_VCLK)</sub> ≥ 25ns. - (4) The active edge of the SPICLK signal referenced is controlled by the CLOCK POLARITY bit (SPIFMTx.17). - (5) C2TDELAY and T2CDELAY is programmed in the SPIDELAY register Figure 7-6. SPI Controller Mode External Timing (CLOCK PHASE = 0) Figure 7-7. SPI Controller Mode Chip Select Timing (CLOCK PHASE = 0) # 7.12.2.2.3 SPI Controller Mode Switching Parameters (CLOCK PHASE = 1, SPICLK = output, SPISIMO = output, and SPISOMI = input) $\binom{1}{2}$ $\binom{3}{2}$ | NO. | | PARAMETER | | MIN | TYP MAX | UNIT | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-----------------------------|----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|------| | 1 | t <sub>c(SPC)M</sub> | Cycle time, SPICLK <sup>(4)</sup> | | 20 | 256t <sub>c(VCLK)</sub> | ns | | 2(4) | t <sub>w(SPCH)M</sub> | Pulse duration, SPICLK h polarity = 0) | igh (clock | $0.5t_{c(SPC)M} - 2$ | $0.5t_{c(SPC)M} + 2$ | ns | | Ζ. / | $t_{w(SPCL)M}$ | Pulse duration, SPICLK lo<br>polarity = 1) | ow (clock | $0.5t_{c(SPC)M} - 2$ | 0.5t <sub>c(SPC)M</sub> + 2 | 115 | | 3 <sup>(4)</sup> | $t_{w(SPCL)M}$ | Pulse duration, SPICLK low (clock polarity = 0) Pulse duration, SPICLK high (clock polarity = 1) | | 0.5t <sub>c(SPC)M</sub> - 2 | 0.5t <sub>c(SPC)M</sub> + 2 | ns | | 3( / | $t_{w(SPCH)M}$ | | | $0.5t_{c(SPC)M} - 2$ | 0.5t <sub>c(SPC)M</sub> + 2 | 115 | | 4 <sup>(4)</sup> | t <sub>d(SPCH-</sub><br>SIMO)M | Delay time, SPISIMO vali<br>SPICLK low, (clock polari | | 0.5t <sub>c(SPC)M</sub> - 7 | | ns | | 4\ / | t <sub>d(SPCL-</sub><br>SIMO)M | t <sub>d(SPCL</sub> - Delay time, SPISIMO valid before | | 0.5t <sub>c(SPC)M</sub> - 7 | | 115 | | 5(4) | t <sub>v(SPCL-</sub><br>SIMO)M | Valid time, SPISIMO data<br>SPICLK low, (clock polari | | 0.5t <sub>c(SPC)M</sub> - 8 | | ns | | 3( ) | $\begin{array}{ccc} t_{\text{v(SPCH-}} & \text{Valid time, SPISIMO data valid after} \\ \text{SIMO)M} & \text{SPICLK high, (clock polarity = 1)} \end{array} \qquad \begin{array}{ccc} 0.5t_{\text{c(SPC)M}} - 8 \\ \end{array}$ | | 0.5t <sub>c(SPC)M</sub> - 8 | | 115 | | | | tc2tdelay | Setup time CS active until SPICLK high (clock polarity = 0) | CSHOLD = 0 | $\begin{array}{c} 0.5^*t_{c(SPC)M} + \\ (C2TDELAY + 2)^*t_{c(VCLK)} \\ -7 \end{array}$ | $0.5*t_{c(SPC)M} + (C2TDELAY+2)*t_{c(VCLK)} + 7.5$ | | | 6 <sup>(5)</sup> | | | CSHOLD = 1 | $\begin{array}{c} 0.5^*t_{c(SPC)M} + \\ (C2TDELAY + 2)^*t_{c(VCLK)} \\ -7 \end{array}$ | $0.5*t_{c(SPC)M} + (C2TDELAY+2)*t_{c(VCLK)} + 7.5$ | ne | | 0,47 | | Setup time CS active until SPICLK low | CSHOLD = 0 | $\begin{array}{c} 0.5^*t_{c(SPC)M} + \\ (C2TDELAY+2)^*t_{c(VCLK)} - \\ 7 \end{array}$ | $\begin{array}{c} 0.5^*t_{c(SPC)M} +\\ (C2TDELAY+2)*t_{c(VCLK)} +\\ 7.5 \end{array}$ | ns | | | | (clock polarity = 1) | CSHOLD = | $0.5*t_{c(SPC)M} + (C2TDELAY+3)*t_{c(VCLK)} - 7$ | $0.5^*t_{c(SPC)M}$ + (C2TDELAY+3) * $t_{c(VCLK)}$ + 7.5 | | | 7 <sup>(5)</sup> | | Hold time, SPICLK low ur (clock polarity = 0) | itil CS inactive | (T2CDELAY + 1) *t <sub>c(VCLK)</sub><br>- 7.5 | (T2CDELAY + 1) *t <sub>c(VCLK)</sub> + 7 | | | 7(-) | t <sub>T2CDELAY</sub> | Hold time, SPICLK high u inactive (clock polarity = 1 | | (T2CDELAY + 1) *t <sub>c(VCLK)</sub><br>- 7.5 | (T2CDELAY + 1) *t <sub>c(VCLK)</sub> + 7 | ns | | 8(4) | t <sub>su(SOMI-</sub><br>SPCL)M | Setup time, SPISOMI befollow (clock polarity = 0) | ore SPICLK | 5 | | ns | | U\ / | t <sub>su(SOMI-</sub><br>SPCH)M | Setup time, SPISOMI before high (clock polarity = 1) | ore SPICLK | 5 | | 113 | | 9(4) | t <sub>h(SPCL-</sub><br>SOMI)M | Hold time, SPISOMI data<br>SPICLK low<br>(clock polarity = 0) | valid after | 2 | | ne | | <b>∃</b> (`'/ | t <sub>h(SPCH-</sub><br>SOMI)M | Hold time, SPISOMI data<br>SPICLK high<br>(clock polarity = 1) | valid after | 2 | | ns | - (1) The Controller bit (SPIGCRx.0) is set and the CLOCK PHASE bit (SPIFMTx.16) is set ( where x = 0 or 1 ). - (2) $t_{c(MSS\_VCLK)}$ = main subsystem clock time = 1 / $f_{(MSS\_VCLK)}$ . For more details, refer to the device Technical Reference Manual. - (3) When the SPI is in Controller mode, the following must be true: For PS values from 1 to 255: t<sub>c(SPC)M</sub> ≥ (PS +1)t<sub>c(MSS\_VCLK)</sub> ≥ 25 ns, where PS is the prescale value set in the SPIFMTx.[15:8] register bits. For PS values of 0: t<sub>c(SPC)M</sub> = 2t<sub>c(MSS\_VCLK)</sub> ≥ 25 ns. - (4) The active edge of the SPICLK signal referenced is controlled by the CLOCK POLARITY bit (SPIFMTx.17). - (5) C2TDELAY and T2CDELAY is programmed in the SPIDELAY register Figure 7-8. SPI Controller Mode External Timing (CLOCK PHASE = 1) Figure 7-9. SPI Controller Mode Chip Select Timing (CLOCK PHASE = 1) #### 7.12.2.3 SPI Peripheral Mode I/O Timings ## 7.12.2.3.1 SPI Peripheral Mode Switching Parameters (SPICLK = input, SPISIMO = input, and SPISOMI = output) (1) (2) (3) | SPECIFICATIO<br>N NUMBER | | PARAMETER <sup>(5)</sup> | MIN | TYP | MAX | UNIT | |--------------------------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | 1 | t <sub>c(SPC)S</sub> | Cycle time, SPICLK (4) | 20 | | | ns | | 2 | t <sub>w(SPCH)S</sub> | Pulse duration, SPICLK high (clock polarity = 0) | 8 | | | | | 2 | t <sub>w(SPCL)S</sub> | Pulse duration, SPICLK low (clock polarity = 1) | 8 | | | ns | | 3 | t <sub>w(SPCL)S</sub> | Pulse duration, SPICLK low (clock polarity = 0) | 8 | | | ns | | J | t <sub>w(SPCH)S</sub> | Pulse duration, SPICLK high (clock polarity = 1) | 8 | | | 115 | | 4 | t <sub>d(SPCH-SOMI)S</sub> | Delay time, SPISOMI valid after SPICLK high (clock polarity = 0) | | | 10 | no | | 4 | t <sub>d(SPCL-SOMI)S</sub> | Delay time, SPISOMI valid after SPICLK low (clock polarity = 1) | | | 10 | ns | | F | t <sub>h(SPCH-SOMI)S</sub> | Hold time, SPISOMI data valid after SPICLK high (clock polarity = 0) | 2 | | | | | 5 | t <sub>h(SPCL-SOMI)S</sub> | Hold time, SPISOMI data valid after SPICLK low (clock polarity = 1) | 2 | | | ns | | 4 | t <sub>d</sub> (SPCH-SOMI)S | Delay time, SPISOMI valid after SPICLK high (clock polarity = 0; clock phase = 0) OR (clock polarity = 1; clock phase = 1) | | | 14 | | | 4 | t <sub>d</sub> (SPCL-SOMI)S | Delay time, SPISOMI valid after SPICLK low (clock polarity = 1; clock phase = 0) OR (clock polarity = 0; clock phase = 1) | | | 14 | ns | | 5 | t <sub>h(SPCH-SOMI)S</sub> | Hold time, SPISOMI data valid after SPICLK high (clock polarity = 0; clock phase = 0) OR (clock polarity = 1; clock phase = 1) | 2 | | | no | | 5 | t <sub>h(SPCL-SOMI)S</sub> | Hold time, SPISOMI data valid after SPICLK low (clock polarity = 1; clock phase = 0) OR (clock polarity = 0; clock phase = 1) | 2 | | | ns | | 6 | t <sub>su(SIMO-SPCL)S</sub> | Setup time, SPISIMO before SPICLK low (clock polarity = 0; clock phase = 0) OR (clock polarity = 1; clock phase = 1) | 2.1 | | | | | U | t <sub>su(SIMO-SPCH)S</sub> | Setup time, SPISIMO before SPICLK high (clock polarity = 1; clock phase = 0) OR (clock polarity = 0; clock phase = 1) | 2.1 | | | ns | | 7 | t <sub>h(SPCL-SIMO)S</sub> | Hold time, SPISIMO data valid after SPICLK low (clock polarity = 0; clock phase = 0) OR (clock polarity = 1; clock phase = 1) | 1 | | | ne | | 7 | t <sub>h(SPCL-SIMO)S</sub> | Hold time, SPISIMO data valid after SPICLK high (clock polarity = 1; clock phase = 0) OR (clock polarity = 0; clock phase = 1) | 1 | | | ns | - (1) (2) The Controller bit (SPIGCRx.0) is cleared (where x = 0 or 1). - The CLOCK PHASE bit (SPIFMTx.16) is either cleared or set for CLOCK PHASE = 0 or CLOCK PHASE = 1 respectively. - (3) t<sub>c(MSS\_VCLK)</sub> = main subsystem clock time = 1 / f<sub>(MSS\_VCLK)</sub>. For more details, refer to the device Technical Reference Manual. - When the SPI is in Peripheral mode, the following must be true: For PS values from 1 to 255: $t_{c(SPC)S} \ge (PS + 1)t_{c(MSS\_VCLK)} \ge 25 \text{ ns}$ , where PS is the prescale value set in the SPIFMTx.[15:8] register bits. For PS values of 0: $t_{c(SPC)S} = 2t_{c(MSS\_VCLK)} \ge 25$ ns. - The active edge of the SPICLK signal referenced is controlled by the CLOCK POLARITY bit (SPIFMTx.17). (5) Figure 7-10. SPI Peripheral Mode External Timing (CLOCK PHASE = 0) Figure 7-11. SPI Peripheral Mode External Timing (CLOCK PHASE = 1) ## 7.12.3 Ethernet Switch (RGMII/RMII/MII) Peripheral The device integrates a two port Ethernet with one external RGMII/RMII/MII port and another port servicing the Main Sub-System (MSS). This interface is intended to operate primarily as a 1000Mbps ECU interface. It can also be used as an instrumentation interface. - Full Duplex 10/100/1000Mbps wire rate interface to Ethernet PHY - AWR2944P: over RGMII, or RMII, or MII parallel interface - AWR2E44P: over RGMII, or RMII parallel interface - MDIO Clause 22 and 45 PHY management interface - IEEE 1588 Synchronous Ethernet support - AWR synchronous trigger output allowing Ethernet to trigger radar frames ## 7.12.3.1 RGMII Timing Conditions | SPECIFIC<br>ATION<br>NUMBER | PARAMETER | MIN | TYP MAX | UNIT | |-----------------------------|-------------------------------------------|------|---------|------| | | Input Conditions | | | | | 1 | SR <sub>I</sub> Input Slew Rate | 2.64 | 5 | V/ | | | | | | ns | | | Output Conditions | | | | | 3 | C <sub>LOAD</sub> Output load capacitance | 2 | 20 | pF | ## 7.12.3.1.1 RGMII Transmit Clock Switching Characteristics | PARAMETER | DESCRIPTION | SPEED | MIN | MAX | UNIT | |----------------------|---------------------------------|----------|-----|------|------| | | Cycle time, rgmiin_txc | 10Mbps | 360 | 440 | ns | | t <sub>c(TXC)</sub> | | 100Mbps | 36 | 44 | ns | | | | 1000Mbps | 7.6 | 8.4 | ns | | | | 10Mbps | 160 | 240 | ns | | t <sub>w(TXCH)</sub> | Pulse duration, rgmiin_txc high | 100Mbps | 16 | 24 | ns | | | | 1000Mbps | 3.6 | 4.4 | ns | | | | 10Mbps | 160 | 240 | ns | | t <sub>w(TXCL)</sub> | Pulse duration, rgmiin_txc low | 100Mbps | 16 | 24 | ns | | | | 1000Mbps | 3.6 | 4.4 | ns | | | | 10Mbps | | 1.4 | ns | | t <sub>t(TXC)</sub> | Transition time, rgmiin_txc | 100Mbps | | 1.4 | ns | | | | 1000Mbps | | 0.75 | ns | #### 7.12.3.1.2 RGMII Transmit Data and Control Switching Characteristics | PARAMETER | DESCRIPTION | MODE | MIN | MAX | UNIT | |---------------------------|---------------------------------------------------------------------------------|--------------------------------------------------|-----|-----|------| | t <sub>osu(TXD-TXC)</sub> | Output Setup time, transmit selected signals valid to MSS_RGMII_TCLK high/low | RGMII, Internal Delay Enabled,<br>10M/100M/1000M | 1.2 | | ns | | t <sub>oh(TXC-TXD)</sub> | Output Hold time, transmit selected signals valid after MSS_RGMII_TCLK high/low | RGMII, Internal Delay Enabled,<br>10M/100M/1000M | 1.2 | | ns | Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated - A. TXC is delayed internally before being driven to the rgmiin\_txc pin. This internal delay is always enabled. - B. Data and control information is transmitted using both edges of the clocks. rgmiin\_txd[3:0] carries data bits 3-0 on the rising edge of rgmiin\_txc and data bits 7-4 on the falling edge of rgmiin\_txc. Similarly, rgmiin\_txctl carries TXEN on rising edge of rgmiin\_txc and TXERR of falling edge of rgmiin\_txc. Figure 7-12. RGMII Transmit Interface Switching Characteristics #### 7.12.3.1.3 RGMII Receive Clock Timing Requirements | PARAMETER | DESCRIPTION | SPEED | MIN | MAX | UNIT | |----------------------|---------------------------------|----------|-----|------|------| | | | 10Mbps | 360 | 440 | ns | | t <sub>c(RXC)</sub> | Cycle time, rgmiin_rxc | 100Mbps | 36 | 44 | ns | | | | 1000Mbps | 7.6 | 8.4 | ns | | | | 10Mbps | 160 | 240 | ns | | t <sub>w(RXCH)</sub> | Pulse duration, rgmiin_rxc high | 100Mbps | 16 | 24 | ns | | | | 1000Mbps | 3.6 | 4.4 | ns | | | | 10Mbps | 160 | 240 | ns | | t <sub>w(RXCL)</sub> | Pulse duration, rgmiin_rxc low | 100Mbps | 16 | 24 | ns | | | | 1000Mbps | 3.6 | 4.4 | ns | | | | 10Mbps | | 1.4 | ns | | $t_{t(RXC)}$ | Transition time, rgmiin_rxc | 100Mbps | | 1.4 | ns | | | _ | 1000Mbps | | 0.75 | ns | #### 7.12.3.1.4 RGMII Receive Data and Control Timing Requirements | NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT | |-----|---------------------------|---------------------------------------------------------------------------|-----|-----|------| | 5 | t <sub>su(RXD-RXCH)</sub> | Setup time, receive selected signals valid before MSS_RGMII_RCLK high/low | 1.2 | | ns | | 6 | t <sub>h(RXCH-RXD)</sub> | Hold time, receive selected signals valid after MSS_RGMII_RCLK high/low | 1.2 | | ns | - A. rgmiin rxc must be externally delayed relative to the data and control pins. - B. Data and control information is received using both edges of the clocks. MSS\_RGMII\_RXD[3:0] carries data bits 3-0 on the rising edge of rgmiin\_rxc and data bits 7-4 on the falling edge of rgmiin\_rxc. Similarly, rgmiin\_rxctl carries RXDV on rising edge of rgmiin\_rxc and RXERR on falling edge of rgmiin\_rxc. Figure 7-13. MAC Receive Interface Timing, RGMIIn operation #### 7.12.3.1.5 RMII Transmit Clock Switching Characteristics | NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT | |--------|--------------------------|------------------------------|-----|-----|------| | RMII7 | t <sub>c(REF_CLK)</sub> | Cycle time, REF_CLK | 20 | | ns | | RMII8 | t <sub>w(REF_CLKH)</sub> | Pulse duration, REF_CLK high | 7 | 13 | ns | | RMII9 | t <sub>w(REF_CLKL)</sub> | Pulse duration, REF_CLK low | 7 | 13 | ns | | RMII10 | t <sub>t(REF_CLK)</sub> | Transition time, REF_CLK | | 3 | ns | #### 7.12.3.1.6 RMII Transmit Data and Control Switching Characteristics | NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT | |--------|-------------------------------|-------------------------------------------------------------|-----|------|------| | RMII11 | t <sub>d(REF_CLK-TXD)</sub> | Delay time, REF_CLK high to selected transmit signals valid | 2 | 14.2 | ns | | | t <sub>dd(REF CLK-TXEN)</sub> | | | | | Figure 7-14. MAC Transmit Interface Timing, RMIIn Operation ## 7.12.3.1.7 RMII Receive Clock Timing Requirements | NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT | |-------|--------------------------|------------------------------|-----|-----|------| | RMII1 | t <sub>c(REF_CLK)</sub> | Cycle time, REF_CLK | 20 | | ns | | RMII2 | t <sub>w(REF_CLKH)</sub> | Pulse duration, REF_CLK high | 7 | 13 | ns | | RMII3 | t <sub>w(REF_CLKL)</sub> | Pulse duration, REF_CLK low | 7 | 13 | ns | | RMII4 | t <sub>tt(REF_CLK)</sub> | Transition time, REF_CLK | | 3 | ns | #### 7.12.3.1.8 RMII Receive Data and Control Timing Requirements | NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT | |-------|--------------------------------|-----------------------------------------------------------|-----|-----|------| | RMII5 | t <sub>su(RXD-REF_CLK)</sub> | Setup time, receive selected signals valid before REF_CLK | 4 | | ns | | | $t_{su(CRS\_DV-REF\_CLK)}$ | | | | | | | t <sub>su(RX_ER-REF_CLK)</sub> | | | | | | RMII6 | t <sub>h(REF_CLK-RXD)</sub> | Hold time, receive selected signals valid after REF_CLK | 2 | | ns | | | t <sub>h(REF_CLK-CRS_DV)</sub> | | | | | | | t <sub>h(REF_CLK-RX_ER)</sub> | | | | | Figure 7-15. MAC Receive Interface Timing, RMIIn operation ## 7.12.3.1.9 MII Transmit Switching Characteristics | PARAMETER | DESCRIPTION | MIN | MAX | UNIT | |------------------------------|-----------------------------------------------------------|-----|-----|------| | t <sub>d(TX_CLK-TXD)</sub> | | | | | | t <sub>d(TX_CLK-TX_EN)</sub> | Delay time, miin_txclk to transmit selected signals valid | 0 | 25 | ns | | t <sub>d(TX_CLK-TX_ER)</sub> | | | | | Figure 7-16. MAC Transmit Interface Timing, MIIn operation ## 7.12.3.1.10 MII Receive Timing Requirements | PARAMETER | DESCRIPTION | MIN | MAX | UNIT | |-------------------------------|--------------------------------------------------------------|-----|-----|------| | t <sub>su(RXD-RX_CLK)</sub> | | | | | | t <sub>su(RX_DV-RX_CLK)</sub> | Setup time, receive selected signals valid before miin_rxclk | 8 | | ns | | t <sub>su(RX_ER-RX_CLK)</sub> | | | | | | PARAMETER | DESCRIPTION | MIN | MAX | UNIT | |------------------------------|------------------------------------------------------------|-----|-----|------| | t <sub>h(RX_CLK-RXD)</sub> | | | | | | t <sub>h(RX_CLK-RX_DV)</sub> | Hold time, receive selected signals valid after miin_rxclk | 8 | | ns | | t <sub>h(RX_CLK-RX_ER)</sub> | | | | | Figure 7-17. MAC Receive Interface Timing, MIIn operation #### 7.12.3.1.11 MII Transmit Clock Timing Requirements | PARAMETER | DESCRIPTION | SPEED | MIN | MAX | UNIT | |-------------------------|---------------------------------|---------|-----|-----|------| | t <sub>c(TX_CLK)</sub> | Cycle time, miin_txclk | 10Mbps | 400 | | ns | | | | 100Mbps | 40 | | ns | | t <sub>w(TX_CLKH)</sub> | Pulse duration, miin_txclk high | 10Mbps | 140 | 260 | ns | | | | 100Mbps | 14 | 26 | ns | | t <sub>w(TX_CLKL)</sub> | Pulse duration, miin_txclk low | 10Mbps | 140 | 260 | ns | | | | 100Mbps | 14 | 26 | ns | | t <sub>t(TX_CLK)</sub> | Transition time, miin_txclk | 10Mbps | | 3 | ns | | | | 100Mbps | | 3 | ns | Figure 7-18. Clock Timing (MAC Transmit) - MIIn operation ## 7.12.3.1.12 MDIO Interface Timings #### **CAUTION** The IO Timings provided in this section are only valid for some MAC usage modes when the corresponding Virtual IO Timings or Manual IO Timings are configured as described in the tables found in this section. Table 7-7, Table 7-8 and Figure 7-19 present switching characteristics and timing requirements for the MDIO interface. Table 7-7. Timing Requirements for MDIO Input | No | PARAMETER | DESCRIPTION | MIN | MAX | UNIT | |-------|---------------------------|----------------------------------------|-----|-----|------| | MDIO1 | t <sub>c(MDC)</sub> | Cycle time, MDC | 400 | | ns | | MDIO2 | t <sub>w(MDCH)</sub> | Pulse Duration, MDC High | 160 | | ns | | MDIO3 | t <sub>w(MDCL)</sub> | Pulse Duration, MDC Low | 160 | | ns | | MDIO4 | t <sub>su(MDIO-MDC)</sub> | Setup time, MDIO valid before MDC High | 90 | | ns | Submit Document Feedback **Table 7-7. Timing Requirements for MDIO Input (continued)** | No | PARAMETER | DESCRIPTION | MIN | MAX | UNIT | |-------|--------------------|-------------------------------------|-----|-----|------| | MDIO5 | $t_{h(MDIO\_MDC)}$ | Hold time, MDIO valid from MDC High | 0 | | ns | Table 7-8. Switching Characteristics Over Recommended Operating Conditions for MDIO Output | NO | PARAMETER | DESCRIPTION | MIN | MAX | UNIT | |-------|--------------------------|-----------------------------------|-----|----------------|------| | MDIO6 | $t_{t(MDC)}$ | Transition time, MDC | | 5 | ns | | MDIO7 | t <sub>d(MDC-MDIO)</sub> | Delay time, MDC low to MDIO valid | 10 | (P * 0.5) - 10 | ns | Figure 7-19. MAC MDIO diagrams #### 7.12.4 LVDS/Aurora Instrumentation and Measurement Peripheral The device supports a set of LVDS interfaces in two different modes. - Legacy LVDS mode - STM-TWP Aurora interface The LVDS IO are shared between the above two measurement interface options. Following features are supported: - 2-data lane LVDS interface (two additional lanes for Data Clock and Frame Clock) - 4-Lane STM-TWP-Aurora-LVDS interface mode. It has the following features: - Configurable lane of operation. - Transmit data compliant to Aurora 8B/10B Serial Simplex Operation - Transmit data compliant to Aurora 64B/66B Serial Simplex Operation Please see the device TRM for information regarding programming options for both LVDS interfaces. ## 7.12.4.1 LVDS Interface Configuration The supported LVDS lane configuration is 1-data lane (LVDS\_TXP/M), one Bit Clock lane (LVDS\_TXxx\_CLKP/M) and one Frame clock lane (LVDS\_TXxx\_FRCLKP/M). The LVDS interface supports programmable data rates with the maximum being 900Mbps (450MHz DDR Clock). Note that the bit clock is in DDR format and hence the number of toggles in the clock is equivalent to data. Figure 7-20. LVDS Interface Lane Configuration And Relative Timings ## 7.12.4.2 LVDS Interface Timings Figure 7-21. Timing Parameters Table 7-9. LVDS Electrical Characteristics | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT | |-----------------------------|---------------------------------------------------------------------------------------|-----|---------|------| | Duty Cycle Requirements | max 1 pF lumped capacitive load on LVDS lanes | 48% | 52% | | | Output Differential Voltage | peak-to-peak single-ended with 100 $\Omega$ resistive load between differential pairs | 250 | 450 | mV | Submit Document Feedback ## **Table 7-9. LVDS Electrical Characteristics (continued)** | PARAMETER | TEST CONDITIONS | MIN TYP MAX | | UNIT | | |-----------------------|------------------|-------------|-----|------|----| | Output Offset Voltage | | 1125 | | 1275 | mV | | Trise and Tfall | 20%-80%, 900Mbps | | 330 | | ps | | Jitter (pk-pk) | 900 Mbps | | 80 | | ps | #### 7.12.5 UART Peripheral The device includes four UART interfaces. One UART is intended as a secondary boot loader source, one is intended for use as a register debug interface (with XDS110 emulator) and the remaining two are meant for general UART communication support. - Maximum baud-rate supported shall be at least 1536K baud in all the different clock frequency modes - UART interfaces multiplexed with other I/O to allow for widest peripheral use flexibility ## 7.12.5.1 SCI Timing Requirements | | | MIN | TYP | MAX | UNIT | |---------|------------------------------|-----|-------|-----|------| | f(baud) | Supported baud rate at 20 pF | | 921.6 | | kHz | #### 7.12.6 Inter-Integrated Circuit Interface (I2C) The device supports one Controller/Target Inter-integrated Circuit interface and is intended to be connected to an external PMIC or EEPROM device (alternative control SPI). The I2C has the following features: - Standard/fast mode I2C interface compliant with Philips I2C bus specification, v2.1 (The I2C Specification, Philips document number 9398 393 40011) - Bit/Byte format transfer - 7-bit and 10-bit device addressing modes - General call - START byte - Multi-controller transmitter/ target receiver mode - Multi-controller receiver/ target transmitter mode - Combined controller transmit/receive and receive/transmit mode - Transfer rates of 100 kbps up to 400 kbps (Phillips fast-mode rate) - Free data format - Two DMA events (transmit and receive) - · DMA event enable/disable capability - · Module enable/disable capability - The SDA and SCL are optionally configurable as general purpose I/O - Slew rate control of the outputs - · Open drain control of the outputs - Programmable pullup/pulldown capability on the inputs - Supports Ignore NACK mode #### Note This I2C module does not support: - High-speed (HS) mode - C-bus compatibility mode - The combined format in 10-bit address mode (the I2C sends the target address second byte every time it sends the target address first byte) #### 7.12.6.1 I2C Timing Requirements (1) | | | STANDARD | MODE | FAST MO | DE | UNIT | |-----------------------------|----------------------------------------------------------------------------------|----------|-------------|---------|------|------| | | | MIN | MAX MIN MAX | | UNII | | | t <sub>c(SCL)</sub> | Cycle time, SCL | 10 | | 2.5 | | μs | | t <sub>su(SCLH-SDAL)</sub> | Setup time, SCL high before SDA low (for a repeated START condition) | 4.7 | | 0.6 | | μs | | t <sub>h(SCLL-SDAL)</sub> | Hold time, SCL low after SDA low<br>(for a START and a repeated START condition) | 4 | | 0.6 | | μs | | t <sub>w(SCLL)</sub> | Pulse duration, SCL low | 4.7 | | 1.3 | | μs | | t <sub>w(SCLH)</sub> | Pulse duration, SCL high | 4 | | 0.6 | | μs | | t <sub>su(SDA-SCLH)</sub> | Setup time, SDA valid before SCL high | 250 | | 100 | | μs | | t <sub>h(SCLL-SDA)(1)</sub> | Hold time, SDA valid after SCL low | 0 | 3.45 | 0 | 0.9 | μs | | t <sub>w(SDAH)</sub> | Pulse duration, SDA high between STOP and START conditions | 4.7 | | 1.3 | | μs | | t <sub>su(SCLH-SDAH)</sub> | Setup time, SCL high before SDA high (for STOP condition) | 4 | | 0.6 | | μs | | t <sub>w(SP)</sub> | Pulse duration, spike (must be suppressed) | | | 0 | 50 | ns | | C <sub>b</sub> (2) (3) | Capacitive load for each bus line | | 400 | | 400 | pF | - (1) The I2C pins SDA and SCL do not feature fail-safe I/O buffers. These pins could potentially draw current when the device is powered down. - (2) The maximum th(SDA-SCLL) for I2C bus devices has only to be met if the device does not stretch the low period (tw(SCLL)) of the SCL signal. - (3) C<sub>b</sub> = total capacitance of one bus line in pF. If mixed with fast-mode devices, faster fall-times are allowed. Figure 7-22. I2C Timing Diagram #### Note - A device must internally provide a hold time of at least 300 ns for the SDA signal (referred to the VIHmin of the SCL signal) to bridge the undefined region of the falling edge of SCL. - The maximum th(SDA-SCLL) has only to be met if the device does not stretch the LOW period (tw(SCLL)) of the SCL signal. E.A Fast-mode I2C-bus device can be used in a Standard-mode I2C-bus system, but the requirement t<sub>su(SDA-SCLH)</sub> ≥ 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line tr max + t<sub>su(SDA-SCLH)</sub>. #### 7.12.7 Controller Area Network - Flexible Data-rate (CAN-FD) The device integrates two CAN-FD interfaces, MSS\_MCANA and MSS\_MCANB. This enables support of a typical use case where one CAN-FD interface is used as ECU network interface while the other interface is used as a local network interface, providing communication with the neighboring sensors. Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated - Support CAN-FD according to ISO 11898-7 protocol with data rate up to 8Mbps - Multiplexed GPIO can be used for CAN-FD external driver control - AWRx synchronous trigger output allows CAN-FD to trigger radar frames ## 7.12.7.1 Dynamic Characteristics for the CAN-FD TX and RX Pins | | PARAMETER <sup>(1)</sup> | | TYP | MAX | UNIT | |------------------------------|--------------------------------------------------------|--|-----|-----|------| | t <sub>d(MSS_CANA_TX)</sub> | Delay time, transmit shift register to MSS_CANA_TX pin | | | 15 | ns | | t <sub>d(MSS_CANB_TX)</sub> | Delay time, transmit shift register to MSS_CANB_TX pin | | | 15 | ns | | t <sub>d(MSS_MCANA_RX)</sub> | Delay time, MSS_MCANA_RX pin to receive shift register | | | 10 | ns | | t <sub>d(MSS_MCANB_RX)</sub> | Delay time, MSS_MCANB_RX pin to receive shift register | | | 10 | ns | (1) These values do not include rise/fall times of the output buffer. ## 7.12.8 CSI2 Receiver Peripheral The device integrates one 3-lane MIPI CSI2, D-PHY receiver peripheral in the Radio processing subsystem. The CSI2 interface is primarily functional of operating as a hardware-in-the-loop (HIL) interface, allowing for the playback of recorded radar data for development purposes. - Interface is compliant with the MIPI CSI-2 D-PHY standard revision 1.2 - 1x 3-lane (2 data lanes, 1 clock lane) CSI2 receiver interface, working simultaneously at 600Mbps/lane - · 2-lane, or 1-lane CSI2 configurations - Support for 4 simultaneous virtual channels and data types - Support for 8/10/12/14/16-bit RAW data mode with capability of sign extension or zero padding to align with 16-bit memory addressing for RAW 10/12/14 modes - · Support for user defined data types Please refer to the device Technical Reference Manual for a complete description of all the programmable options. #### 7.12.8.1 CSI2 Switching Characteristics over operating free-air temperature range (unless otherwise noted) | | PARAMETER | MIN | TYP MA | X UNIT | |--------------------------------|-----------------------------------------|------|--------|---------| | Low Power Receiver ( | LP-RX) | | | | | V <sub>IL</sub> (1) | Logic 0 input threshold | | 5 | 50 mV | | V <sub>IH</sub> <sup>(2)</sup> | Logic 1 input threshold | 880 | | mV | | V <sub>HYST</sub> | Input Hysteresis | 25 | | mV | | High Speed Receiver | (HS-RX) | | | | | V <sub>IDTH</sub> | Differential input high threshold | 70 | | mV | | V <sub>IDTL</sub> | Differential input low threshold | | | 70 mV | | V <sub>IDMAX</sub> | Maximum differential input voltage | | 2 | 70 mV | | V <sub>ILHS</sub> | Single-ended input low voltage | -40 | | mV | | V <sub>IHHS</sub> | Single-ended input high voltage | | 4 | 60 mV | | V <sub>CMRXDC</sub> | Common-mode voltage | 70 | 3: | 30 mV | | $\Delta_{VCMRX(HF)}$ | Common-mode interference beyond 450MHz | | 2 | 00 mVPP | | $\Delta_{VCMRX(LF)}$ | Common mode interference 50MHz – 450MHz | -50 | | 0 mVPP | | HS DATA-CLOCK Timi | ing Specification (3) (5) | | | | | UI <sub>INST</sub> | Data/Clock Unit Interval | 1.11 | | ns | | T <sub>SETUP</sub> | Data to Clock setup time | 166 | | ps | | T <sub>HOLD</sub> | Clock to Data hold time | 166 | | ps | over operating free-air temperature range (unless otherwise noted) | | PARAMETER | MIN | TYP MAX | UNIT | |--------------------------------------------------|-----------------|-----|------------------------|------| | T <sub>R</sub> , , T <sub>F</sub> <sup>(4)</sup> | Rise/Fall Times | 166 | 0.4*UI <sub>INST</sub> | ps | - (1) The input low-level voltage, VIL, is the voltage at which the receiver is required to detect a low state in the input signal. VIL is larger than the maximum single-ended line voltage during HS transmission. Therefore, both LP receivers will detect low during HS signaling - 2) The input high-level voltage, VIH, is the voltage at which the receiver is required to detect a high state in the input signal. - (3) TSKEW in the figure is the skew between the clock and data HS signals that can be tolerated at the receiver input. It is only a descriptive parameter. Rx timing is specified by TSETUP/THOLD only. - (4) Rise/Fall from V<sub>IDTL</sub> to V<sub>IDTH</sub>. - (5) Setup/hold specification is assuming identical common mode and rise/fall time for both data and clock lane at receiver input. i.e. V<sub>CMRXDC</sub> and T<sub>R</sub>, T<sub>F</sub> must be same for clock lane and data lane while measuring T<sub>SETUP</sub> and T<sub>HOLD</sub> Figure 7-23. Clock and Data Timing in HS Transmission ## 7.12.9 Enhanced Pulse-Width Modulator (ePWM) The device includes three Enhanced Pulse-Width Modulation (ePWM) modules. These modules can be used to generate duty-cycled controlled waveforms for a power regulator, or a power management systems, or more complex waveforms for motor control applications. The module supports the following features: - Dedicated 16-bit time-base counter with period and frequency control for each PWM module - Each module contains two PWM outputs (EPWMxA and EPWMxB) that shall be usable in the following configurations: - Two independent PWM outputs with single-edge operation - Two independent PWM outputs with dual-edge symmetric operation - One independent PWM output with dual-edge asymmetric operation ## 7.12.10 General-Purpose Input/Output Section 7.12.10.1 lists the switching characteristics of output timing relative to load capacitance. ## 7.12.10.1 Switching Characteristics for Output Timing versus Load Capacitance (C<sub>L</sub>) (1) (2) | | PARAMETER | TEST CO | NDITIONS | VIOIN = 1.8V | VIOIN = 3.3V | UNIT | |----------------|---------------|-----------------------|-----------------------|--------------|--------------|------| | | | | C <sub>L</sub> = 20pF | 2.8 | 3.0 | | | t <sub>r</sub> | Max rise time | | C <sub>L</sub> = 50pF | 6.4 | 6.9 | ns | | | | Slew control = 0 | C <sub>L</sub> = 75pF | 9.4 | 10.2 | | | | | Siew control – 0 | C <sub>L</sub> = 20pF | 2.8 | 2.8 | | | t <sub>f</sub> | Max fall time | | C <sub>L</sub> = 50pF | 6.4 | 6.6 | ns | | | | | C <sub>L</sub> = 75pF | 9.4 | 9.8 | | | | | | C <sub>L</sub> = 20pF | 3.3 | 3.3 | | | t <sub>r</sub> | Max rise time | | C <sub>L</sub> = 50pF | 6.7 | 7.2 | ns | | | | Slew control = 1 | C <sub>L</sub> = 75pF | 9.6 | 10.5 | | | | | C <sub>L</sub> = 20pF | C <sub>L</sub> = 20pF | 3.1 | 3.1 | | | t <sub>f</sub> | Max fall time | | C <sub>L</sub> = 50pF | 6.6 | 6.6 | ns | | | | | C <sub>L</sub> = 75pF | 9.6 | 9.6 | | - (1) Slew control, which is configured by PADxx\_CFG\_REG, changes behavior of the output driver (faster or slower output slew rate). - (2) The rise/fall time is measured as the time taken by the signal to transition from 10% and 90% of VIOIN voltage. # 7.13 Emulation and Debug ## 7.13.1 Emulation and Debug Description #### 7.13.2 JTAG Interface The JTAG interface implements the IEEE1149.1 standard interface for processor debug and boundary scan testing. Section 7.13.2.1 and Section 7.13.2.2 assume the operating conditions stated in Figure 7-24. ## 7.13.2.1 Timing Requirements for IEEE 1149.1 JTAG # **Table 7-10. JTAG Timing Conditions** | | <u> </u> | | | | |-------------------|-------------------------|-----|---------|------| | | | MIN | TYP MAX | UNIT | | Input Cond | itions | | | | | t <sub>R</sub> | Input rise time | 1 | 3 | ns | | t <sub>F</sub> | Input fall time | 1 | 3 | ns | | Output Cor | nditions | | | | | C <sub>LOAD</sub> | Output load capacitance | 2 | 15 | pF | ## **Table 7-11. JTAG Timing Requirements** | NO. | | | MIN | TYP | MAX | UNIT | |-----|--------------------------|-----------------------------------------------|-------|-----|-----|------| | 1 | t <sub>c(TCK)</sub> | Cycle time TCK | 33.33 | | | ns | | 1a | t <sub>w(TCKH)</sub> | Pulse duration<br>TCK high (40% of<br>tc) | 13.33 | | | ns | | 1b | t <sub>w(TCKL)</sub> | Pulse duration<br>TCK low (40% of<br>tc) | 13.33 | | | ns | | 3 | t <sub>su(TDI-TCK)</sub> | Input setup time<br>TDI valid to TCK<br>high | 2.5 | | | ns | | 3 | t <sub>su(TMS-TCK)</sub> | Input setup time<br>TMS valid to TCK<br>high | 2.5 | | | ns | | 4 | t <sub>h(TCK-TDI)</sub> | Input hold time<br>TDI valid from<br>TCK high | 18 | | | ns | | 4 | t <sub>h(TCK-TMS)</sub> | Input hold time<br>TMS valid from<br>TCK high | 18 | | | ns | #### 7.13.2.2 Switching Characteristics for IEEE 1149.1 JTAG | NO. | PARAMETER | | MIN | TYP MAX | UNIT | |-----|---------------------------|----------------------------------|-----|---------|------| | 2 | t <sub>d(TCKL-TDOV)</sub> | Delay time, TCK low to TDO valid | 0 | 21 | ns | Submit Document Feedback Figure 7-24. JTAG Timing #### 7.13.3 ETM Trace Interface The ETM Trace interface provides a means of exporting real time processor debug information to a host PC through a compatible emulator toolset. Section 7.13.3.1 and Section 7.13.3.2 describe the operating conditions shown in Figure 7-25 and Figure 7-26. ## 7.13.3.1 ETM TRACE Timing Requirements | | | MIN | TYP | MAX | UNIT | |-------------------|-------------------------|-----|-----|-----|------| | Output Co | nditions | | | | | | C <sub>LOAD</sub> | Output load capacitance | 2 | | 20 | pF | #### 7.13.3.2 ETM TRACE Switching Characteristics | NO. | PARAMETER | | MIN | TYP MAX | UNIT | |-----|----------------------------------------|----------------------------------------------------|-----|---------|------| | 1 | $t_{\rm cyc(ETM)}$ | Cycle time, TRACECLK period | 16 | | ns | | 2 | $t_{h(ETM)}$ | Pulse Duration, TRACECLK<br>High | 7 | | ns | | 3 | t <sub>I(ETM)</sub> | Pulse Duration, TRACECLK<br>Low | 7 | | ns | | 4 | $t_{r(ETM)}$ | Clock and data rise time | | 3.3 | ns | | 5 | $t_{f(ETM)}$ | Clock and data fall time | | 3.3 | ns | | 6 | t <sub>d</sub> (ETMTRACECLKH-ETMDATAV) | Delay time, ETM trace clock high to ETM data valid | 1 | 14.5 | ns | | 7 | t <sub>d</sub> (ETMTRACECLKI-ETMDATAV) | Delay time, ETM trace clock low to ETM data valid | 1 | 14.5 | ns | Figure 7-25. ETMTRACECLKOUT Timing Figure 7-26. ETMDATA Timing # 8 Detailed Description ## 8.1 Overview The AWR2944P/AWR2E44P is a "Performance" expansion to the AWR2944 portfolio with enhanced RF and compute performance to meet NCAP + Automated Driving requirements. The AWR2944P/AWR2E44P is also highly integrated millimeter wave radar sensor, and has two variants, the AWR2E44P and the AWR2944P, both of which includes four transmit and four receive channels. The AWR2E44P incorporates Launch on Package (LOP) technology, which enables loss-less transmission of signals from the AWR2E44P chip to the antenna via holes in the PCB & launches on the bottom of the chip. The chip and antenna are directly soldered to the PCB enabling low cost PCB material to be used instead of expensive high-frequency material. AWR2944P/AWR2E44P is a single-chip radar solution integrating all necessary radar components including RF, analog, and digital processing circuits. The device utilized frequency modulated continuous wave (FMCW) Radar enabling accurate measurement of distance and relative velocity in its field of view (FoV) operating in the 76-81GHz frequency range. Additionally, the device can communicate to the vehicle's central ECU via CAN-FD and Ethernet interfaces. ## 8.2 Functional Block Diagram Figure 8-1 represents the functional block diagram for the device. A. This feature is only available in select part variants as indicated by the Device Type identifier in the Section 3, Device Information table. Figure 8-1. Functional Block Diagram ## 8.3 Subsytems ## 8.3.1 RF and Analog Subsystem The RF and analog subsystem includes the RF and analog circuitry – namely, the synthesizer, PA, LNA, mixer, IF, and ADC. This subsystem also includes the crystal oscillator and temperature sensors. The four transmit and the receive channels can all be operated simultaneously for transmit beamforming purpose and receiving data as required. #### 8.3.1.1 RF Clock Subsystem The device clock subsystem generates 76 to 81GHz from an input reference of 50MHz crystal. It has a built-in oscillator circuit followed by an Analog PLL and a RF synthesizer circuit. The output of the RF synthesizer is then processed by an x4 multiplier to create the required frequency in the 76 to 81GHz spectrum. The RF synthesizer output can be modulated by the timing engine block to create the required waveforms for effective sensor operation or it can input a fixed signal of 1GHz directly from APLL. The Analog PLL also provides a reference clock for the host processor after system wakeup. The clock subsystem also has built-in mechanisms for detecting the presence of a crystal and monitoring the quality of the generated clock. Figure 8-2 describes the clock subsystem. Figure 8-2. RF Clock Subsystem #### 8.3.1.2 Transmit Subsystem The device Transmit subsystem consists of four parallel transmit chains, each with independent phase and amplitude control. All four transmitters can be used simultaneously or in time-multiplexed fashion. The device supports binary phase modulation and a 6 bit programmable phase shifter for beamforming control on a per chirp basis for each channel as indicated in the figure below. Each transmit chain can deliver the typical power referenced in Section 7.8 at the antenna port on the PCB. The transmit chains also support programmable backoff for system optimization. Figure 8-3 describes the transmit subsystem. Figure 8-3. Transmit Subsystem (Per Channel) #### 8.3.1.3 Receive Subsystem The device Receive subsystem consists of four parallel channels. A single receive channel consists of an LNA, mixer, IF filtering, ADC conversion, and decimation. All four receive channels can be operational at the same time. An individual power-down option is also available for system optimization. The device supports a real-only receiver. The band-pass IF chain has configurable cutoff frequencies above 300 kHz and can support bandwidths up to 20MHz. Figure 8-4 describes the receive subsystem. Figure 8-4. Receive Subsystem (Per Channel) #### 8.3.1.4 Processor Subsystem Figure 8-5 shows the block diagram for customer programmable processor subsystems in the device. At a high level there are two customer programmable subsystems. Left hand side shows the DSP Subsystem which contains TI's high performance C66x DSP, HWA 2.1, a high-bandwidth interconnect for high performance (128-bit, 150MHz), and associated peripherals – six EDMAs for data transfer, Aurora and LVDS interface for Measurement data output, L3 Radar data cube memory, ADC buffers, and CRC engine. For more information, see the TMS320C66x DSP CorePac User Guide The right side of the diagram shows the Main subsystem (MSS). The Main subsystem, as the name suggests, is the primary controller of the device and controls all the device peripherals and house-keeping activities of the device. The Main subsystem contains a Cortex-R5F (MSS R5F) processor and associated peripherals and housekeeping components such as EDMAs, CRC, and peripherals (I<sup>2</sup>C, UART, SPIs, CAN-FD, EPWM, and others) connected to the primary interconnect through the Peripheral Central Resource (PCR interconnect). The Radio Processing Subsystem or the BIST Subsystem (RSS) is responsible for initializing and calibrating the Analog/RF modules. RSS periodically monitors the Analog/RF functionality such that all the Analog/RF modules work in their defined limits. General-Purpose ADC (GPADC), Fast Fourier Transformation engine (FFT engine) and other modules are provided to monitor the signal from different points in the transmitter and receiver chains. Digital front-end filters (DFE), Ramp Generation module and Analog/DFE registers, which are mainly under the control of BSS, can be indirectly controlled through the API calls from the Main Subsystem. The device also integrates one two-lane CSI2 receiver interfaces in the radio processing subsystem. The prime functionality of this interface is the Hardware in loop (HIL) functionality, that can be used to perform the radar operations feeding the captured data from outside into the device without involving the RF subsystem. Refer to the Device TRM (Technical Reference Manual) for MSS Cortex-R5F and DSP C66x memory map. Figure 8-5. Processor Subsystem ### 8.3.2 Automotive Interfaces The device communicates with the automotive network over the following main interfaces: - CAN-FD - Ethernet # 8.4 Other Subsystems ### 8.4.1 Hardware Accelerator Subsystem In addition to the DSP core, the device incorporates Radar Hardware Accelerators (HWA2.1) to offload the DSP from pre-processing computations. To understand the capabilities offered by the Radar Hardware Accelerator 2.1 so as to achieve the desired functionality, please refer to the Hardware Accelerator 2.1 section in the Device Technical reference Manual. # 8.4.2 Security – Hardware Security Module A Hardware Security Module (HSM), which performs a secure zone operation, is provisioned in the device (operational only in select part variants). A programmable Arm Cortex-M4 core is available to implement the crypto-agility requirements. The cryptographic algorithms can be accelerated using the hardware modules in the HSM. Functions include acceleration of AES, SHA, and public key accelerator (PKA) to perform math operations for asymmetric key cryptographic requirements and true random number generation. The Main subsystem (MSS) Cortex-R5F processor interfaces with the HSM subsystem to perform the cryptographic operations required for the secure boot and secure runtime communications. Further details on Security can be found in the concerned collaterals. # 8.4.3 ADC Channels (Service) for User Application The device includes provision for an ADC service for user application, where the GPADC engine present inside the device can be used to measure up to nine external and internal voltages based on device variant. The ADC pins are used for this purpose are referenced in Section 6.5. #### Note GPADC structures are also used for measuring the output of internal temperature sensors. ### **GPADC Specifications:** - 625Ksps SAR ADC - 0 to 1.8V input range - 10-bit resolution Figure 8-6. GPADC Path **Table 8-1. GP-ADC Parameter** | PARAMETER | TYP | UNIT | |-------------------------------------------------|-----------|------| | ADC supply | 1.8 | V | | ADC unbuffered input voltage range | 0 – 1.8 | V | | ADC buffered input voltage range <sup>(1)</sup> | 0.4 – 1.3 | V | | ADC resolution | 10 | bits | | ADC offset error | ±5 | LSB | | ADC gain error | ±5 | LSB | | ADC DNL | -1/+2.5 | LSB | | ADC INL | ±2.5 | LSB | | ADC sample rate | 625 | Ksps | | ADC sampling time | 400 | ns | | ADC internal cap | 10 | pF | | ADC buffer input capacitance | 2 | pF | | ADC input leakage current | 3 | uA | <sup>(1)</sup> Outside of given range, the buffer output will become nonlinear. # 9 Monitoring and Diagnostics # 9.1 Monitoring and Diagnostic Mechanisms Table 9-1 is a list of the main monitoring and diagnostic mechanisms available in the device. Table 9-1. Monitoring and Diagnostic Mechanisms for AWR2944P/AWR2E44P | NO | FEATURE | and Diagnostic Mechanisms for AWR2944P/AWR2E44P DESCRIPTION | |----|------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | MAIN SUBSYSTEM | | 1 | Lockstep operation of MSS R5F Core | Device architecture supports lockstep operation of the MSS R5F core that is the operating core in the Main subsystem that is provisioned as the safety island in the device. | | 2 | Boot time LBIST For MSS R5F Core and associated VIM | Device architecture supports hardware logic BIST (LBIST) engine self-test Controller (STC). This logic is used to provide a very high diagnostic coverage (>90%) on the MSS R5F CPU core and Vectored Interrupt Module (VIM) at a transistor level. LBIST for the CPU and VIM need to be triggered by application code before starting the functional safety application. A reset of the CPU is initiated at the end of the STC operation and the reset cause register captures the status of reset. The STC registers can then be read out to identify the status of the STC execution to determine if there were any errors. CPU stays there in while loop and does not proceed further if a fault is identified. There can be a fault injection test also performed which leads to a reset of the CPU with the error status signaled in the STC registers. | | 3 | Boot time PBIST for MSS R5F Memories | MSS R5F has tightly coupled memories (TCM) Level 1 (L1) memories TCMA, TCMB0 and TCMB1 as well as the level 2 (L2) memories. Device architecture supports a hardware programmable memory BIST (PBIST) engine. This logic is used to provide a very high diagnostic coverage (March-13n) on the implemented MSS R5F TCMs at a transistor level. PBIST for L1 and L2 memories is triggered by the boottoader at the boot time before starting download of application from flash or a peripheral interface. The CPU is in a while loop and does not proceed further if a fault is identified. | | 4 | End to End ECC for MSS R5F Memories | The TCMs and L2 memory diagnostic support a single error correction, double error detection (SECDED) ECC diagnostic. For L2 memory, an 8-bit code word is used to store the ECC data as calculated over the 64-bit data bus. For TCMs, a 7-bit code word is used to store the ECC data for a 32-bit data bus. ECC evaluation for TCMs is done by the ECC control logic inside the CPU. This scheme provides end-to-end diagnostics on the transmissions between CPU and TCM. CPU can be configured to have predetermined response (ignore or abort generation) to single and double bit error conditions. | | 5 | MSS R5F bit multiplexing | Logical TCM and L2 memory word and the associated ECC code is split and stored in two physical SRAM banks. This scheme provides an inherent diagnostic mechanism for address decode failures in the physical SRAM banks. Faults in the bank addressing are detected by the CPU as an ECC fault. Further, bit multiplexing scheme is implemented such that the bits accessed to generate a logical (CPU) word are not physically adjacent. This scheme helps to reduce the probability of physical multi-bit faults resulting in logical multi-bit faults; rather the faults manifest as multiple single bit faults. As the SECDED TCM ECC can correct a single bit fault in a logical word, this scheme improves the usefulness of the TCM ECC diagnostic. Both these features are hardware features and cannot be enabled or disabled by application software. | | 6 | Clock Monitor | Device architecture supports four digital clock comparators (EDCCs) and an internal RCOSC. Dual functionality is provided by these modules – clock detection and clock monitoring. EDCCA is dedicated for ADPLL/APLL lock detection monitoring, comparing the ADPLL/APLL output divided version with the Reference input clock of the device. Failure detection for EDCCA can be programmed to cause the device to go into limp mode. Additionally, there is a provision to feed an external reference clock to monitor the internal clock using the EDCCA. EDCCB, EDCCC, EDCCD module is one which is available for user software. Any two clocks can be compared. One example is to compare the CPU clock with the reference or internal RCOSC clock source. Failure detection is indicated to the MSS R5F CPU through the Error Signaling Module (ESM). | | 7 | RTI/WDT for MSS R5F | Device architecture supports the use of an internal watchdog that is implemented in the real-time interrupt (RTI) module. The internal watchdog has two modes of operation: digital watchdog (DWD) and digital windowed watchdog (DWWD). The modes of operation are mutually exclusive; the designer can elect to use one mode or the other but not both at the same time. Watchdog can issue either an internal (warm) system reset or a CPU non-mask able interrupt upon detection of a failure. The Watchdog is enabled by the bootloader in DWD mode at boot time to track the boot process. When the application code takes control, the watchdog can be configured again for the mode and timings based on the application requirements. | | 8 | MPU for MSS R5F | The Cortex-R5F CPU includes an MPU. The MPU logic can be used to provide spatial separation of software tasks in the device memory. The Cortex-R5F MPU supports 16 regions. The operating system controls the MPU and changes the MPU settings based on the needs of each task. A violation of a configured memory protection policy results in a CPU abort. | | 9 | PBIST for Peripheral interface SRAMs -<br>SPIs,CANs, Ethernet, EDMA, Mailbox | Device architecture supports a hardware programmable memory BIST (PBIST) engine for Peripheral SRAMs as well. PBIST for peripheral SRAM memories can be triggered by the application. User can elect to run the PBIST on one SRAM or on groups of SRAMs based on the execution time, which can be allocated to the PBIST diagnostic. The PBIST tests are destructive to memory contents, and as such are typically run only at boot time. However, the user has the freedom to initiate the tests at any time if peripheral communication can be hindered. Any fault detected by the PBIST results in an error indicated in PBIST status registers. | | 10 | ECC for Peripheral interface SRAMs – SPIs, CANs, Ethernet, EDMA, Mailbox | Peripheral interface SRAMs diagnostic is supported by Single error correction double error detection (SECDED) ECC diagnostic. When a single or double bit error is detected, the MSS R5F is notified via ESM (Error Signaling Module). This feature is disabled after reset. Software must configure and enable this feature in the peripheral and ESM module. ECC failure (both single bit corrected and double bit uncorrectable error conditions) is reported to the MSS R5F as an interrupt via ESM module. | Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated # Table 9-1. Monitoring and Diagnostic Mechanisms for AWR2944P/AWR2E44P (continued) | NO | FEATURE | DESCRIPTION DESCRIPTION | | | | | | |----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 11 | Configuration registers protection for Main SS | | | | | | | | | peripherals | All the Main SS peripherals (SPIs, CANs, Ethernet, I2C, DMAs, RTI/WD, DCCs, EDMA, IOMUX etc.) are connected to interconnect via Peripheral Central resource (PCR). This provides two diagnostic mechanisms that can limit access to peripherals. Peripherals can be clock gated per peripheral chip select in the PCR. This can be utilized to disable unused features such that the features cannot interfere. In addition, each peripheral chip select can be programmed to limit access based on privilege level of transaction. This feature can be used to limit access to entire peripherals to privileged operating system code only. These diagnostic mechanisms are disabled after reset. Software must configure and enable these mechanisms. Protection violation also generates an error that result in abort to MSS R5F or error response to other hosts such as DMAs. | | | | | | | 12 | Cyclic Redundancy Check–Main SS | Device architecture supports hardware CRC engine on Main SS implementing the below polynomials. | | | | | | | | | • CRC16 CCITT – 0x10 | | | | | | | | | CRC32 Ethernet – 0x04C11DB7 | | | | | | | | | • CRC64 | | | | | | | | | CRC 32C – CASTAGNOLI – 0x1EDC6F4 | | | | | | | | | CRC64 ECMA | | | | | | | | | The read operation of the SRAM contents to the CRC can be done by CPU or by DMA. The comparison of results, indication of fault, and fault response are the responsibility of the software managing the test. | | | | | | | 13 | MPU | Device architecture supports MPUs on certain peripheral ports in the Main SS that include L2 Memory, PCR peripheral access, QSPI access, R5F AXI-peripheral access. This allows configuring access permissions to these key regions in the Main SS. By default, this control resides with the HSM. | | | | | | | 14 | MPU for DMAs | Device architecture supports MPUs on Main SS EDMAs. EDMAs also includes MPUs on both read and writes host ports. EDMA MPUs supports 8 regions. Failure detection by MPU is reported to the core as an interrupt via local ESM. | | | | | | | 15 | Interconnect ECC | Device architecture supports hardware based ECC protection mechanisms for transfers over the system interconnect. Since code execution includes instruction fetches from memories hosted on the interconnect, the transfers over the interconnect are designed to be safe by a combination of ECC and redundancy based mechanisms. Any failures detected in the transfers are reported over the ESM interface. This mechanism is enabled by default in HW. | | | | | | | 16 | Error Signaling Module When a diagnostic detects a fault, the error must be indicated. The Device architecture provides aggregation indication from internal monitoring/diagnostic mechanisms using a peripheral logic known as the Error Signalia (ESM). The ESM provides mechanisms to classify errors by severity and to provide programmable error respected by customer application code and specific error signals can be enabled or masked generate an interrupt (Low/High priority) for the MSS R5F CPU. Device supports Nerror output signal (IO) which can be monitored externally to identify any kind of high sever the design which are not be handled by the R5F. | | | | | | | | 17 | Temperature Sensor | Device architecture supports various temperature sensors at temperature hotspots in digital across the device that can be monitored by the application using an internal GPADC channel. | | | | | | | 18 | Voltage Monitors | Device architecture supports monitoring the supply rails connected to the chip, in conjunction with external voltage monitors. | | | | | | | | | DSP subsystem | | | | | | | 1 | Boot time LBIST for DSP core | Device supports boot time LBIST for the DSP Core. LBIST can be triggered by the MSS R5F secondary bootloader/ application code before starting the functional safety application. | | | | | | | 2 | Boot time PBIST for L1P, L1D, L2 and L3<br>Memories, HWA memories, RSS Memories<br>(ADCBUF, CQ Memory), Mailbox | Device architecture supports a hardware programmable memory BIST (PBIST) engine for DSPSS and RSS memories which provide a very high diagnostic coverage (March-13n). PBIST is triggered by MSS R5F secondary bootloader/application code before starting the functional safety application. | | | | | | | 3 | Parity on L1P, ECC on L1D | Device architecture supports Parity diagnostic on DSP's L1P memory. Parity error is reported to the CPU as an interrupt. L1D memory is covered by SECDED ECC. | | | | | | | 4 | ECC on DSP's L2 Memory | Device architecture supports both Parity Single error correction double error detection (SECDED) ECC diagnostic on DSP's L1D and L2 memory. L2 Memory is a unified 384KB of memory used to store program and Data sections for the DSP. A 12-bit code word is used to store the ECC data as calculated over the 256-bit data bus (logical instruction fetch size). The ECC logic for the L2 access is located in the DSP and evaluation is done by the ECC control logic inside the DSP. This scheme provides end-to-end diagnostics on the transmissions between DSP and L2. Byte aligned Parity mechanism is also available on L2 to take care of data section. | | | | | | | 5 | ECC on Radar Data Cube (L3) Memory, HWA Memories, RSS Memory (ADCBUF), Mailbox | L3 memory is used as Radar data section in the device. The architecture supports Single error correction double error detection (SECDED) ECC diagnostic on L3 memory. A 12-bit code word is used to store the ECC data as calculated over the 256-bit data bus. The RSS memory (ADCBUF) too supports the SECDED ECC diagnostics. Failure detection by ECC logic is reported to the DSP core as an interrupt via ESM. | | | | | | | 6 | RTI/WDT for DSP Core | Device architecture supports the use of an internal watchdog for DSP C66x that is implemented in the real-time interrupt (RTI) module – replication of same module as used in Main SS. This module supports same features as that of RTI/WD for MSS. This watchdog is enabled by customer application code and Timeout condition is reported via an interrupt to DSP and/or MSS R5F and rest is left to application code in MSS R5F to take the device to a safe state. | | | | | | ### Table 9-1. Monitoring and Diagnostic Mechanisms for AWR2944P/AWR2E44P (continued) | NO | FEATURE | DESCRIPTION | | | | | | | |---------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 7 | CRC for DSP subsystem | Device architecture supports hardware CRC engine on DSPSS implementing the below polynomials. | | | | | | | | | | • CRC16 CCITT – 0x10 | | | | | | | | | | CRC32 Ethernet – 0x04C11DB7 | | | | | | | | | | • CRC64 | | | | | | | | | | CRC 32C - CASTAGNOLI - 0x1EDC6F4 | | | | | | | | | | CRC64 ECMA | | | | | | | | | | The read operation of the SRAM contents to the CRC can be done by CPU or by DMA. The comparison of results, indication of fault, and fault response are the responsibility of the software managing the test. | | | | | | | | 8 | MPU for DSP | Device architecture supports MPUs for DSP memory accesses (L1D, L1P, and L2). L2 memory supports 64 regions and 16 regions for L1P and L1D each. Failure detection by MPU is reported to the DSP core as an abort. | | | | | | | | 9 | MPU | Device architecture supports MPUs on certain peripheral ports in the DSP SS that include L3 Memory banks. This allows configuring access permissions to these key regions in the DSP SS. By default, this control resides with the HSM. | | | | | | | | | | BIST (Within RADAR subsystem) | | | | | | | | NOTE: E | BIST is handled by the TI firmware. Refer to | the mmWave Interface Control Document (as a part of mmWave-MCUPLUS-SDK package) and safety manual for information on safety mechanisms. | | | | | | | ### Note Refer to the Device Safety Manual or other relevant collaterals for more details on applicability of all diagnostics mechanisms. # 10 Applications, Implementation, and Layout #### Note Information in the following Applications section is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 10.1 Application Information Key device features driving the following applications are: - Integration of Radar Front End and Programmable MCU - Launch on Package (LOP) Antenna Interface - Flexible boot modes: Autonomous application boot using a serial flash or external boot over SPI - · Hardware Security Module - High speed 1000Mbps Fast Ethernet Support # 10.2 Short, Medium, and Long Range Radar Figure 10-1. Short, Medium, and Long Range Radar ### 10.3 Reference Schematic The reference schematics and power supply information can be found in the AWR2944P and AWR2E44P EVM documentation Listed for convenience are: Design files, Schematics, Layouts, and Stack up details for PCB at the AWR2944P and AWR2E44P EVM page. # 11 Device and Documentation Support TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below. ### 11.1 Device Support #### 11.2 Device Nomenclature To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of all microprocessors (MPUs) and support tools. Each device has one of three prefixes: X, P, or null (no prefix) (for example, *XA2944PBDALT*). Texas Instruments recommends two of three possible prefix designators for its support tools: TMDX and TMDS. These prefixes represent evolutionary stages of product development from engineering prototypes (TMDX) through fully qualified production devices and tools (TMDS). Device development evolutionary flow: - **X** Experimental device that is not necessarily representative of the final device's electrical specifications and may not use production assembly flow. - **P** Prototype device that is not necessarily the final silicon die and may not necessarily meet final electrical specifications. **null** Production version of the silicon die that is fully qualified. Support tool development evolutionary flow: **TMDX** Development-support product that has not yet completed Texas Instruments internal qualification testing. **TMDS** Fully-qualified development-support product. X and P devices and TMDX development-support tools are shipped against the following disclaimer: "Developmental product is intended for internal evaluation purposes." Production devices and TMDS development-support tools have been characterized fully, and the quality and reliability of the device have been demonstrated fully. Tl's standard warranty applies. Predictions show that prototype devices (X or P) have a greater failure rate than the standard production devices. Texas Instruments recommends that these devices not be used in any production system because their expected end-use failure rate still is undefined. Only qualified production devices are to be used. TI device nomenclature also includes a suffix with the device family name. This suffix indicates the package type (for example, *your package*), the temperature range (for example, blank is the default commercial temperature range), and the device speed range, in megahertz (for example, *your device speed range*). Figure x provides a legend for reading the complete device name for any *your device* device. For orderable part numbers of *your device* devices in the *your package* package types, see the Package Option Addendum of this document, ti.com, or contact your TI sales representative. Submit Document Feedback Figure 11-1. Device Nomenclature ## 11.3 Tools and Software The contents in this section will be updated in subsequent versions. ### 11.4 Documentation support To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. The contents in this section will be updated in subsequent versions. ### 11.5 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. ### 11.6 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. Arm® and Cortex-R5F® are registered trademarks of Arm Limited. All trademarks are the property of their respective owners. # 11.7 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. # 11.8 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. # 12 Revision History | DATE | REVISION | NOTES | | | | | |----------------|----------|-----------------|--|--|--|--| | November, 2024 | * | Initial Release | | | | | Submit Document Feedback www.ti.com 30-Nov-2024 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------|-------------------------------|---------------|--------------|----------------------|---------| | XA2944PBGALT | ACTIVE | FCCSP | ALT | 266 | 1 | TBD | Call TI | Call TI | | | Samples | | XA2E44PBGAMX | ACTIVE | FCCSP | AMX | 278 | 1 | TBD | Call TI | Call TI | | | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE OPTION ADDENDUM** www.ti.com 30-Nov-2024 **BALL GRID ARRAY** ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. **BALL GRID ARRAY** NOTES: (continued) 3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For information, see Texas Instruments literature number SPRAA99 (www.ti.com/lit/spraa99). **BALL GRID ARRAY** NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. # **IMPORTANT NOTICE AND DISCLAIMER** TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated