**AWRL1432** SWRS296A - JULY 2023 - REVISED FEBRUARY 2024 # AWRL1432 Single-Chip 76- to 81-GHz Automotive Radar Sensor #### 1 Features - **FMCW Transceiver** - Integrated PLL, transmitter, receiver, baseband - 76-81GHz coverage with 5GHz continuous bandwidth - 3 receive channels and 2 transmit channels - Short range - 11dBm typical output power per Tx - 14.5dB typical noise figure - -89dBc/Hz typical phase noise at 1MHz - FMCW operation - 5MHz IF bandwidth, real-only Rx channels - Ultra-accurate chirp engine based on fractional-N PLL - Per transmitter binary phase shifter - Processing elements - Arm® M4F® core with single precision FPU (160 MHz) - TI Radar Hardware Accelerator (HWA 1.2) for FFT, Log Magnitude, and CFAR operations (80MHz) - Supports multiple low-power modes - Idle mode and deep sleep mode - Power management - 1.8V and 3.3V IO support - Built-in LDO network for enhanced PSRR - BOM-Optimized and Power-Optimized modes - One or two power rails for 1.8V IO mode, two or three power rails for 3.3V IO mode - Package size of FCCSP device: 6.45mm x 6.45mm - Built-in calibration and self-test - Built-in firmware (ROM) - Self-Contained on chip calibration system - Host Interface - UART - CAN-FD - SPI - LIN - RDIF (Radar Data Interface) for raw ADC sample - Other interfaces available to user application - QSPI - I2C - JTAG - GPIOs - PWM Interface - **Internal Memory** - 1MB of On-Chip RAM - Configurable L3 shared memory for Radar Cube - Data and Code RAM of (512/640/768KB) - **Functional Safety-Compliant Targeted** - Developed for Functional Safety Applications - Hardware integrity up to ASIL B targeted - FCCSP package with 12 x 12, 102 BGA balls - AEC Q-100 Qualified - Clock source - 40.0MHz Crystal for primary clock - Supports externally driven clock (Square/Sine) at 40.0MHz - 32kHz internal oscillator for low power operations - Supports temperature operating range - Operating Junction Temperature Range: –40°C to 125°C ## 2 Applications - Kick to Open(Boot) - Automated Parking - Car Door Opener - Cross-traffic Assist(Front) - Blind Spot Detection - Lane Change Assist ## 3 Description The AWRL1432 mmWave Sensor device is an integrated single chip mmWave sensor based on FMCW radar technology. The device is capable of operation in the 76GHz to 81GHz band and is partitioned into mainly four power domains: - **RF/Analog Sub-System**: This block includes all the RF and Analog components required to transmit and receive the RF signals. - Front-End Controller sub-System (FECSS): FECSS contains processor, responsible for radar front-end configuration, control, and calibration. - Application Sub-System (APPSS): APPSS is where the device implements a user programmable ARM Cortex M4 allowing for custom control and automotive interface applications. Top Sub-System (TOPSS) is part of the APPSS power domain and contains the clocking and power management sub-blocks. - Hardware Accelerator (HWA): HWA block supplements the APPSS by offloading common radar processing such as FFT, Constant False Alarm rate (CFAR), scaling, and compression. AWRL1432 is specifically designed to have separate knobs for each of the above-mentioned power domains to control their states (power ON or OFF) based on use case requirements. The device also features the capability to exercise various low-power states like sleep and deep sleep, where low-power sleep mode is achieved by clock gating and by turning off the internal IP blocks of the device. The device also provides the option of keeping some contents of the device, like Application image or RF profile retained in such scenarios. Additionally, the device is built with TI's low power 45nm RF CMOS process and enables unprecedented levels of integration in an extremely small form factor. AWRL1432 is designed for low power, self-monitored, ultra-accurate radar systems in the automotive space for applications like blind spot detection, kick-to-open, parking assist, and door obstacle detection. #### **Packaging Information** | PART NUMBER(1) | PACKAGE | BODY SIZE <sup>(2)</sup> | TRAY / TAPE<br>AND REEL | DESCRIPTION | |--------------------|------------------|--------------------------|-------------------------|--------------------------------------------------------------------------------------------------------| | XA1432ADQGAMF | AMF (FCCSP, 102) | 6.45mm x 6.45mm | | Pre-production ES1.1. Low Power, Deep Sleep Enabled | | XA1432BDBAAMF | AMF (FCCSP, 102) | 6.45mm x 6.45mm | | Pre-production ES2.0. ASIL-B targeted. Low Power, Deep Sleep Enabled. Authenticated Boot. | | AWRL1432BDBGAMFRQ1 | AMF (FCCSP, 102) | 6.45mm x 6.45mm | Tape and Reel | Automotive production variant. ASIL-B targeted. Deep Sleep enabled. High quantity. | | AWRL1432BDBGAMFQ1 | AMF (FCCSP, 102) | 6.45mm x 6.45mm | Tray | Automotive production variant. ASIL-B targeted. Deep Sleep enabled. Low quantity. | | AWRL1432BDBAAMFRQ1 | AMF (FCCSP, 102) | 6.45mm x 6.45mm | Tape and Reel | Automotive production variant. ASIL-B targeted. Deep Sleep enabled. Authenticated Boot. High quantity. | **Packaging Information (continued)** | PART NUMBER <sup>(1)</sup> | PACKAGE | BODY SIZE(2) | TRAY / TAPE<br>AND REEL | DESCRIPTION | |----------------------------|------------------|-----------------|-------------------------|--------------------------------------------------------------------------------------------------------| | AWRL1432BDBAAMFQ1 | AMF (FCCSP, 102) | 6.45mm x 6.45mm | Tray | Automotive production variant. ASIL-B targeted. Deep Sleep enabled. Authenticated Boot. High quantity. | - (1) For more information, see Section 12 - (2) For more information, see , Section 10.1 ## **4 Functional Block Diagram** Figure 4-1. Functional Block Diagram **ADVANCE INFORMATION** Submit Document Feedback ## **Table of Contents** | 1 Features | 8 Detailed Description | 48 | |-------------------------------------------------|--------------------------------------------|----| | 2 Applications | 2 8.1 Overview | 48 | | 3 Description | | 49 | | 4 Functional Block Diagram | | | | 5 Device Comparison | · · · · · · · · · · · · · · · · · · · | | | 5.1 Related Products | 8.5 Memory Partitioning Options | 50 | | 6 Terminal Configurations and Functions | | | | 6.1 Pin Diagrams | 9 Applications, Implementation, and Layout | 5 | | 6.2 Signal Descriptions10 | | | | 7 Specifications18 | | | | 7.1 Absolute Maximum Ratings18 | | 59 | | 7.2 ESD Ratings18 | 10.1 Device Nomenclature | 59 | | 7.3 Power-On Hours (POH)18 | 10.2 Tools and Software | 60 | | 7.4 Recommended Operating Conditions19 | | 60 | | 7.5 Power Supply Specifications20 | 10.4 Support Resources | 60 | | 7.6 Power Save Modes22 | 2 10.5 Trademarks | 60 | | 7.7 Peak Current Requirement per Voltage Rail24 | 10.6 Electrostatic Discharge Caution | 6 | | 7.8 RF Specification25 | | | | 7.9 Supported DFE Features26 | 11 Revision History | 6 | | 7.10 CPU Specifications27 | | | | 7.11 Thermal Resistance Characteristics | | 62 | | 7.12 Timing and Switching Characteristics27 | 7 | | ## **5 Device Comparison** The following table compares the features of radar devices. **Table 5-1. Device Features Comparison** | | Table 5-1. Device Features Comparison | | | | | |-----------------------------------------------------------------------------------|---------------------------------------|-----------------|--------------------|--------------------|-------------------| | FUNCTION | AWRL1432 | AWRL6432 | AWR1843AOP (1) | AWR1843 (1) | AWR1642 | | Antenna on Package (AOP) | - | - | Yes | - | - | | Number of receivers | 3 | 3 | 4 | 4 | 4 | | Number of transmitters | 2 | 2 | 3 <sup>(2)</sup> | 3 <sup>(2)</sup> | 2 | | RF frequency range | 76 to 81 GHz | 57 to 64 GHz | 76 to 81 GHz | 76 to 81 GHz | 76 to 81 GHz | | On-chip memory | 1 MB | 1 MB | 2MB | 2MB | 1.5MB | | Max I/F (Intermediate Frequer (MHz) | ncy) 5 | 5 | 10 | 10 | 5 | | Max real sampling rate (Msps) | 12.5 | 12.5 | 25 | 25 | 12.5 | | Max complex sampling rate (Msps) | - | - | 12.5 | 12.5 | 6.25 | | Safety and Security | | | | | 1 | | Functional Safety -Compliance | e ASIL-B Targeted | ASIL-B Targeted | ASIL-B | ASIL-B | - | | Device Security <sup>(3)</sup> | - | - | Yes | Yes | Yes | | Processors | | | | | | | MCU | M4F | M4F | R4F | R4F | R4F | | DSP | - | - | C674x | C674x | C674x | | HWA | Yes | Yes | Yes | Yes | - | | Peripherals | | | | | | | Serial Peripheral Interface (SF ports | 2) 2 | 2 | 2 | 2 | 2 | | Quad Serial Peripheral Interfa (QSPI) | ce Yes | Yes | Yes | Yes | Yes | | Inter-Integrated Circuit (I2C) interface | 1 | 1 | 1 | 1 | 1 | | Controller Area Network<br>(Classical CAN) interface | - | - | 1 | 1 | 1 | | Controller Area Network (CAN FD) interface | - 1 | 1 | 1 | 1 | - | | DSP Trace | - | - | Yes | Yes | Yes | | PWM | Yes | Yes | Yes | Yes | Yes | | DMM Interface | - | - | Yes | Yes | Yes | | Hardware In Loop (HIL/DMM) | - | - | Yes | Yes | Yes | | GPADC | Yes | Yes | Yes | Yes | Yes | | ADC Raw Data Capture | RDIF | RDIF | LVDS | LVDS | LVDS | | LIN | Yes | Yes | - | - | - | | UART | 2 | 2 | 2 | 2 | 2 | | 1-V bypass mode | N/A | N/A | Yes | Yes | Yes | | JTAG | Yes | Yes | Yes | Yes | Yes | | Per Chirp configurable TX pha<br>shifter | se BPM Only | BPM Only | Yes <sup>(4)</sup> | Yes <sup>(4)</sup> | BPM only | | Product Status Product Preview (I Advance Informati (AI), or Production Data (PD) | on | Al | PD <sup>(5)</sup> | PD <sup>(5)</sup> | PD <sup>(5)</sup> | <sup>(1)</sup> Developed for Functional Safety applications, the device supports hardware integrity up to ASIL-B. Refer to the related documentation for more details. Non-Functional Safety Variants are also available for AWRL1432 device. www.ti.com - (2) 3 Tx Simultaneous operation is supported only with 1-V LDO bypass and PA LDO disable mode. In this mode, the 1-V supply needs to be fed on the VOUT PA pin. - (3) Device security features including Secure Boot and Customer Programmable Keys are available in select devices for only select part variants as indicated by the Device Type identifier in Section 3, Device Information table. - (4) 6 bits linear Phase Shifter. - (5) PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of the Texas Instruments standard warranty. Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback #### 5.1 Related Products For information about other devices in this family of products or related products see the links that follow. mmWave Sensors TI's mmWave sensors rapidly and accurately sense range, angle and velocity with less power using the smallest footprint mmWave sensor portfolio for automotive applications. **Automotive** mmWave Sensors TI's automotive mmWave sensor portfolio offers high-performance radar front end to ultra-high resolution, small and low-power single-chip radar solutions. Tl's scalable sensor portfolio enables design and development of ADAS system solution for every performance, application and sensor configuration ranging from comfort functions to safety functions in all vehicles. for AWRL1432 Companion Products Review products that are similar to this product. Reference designs for AWRL1432 TI Designs Reference Design Library is a robust reference design library spanning analog, embedded processor and connectivity. Created by TI experts to help you jumpstart your system design, all TI Designs include schematic or block diagrams, BOMs, and design files to speed your time to market. Search and download designs at ti.com/ tidesians. Obstacle detection reference design This reference design demonstrates the use of the AWRL1432/AWR1642 single-chip mmWave sensor with integrated DSP as an obstacle-detection sensor for the car door and trunk, enabling applications like automatic car door openers and intelligent car doors that can accurately detect obstacles/objects in a wide field of view (FoV). # **6 Terminal Configurations and Functions** ## 6.1 Pin Diagrams Figure 6-1. BGA Pin Diagram (Top View) Submit Document Feedback ## 6.2 Signal Descriptions #### Note All digital IO pins of the device (except NRESET) are non-failsafe; hence, care needs to be taken that they are not driven externally without the VIO supply being present to the device. **Table 6-1. Analog Signal Descriptions** | SIGNAL NAME | DESCRIPTION | PIN TYPE | BGA PIN | |--------------|----------------------------------------------------------------------------------|----------|---------| | CLKM | XTAL CLKM pin | Α | B1 | | CLKP | XTAL CLKP pin | Α | D1 | | GPADC1 | GPADC input 1 | Α | M6 | | GPADC2 | GPADC input 2 | Α | L6 | | NRESET | NRESET input | Α | L10 | | OSC_CLK_OUT | Oscillator Clock output | Α | A7 | | RX1 | RX channel 1 | Α | K1 | | RX2 | RX channel 2 | Α | H1 | | RX3 | RX channel 3 | Α | F1 | | TX1 | TX channel 1 | Α | A3 | | TX2 | TX channel 2 | Α | A5 | | VBGAP | BandGap reference pin | Α | H5 | | VDDA_10RF | Internal LDO output for RF Supply of 1.0V. External Capacitor needed on this pin | A | L3, M3 | | VOUT_14APLL | 1.4V LDO output. External Capacitor is needed on this pin. | A | G5 | | VOUT_14SYNTH | 1.4V LDO output. External Capacitor is needed on this pin. | А | D3 | ### **Table 6-2. CAN Signal Descriptions** | SIGNAL NAME | DESCRIPTION | PIN TYPE | BGA PIN | |-------------|-------------------|----------|---------| | CAN_FD_RX | CAN Receive Data | 1 | J11 | | CAN_FD_TX | CAN Transmit Data | 0 | L12 | Table 6-3. Clock Signal Descriptions | SIGNAL NAME | DESCRIPTION | PIN TYPE | BGA PIN | |-------------|-----------------------------------------------------------------------------------------------|----------|---------------------------| | MCU_CLKOUT | MCU clock output | 0 | K11, M10 | | PMIC_CLKOUT | PMIC clock output. This also serves as a Sense On Power [Reset] Line. Impacts boot mode SOP1. | 0 | H11 | | RTC_CLK_IN | RTC clock input | I | B8, E12, H10, K11,<br>L11 | ### **Table 6-4. EPWM Signal Descriptions** | · · · · · · · · · · · · · · · · · · · | | | | | |---------------------------------------|------------------|----------|--------------------|--| | SIGNAL NAME | DESCRIPTION | PIN TYPE | BGA PIN | | | EPWMA | EPWM Output A | 0 | C11, D11, G11, L11 | | | EPWMB | EPWM Output B | 0 | B12, C12, D10, J10 | | | EPWM_SYNC_IN | EPWM Sync Input | I | E10, E12, J10 | | | EPWM_SYNC_OUT | EPWM Sync output | 0 | E12 | | **Table 6-5. GPIO Signal Descriptions** | SIGNAL NAME | DESCRIPTION | PIN TYPE | BGA PIN | |-------------|------------------------------|----------|---------| | GPIO_0 | General Purpose Input/Output | Ю | B12 | | GPIO_1 | General Purpose Input/Output | Ю | C11 | | GPIO_2 | General Purpose Input/Output | Ю | H10 | | GPIO_3 | General Purpose Input/Output | Ю | J11 | | GPIO_4 | General Purpose Input/Output | Ю | K11 | | GPIO_5 | General Purpose Input/Output | Ю | J10 | | GPIO_6 | General Purpose Input/Output | Ю | L11 | | GPIO_7 | General Purpose Input/Output | Ю | M10 | **Table 6-6. I2C Signal Descriptions** | SIGNAL NAME | DESCRIPTION | PIN TYPE | BGA PIN | |-------------|-------------|----------|----------------------------| | I2C_SCL | I2C Clock | Ю | B10, D10, E10, L12,<br>M10 | | I2C_SDA | I2C Data | Ю | B9, D11, F11, H10,<br>J11 | **Table 6-7. JTAG Signal Descriptions** | SIGNAL NAME | DESCRIPTION | PIN TYPE | BGA PIN | |-------------|---------------------------------------------------------------------------------------------|----------|---------| | TCK | JTAG Test Clock Input | I | C12 | | TDI | JTAG Test Data Input | I | G11 | | TDO | JTAG Test Data Output. Also serves as a Sense On Power [Reset] Line Impacts boot mode SOP0. | 0 | E11 | | TMS | JTAG Test Mode Select Input | I | E12 | **Table 6-8. LIN Signal Descriptions** | SIGNAL NAME | DESCRIPTION | PIN TYPE | BGA PIN | |-------------|-------------------|----------|----------------------------| | LIN_RX | LIN Receive Data | 1 | F11, H10, J10, J11 | | LIN_TX | LIN Transmit Data | - | E10, H11, L11, L12,<br>M10 | Table 6-9. RDIF Signal Descriptions | SIGNAL NAME | DESCRIPTION | PIN TYPE | BGA PIN | |--------------|------------------|----------|---------| | RDIF_CLK | RDIF Clock | 0 | L11 | | RDIF_D0 | RDIF data 0 | 0 | H10 | | RDIF_D1 | RDIF data 1 | 0 | J11 | | RDIF_D2 | RDIF data 2 | 0 | L12 | | RDIF_D3 | RDIF data 3 | 0 | K11 | | RDIF_FRM_CLK | RDIF Frame Clock | 0 | M10 | **Table 6-10. Power Supply Signal Descriptions** | SIGNAL NAME | DESCRIPTION | PIN TYPE | BGA PIN | |-------------|--------------------|----------|---------------------------| | VDD | 1.2V Core supply | | C9, G7, G8, G9, H8,<br>K7 | | VDDA_12RF | 1.2V RF Supply | PWR | L4, M4 | | VDDA_18BB | 1.8V analog supply | PWR | L5, M5 | | VDDA_18VCO | 1.8V analog supply | PWR | F3 | ### **Table 6-10. Power Supply Signal Descriptions (continued)** | SIGNAL NAME | DESCRIPTION | PIN TYPE | BGA PIN | | |-------------|---------------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------|--| | VDD_SRAM | 1.2V SRAM supply | PWR | M7 | | | VIN_18PM | 1.8V core supply | PWR | J5 | | | VIOIN | 1.8V analog supply | PWR | G12, M11 | | | VIOIN_18 | 1.8V analog supply | PWR | C8, K12, L8, M8 | | | VIOIN_18CLK | 1.8V analog supply | PWR | C6 | | | VNWA | 1.2V VNWA supply. Always connected to SRAM supply | PWR | L9 | | | VPP | Voltage supply for fuse chain | PWR | A8 | | | VSS | Ground | GND | A12, B7, E6, E7, E8,<br>E9, F6, F7, F8, F9,<br>H12, K9, M12 | | | VSSA | Ground | GND | A1, A2, A4, A6, B2,<br>B3, B4, B5, B6, C1,<br>C2, D2, E1, E2, F2,<br>G1, G2, H2, J1, J2,<br>K2, L1, L2, M1, M2 | | | VSSA_PM | Ground | GND | E5 | | ## Table 6-11. QSPI Signal Descriptions | SIGNAL NAME | DESCRIPTION | PIN<br>TYPE | BGA PIN | |-------------|------------------|-------------|---------| | QSPI_D0 | QSPI Data bit 0 | Ю | B11 | | QSPI_D1 | QSPI Data bit 1 | I | B8 | | QSPI_D2 | QSPI Data bit 2 | I | B10 | | QSPI_D3 | QSPI Data bit 3 | I | B9 | | QSPI_SCLK | QSPI clock | Ю | A11 | | QSPI_CS | QSPI Chip select | 0 | A10 | ## Table 6-12. RS232 Debug Signal Descriptions | SIGNAL NAME | DESCRIPTION | PIN TYPE | BGA PIN | |-------------|-----------------------------------------------------|----------|---------| | RS232_RX | Debug UART (Operates as Bus Main) - Receive Signal | I | F11 | | RS232_TX | Debug UART (Operates as Bus Main) - Transmit Signal | 0 | E10 | ## Table 6-13. SPIA Signal Descriptions | SIGNAL NAME | AME DESCRIPTION P | | | | | | | |-------------|--------------------|---|-----|--|--|--|--| | SPIA_CLK | SPIA Clock | Ю | D10 | | | | | | SPIA_CS0_N | SPIA Chip Select 0 | Ю | D11 | | | | | | SPIA_MISO | SPIA MISO | Ю | C11 | | | | | | SPIA_MOSI | SPIA MOSI | Ю | B12 | | | | | ## Table 6-14. SPIB Signal Descriptions | SIGNAL NAME | DESCRIPTION | PIN TYPE | BGA PIN | |-------------|--------------------|----------|----------| | SPIB_CLK | SPIB Clock | Ю | A11, D10 | | SPIB_CS0_N | SPIB Chip Select 0 | Ю | A10, D11 | | SPIB_MISO | SPIB MISO | Ю | B8, C11 | | SPIB_MOSI | SPIB MOSI | Ю | B11, B12 | **Table 6-15. System Signal Descriptions** | iable o rei eyetem eignal zecenpuone | | | | | | | |--------------------------------------|---------------------------|---|---------------------------------|--|--|--| | SIGNAL NAME | AME DESCRIPTION PIN TYP | | | | | | | HOST_CLK_REQ | Host clock request output | 0 | M10 | | | | | NERROR_OUT | NERROR output signal | 0 | K11 | | | | | SYNC_IN | Sync input | I | B9, E12, J10, J11,<br>K11 | | | | | WARM_RESET_OUT | Warm reset output | 0 | E12, H10 | | | | | WU_REQIN | Wakeup Request input | I | B10, H10, K11, L11,<br>L12, M10 | | | | **Table 6-16. UARTA Signal Descriptions** | SIGNAL NAME | DESCRIPTION | PIN TYPE | BGA PIN | |-------------|---------------------|----------|---------| | UARTA_RTS | UARTA RTS output | 0 | L11 | | UARTA_RX | UARTA Receive Data | I | J11 | | UARTA_TX | UARTA Transmit Data | 0 | L12 | Table 6-17. UARTB Signal Descriptions | SIGNAL NAME | DESCRIPTION | PIN TYPE | BGA PIN | |-------------|---------------------|----------|----------| | UARTB_RX | UARTB Receive Data | I | F11, J11 | | UARTB_TX | UARTB Transmit Data | 0 | E10, L12 | Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback ## Table 6-18. Pin Muxing Table | | | | <b>Table 6-18</b> | . Pin Wuxi | ng rar | oie | | | | |-----------------------|--------------------------|----------------|------------------------------------|------------------------------------------------|-------------|------|-----------------------------------------|-----------------------------------------|------------------------------| | BGA<br>BALL<br>NUMBER | BALL NAME <sup>(2)</sup> | SIGNAL NAME(3) | PINCNTL<br>REGISTER <sup>(4)</sup> | PIN CNTL<br>REGISTER<br>ADDRESS <sup>(5)</sup> | MODE<br>(6) | TYPE | PULL UP/<br>DOWN<br>TYPE <sup>(8)</sup> | BALL STATE<br>DURING RST <sup>(9)</sup> | BALL STATE<br>AFTER RST (10) | | H10 | GPIO_2 | GPIO_2 | PADAL_CFG_ | 0x5A00 | 0 | 10 | PU/PD | OFF/OFF/OFF | OFF/OFF/OFF | | | | LIN_RX | REG | 002C | 1 | I | 1 | | | | | | WARM_RESET_OUT | | | 2 | 0 | 1 | | | | | | I2C_SDA | 1 | | 3 | 10 | - | | | | | | SPIA_CS1_N | | | 4 | 10 | - | | | | | | WU_REQIN | 1 | | 5 | ı | - | | | | | | RTC_CLK_IN | | | 6 | I | 1 | | | | | | MDO_D0 | | | 7 | 0 | 1 | | | | J10 | GPIO_5 | GPIO_5 | PADAV_CFG_ | 0x5A00 0054 | 0 | Ю | PU/PD | OFF/OFF/OFF | OFF/OFF/OFF | | | | SYNC_IN | REG | | 1 | I | | | | | | | LIN_RX | | | 2 | I | | | | | | | EPWMB | | | 3 | 0 | - | | | | | | EPWM_SYNC_IN | | | 4 | I | | | | | | | MDO_D3 | | | 5 | 0 | | | | | M10 | HOST_CLK_REQ | HOST_CLK_REQ | PADAX_CFG_ | 0x5A00 | 0 | 0 | PU/PD | OFF/OFF/OFF | OFF/SS/OFF | | | | GPIO_7 | REG | | 1 | Ю | | | | | | | MCU_CLKOUT | | | 2 | 0 | | | | | | | LIN_TX | | | 3 | 0 | | | | | | | WU_REQIN | | | 4 | I | | | | | | | SPIB_MISO | | | 5 | Ю | | | | | | | I2C_SCL | | | 6 | Ю | | | | | | | MDO_D3 | | | 8 | 0 | | | | | | | MDO_FRM_CLK | | | 9 | 0 | | | | | K11 | NERROR_OUT | NERROR_OUT | PADAU_CFG_ | 0x5A00 0050 | 0 | 0 | PU/PD | OFF/OFF/OFF | OFF/OFF/OFF | | | | GPIO_4 | REG | | 1 | Ю | | | | | | | SYNC_IN | | | 2 | I | - | | | | | | SPIB_CS0_N | | | 3 | Ю | - | | | | | | WU_REQIN | | | 4 | I | 1 | | | | | | RTC_CLK_IN | | | 5 | I | | | | | | | MCU_CLKOUT | | | 6 | 0 | | | | | | | MDO_D3 | | | 7 | 0 | | | | | H11 | PMIC_CLKOUT | PMIC_CLKOUT | PADAK_CFG_ | 0x5A00 0028 | 0 | 0 | PU/PD | OFF/OFF/OFF | OFF/OFF/OFF | | | | LIN_TX | REG | | 1 | 0 | | | | | | | SPIA_CS1_N | | | 2 | Ю | | | | | | | MDO_FRM_CLK | | | 3 | 0 | | | | | B11 | QSPI[0] | QSPI[0] | PADAC_CFG_ | 0x5A00 0008 | 0 | Ю | PU/PD | OFF/OFF/OFF | OFF/OFF/OFF | | | | SPIB_MOSI | REG | | 1 | Ю | | | | | | | MDO_D0 | | | 2 | 0 | | | | | 38 | QSPI[1] | QSPI[1] | PADAD_CFG_ | 0x5A00 | 0 | I | PU/PD | OFF/OFF/OFF | OFF/OFF/OFF | | | | SPIB_MISO | REG | 000C | 1 | Ю | | | | | | | RTC_CLK_IN | | | 2 | I | | | | | | | MDO_D3 | | | 3 | 0 | | | | | B10 | QSPI[2] | QSPI[2] | PADAE_CFG_ | 0x5A00 0010 | 0 | I | PU/PD | OFF/OFF/OFF | OFF/OFF/OFF | | | | I2C_SCL | REG | | 1 | Ю | | | | | | | WU_REQIN | | | 2 | I | | | | | | | MDO_D1 | | | 3 | 0 | | | | Submit Document Feedback **Table 6-18. Pin Muxing Table (continued)** | BGA<br>BALL | | | PIN CNTL PIN MUXING TABLE | MODE | TYPE | PULL UP/ | BALL STATE | BALL STATE | | | |---------------|--------------------------|----------------------------|---------------------------|------------------------|------|----------|-----------------------------|---------------------------|----------------|------------| | NUMBER<br>(1) | BALL NAME <sup>(2)</sup> | SIGNAL NAME <sup>(3)</sup> | REGISTER <sup>(4)</sup> | ADDRESS <sup>(5)</sup> | (6) | (7) | DOWN<br>TYPE <sup>(8)</sup> | DURING RST <sup>(9)</sup> | AFTER RST (10) | | | В9 | QSPI[3] | QSPI[3] | PADAF_CFG_ | 0x5A00 0014 | 0 | ı | PU/PD | OFF/OFF/OFF | OFF/OFF/OFF | | | | | I2C_SDA | REG | | 1 | Ю | | | | | | | | SYNC_IN | | | 2 | I | | | | | | | | MDO_D2 | | | 3 | 0 | | | | | | A11 | QSPI_CLK | QSPI_CLK | PADAA_CFG_ | 0x5A00 0000 | 0 | Ю | PU/PD | OFF/OFF/OFF | OFF/OFF/OFF | | | | | SPIB_CLK | REG | | 1 | Ю | 1 | | | | | | | MDO_CLK | | | 2 | 0 | | | | | | A10 | QSPI_CS | QSPI_CS | PADAB_CFG_ | 0x5A00 0004 | 0 | 0 | PU/PD | PU/PD OFF/OFF C | OFF/OFF/OFF | | | | | SPIB_CS0_N | REG | | 1 | Ю | | | | | | | | MDO_FRM_CLK | | | 2 | 0 | | | | | | F11 | RS232_RX | RS232_RX | PADAP_CFG_ | 0x5A00 | 0 | ı | PU/PD | OFF/OFF/UP | ON/OFF/UP | | | | | I2C_SDA | REG | 003C | 1 | Ю | 1 | | | | | | | UARTB_RX | | | 2 | 1 | 1 | | | | | | | LIN_RX | | | 3 | 1 | 1 | | | | | | | MDO_D2 | | | 4 | 0 | - | | | | | | | SPIB_MISO | | | 5 | Ю | + | | | | | E10 | RS232_TX | RS232_TX | PADAO_CFG_ | 0x5A00 0038 | 0 | 0 | PU/PD | PU/PD | OFF/OFF/OFF | OFF/SS/OFF | | | | I2C_SCL | REG | | 1 | IO | 1 2 | | | | | | | UARTB_TX | | | 2 | 0 | - | | | | | | | LIN_TX | | | 3 | 0 | | | | | | | | EPWM_SYNC_IN | | | 4 | ı | | | | | | | | MDO_D1 | | | 5 | 0 | | | | | | | | SPIB_CS1_N | | | 6 | 10 | | | | | | D10 | SPIA_CLK | SPIA_CLK | PADAG_CFG_ | 0x5A00 0018 | | 10 | PU/PD | OFF/OFF/OFF | OFF/OFF/OFF | | | D10 | OI I/COER | EPWMB | REG | | 1 | 0 | - | OFF/OFF/OFF | 01170117011 | | | | | | $\dashv$ | | 2 | 10 | | | | | | | | I2C_SCL<br>SPIB_CLK | + | | 3 | 10 | - | | | | | | | | _ | | 4 | 0 | _ | | | | | D11 | SDIA CSO N | MDO_CLK<br>SPIA CS0 N | PADAH CFG | 0x5A00 | 0 | 10 | PU/PD | 055/055/055 | 055/055/055 | | | ווטו | SPIA_CS0_N | | REG | 001C | 1 | 0 | - | OFF/OFF/OFF | OFF/OFF/OFF | | | | | EPWMA | | | | | _ | | | | | | | I2C_SDA | _ | | 3 | 10 | - | | | | | | | SPIB_CS0_N | 4 | | | | - | | | | | 044 | CDIA MICO | MDO_D3 | DADA LOGO | 05400.0004 | 4 | 0 | DLL/DD | 055/055/055 | 055/055/055 | | | C11 | SPIA_MISO | SPIA_MISO | PADAJ_CFG_<br>REG | 0x5A00 0024 | | 10 | PU/PD | OFF/OFF/OFF | OFF/OFF/OFF | | | | | GPIO_1 | | | 1 | 10 | - | | | | | | | EPWMA | | | 2 | 0 | - | | | | | | | SPIB_MISO | 4 | | 3 | 10 | _ | | | | | | | MDO_D2 | | | 4 | 0 | | | | | | B12 | SPIA_MOSI | SPIA_MOSI | PADAI_CFG_<br>REG | 0x5A00 0020 | | 10 | PU/PD | OFF/OFF/OFF | OFF/OFF/OFF | | | | | GPIO_0 | 4 | | 1 | IO | _ | | | | | | | EPWMB | _ | | 2 | 0 | _ | | | | | | | SPIB_MOSI | 4 | | 3 | 10 | - | | | | | | | MDO_D1 | | | 4 | 0 | | | | | | C12 | TCK | TCK | PADAT_CFG_<br>REG | 0x5A00<br>004C | 0 | I | PU/PD | OFF/OFF/DOWN | ON/OFF/DOWN | | | | | EPWMB | | | 1 | 0 | | | | | | | | SPIB_CS1_N | | | 2 | Ю | | | | | | | | SPIB_MOSI | _ | | 3 | Ю | | | | | | | | MDO_D0 | | | 4 | 0 | | | | | #### Table 6-18. Pin Muxing Table (continued) | | | lable | 6-18. Pin N | | pie (co | ntinue | ea) | | | |-----------------------|--------------------------|----------------|------------------------------------|------------------------------------------------|-------------|-----------------|-----------------------------------------|-----------------------------------------|------------------------------| | BGA<br>BALL<br>NUMBER | BALL NAME <sup>(2)</sup> | SIGNAL NAME(3) | PINCNTL<br>REGISTER <sup>(4)</sup> | PIN CNTL<br>REGISTER<br>ADDRESS <sup>(5)</sup> | MODE<br>(6) | <b>TYPE</b> (7) | PULL UP/<br>DOWN<br>TYPE <sup>(8)</sup> | BALL STATE<br>DURING RST <sup>(9)</sup> | BALL STATE<br>AFTER RST (10) | | G11 | TDI | TDI | PADAR_CFG_ | 0x5A00 0044 | 0 | I | PU/PD | OFF/OFF/DOWN | ON/OFF/DOWN | | | | EPWMA | REG | | 1 | 0 | | | | | | | SPIB_CS0_N | | | 2 | Ю | | | | | E11 | TDO | TDO | PADAS_CFG_ | 0x5A00 0048 | 0 | 0 | PU/PD | OFF/OFF/OFF | OFF/SS/OFF | | | | MDO_FRM_CLK | REG | | 1 | 0 | | | | | E12 | TMS | TMS | PADAQ_CFG_ | 0x5A00 0040 | 0 | I | PU/PD | OFF/OFF/UP | ON/OFF/UP | | | | WARM_RESET_OUT | REG | | 1 | 0 | | | | | | | SPIA_CS1_N | | | 2 | Ю | | | | | | | SYNC_IN | | | 3 | I | | | | | | | SPIB_MISO | | | 4 | Ю | | | | | | | SPIB_CLK | | | 5 | Ю | | | | | | | RTC_CLK_IN | | | 6 | I | | | | | | | EPWM_SYNC_IN | - | | 7 | I | | | | | | | EPWM_SYNC_OUT | | | 8 | 0 | | | | | L11 | UARTA_RTS | UART_RTS | PADAW_CFG_ | 0x5A00 0058 | 0 | 0 | PU/PD | OFF/OFF/OFF | OFF/OFF/OFF | | | | GPIO_6 | REG | | 1 IO | | | | | | | | LIN_TX | | | 2 | 0 | | | | | | | SPIB_CLK | | | 3 | Ю | | | | | | | WU_REQIN | | | 4 | I | | | | | | | EPWMA | | | 5 | 0 | | | | | | | RTC_CLK_IN | | | 6 I | I | | | | | | | MDO_CLK | | | 7 | 0 | | | | | J11 | UARTA_RX | UARTA_RX | PADAM_CFG_ | 0x5A00 0030 | 0 | I | PU/PD | OFF/OFF/OFF | OFF/OFF/OFF | | | | GPIO_3 | REG | | 1 | Ю | | | | | | | LIN_RX | | | 2 | I | | | | | | | CAN_FD_RX | | | 3 | I | | | | | | | SYNC_IN | 1 | | 4 | I | | | | | | | UARTB_RX | 1 | | 5 | I | | | | | | | I2C_SDA | | | 6 | Ю | | | | | | | MDO_D1 | | | 7 | 0 | | | | | L12 | UARTA_TX | UARTA_TX | PADAN_CFG_ | 0x5A00 0034 | 0 | 0 | PU/PD | OFF/OFF/OFF | OFF/OFF/OFF | | | | LIN_TX | REG | | 1 | 0 | - | | | | | | CAN_FD_TX | 1 | | 2 | 0 | | | | | | | SPIB_MOSI | 1 | | 3 | Ю | | | | | | | WU_REQIN | 1 | | 4 | I | | | | | | | UARTB_TX | 1 | | 5 | 0 | | | | | | | I2C_SCL | 1 | | 6 | Ю | | | | | | | MDO_D2 | 1 | | 7 | 0 | ] | | | - (1) BALL NUMBER: Ball numbers on the bottom side associated with each signal on the bottom. - (2) BALL NAME: Mechanical name from package device (name is taken from muxmode 0). - (3) SIGNAL NAME: Names of signals multiplexed on each ball (also notice that the name of the ball is the signal name in muxmode 0). - (4) PINCNTL\_REGISTER: APPSS Register name for PinMux Control - PINCNTL ADDRESS: APPSS Address for PinMux Control (5) - MODE: Multiplexing mode number: value written to PinMux Cntl register to select specific Signal name for this Ball number. Mode column has bit range value. Product Folder Links: AWRL1432 - TYPE: Signal type and direction: - I = Input - O = Output - IO = Input or Output - (8) PULL UP/DOWN TYPE: indicates the presence of an internal pullup or pulldown resistor. Pullup and pulldown resistors can be enabled or disabled via software. - · Pull Up: Internal pullup - Pull Down: Internal pulldown - · An empty box means No pull. - (9) BALL STATE DURING RST: State of Ball during reset in the format of RX/TX/Pull Status - RX (Input buffer) - Off: The input buffer is disabled. - On: The input buffer is enabled. - TX (Output buffer) - Off: The output buffer is disabled. - Low: The output buffer is enabled and drives V<sub>OL</sub>. - Pull Status (Internal pull resistors) - Off: Internal pull resistors are turned off. - Up: Internal pull-up resistor is turned on. - Down: Internal **pull-down** resistor is turned on. - NA: No internal pull resistor. - An empty box, or "-" means Not Applicable. - (10) BALL STATE AFTER RST: State of Ball after reset in the format of RX/TX/Pull Status - RX (Input buffer) - Off: The input buffer is disabled. - On: The input buffer is **enabled**. - TX (Output buffer) - Off: The output buffer is disabled. - SS: The subsystem selected with MUXMODE determines the output buffer state. - Pull status (Internal pull resistors) - Off: Internal pull resistors are turned off. - Up: Internal pull-up resistor is turned on. - Down: Internal pull-down resistor is turned on. - NA: No internal pull resistor. - An empty box, NA, or "-" means Not Applicable. - (11) Pin Mux Control Value maps to lower 4 bits of register. ## 7 Specifications ## 7.1 Absolute Maximum Ratings | | PARAMETERS <sup>(1) (2)</sup> | MIN | MAX | UNIT | |-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------------------------------|------| | VDD | 1.2 V digital power supply | -0.5 | 1.4 | V | | VIOIN | I/O supply (3.3 V or 1.8 V): All CMOS I/Os operate on the same VIOIN voltage level -0.5 3.8 | | V | | | VIOIN_18 | 1.8 V supply for CMOS IO -0.5 | | 2 | V | | VIOIN_18CLK | 1.8 V supply for clock module | -0.5 | 2 | V | | VDDA_18BB | 1.8-V Analog baseband power supply | -0.5 | 2 | V | | VDDA_18VCO supply | 1.8-V RF VCO supply | -0.5 | 2 | V | | RX1-3 | Externally applied power on RF inputs | | 10 | dBm | | TX1-2 | Externally applied power on RF outputs <sup>(3)</sup> | | 10 | dBm | | Input and output | Dual-voltage LVCMOS inputs, 3.3 V or 1.8 V (Steady State) | -0.3V | VIOIN + 0.3 | | | voltage range | Dual-voltage LVCMOS inputs, operated at 3.3 V/1.8 V (Transient Overshoot/Undershoot) or external oscillator input | | IN + 20% up to<br>of signal period | V | | CLKP, CLKM | Input ports for reference crystal | -0.5 | 2 | V | | Clamp current | Input or Output Voltages 0.3 V above or below their respective power rails. Limit clamp current that flows through the internal diode protection cells of the I/O. | -20 | 20 | mA | | T <sub>J</sub> | Operating junction temperature range | -40 | 125 | °C | | T <sub>STG</sub> | Storage temperature range after soldered onto PC board | -55 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 7.2 ESD Ratings | | | | | VALUE | UNIT | |--------------------|---------------|--------------------------------------------------------|-------------|-------|------| | | Electrostatic | Human-body model (HBM), per AECQ100-002 <sup>(1)</sup> | All pins | ±2000 | | | V <sub>(ESD)</sub> | discharge | | All pins | ±500 | V | | | | Q100-011 | Corner pins | ±750 | | (1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. ### 7.3 Power-On Hours (POH) | JUNCTION TEMPERATURE (T <sub>j</sub> ) | OPERATING<br>CONDITION | NOMINAL CVDD VOLTAGE (V) | POWER-ON HOURS [POH] (HOURS) | | |----------------------------------------|------------------------|--------------------------|------------------------------|--| | -40°C | | 1.2 | 600 (6%) | | | 75°C | 100% duty avala | | 2000 (20%) | | | 95°C | 100% duty cycle | | 6500 (65%) | | | 125°C | | | 900 (9%) | | <sup>(1)</sup> This information is provided solely for your convenience and does not extend or modify the warranty provided under TI's standard terms and conditions for TI semiconductor products. <sup>(2)</sup> All voltage values are with respect to $V_{SS}$ , unless otherwise noted. <sup>(3)</sup> This value is for an externally applied signal level on the TX. Additionally, a reflection coefficient up to Gamma = 1 can be applied on the TX output. # 7.4 Recommended Operating Conditions | | | MIN | NOM | MAX | UNIT | | |-----------------|------------------------------------------------------|-------------|-----|-----------|------|--| | VDD | 1.2 V digital power supply | 1.14 | 1.2 | 1.26 | V | | | VIOIN | I/O supply (3.3 V or 1.8 V): | 3.135 | 3.3 | 3.465 | V | | | | All CMOS I/Os would operate on this supply. | 1.71 | 1.8 | 1.89 | V | | | VIOIN_18 | 1.8 V supply for CMOS IO | 1.71 | 1.8 | 1.89 | V | | | VIOIN_18CLK | 1.8 V supply for clock module | 1.71 | 1.8 | 1.89 | V | | | VDDA_18BB | 1.8-V Analog baseband power supply | 1.71 | 1.8 | 1.89 | V | | | VDDA_18VCO | 1.8V RF VCO supply | 1.71 | 1.8 | 1.89 | V | | | ., | Voltage Input High (1.8 V mode) | 1.17 | | | V | | | V <sub>IH</sub> | Voltage Input High (3.3 V mode) | 2.25 | | | | | | ., | Voltage Input Low (1.8 V mode) | | | 0.3*VIOIN | 1/ | | | V <sub>IL</sub> | Voltage Input Low (3.3 V mode) | | | 0.62 | V | | | V <sub>OH</sub> | High-level output threshold (I <sub>OH</sub> = 6 mA) | VIOIN – 450 | | | mV | | | V <sub>OL</sub> | Low-level output threshold (I <sub>OL</sub> = 6 mA) | | | 450 | mV | | | | V <sub>IL</sub> (1.8V Mode) | | | 0.2 | | | | NRESET | V <sub>IH</sub> (1.8V Mode) | 0.96 | | | V | | | SOP[1:0] | V <sub>IL</sub> (3.3V Mode) | | | 0.3 | V | | | | V <sub>IH</sub> (3.3V Mode) | 1.57 | | | | | ## 7.5 Power Supply Specifications #### 7.5.1 Power Optimized 3.3V I/O Topology Table 7-1 describes the power rails from an external power supply block to the device via a 3.3V I/O topology. Table 7-1. Power Supply Rails Characteristics: Power Optimized 3.3V I/O Topology | - | | 1 03 | |--------|-------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------| | SUPPLY | DEVICE BLOCKS POWERED FROM THE SUPPLY | RELEVANT IOS IN THE DEVICE | | 3.3 V | Digital I/Os | Input: VIOIN | | 1.8 V | Synthesizer and APLL VCOs, crystal oscillator, IF Amplifier stages, ADC | Input: VDDA_18VCO, VIOIN_18CLK, VDDA_18BB, VIOIN_18, VIN_18PM LDO Output: VOUT_14SYNTH, VOUT_14APLL | | 1.2 V | Core Digital and SRAMs, RF | Input: VDD, VNWA, VDD_SRAM, VDDA_12RF<br>LDO Output: VDDA_10RF | ### 7.5.2 BOM Optimized 3.3V I/O Topology Table 7-2 describes the power rails from an external power supply block to the device via a BOM Optimized 3.3V I/O Topology. Table 7-2. Power Supply Rails Characteristics: BOM Optimized 3.3V I/O Topology | | 11 3 | 1 0 | |--------|-------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------| | SUPPLY | DEVICE BLOCKS POWERED FROM THE SUPPLY | RELEVANT IOS IN THE DEVICE | | 3.3V | Digital I/Os | Input: VIOIN | | 1.8V | Synthesizer and APLL VCOs, crystal oscillator, IF Amplifier stages, ADC | Input: VDDA_18VCO, VIOIN_18CLK, VDDA_18BB, VIOIN_18, VIN_18PM LDO Output: VOUT_14SYNTH, VDDA_10RF, VDD_SRAM, VOUT_14APLL, VDDA_12RF, VDD | ### 7.5.3 Power Optimized 1.8V I/O Topology Table 7-3 describes the power rails from an external power supply block to the device via a power optimized 1.8V I/O topology. Table 7-3. Power Supply Rails Characteristics: Power Optimized 1.8V I/O Topology | SUPPLY DEVICE BLOCKS POWERED FROM THE SUPPLY | | RELEVANT IOS IN THE DEVICE | | | | |----------------------------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------|--|--|--| | 1.8 V | Amplifier stages ADC | Input: VIOIN, VIN_18PM, VDDA_18VCO,<br>VIOIN_18CLK, VDDA_18BB, VIOIN_18<br>LDO Output: VOUT_14SYNTH, VOUT_14APLL | | | | | 1.2 V | Core Digital and SRAMs, RF, VNWA | Input: VDD, VDD_SRAM, VNWA, VDDA_12RF<br>LDO Output: VDDA_10RF | | | | #### 7.5.4 BOM Optimized 1.8V I/O Topology Table 7-4 describes the power rails from an external power supply block to the device via a BOM optimized 1.8V I/O topology. Table 7-4. Power Supply Rails Characteristics: BOM Optimized 1.8V I/O Topology | | SUPPLY DEVICE BLOCKS POWERED FROM THE SUPPLY | | RELEVANT IOS IN THE DEVICE | |--------|----------------------------------------------|-------------------------------------|-------------------------------------------| | | | | Input: VIOIN, VDDA_18VCO, VIOIN_18CLK, | | 1 9 \/ | 1.8 V | Amplifier stages, ADC, Digital I/Os | VIOIN_18, VDDA_18BB, VIN_18PM, VDDA_18VCO | | 1.0 V | | | LDO Output: VDD, VDD_SRAM, VDDA_10RF, | | | | | VDDA_12RF, VOUT_14APLL, VOUT_14SYNTH | #### 7.5.5 System Topologies The following the system topologies are supported. - Topology 1: Peripheral Mode, under the control of external MCU - Topology 2: Autonomous mode, with connection to a remote host via LIN/CAN Figure 7-1. System Topologies #### 7.5.5.1 Power Topologies The device supports two unique power topologies for BOM optimized and Power Optimized modes. Above tables summarizes these options. #### 7.5.5.1.1 BOM Optimized Mode In this mode the device can be powered using one 1.8V regulator OR using a 3.3V and a 1.8V regulator mode. The choice of one rail vs two rails is dependent on the IO voltages needed. Figure 7-2. BOM Optimized Mode Power Management (Left: 1.8V I/O Topology, Right: 3.3V I/O Topology) #### 7.5.5.1.2 Power Optimized Mode This mode is for applications needing ultra-low power applications. The device can either be powered using two rails (1.8 V and 1.2 V) or with three rails (3.3 V, 1.8 V and 1.2 V). Figure 7-3. Power Optimized Mode Power Management (Left: 1.8V I/O Topology, Right: 3.3V I/O Topology) #### 7.5.6 Noise and Ripple Specifications The 1.8-V power supply ripple specifications mentioned in Table 7-5 are defined to meet a target spur level of –105 dBc (RF Pin = –15 dBm) at the RX. The spur and ripple levels have a dB-to-dB relationship, for example, a 1-dB increase in supply ripple leads to a ~1 dB increase in spur level. Values quoted are peak-peak levels for a sinusoidal input applied at the specified frequency. These values are being optimized and are subject to change. Table 7-5. Noise and Ripple Specifications | rabie 7 of Holde and Hippie opcomedians | | | | | | |-----------------------------------------|---------------------|----------------|--------------|--------------|--| | FREQ (kHZ) | NOISE SPECIFICATION | | RIPPLE SPE | CIFICATION | | | FREQ (KHZ) | 1.8 V (μV/√Hz) | 1.2V (μV/√Hz)1 | 1.8 V (mVpp) | 1.2V (mVpp)1 | | | 10 | 6.057 | 44.987 | 0.035 | 1.996 | | | 100 | 2.677 | 26.801 | 0.760 | 2.233 | | | 200 | 2.388 | 28.393 | 0.955 | 3.116 | | | 500 | 0.757 | 9.559 | 0.504 | 1.152 | | | 1000 | 0.419 | 1.182 | 0.379 | 0.532 | | | 2000 | 0.179 | 1.256 | 0.153 | 0.561 | | | 5000 | 0.0798 | 0.667 | 0.079 | 0.297 | | | 10000 | 0.0178 | 0.104 | 0.017 | 0.046 | | 1. 1.2V noise/ripple specification is only for power optimized supply configurations. #### 7.6 Power Save Modes Table 7-6 lists the supported power states. **Table 7-6. Device Power States** | Power State | Details | | | | |-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Active | Active Power State is when RF/chirping activity is ongoing | | | | | Processing | Processing Power State is when data is being processed RF turned off <sup>(1)</sup> | | | | | Idle | Idle Power State is during inter-frame/inter-burst/inter-chirp idle time | | | | | Deep Sleep | Lowest possible power state of the device where the contents of the device can be retained (Application Image, Chirp Profile etc) and device need not boot from scratch again. Device can enter this state after the frame processing is complete in order to save power significantly. Deep sleep exit can be through a number of external wakeup sources and internal timing maintenance. | | | | (1) The power consumed here also includes the Hardware Accelerator Power Consumption. ### 7.6.1 Typical Power Consumption Numbers Table 7-7 lists the typical power consumption for each power save modes in different power topologies and antenna configurations. Below quoted power numbers in Table 7-7, Table 7-8 and Table 7-9 are based on initial silicon measurements and might be subjected to change/improvement pertaining to further characterization Table 7-7. Estimated Power Consumed in 3.3-V IO Mode | | Power Mode | Power Consumption (mW) <sup>(1)</sup> | | | |------------------------------------------|-----------------------------------------------------------------------|---------------------------------------|--------------------|--| | Fower wiode | | Power Optimized Mode | BOM Optimized Mode | | | Active (2TX, 3RX) | Sampling: 12.5 MSps, | 1358 | 1867 | | | Active (2TX, 2RX) | ive (2TX, 2RX) Continuous Streaming Mode | | 1747 | | | Active (1TX, 2RX) (CW) mode Freg =77 GHz | | 1013 | 1368 | | | Active (1TX, 1RX) | TX Power = 10dBm<br>RX gain = 30 dB | 945 | 1271 | | | Processing | | 159 | 233 | | | Idle (Frame Idle) | APPSS CM4 = 20MHz, FECSS,<br>HWA powered off, SPI Interface<br>active | 13.80 | 23.13 | | | Deep sleep | Memory Retained = 114KB | 1.38 | 1.34 | | <sup>(1)</sup> The Power consumption numbers are for a typical usecase i.e. for a Nominal device at 25C ambient temperature and nominal voltage conditions. Table 7-8. Estimated Power Consumed in 1.8-V IO Mode | Power Mode | Power Consumption (mW) | | | | |------------|------------------------|--------------------|--|--| | Power Mode | Power Optimized Mode | BOM Optimized Mode | | | | Deep Sleep | 0.640 | 0.780 | | | Table 7-9. Use-Case Power Consumed in 3.3-V Power Optimized Topology | | Parameter | Condition | Typical (mW) | |--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------| | Average Power Consumption<br>(Presence Detection -Minor<br>Motion) | RF Front End Configuration: 2TX, 3RX 5MHz Sampling Rate Num of ADC samples = 64 Ramp End time = 19us Chirp Idle Time = 6us Chirp Slope = 32MHz/us Number of chirps per burst = 8 Burst Periodicity = 315us Number of bursts per frame = 1 Device configured to go to deep sleep state after active operation. Memory Retained in deep sleep = 900KB | 1Hz Update Rate | 2.6 | ## 7.7 Peak Current Requirement per Voltage Rail Table 7-10 provides the max split rail current numbers. Table 7-10. Maximum Peak Current per Voltage Rail | Mode <sup>(1)</sup> | IO Voltage <sup>(3)</sup> | Maximum Current (mA) (2) | | | | | |---------------------|---------------------------|------------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------|--|--| | | | 1.2V: total current drawn<br>by all nodes driven by<br>1.2V rail | 1.8V: total current drawn<br>by all nodes driven by<br>1.8V rail | 3.3V: total current drawn<br>by all nodes driven by<br>3.3V rail | | | | BOM Optimized | 3.3 V | NA | 1360 | 90 | | | | BOM Optimized | 1.8V | NA | 1450 | NA | | | | Power Optimized | 3.3 V | 1100 | 270 | 90 | | | | Power Optimized | 1.8 V | 1100 | 360 | NA | | | Exercise full functionality of device, including 2TX, 3RX simultaneous operation, HWA, M4F and various host comm/interface (1) peripherals active (CAN, LIN, I2C, GPADC), test across full temperature range Submit Document Feedback <sup>(2)</sup> The specified current values are at typical supply voltage level. <sup>(3)</sup> The exact VIOIN current depends on the peripherals used and their frequency of operation. #### 7.8 RF Specification Over recommended operating conditions (unless otherwise noted) | | PARAMETER | | MIN | TYP | MAX | UNIT | |----------------------------|-----------------------------------------------------|--------------|-----|------|------|--------| | | Noise figure | 76 to 81 GHz | | 14.5 | | dB | | | 1-dB compression point (Out Of Band) <sup>(2)</sup> | | | -9 | | dBm | | Receiver <sup>(1)</sup> | Maximum gain | | | 40 | | dB | | | Gain range | | | 10 | | dB | | Receiver | Gain step size | | | 2 | | dB | | | IF bandwidth <sup>(3)</sup> | | | | 5 | MHz | | | ADC sampling rate (real) | | | | 12.5 | Msps | | | ADC resolution | | | 12 | | Bits | | Transmitter <sup>(1)</sup> | Output Power | | | 11 | | dBm | | | Frequency range | | 76 | | 81 | GHz | | Clock<br>subsystem | Ramp rate | | | | 400 | MHz/µs | | 1 | Phase noise at 1-MHz offset | 76 to 81 GHz | | -89 | | dBc/Hz | - (1) The polarity of LO signal for TX2 is inverted with respect to TX1, hence the phase of the signal is expected to have 180<sup>0</sup> offset. Enabling BPM on a transmitter chain will create additional 180<sup>0</sup> phase offset on that chain. The polarity of LO signal for RX2 is inverted with respect to RX1 and RX3, hence the phase of the signal is expected to have 180<sup>0</sup> offset. This can be taken care during post-processing, in HWA or external processing. - (2) 1-dB Compression Point (Out Of Band) is measured by feed a Continuous wave Tone well below the HPF cut-off frequency. - (3) The analog IF stages include high-pass filtering, with configurable first-order high-pass corner frequency. The set of available HPF corners is summarized as follows: ``` Available HPF Corner Frequencies (kHz) 175, 350, 700, 1400 ``` The filtering performed by the digital baseband chain is targeted to provide less than ±0.5 dB pass-band ripple/droop. Figure 7-4 shows variations of noise figure and in-band P1dB parameters with respect to receiver gain programmed. Figure 7-4. Noise Figure, In-band P1dB vs Receiver Gain ## 7.9 Supported DFE Features - TX output back-off - Binary Phase Modulation supported on each TX - RX gain - Real RX channels - Total RX gain range of 30 dB to 40 dB, in 2 dB steps - VCO - Single VCO covering entire RF sweep bandwidth up to 5 GHz. - High-pass filter - Supports corner frequency options 175 KHz, 350 KHz, 700 KHz, 1400 KHz - First-order high pass filter only - Low-pass filter - Max IF bandwidth supported is 5 MHz - 40 dB stopband rejection, two filtering options supported - 80% visibility IF bandwidth is 80% of Nyquist and is 30% faster due to quicker settling time, compared with 90% visibility - 90% visibility IF bandwidth is 90% of Nyquist (has longer setting time due to larger filter length) - Timing Engine - Support for chirps, bursts and frames - · Larger idle times can give more power saving - · Chirp accumulation (averaging) possible across closely spaced chirps to reduce memory requirement - Provision for per-chirp dithering of parameters Figure 7-5. Chip Profile Supported by Timing Engine ## 7.10 CPU Specifications Over recommended operating conditions (unless otherwise noted) | | PARAMETER | TYP | UNIT | |------------------------------------------|---------------------------------------------|-----|------| | Application<br>Subsystem (M4F<br>Family) | Clock Speed | 160 | MHz | | | Tightly Coupled Memory - A (Program + Data) | 512 | KB | | Shared Memory | Shared L3 Memory <sup>(1)</sup> | 256 | KB | | | L3 Memory dedicated for HWA | 256 | KB | (1) L3 memory is configurable #### 7.11 Thermal Resistance Characteristics Table 7-11. Thermal Resistance Characteristics for FCCSP Package [AMF0102A] | THERMAL METRICS <sup>(1) (4)</sup> | | °C/W <sup>(2) (3)</sup> | |------------------------------------|-------------------------|-------------------------| | RΘ <sub>JC</sub> | Junction-to-case | 8.5 | | RΘ <sub>JB</sub> | Junction-to-board | 6.2 | | RΘ <sub>JA</sub> | Junction-to-free air | 24.7 | | Psi <sub>JC</sub> | Junction-to-package top | 0.36 | | Psi <sub>JB</sub> | Junction-to-board | 6.2 | - (1) For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics. - (2) °C/W = degrees Celsius per watt. - (3) These values are based on a JEDEC-defined 2S2P system (with the exception of the Theta JC [RO<sub>JC</sub>] value, which is based on a JEDEC-defined 1S0P system) and will change based on environment as well as application. For more information, see these EIA/JEDEC standards: - JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions Natural Convection (Still Air) - JESD51-3, Low Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages - JESD51-7, High Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages - JESD51-9, Test Boards for Area Array Surface Mount Package Thermal Measurements - (4) Test Condition: Power=1.305W at 25°C #### 7.12 Timing and Switching Characteristics #### 7.12.1 Power Supply Sequencing and Reset Timing The AWRL1432 device expects all external voltage rails to be stable before reset is deasserted. Figure 7-6 describes the device wake-up sequence. A. MCU\_CLK\_OUT in autonomous mode, where AWRL1432 application is booted from the serial flash, MCU CLK OUT is not enabled by default by the device bootloader. Figure 7-6. Device Wake-up Sequence #### 7.12.2 Synchronized Frame Triggering The AWRL1432 device supports a hardware based mechanism to trigger radar frames. An external host can pulse the SYNC\_IN signal to start radar frames. The typical time difference between the rising edge of the external pulse and the frame transmission on air (Tlag) is about 160 ns. There is also an additional programmable delay that the user can set to control the frame start time. The periodicity of the external SYNC\_IN pulse should be always greater than the active frame duration in all instances. Submit Document Feedback Figure 7-7. Sync In Hardware Trigger **Table 7-12. Frame Trigger Timing** | PARAMETER | DESCRIPTION | MIN | MAX | UNIT | |---------------------------|-----------------------|--------------|-----------------------------|------| | T <sub>active_frame</sub> | Active frame duration | User defined | | ne | | T <sub>pulse</sub> | | 25 | < T <sub>active_frame</sub> | ns | ### 7.12.3 Input Clocks and Oscillators ### 7.12.3.1 Clock Specifications The AWRL1432 requires external clock source (that is, a 40-MHz crystal or external oscillator to CLKP) for initial boot and as a reference for an internal APLL hosted in the device. An external crystal connected to the device pins Figure 7-8 shows the crystal implementation. Figure 7-8. Crystal Implementation #### Note The load capacitors, $C_{f1}$ and $C_{f2}$ in Figure 7-8, should be chosen such that Equation 1 is satisfied. $C_L$ in the equation is the load specified by the crystal manufacturer. All discrete components used to implement the oscillator circuit should be placed as close as possible to the associated oscillator CLKP and CLKM pins. $$C_{L} = C_{f1} \times \frac{C_{f2}}{C_{f1} + C_{f2}} + C_{P}$$ (1) Table 7-13 lists the electrical characteristics of the clock crystal. Table 7-13. Crystal Electrical Characteristics (Oscillator Mode) | rabio i ioi oryotai ziootiioai oriai actoriotio (ocomator mone) | | | | | | | | |-----------------------------------------------------------------|--------------------------------------|-----|-----|-----|------|--|--| | NAME | DESCRIPTION | MIN | TYP | MAX | UNIT | | | | f <sub>P</sub> | Parallel resonance crystal frequency | | 40 | | MHz | | | Table 7-13. Crystal Electrical Characteristics (Oscillator Mode) (continued) | NAME | DESCRIPTION | MIN | TYP | MAX | UNIT | | |---------------------|----------------------------------------------------|------|-----|-----|------|--| | C <sub>L</sub> | Crystal load capacitance | 5 | 8 | 12 | pF | | | ESR | Crystal ESR | | | 50 | Ω | | | Temperature range | Expected temperature range of operation | -40 | | 125 | °C | | | Frequency tolerance | Crystal frequency tolerance <sup>(1)</sup> (2) (3) | -200 | | 200 | ppm | | | Drive level | | | 50 | 200 | μW | | - (1) The crystal manufacturer's specification must satisfy this requirement. - (2) Includes initial tolerance of the crystal, drift over temperature, aging and frequency pulling due to incorrect load capacitance. - (3) Crystal tolerance affects radar sensor accuracy. In the case where an external clock is used as the clock resource, the signal is fed to the CLKP pin only; CLKM is grounded. The phase noise requirement is very important when a 40-MHz clock is fed externally. Table 7-14 lists the electrical characteristics of the external clock signal. Submit Document Feedback **Table 7-14. External Clock Mode Specifications** | DADAM | PARAMETER | | SPECIFICATIO | N | UNIT | |----------------------------------------------------|------------------------|------|--------------|------|---------| | PARAIN | EIEK | MIN | TYP | MAX | UNII | | | Frequency | | 40 | | MHz | | | AC-Amplitude | 700 | | 1200 | mV (pp) | | | DC-V <sub>il</sub> | 0.00 | | 0.20 | ns | | Input Clock: | DC-V <sub>ih</sub> | 1.6 | | 1.95 | ns | | External AC-coupled sine wave or DC- | Phase Noise at 1 kHz | | | -132 | dBc/Hz | | coupled square wave Phase Noise referred to 40 MHz | Phase Noise at 10 kHz | | | -143 | dBc/Hz | | releffed to 40 MHz | Phase Noise at 100 kHz | | | -152 | dBc/Hz | | | Phase Noise at 1 MHz | | | -153 | dBc/Hz | | | Duty Cycle | 35 | | 65 | % | | | Frequency Tolerance | -100 | | 100 | ppm | #### 7.12.4 MultiChannel buffered / Standard Serial Peripheral Interface (McSPI) The McSPI module is a multichannel transmit/receive, controller/peripheral synchronous serial bus #### 7.12.4.1 McSPI Features The McSPI modules include the following main features: - Serial clock with programmable frequency, polarity, and phase for each channel - Wide selection of SPI word lengths, ranging from 4 to 32 bits - Up to four channels in controller mode, or single channel in receive mode - Controller multichannel mode: - Full duplex/half duplex - Transmit-only/receive-only/transmit-and-receive modes - Flexible input/output (I/O) port controls per channel - Programmable clock granularity - Per channel configuration for clock definition, polarity enabling, and word width - Single interrupt line for multiple interrupt source events - Enable the addition of a programmable start-bit for McSPI transfer per channel (start-bit mode) - Supports start-bit write command - Supports start-bit pause and break sequence - Programmable shift operations (1-32 bits) - Programmable timing control between chip select and external clock generation - Built-in FIFO available for a single channel ### 7.12.4.2 SPI Timing Conditions Table 7-15 presents timing conditions for McSPI ## **Table 7-15. McSPI Timing Conditions** | | | MIN | TYP MAX | UNIT | | | | |-------------------|-------------------------|-----|---------|------|--|--|--| | Input Condi | ions | | | | | | | | t <sub>R</sub> | Input rise time | 1 | 3 | ns | | | | | t <sub>F</sub> | Input fall time | 1 | 3 | ns | | | | | Output Con | Output Conditions | | | | | | | | C <sub>LOAD</sub> | Output load capacitance | 2 | 15 | pF | | | | #### 7.12.4.3 SPI—Controller Mode #### 7.12.4.3.1 Timing and Switching Requirements for SPI - Controller Mode Table 7-16 and Table 7-16 present timing requirements for SPI - Controller Mode. ## Table 7-16. SPI Timing Requirements - Controller Mode | NO. <sup>(1)</sup> | | | MODE | MIN MAX | UNIT | |--------------------|------------------------------|-----------------------------------------------------------|------|---------|------| | SM4 | t <sub>su(MISO-SPICLK)</sub> | Setup time, SPI_D[x] valid before SPI_CLK active edge (1) | | 5 | ns | | SM5 | t <sub>h(SPICLK-MISO)</sub> | Hold time, SPI_D[x] valid after SPI_CLK active edge (1) | | 3 | ns | ### Table 7-17. SPI Switching Characteristics - Controller Mode | <b>NO.</b> <sup>(1)</sup> (8) | | | MODE | MIN M | AX UNIT | |-------------------------------|--------------------------|------------------------------------------|------|------------------------------------|---------| | SM1 | t <sub>c(SPICLK)</sub> | Cycle time, SPI_CLK (1) (2) | | 24.6 <sup>(3)</sup> | ns | | SM2 | t <sub>w</sub> (SPICLKL) | Typical Pulse duration, SPI_CLK low (1) | | -1 +<br>0.5P <sup>(3)</sup><br>(4) | ns | | SM3 | t <sub>w(SPICLKH)</sub> | Typical Pulse duration, SPI_CLK high (1) | | -1 +<br>0.5P <sup>(4)</sup> | ns | #### Table 7-17. SPI Switching Characteristics - Controller Mode (continued) | <b>NO.</b> <sup>(1)</sup> (8) | | | MODE | MIN | MAX | UNIT | |-------------------------------|-----------------------------|------------------------------------------------------------|-----------------------------------------------------------------------|-----------------------|-----|------| | SM6 | t <sub>d(SPICLK-SIMO)</sub> | Delay time, SPI_CLK active edge to SPI_D[x] transition (1) | | -2 | 5 | ns | | SM7 | t <sub>sk(CS-SIMO)</sub> | Delay time, SPI_CS[x] active to SPI_D[x] transition | | 5 | | ns | | SM8 | t <sub>d</sub> (SPICLK-CS) | Delay time, SPI_CS[x] active to SPI_CLK first edge | Controller_PHA0_POL<br>0;<br>Controller_PHA0_POL<br>1; <sup>(5)</sup> | -4 + B <sup>(6)</sup> | | ns | | | | | Controller_PHA1_POL<br>0;<br>Controller_PHA1_POL<br>1; <sup>(5)</sup> | -4 + A <sup>(7)</sup> | | ns | | SM9 | t <sub>d</sub> (SPICLK-CS) | Delay time, SPI_CLK last edge to SPI_CS[x] inactive | Controller_PHA0_POL<br>0;<br>Controller_PHA0_POL<br>1; <sup>(5)</sup> | -4 + A <sup>(7)</sup> | | ns | | | | | Controller_PHA1_POL<br>0;<br>Controller_PHA1_POL<br>1; (5) | -4 + B <sup>(6)</sup> | | ns | | SM11 | Cb | Capacitive load for each bus line | | 3 | 15 | pF | - (1) P = This timing applies to all configurations regardless of SPI\_CLK polarity and which clock edges are being used to drive output data and capture input data - (2) Related to the SPI\_CLK maximum frequency - (3) 20 ns cycle time = 50 MHz - (4) P = SPICLK period - (5) SPI\_CLK phase is programmable with the PHA bit of the SPI\_CH(i)CONF register - (6) B = (TCS + .5) × TSPICLKREF, where TCS is a bit field of the SPI\_CH(i)CONF register and Fratio = Even >= 2. - (7) When P = 20.8 ns, A = (TCS + 1) × TSPICLKREF, where TCS is a bit field of the SPI\_CH(i)CONF register. When P > 20.8 ns, A = (TCS + 0.5) × Fratio × TSPICLKREF, where TCS is a bit field of the SPI\_CH(i)CONF register. - (8) The IO timings provided in this section are applicable for all combinations of signals for SPI1 and SPI2. However, the timings are only valid for SPI3 and SPI4 if signals within a single IOSET are used. The IOSETs are defined in the following tables. This timing applies to all configurations regardless of SPI\_CLK polarity and which clock edges are being used to drive output data and capture input data #### Note Supported frequency of Radar SPI Peripheral mode is 40MHz in full cycle and 20MHz in Half cycle mode. #### 7.12.4.3.2 Timing and Switching Characteristics for SPI Output Timings—Controller Mode Figure 7-9. SPI Timing -Controller Mode Receive SPRSP08 TIMING McSPI 0 Submit Document Feedback SPRSP08\_TIMING\_McSPI\_01 Figure 7-10. SPI Timing- Controller Mode Transmit ### 7.12.4.4 SPI—Peripheral Mode #### 7.12.4.4.1 Timing and Switching Requirements for SPI - Peripheral Mode Table 7-18 and Table 7-19 present timing requirements for SPI -Peripheral Mode. Table 7-18. SPI Timing Requirements - Peripheral Mode | NO. <sup>(1)</sup> (3) | PARAMETER | DESCRIPTION | MIN | MAX | UNIT | |------------------------|------------------------------|-------------------------------------------------------|-----------------------|-----|------| | SS1 | t <sub>c(SPICLK)</sub> | Cycle time, SPI_CLK | 24.6 | | ns | | SS2 | t <sub>w(SPICLKL)</sub> | Typical Pulse duration, SPI_CLK low | 0.45*P <sup>(2)</sup> | | ns | | SS3 | t <sub>w(SPICLKH)</sub> | Typical Pulse duration, SPI_CLK high | 0.45*P <sup>(2)</sup> | | ns | | SS4 | t <sub>su(SIMO-SPICLK)</sub> | Setup time, SPI_D[x] valid before SPI_CLK active edge | 3 | | ns | | SS5 | t <sub>h(SPICLK-SIMO)</sub> | Hold time, SPI_D[x] valid after SPI_CLK active edge | 1 | | ns | | SS8 | t <sub>su(CS-SPICLK)</sub> | Setup time, SPI_CS[x] valid before SPI_CLK first edge | 5 | | ns | | SS9 | t <sub>h(SPICLK-CS)</sub> | Hold time, SPI_CS[x] valid after SPI_CLK last edge | 5 | | ns | | SS10 | sr | Input Slew Rate for all pins | 1 | 3 | ns | | SS11 | Cb | Capacitive load on D0 and D1 | 2 | 15 | pF | Table 7-19. SPI Switching Characteristics Peripheral Mode | NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT | |-----|-----------------------------|------------------------------------------------------------|------|------|------| | SS6 | t <sub>d(SPICLK-SOMI)</sub> | Delay time, SPI_CLK active edge to McSPI_somi transition | 0 | 5.77 | ns | | SS7 | t <sub>sk(CS-SOMI)</sub> | Delay time, SPI_CS[x] active edge to McSPI_somi transition | 5.77 | | ns | - (1) P = This timing applies to all configurations regardless of SPI\_CLK polarity and which clock edges are used to drive output data and capture input data. - (2) P = SPICLK period. - (3) PHA = 0; SPI\_CLK phase is programmable with the PHA bit of the SPI\_CH(i)CONF register. #### 7.12.4.4.2 Timing and Switching Characteristics for SPI Output Timings—Secondary Mode SPRSP08\_TIMING\_McSPI\_04 Figure 7-11. SPI Timing - Peripheral mode Receive Submit Document Feedback Figure 7-12. SPI Timing - Peripheral mode Transmit # 7.12.5 RDIF Interface Configuration The supported Radar Data InterFace (RDIF) is developed as a debug interface (for example: to capture raw ADC data) and not as a production interface. The RDIF has four data lanes, one Bit Clock lane, and one Frame Clock lane. From this interface, high-speed data is sent out for debug purposes. The RDIF interface supports the following data rates<sup>1</sup>: - 400 Mbps - 320 Mbps - 200 Mbps - 160 Mbps - 100 Mbps # 7.12.5.1 RDIF Interface Timings Figure 7-13. RDIF Timing Requirements Table 7-20. Timing Requirements for RDIF Interface | No. | PARAMETER | DESCRIPTION | MODE | MIN | MAX | UNIT | |-----|-------------------------------|---------------------------------------------------------------------------------------------------|----------------|-----|-----|------| | SM1 | Tb (RDIF_D[x]) | Bit Interval, RDIF_d[x] | Internal Clock | 9.6 | | ns | | SM2 | Tvb<br>(RDIF_D[x] - RDIF_CLK) | Data valid time, RDIF_d[x] and RDIF_frm_clk valid before RDIF_clk active edge Internal Clock 4.8 | | 4.8 | | ns | | SM3 | Tva<br>(RDIF_CLK - RDIF_D[x]) | Data valid time, RDIF_d[x] valid after RDIF_clk active edge | Internal Clock | 4.8 | | ns | | SM4 | C <sub>b</sub> | Capacitive load for each bus line | | 3 | 15 | pF | Product Folder Links: AWRL1432 Aggregated data rate over four data lanes. #### 7.12.5.2 RDIF Data Format Figure 7-14. RDIF Data Format - The samples are sent one channel by one channel as shown in the diagram above. All the 12-bits of one channel are sent on 4 data lanes in 3 DDR CLK edges, followed by next RX channel. - The frame clock (FRM\_CLK) spans 12 DDR\_CLK edges and 48 bits are sent in 1 FRM\_CLK - The FRM\_CLK can have gaps in between. This is required as the interface rate is greater than the incoming rate - DDR\_CLK is continuous. - DDR\_CLK is generated from 400MHz ADC CLK (one of the ADC CLKs) selected for the DFE. It is the same 400MHz clock selected for DFE. - New sample always starts at the rise edge of the DDR\_CLK - The FRM CLK is valid for the entire data bit and is meets the Tsu/Th wrt DDR CLK. #### 7.12.6 LIN The LIN module can be programmed to work either as an SCI or as a LIN. The SCI hardware features are augmented to achieve LIN compatibility. The LIN standard is based on the SCI (UART) serial data link format. The communication concept is single-/ multiple- with a message identification for multicast transmission between any network nodes. # The LIN has following features: - Compatibility with LIN 1.3, 2.0, and 2.1 protocols - Configurable Baud Rate up to 20 kpbs - Two external pins: LINRX and LINTX. - Multi-buffered receive and transmit units - Identification masks for message filtering - Automatic Controller header generation - Programmable synchronization break field - Synchronization field - Identifier field - · Peripheral automatic synchronization - Synchronization break detection - Optional baud rate update - Synchronization validation - 231 programmable transmission rates with 7 fractional bits - · Wake up on LINRX dominant level from transceiver - Automatic wake up support - Wakeup signal generation - Expiration times on wakeup signals - · Automatic bus idle detection - · Error detection - Bit error - Bus error - No-response error - Checksum error - Synchronization field error - Parity error - Capability to use Direct Memory Access (DMA) for transmit and receive data. - 2 Interrupt lines with priority encoding for: - Receive - Transmit - ID, error, and status - Support for LIN 2.0 checksum - Enhanced synchronizer finite state machine (FSM) support for frame processing - · Enhanced handling of extended frames - Enhanced baud rate generator - · Update wakeup/go to sleep # Table 7-21. LIN Timing Requirements | | | MIN | TYP MAX | UNIT | |---------|---------------------|-----|---------|------| | f(baud) | Supported baud rate | 1 | 20 | kHz | ### 7.12.7 General-Purpose Input/Output ### 7.12.7.1 Switching Characteristics for Output Timing versus Load Capacitance (C<sub>L</sub>) Table 7-22 lists the switching characteristics of output timing relative to load capacitance. Table 7-22. Switching Characteristics for Output Timing versus Load Capacitance (CL) | | PARAMETER <sup>(1)</sup> (2) | TEST CO | NDITIONS | VIOIN = 1.8V | VIOIN = 3.3V | UNIT | |----------------|------------------------------|---------------------|------------------------|--------------|--------------|------| | | | CL | C <sub>L</sub> = 20 pF | 2.8 | 3.0 | | | t <sub>r</sub> | Max rise time | | C <sub>L</sub> = 50 pF | 6.4 | 6.9 | ns | | | | Slew control = 0 | C <sub>L</sub> = 75 pF | 9.4 | 10.2 | | | | | Siew Control – 0 | C <sub>L</sub> = 20 pF | 2.8 | 2.8 | | | t <sub>f</sub> | Max fall time | | C <sub>L</sub> = 50 pF | 6.4 | 6.6 | ns | | | | | C <sub>L</sub> = 75 pF | 9.4 | 9.8 | | | | | | C <sub>L</sub> = 20 pF | 3.3 | 3.3 | | | t <sub>r</sub> | Max rise time | | C <sub>L</sub> = 50 pF | 6.7 | 7.2 | ns | | | | Slew control = 1 | C <sub>L</sub> = 75 pF | 9.6 | 10.5 | | | | | - Siew control – 1 | C <sub>L</sub> = 20 pF | 3.1 | 3.1 | | | t <sub>f</sub> | Max fall time | | C <sub>L</sub> = 50 pF | 6.6 | 6.6 | ns | | | | C <sub>L</sub> = 75 | C <sub>L</sub> = 75 pF | 9.6 | 9.6 | | (1) Slew control, which is configured by PADxx\_CFG\_REG, changes behavior of the output driver (faster or slower output slew rate). Product Folder Links: AWRL1432 (2) The rise/fall time is measured as the time taken by the signal to transition from 10% and 90% of VIOIN voltage. #### 7.12.8 Controller Area Network - Flexible Data-rate (CAN-FD) The CAN-FD module supports both classic CAN and CAN FD (CAN with Flexible Data-Rate) specifications. CAN FD feature allows high throughput and increased payload per data frame. The classic CAN and CAN FD devices can coexist on the same network without any conflict. ### The CAN-FD has the following features: - Conforms with CAN Protocol 2.0 A, B and ISO 11898-1 - Full CAN FD support (up to 64 data bytes per frame) - AUTOSAR and SAE J1939 support - Up to 32 dedicated Transmit Buffers - Configurable Transmit FIFO, up to 32 elements - Configurable Transmit Queue, up to 32 elements - Configurable Transmit Event FIFO, up to 32 elements - Up to 64 dedicated Receive Buffers - Two configurable Receive FIFOs, up to 64 elements each - Up to 128 11-bit filter elements - Internal Loopback mode for self-test - Mask-able interrupts, two interrupt lines - Two clock domains (CAN clock / Host clock) - Parity / ECC support Message RAM single error correction and double error detection (SECDED) mechanism - Full Message Memory capacity (4352 words). # 7.12.8.1 Dynamic Characteristics for the CANx TX and RX Pins | PARAMETER | | MIN | TYP | MAX | UNIT | |---------------------------|---------------------------------------------------------------------|-----|-----|-----|------| | t <sub>d(CAN_FD_tx)</sub> | Delay time, transmit shift register to CAN_FD_tx pin <sup>(1)</sup> | | | 15 | ns | | t <sub>d(CAN_FD_rx)</sub> | Delay time, CAN_FD_rx pin to receive shift register <sup>(1)</sup> | | | 15 | ns | <sup>(1)</sup> These values do not include rise/fall times of the output buffer. #### 7.12.9 Serial Communication Interface (SCI) The SCI has the following features: - Standard universal asynchronous receiver-transmitter (UART) communication - Supports full- or half-duplex operation - Standard non-return to zero (NRZ) format - Double-buffered receive and transmit functions in compatibility mode - Supports two individually enabled interrupt lines: level 0 and level 1 - Configurable frame format of 3 to 13 bits per character based on the following: - Data word length programmable from one to eight bits - Additional address bit in address-bit mode - Parity programmable for zero or one parity bit, odd or even parity - Stop programmable for one or two stop bits - Asynchronous or iso-synchronous communication modes with no CLK pin - Two multiprocessor communication formats allow communication between more than two devices - Sleep mode is available to free CPU resources during multiprocessor communication and then wake up to receive an incoming message - Capability to use Direct Memory Access (DMA) for transmit and receive data - Five error flags and Seven status flags provide detailed information regarding SCI events - Two external pins: RS232 RX and RS232 TX - Multi-buffered receive and transmit units # 7.12.9.1 SCI Timing Requirements | | | MIN | TYP | MAX | UNIT | |---------|------------------------------|-----|--------|-----|------| | f(baud) | Supported baud rate at 20 pF | | 115200 | | Hz | # 7.12.10 Inter-Integrated Circuit Interface (I2C) The inter-integrated circuit (I2C) module is a multi-controller communication module providing an interface between devices compliant with Philips Semiconductor I2C-bus specification version 2.1 and connected by an $I^2C$ -bus $I^2$ The I2C has the following features: - Compliance to the Philips I2C bus specification, v2.1 (The I2C Specification, Philips document number 9398 393 40011) - Bit/Byte format transfer - 7-bit and 10-bit device addressing modes - START byte - Multi-controller transmitter/ target receiver mode - Multi-controller receiver/ target transmitter mode - Combined controller transmit/receive and receive/transmit mode - Transfer rates of 100 kbps up to 400 kbps (Phillips fast-mode rate) - Free data format - Two DMA events (transmit and receive) - DMA event enable/disable capability - Module enable/disable capability - · The SDA and SCL are optionally configurable as general purpose I/O - Slew rate control of the outputs - · Open drain control of the outputs - Programmable pullup/pulldown capability on the inputs - Supports Ignore NACK mode #### Note This I2C module does not support: - · High-speed (HS) mode - · C-bus compatibility mode - The combined format in 10-bit address mode (the I2C sends the target address second byte every time it sends the target address first byte) Product Folder Links: AWRL1432 # 7.12.10.1 I2C Timing Requirements | | | STANDARD | MODE <sup>(1)</sup> | FAST MC | DDE | UNIT | |----------------------------|-------------------------------------------------------------------------------|----------|---------------------|---------|-----|------| | | | MIN | MAX | MIN | MAX | UNII | | t <sub>c(SCL)</sub> | Cycle time, SCL | 10 | | 2.5 | | μs | | t <sub>su(SCLH-SDAL)</sub> | Setup time, SCL high before SDA low (for a repeated START condition) | 4.7 | | 0.6 | | μs | | t <sub>h(SCLL-SDAL)</sub> | Hold time, SCL low after SDA low (for a START and a repeated START condition) | 4 | | 0.6 | | μs | | t <sub>w(SCLL)</sub> | Pulse duration, SCL low | 4.7 | | 1.3 | | μs | | t <sub>w(SCLH)</sub> | Pulse duration, SCL high | 4 | | 0.6 | | μs | | t <sub>su(SDA-SCLH)</sub> | Setup time, SDA valid before SCL high | 250 | | 100 | | μs | | t <sub>h(SCLL-SDA)</sub> | Hold time, SDA valid after SCL low | 0 | 3.45 <sup>(1)</sup> | 0 | 0.9 | μs | | t <sub>w(SDAH)</sub> | Pulse duration, SDA high between STOP and START conditions | 4.7 | | 1.3 | | μs | | t <sub>su(SCLH-SDAH)</sub> | Setup time, SCL high before SDA high (for STOP condition) | 4 | | 0.6 | | μs | | t <sub>w(SP)</sub> | Pulse duration, spike (must be suppressed) | | | 0 | 50 | ns | | C <sub>b</sub> (2) (3) | Capacitive load for each bus line | | 400 | | 400 | pF | - (1) The I2C pins SDA and SCL do not feature fail-safe I/O buffers. These pins could potentially draw current when the device is powered down - (2) The maximum t<sub>h(SDA-SCLL)</sub> for I2C bus devices has only to be met if the device does not stretch the low period (t<sub>w(SCLL)</sub>) of the SCL signal. - (3) C<sub>b</sub> = total capacitance of one bus line in pF. If mixed with fast-mode devices, faster fall-times are allowed. Figure 7-15. I2C Timing Diagram # Note - A device must internally provide a hold time of at least 300 ns for the SDA signal (referred to the VIHmin of the SCL signal) to bridge the undefined region of the falling edge of SCL. - The maximum t<sub>h(SDA-SCLL)</sub> has only to be met if the device does not stretch the LOW period (t<sub>w(SCLL)</sub>) of the SCL signal. E.A Fast-mode I2C-bus device can be used in a Standard-mode I2C-bus system, but the requirement t<sub>su(SDA-SCLH)</sub> ≥ 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line tr max + t<sub>su(SDA-SCLH)</sub>. ### 7.12.11 Quad Serial Peripheral Interface (QSPI) The quad serial peripheral interface (QSPI) module is a kind of SPI module that allows single, dual, or quad read access to external SPI devices. This module has a memory mapped register interface, which provides a direct interface for accessing data from external SPI devices and thus simplifying software requirements. The QSPI works as a controller only. The QSPI in the device is primarily intended for fast booting from quad-SPI flash memories. The QSPI supports the following features: - · Programmable clock divider - Six-pin interface - Programmable length (from 1 to 128 bits) of the words transferred - Programmable number (from 1 to 4096) of the words transferred - Optional interrupt generation on word or frame (number of words) completion - Programmable delay between chip select activation and output data from 0 to 3 QSPI clock cycles Section 7.12.11.2 and Section 7.12.11.3 assume the operating conditions stated in Section 7.12.11.1. ### 7.12.11.1 QSPI Timing Conditions | | | MIN | TYP MAX | UNIT | |-------------------|-------------------------|-----|---------|------| | Input Condi | tions | | | | | t <sub>R</sub> | Input rise time | 1 | 3 | ns | | t <sub>F</sub> | Input fall time | 1 | 3 | ns | | Output Con | Output Conditions | | | | | C <sub>LOAD</sub> | Output load capacitance | 2 | 15 | pF | # 7.12.11.2 Timing Requirements for QSPI Input (Read) Timings | | | MIN <sup>(1)</sup> (2) | TYP MAX | UNIT | |-------------------------|-------------------------------------------------------------------|------------------------|---------|------| | t <sub>su(D-SCLK)</sub> | Setup time, d[3:0] valid before falling sclk edge | 5 | | ns | | t <sub>h(SCLK-D)</sub> | Hold time, d[3:0] valid after falling sclk edge | 1 | | ns | | t <sub>su(D-SCLK)</sub> | Setup time, final d[3:0] bit valid before final falling sclk edge | 5 – P <sup>(3)</sup> | | ns | | t <sub>h(SCLK-D)</sub> | Hold time, final d[3:0] bit valid after final falling sclk edge | 1 + P <sup>(3)</sup> | | ns | - (1) Clock Mode 0 (clk polarity = 0; clk phase = 0) is the mode of operation. - (2) The Device captures data on the falling clock edge in Clock Mode 0, as opposed to the traditional rising clock edge. Although non-standard, the falling-edge-based setup and hold time timings have been designed to be compatible with standard SPI devices that launch data on the falling edge in Clock Mode 0. - (3) P = SCLK period in ns. Submit Document Feedback # 7.12.11.3 QSPI Switching Characteristics | NO. | | PARAMETER | MIN | TYP MAX | UNIT | |-----|---------------------------|---------------------------------------------------------------------------------|-----------------------------|---------------------------|------| | Q1 | t <sub>c(SCLK)</sub> | Cycle time, sclk | 12.5 | | ns | | Q2 | t <sub>w(SCLKL)</sub> | Pulse duration, sclk low | Y*P - 3 <sup>(1)</sup> (2) | | ns | | Q3 | t <sub>w(SCLKH)</sub> | Pulse duration, sclk high | Y*P - 3 <sup>(1)</sup> (2) | | ns | | Q4 | t <sub>d(CS-SCLK)</sub> | Delay time, sclk falling edge to cs active edge | -M*P - 1 <sup>(2) (3)</sup> | -M*P + 2.5 <sup>(2)</sup> | ns | | Q5 | t <sub>d(SCLK-CS)</sub> | Delay time, sclk falling edge to cs inactive edge | N*P – 1 <sup>(2) (3)</sup> | N*P + 2.5 <sup>(2)</sup> | ns | | Q6 | t <sub>d(SCLK-D1)</sub> | Delay time, sclk falling edge to d[1] transition | -2 | 4 | ns | | Q7 | t <sub>ena(CS-D1LZ)</sub> | Enable time, cs active edge to d[1] driven (lo-z) | −P − 4 <sup>(2)</sup> | –P +1 <sup>(2)</sup> | ns | | Q8 | t <sub>dis(CS-D1Z)</sub> | Disable time, cs active edge to d[1] tri-stated (hi-z) | –P − 4 <sup>(2)</sup> | –P +1 <sup>(2)</sup> | ns | | Q9 | t <sub>d(SCLK-D1)</sub> | Delay time, sclk first falling edge to first d[1] transition (for PHA = 0 only) | -2 - P <sup>(2)</sup> | 4– P <sup>(2)</sup> | ns | | Q12 | t <sub>su(D-SCLK)</sub> | Setup time, d[3:0] valid before falling sclk edge | 5 | | ns | | Q13 | t <sub>h(SCLK-D)</sub> | Hold time, d[3:0] valid after falling sclk edge | 1 | | ns | | Q14 | t <sub>su(D-SCLK)</sub> | Setup time, final d[3:0] bit valid before final falling sclk edge | 5 — P <sup>(2)</sup> | | ns | | Q15 | t <sub>h(SCLK-D)</sub> | Hold time, final d[3:0] bit valid after final falling sclk edge | 1 + P <sup>(2)</sup> | | ns | - (1) The Y parameter is defined as follows: If DCLK\_DIV is 0 or ODD then, Y equals 0.5. If DCLK\_DIV is EVEN then, Y equals (DCLK\_DIV/2) / (DCLK\_DIV+1). For best performance, it is recommended to use a DCLK\_DIV of 0 or ODD to minimize the duty cycle distortion. All required details about clock division factor DCLK\_DIV can be found in the device-specific Technical Reference Manual. - (2) P = SCLK period in ns. - (3) $M = QSPI\_SPI\_DC\_REG.DDx + 1, N = 2$ SPRS85v TIMING OSPI1 02 Figure 7-16. QSPI Read (Clock Mode 0) SPRS85v\_TIMING\_OSPI1\_04 Figure 7-17. QSPI Write (Clock Mode 0) Submit Document Feedback ### 7.12.12 JTAG Interface Section 7.12.12.2 and Section 7.12.12.3 assume the operating conditions stated in Section 7.12.12.1. # 7.12.12.1 JTAG Timing Conditions | | | MIN | TYP MAX | UNIT | | |-------------------|-------------------------|-----|---------|------|--| | Input Cond | itions | | | | | | t <sub>R</sub> | Input rise time | 1 | 3 | ns | | | t <sub>F</sub> | Input fall time | 1 | 3 | ns | | | Output Cor | Output Conditions | | | | | | C <sub>LOAD</sub> | Output load capacitance | 2 | 15 | pF | | # 7.12.12.2 Timing Requirements for IEEE 1149.1 JTAG | NO. | | | MIN | TYP | MAX | UNIT | |-----|--------------------------|-----------------------------------------|-------|-----|-----|------| | 1 | t <sub>c(TCK)</sub> | Cycle time TCK | 66.66 | | | ns | | 1a | t <sub>w(TCKH)</sub> | Pulse duration TCK high (40% of tc) | 20 | | | ns | | 1b | t <sub>w(TCKL)</sub> | Pulse duration TCK low(40% of tc) | 20 | | | ns | | 3 | t <sub>su(TDI-TCK)</sub> | Input setup time TDI valid to TCK high | 2.5 | | | ns | | 3 | t <sub>su(TMS-TCK)</sub> | Input setup time TMS valid to TCK high | 2.5 | | | ns | | 4 | t <sub>h(TCK-TDI)</sub> | Input hold time TDI valid from TCK high | 18 | | | ns | | 4 | t <sub>h(TCK-TMS)</sub> | Input hold time TMS valid from TCK high | 18 | | | ns | # 7.12.12.3 Switching Characteristics Over Recommended Operating Conditions for IEEE 1149.1 JTAG | NO. | PARAMETER | | MIN | TYP | MAX | UNIT | |-----|---------------------------|----------------------------------|-----|-----|-----|------| | 2 | t <sub>d(TCKL-TDOV)</sub> | Delay time, TCK low to TDO valid | 0 | | 15 | ns | Figure 7-18. JTAG Timing # 8 Detailed Description # 8.1 Overview The AWRL1432 device is a complete SOC which include mmWave front end, customer programmable MCU and analog baseband signal chain for two transmitters and three receivers. This device is applicable as a radar-on-a-chip in use-cases with quality provision for memory, processing capacity, and application code size. These could be cost-effective automotive applications that are evolving from 24-GHz narrowband implementation and some emerging radar applications. Typical application examples for this device include gesture detection and kick sensor. In terms of scalability, the AWRL1432 device could be paired with a low-end external MCU, to address more complex applications that might require additional memory for larger application software footprint and faster interfaces. The AWRL1432 device also provides high speed data interfaces like RDIF and is suitable for ADC capture. Submit Document Feedback # 8.2 Functional Block Diagram Figure 8-1. Functional Block Diagram # 8.3 Subsystems ### 8.3.1 RF and Analog Subsystem The RF and analog subsystem includes the RF and analog circuitry – namely, the synthesizer, PA, LNA, mixer, IF, and ADC. This subsystem also includes the crystal oscillator and temperature sensors. The two TX can be operated simultaneously for beam forming in BPM mode or individually in TDM mode. Similarly, the device allows configuring the number of receive channels based on application and power requirements. For system power saving, RF and analog subsystems can be put into low power mode configuration. ### 8.3.2 Clock Subsystem The AWRL1432 clock subsystem generates 76 to 81 GHz from an input reference from a crystal. It has a built-in oscillator circuit followed by a clean-up PLL and a RF synthesizer circuit. The output of the RF synthesizer is then processed by an X4 multiplier to create the required frequency in the 76 to 81 GHz spectrum. The RF synthesizer output is modulated by the timing engine block to create the required waveforms for effective sensor operation. The clean-up PLL also provides a reference clock for the host processor after system wakeup. The clock subsystem also has built-in mechanisms for detecting the presence of a crystal and monitoring the quality of the generated clock. Figure 8-2 describes the clock subsystem. Figure 8-2. Clock Subsystem Product Folder Links: AWRL1432 ### 8.3.3 Transmit Subsystem The AWRL1432 transmit subsystem consists of two parallel transmit chains, each with independent phase and amplitude control. The device supports binary phase modulation for MIMO radar. The transmit chains also support programmable backoff for system optimization. Figure 8-3 describes the transmit subsystem. Figure 8-3. Transmit Subsystem (Per Channel) ### 8.3.4 Receive Subsystem The AWRL1432 receive subsystem consists of three parallel channels. A single receive channel consists of an LNA, mixer, IF filtering, ADC conversion, and decimation. All three receive channels can either operate simultaneously OR can be powered down individually based on system power needs and application design. The AWRL1432 device supports a real baseband architecture, which uses real mixer, single IF and ADC chains to provide output for each receiver channel. The device is targeted for fast chirp systems. The band-pass IF chain has configurable lower cutoff frequencies above 175 kHz and can support bandwidths up to 5 MHz. Figure 8-4 describes the receive subsystem. Figure 8-4. Receive Subsystem (Per Channel) ### 8.3.5 Processor Subsystem Figure 8-5. Processor Subsystem Figure 8-5 shows the block diagram for customer programmable processor subsystems in the AWRL1432 device. At a high level there are two customer programmable subsystems, as shown separated by a dotted line in the diagram. The left hand side shows the HWA, a high-bandwidth interconnect for high performance (64-bit, 80MHz), and associated peripherals data transfer. RDIF interface for Measurement data output, L3 Radar data cube memory, the ADC buffers, the CRC engine, and data handshake memory (additional memory provided on interconnect). The right side of the diagram shows the Main Subsystem. The Main Subsystem is the brain of the device and controls all the device peripherals and house-keeping activities of the device. The Main Subsystem contains Cortex-M4F processor and associated peripherals and house-keeping components such as DMAs, CRC and Peripherals (I<sup>2</sup>C, UART, SPIs, CAN, PMIC clocking module, PWM, LIN,and others) connected to Main Interconnect through Peripheral Central Resource (PCR interconnect). ### 8.3.6 Automotive Interface The AWRL1432 communicates with the automotive network over the following main interfaces: - CAN-FD - LIN Submit Document Feedback #### 8.3.7 Host Interface The host interface can be provided through a SPI, LIN, UART, or CAN-FD interface. The AWRL1432 device communicates with the host radar processor over the following main interfaces: - Reference Clock Reference clock available for host processor after device wakeup - Control 4-port standard SPI (peripheral) for host control. All radio control commands (and response) flow through this interface. - Reset Active-low reset for device wakeup from host. - · Host Interrupt an indication that the mmWave sensor needs host interface - Error Used for notifying the host in case the radio controller detects a fault ### 8.3.8 Main Subsystem Cortex-M4F The main system includes an ARM Cortex M4F processor clocked with a maximum operating frequency of 160 MHz. User applications executing on this processor control the overall operation of the device, including radar control through well-defined API messages, radar signal processing (assisted by the radar hardware accelerator), and peripherals for external interfaces. See the Technical Reference Manual for a complete description and memory map. # 8.3.9 Hardware Accelerator (HWA1.2) Features - Fast FFT computation, with programmable 2<sup>N</sup> sizes, up to 1024-point complex FFT - Internal FFT bit-width of 24 bits for good Signal-to-Quantization-Noise Ratio (SQNR) performance - Fully programmable butterfly scaling at every radix-2 stage for user flexibility - Built-in capabilities for pre-FFT processing Ex: DC estimation and subtraction - DC estimation & subtraction, Interference estimation & zero-out, Real window, Complex pre-multiplication - Magnitude (absolute value) and Log-magnitude computation - Flexible data flow and data sample arrangement to support efficient multi-dimensional FFT operations and transpose accesses - Chaining and looping mechanism to sequence a set of operations one after another with minimal intervention from the main processor - Peak detection CFAR (CFAR-CA, CFAR-OS) detector - Basic statistics, including Sum and 1D Max - Compression engine for radar cube memory optimization Figure 8-6. HWA 1.2 Functional Block Diagram ### 8.3.9.1 Hardware Accelerator Feature Differences Between HWA1.1 and HWA1.2 | Feature | | HWA1.0, HWA1.1<br>(xWR1843, xWR6843) | HWA1.2<br>(xWRL6432, xWRL1432) | | |-------------------------------------------|--------------------|----------------------------------------------|----------------------------------------------|--| | | FFT sizes | 1024, 512, 256, | 1024, 512, 256, | | | | Internal bit-width | 24-bit I, 24-bit Q | 24-bit I, 24-bit Q | | | FFT features | | Configurable butterfly scaling at each stage | Configurable butterfly scaling at each stage | | | | FFT stitching | up to 4096 point | up to 4096 point | | | FFT benchmark for <u>four</u> 256-pt FFTs | | 1312 clock cycles<br>(6.56 µs at 200 MHz) | 1320 clock cycles<br>(16.5 µs at 80 MHz) | | | No. of parameter-sets | | 16 | 32 | | | Local memory | | 64KB | 64KB | | Submit Document Feedback | Feature | HWA1.0, HWA1.1<br>(xWR1843, xWR6843) | HWA1.2<br>(xWRL6432, xWRL1432) | |----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Input and Output formatter | <ul><li>A and B-dim addressing of<br/>local memory</li><li>Programmable scaling</li></ul> | <ul> <li>A and B-dim addressing of<br/>local memory</li> <li>Programmable scaling</li> </ul> | | Pre-FFT processing | <ul> <li>Interference zero out with<br/>fixed threshold, based on<br/>magnitude</li> <li>Complex multiplication (7<br/>modes)</li> <li>Real window coefficients</li> </ul> | DC estimation and subtraction Interference zero out with adaptive statistics, based on mag, mag-diff. Interference count indication. Complex multiplication (7 modes) Real window coefficients | | Post-FFT processing | Log-magnitude (0.3 dB accuracy) | Log-magnitude (0.06 dB accuracy) | | Compression and De-compression support | Not available in HWA1.0 (xWR1843), Available in HWA1.1 (xWR6843) | Available | | Detection | CFAR-CA (linear and log modes) | <ul> <li>CFAR-CA (linear and log modes)</li> <li>CFAR-OS (window size up to 32 on each side)</li> </ul> | | Statistics | 1D Sum, 1D Max | 1D Sum, 1D Max | # 8.4 Other Subsystems # 8.4.1 GPADC Channels (Service) for User Application The AWRL1432 device includes provision for an ADC service for user application, where the GPADC engine present inside the device can be used to measure up to two external voltages. The GPADC1, and GPADC2 pins are used for this purpose. - GPADC itself is controlled by TI firmware running inside the FEC subsystem and access to it for customer's external voltage monitoring purpose is via 'APPSS' calls routed to the FEC subsystem. This API could be linked with the user application running on MSS M4F. - Device Firmware package (DFP) provides APIs to configure and measure these signals. The API allows configuring the settling time (number of ADC samples to skip) and number of consecutive samples to take. At the end of a frame, the minimum, maximum and average of the readings will be reported for each of the monitored voltages. Figure 8-7. GPADC Path GPADC structures are used for measuring the output of internal temperature sensors. The accuracy of these measurements is $\pm 7^{\circ}$ C. ### 8.4.2 GPADC Parameters | PARAMETER | TYP | UNIT | |-------------------------------------------------|-----------|------| | ADC supply | 1.8 | V | | ADC unbuffered input voltage range | 0 – 1.8 | V | | ADC buffered input voltage range <sup>(1)</sup> | 0.4 – 1.3 | V | | ADC resolution | 8 | bits | | ADC offset error | ±5 | LSB | | ADC gain error | ±5 | LSB | | ADC DNL | -1/+2.5 | LSB | | ADC INL | ±2.5 | LSB | | ADC sample rate <sup>(2)</sup> | 831 | Ksps | | ADC sampling time <sup>(2)</sup> | 300 | ns | | ADC internal cap | 10 | pF | | ADC buffer input capacitance | 2 | pF | | ADC input leakage current | 3 | uA | - (1) Outside of given range, the buffer output will become nonlinear. - (2) GPADC itself is controlled by TI firmware running inside the BIST subsystem. For more details please refer to the API calls. # 8.5 Memory Partitioning Options AWRL1432 devices will have a total memory of 1MB. The L3 memory has two memory banks and can be associated with radar cube memory or with the Cortex-M4F RAM. **Table 8-1. Memory Partition Options** | | | Config 1 | Config 2 | Config 3 | |-------------------------------------|--------------------------------------------------------|----------|----------|----------| | Radar data memory* (L3) | Includes data cube, detection matrix, heatmap | 256KB | 384kB | 512KB | | Application<br>(M4F program + data) | Includes drivers,<br>mmWavelink, BIOS (and<br>AUTOSAR) | 768KB | 640KB | 512KB | | Total memory | | 1024KB | 1024KB | 1024KB | Product Folder Links: AWRL1432 The entire RAM is retainable. Additionally, each memory cluster can be independently turned off (if needed). The clusters are defined as below **Table 8-2. Memory Retention Options** | RAM_1 | | | RA | M_2 | RAM_3 | Shared | HWA | |----------------------------------|------------------------|------------|-------|-----------------|------------|--------|-------| | | 256KB | | 128KB | | 128KB | 256KB | 256KB | | | BANK #1 <sup>(1)</sup> | | BAN | BANK #2 BANK #3 | | | | | Cluster #1 Cluster #3 Cluster #4 | | Cluster #2 | Clust | er #5 | Cluster #6 | | | | 64kB | 64KB | 128KB | 16KB | 112KB | 128KB | 256KB | 256KB | <sup>(1)</sup> Retention memories have power switches. These Banks represent memory configurations. ### 8.6 Boot Modes As soon as device reset is de-asserted, the processor of the APPSS starts executing its bootloader from an on-chip ROM memory. The bootloader operates in three basic modes and these are specified on the user hardware (Printed Circuit Board) by configuring what are termed as "Sense on power" (SOP) pins. These pins on the device boundary are scanned by the bootloader firmware and choice of mode for bootloader operation is made. Table 8-3 enumerates the relevant SOP combinations and how these map to bootloader operation. ### **Table 8-3. SOP Combinations** | SOP1 | SOP0 | BOOTLOADER MODE AND OPERATION | |------|------|------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | Flashing Mode Device Bootloader spins in loop to allow flashing of user application (or device firmware patch - Supplied by TI) to the serial flash. | | 0 | 1 | Functional Mode Device Bootloader loads user application from QSPI Serial Flash to internal RAM and switches the control to it. | | 1 | 1 | Debug Mode Bootloader is bypassed and M4F processor is halted. This allows user to connect emulator at a known point. | # 9 Applications, Implementation, and Layout #### **Note** Information in the following Applications section is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. # 9.1 Application Information Application information can be found on AWR Application web page. ### 9.2 Reference Schematic Please check the device product page for latest Hardware design information under Design Kits - typically, at Design and Development Listed for convenience are: Design Files, Schematics, Layouts, and Stack up for PCB - Altium AWRL1432 EVM Design Files - AWRL1432 EVM Schematic Drawing, Assembly Drawing, and Bill of Materials Product Folder Links: AWRL1432 # 10 Device and Documentation Support TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions follow. ### 10.1 Device Nomenclature To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of all microprocessors (MPUs) and support tools. Each device has one of three prefixes: X, P, or null (no prefix) (for example, *AWRL1432*). Texas Instruments recommends two of three possible prefix designators for its support tools: TMDX and TMDS. These prefixes represent evolutionary stages of product development from engineering prototypes (TMDX) through fully qualified production devices and tools (TMDS). Device development evolutionary flow: - **X** Experimental device that is not necessarily representative of the final device's electrical specifications and may not use production assembly flow. - **P** Prototype device that is not necessarily the final silicon die and may not necessarily meet final electrical specifications. **null** Production version of the silicon die that is fully qualified. Support tool development evolutionary flow: **TMDX** Development-support product that has not yet completed Texas Instruments internal qualification testing. **TMDS** Fully-qualified development-support product. X and P devices and TMDX development-support tools are shipped against the following disclaimer: "Developmental product is intended for internal evaluation purposes." Production devices and TMDS development-support tools have been characterized fully, and the quality and reliability of the device have been demonstrated fully. Tl's standard warranty applies. Predictions show that prototype devices (X or P) have a greater failure rate than the standard production devices. Texas Instruments recommends that these devices not be used in any production system because their expected end-use failure rate still is undefined. Only qualified production devices are to be used. TI device nomenclature also includes a suffix with the device family name. This suffix indicates the package type (for example, ABL0161), the temperature range (for example, blank is the default commercial temperature range). Figure 10-1 provides a legend for reading the complete device name for any *AWRL1432*device. For orderable part numbers of *AWRL1432* devices in the ABL0161 package types, see the Package Option Addendum of this document (when available), the TI website (www.ti.com), or contact your TI sales representative. For additional description of the device nomenclature markings on the die, see the AWRL1432 Device Errata .. Figure 10-1. Device Nomenclature #### 10.2 Tools and Software ### Models AWRL1432 BSDL model Boundary scan database of testable input and output pins for IEEE 1149.1 of the specific device. AWRL1432 IBIS model IO buffer information model for the IO buffers of the device. For simulation on a circuit board, see IBIS Open Forum. ### 10.3 Documentation Support To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. The current documentation that describes the peripherals, and other technical collateral follows. #### **Errata** AWRL1432 Device Errata . Describes known advisories, limitations, and cautions on silicon and provides workarounds. ### 10.4 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help—straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 10.5 Trademarks E2E<sup>™</sup> is a trademark of Texas Instruments. Arm® and M4F® are registered trademarks of Arm Limited. Submit Document Feedback All trademarks are the property of their respective owners. # 10.6 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. # 10.7 Glossary | TI Glossary | This glossary lists and explains terms, acronyms, and definitions. | |-------------|---------------------------------------------------------------------| | 11 Globbary | The globally hole and explains terms, deferly his, and definitions. | # 11 Revision History | | nanges from July 1, 2023 to February 26, 2024 (from Revision " (July 2023) to Revision A | | |----|------------------------------------------------------------------------------------------|------| | (F | February 2024)) | Page | | • | Updated the applications in the description section | | | • | Updated the applications and packaging information table in the description section | | | • | Updated CAN Signal Descriptions with BGA pins | 10 | ADVANCE INFORMATION # 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, see the left-hand navigation. Submit Document Feedback # PACKAGING INFORMATION | OPNs | BL | TRAY / TAPE<br>AND REEL | Purpose | |--------------------|------|-------------------------|-------------------------------------------------------------------------------------------------------------------------| | XA1432ADQGAMF | BODY | | Pre-production ES1.1. Low Power, Deep Sleep Enabled | | XA1432BDBAAMF | BODY | | Pre-production ES2.0. ASIL-B targeted. Low Power, Deep Sleep Enabled. Authenticated Boot. | | AWRL1432BDBGAMFRQ1 | BODY | Tape and Reel | Automotive production variant ES2.0. ASIL-B targeted. Low Power, Deep Sleep enabled. High quantity. | | AWRL1432BDBGAMFQ1 | BODY | Tray | Automotive production variant ES2.0. ASIL-B targeted. Low Power, Deep Sleep enabled. Low quantity. | | AWRL1432BDBAAMFRQ1 | BODY | Tape and Reel | Automotive production variant ES2.0. ASIL-B targeted. Low Power, Deep Sleep enabled. Authenticated Boot. High quantity. | | AWRL1432BDBAAMFQ1 | BODY | Tray | Automotive production variant ES2.0. ASIL-B targeted. Low Power, Deep Sleep enabled. Authenticated Boot. High quantity. | Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback **AMF0102A** # **PACKAGE OUTLINE** # FCCSP - 0.97 mm max height FLIP CHIP CHIP SCALE PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing - 2. This drawing is subject to change without notice. - Primary datum C and seating plane are defined by the spherical crowns of the solder balls. Dimension is measured at the maximum solder ball diameter, post reflow, parallel to primary datum C. Submit Document Feedback # **EXAMPLE BOARD LAYOUT** # **AMF0102A** FCCSP - 0.97 mm max height FLIP CHIP CHIP SCALE PACKAGE NOTES: (continued) 5. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For information, see Texas Instruments literature number SPRAA99 (www.ti.com/lit/spraa99). # **EXAMPLE STENCIL DESIGN** # **AMF0102A** FCCSP - 0.97 mm max height FLIP CHIP SCALE PACKAGE NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. Submit Document Feedback www.ti.com 6-Feb-2024 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------|-------------------------------|---------------|--------------|----------------------|---------| | | | | | | | | (6) | | | | | | XA1432ADQGAMF | ACTIVE | FCCSP | AMF | 102 | 1 | TBD | Call TI | Call TI | -40 to 125 | | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated