

SLUSAO5 -OCTOBER 2011

# Fully Integrated Dual-Input Switch-Mode One-Cell Li-Ion Charger with Full USB Compliance and USB-OTG Support

Check for Samples: bq24140

# FEATURES

- High-Efficiency Mini-USB/AC Battery Charger for Single-Cell Li-Ion and Li-Polymer Battery Packs
- Charge Battery and Provide USB-OTG Support at the Same Time
- High-Accuracy Voltage and Current Regulation
  - Input Current Regulation Accuracy: ±5% (100mA, 500mA)
  - Charge Voltage Regulation Accuracy: ±0.5% (25°C), ±1% (0-125°C)
  - Charge Current Regulation Accuracy: ±5%
- Boost Mode Operation for USB OTG:
  - Input Voltage Range (from Battery): 2.3V to 4.5V
  - Output for VBUS: 5.05V/500 mA
- Input Voltage Based Dynamic Power Management Provides Protection Against Current Limited Adapters
- Bad Adaptor Detection and Rejection
- Safety Limit Register for Added Security by Limiting Maximum Charge Voltage and Maximum Charge Current
- 20-V Absolute Maximum Input Voltage Rating
- 9.0-V Maximum Operating Input Voltage
- Charge Faster than Linear Chargers
- Built-in Input Current Sensing and Limiting
- Integrated Power FETs for up to 1.5-A Charge Rate

- Programmable Charge Parameters Through I<sup>2</sup>C Interface (up to 3.4 Mbps):
  - Input Current
  - Fast-Charge/Termination Current
  - Charge Voltage (3.5-4.44V)
  - Safety Timer with Reset Control
  - Safety Timer with Reset Control
  - Termination Enable
- Synchronous Fixed-Frequency PWM Controller Operating at 3 MHz With 0% to 99.5% Duty Cycle
- Automatic High Impedance Mode for Low Power Consumption
- Robust Protection
  - Reverse Leakage Protection Prevents Battery Drainage
  - Thermal Regulation and Protection
  - Input/Output Over Voltage Protection
- Status Output for Charging and Faults
- USB Friendly Boot-Up Sequence
- 2.35 × 2.65 mm 30-pin WCSP Package

# APPLICATIONS

- Mobile Phones and Smart Phones
- MP3 Players
- Handheld Devices





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

TEXAS INSTRUMENTS



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# DESCRIPTION

The bq24140 is a compact, flexible, high-efficiency, USB-friendly switch-mode charge management device for single-cell Li-ion and Li-polymer batteries used in a wide range of portable applications. The charge parameters can be programmed through an I<sup>2</sup>C interface. The IC integrates two synchronous PWM chargers, power MOSFETs, input current sensing, high-accuracy current and voltage regulation, and charge termination, into a small WCSP package.

The IC charges the battery in three phases: conditioning, constant current and constant voltage. The input current is automatically limited to the value set by the host. Charge is terminated based on user-selectable minimum current level. A safety timer with reset control provides a safety backup for I<sup>2</sup>C interface. During normal operation, the IC automatically restarts the charge cycle if the battery voltage falls below an internal threshold and automatically enters sleep mode or high impedance mode when the input supply is removed. The charge status can be reported to the host using the I<sup>2</sup>C interface. During the charging process, the IC monitors its junction temperature (T<sub>J</sub>) and reduces the charge current once T<sub>J</sub> increases to 125°C typical. To support USB OTG device, the IC can provide VBUS (5.05V typical) by boosting the battery voltage. The IC is available in 30-pin WCSP package.

#### **DEVICE INFORMATION**



#### **PIN FUNCTIONS**

| Р     | PIN I/O |     | PIN                                                                                                                                                            |  | PIN |  | DESCRIPTION |
|-------|---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-----|--|-------------|
| NAME  | NO.     | 1/0 | DESCRIPTION                                                                                                                                                    |  |     |  |             |
| BOOT  | A1      | 0   | Boot-strapped capacitor for the high-side MOSFET gate driver. Connect a 100nF ceramic capacitor (voltage rating above 10V) from BOOT pin to SW2 pin.           |  |     |  |             |
| VREF  | A2      | 0   | Internal bias regulator voltage. Connect a 1µF ceramic capacitor from this output to PGND.                                                                     |  |     |  |             |
| VREG  | A3      | 0   | Voltage regulator. 2.5V with 10mA current capability. Connect a 0.1µF ceramic capacitor to ground                                                              |  |     |  |             |
| SDA   | A4      | I/O | I2C interface data. Connect a 10-k $\Omega$ pull-up resistor to 1.8V rail.                                                                                     |  |     |  |             |
| BOOT1 | A5      | 0   | Boot-strapped capacitor for the high-side MOSFET gate driver. Connect a 100nF ceramic capacitor (voltage rating above 10V) from BOOT1 pin to SW1 pin.          |  |     |  |             |
| VIN   | B1 – B2 | Ι   | Charger input voltage. Bypass it with a 1µF ceramic capacitor from VIN to GND.                                                                                 |  |     |  |             |
| SCL   | B3      | Ι   | I <sup>2</sup> C interface clock. Connect a 10-kΩ pull-up resistor to 1.8V rail.                                                                               |  |     |  |             |
| VBUS  | B4 – B5 | I/O | Charger input voltage. Bypass it with a 4.7µF ceramic capacitor from VBUS to GND. This pin also provides the output of the boost converter when in Boost Mode. |  |     |  |             |
| PMID2 | C1 – C2 | 0   | Connection point between reverse blocking FET and high-side switching FET. Bypass it with a minimum of 3.3µF capacitor from PMID2 to GND.                      |  |     |  |             |



#### SLUSAO5 -OCTOBER 2011

#### **PIN FUNCTIONS (continued)**

| PIN   |         |     |                                                                                                                                                                                                                                                                                                                                                      |
|-------|---------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME  | NO.     | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                          |
| SLRST | C3      | I   | Safety limit register control. When SLRST = 0, all the safety limit values are reset to default values, regardless of the write actions to the safety limits registers. When SLRST = 1, the host can program the safety limits register until any write action to other registers locks the programmed safety limits.                                |
| PMID1 | C4 – C5 | 0   | Connection point between reverse blocking FET and high-side switching FET. Bypass it with a minimum of $3.3\mu$ F capacitor from PMID1 to GND.                                                                                                                                                                                                       |
| SW2   | D1 – D2 | 0   | Internal switch to output inductor connection.                                                                                                                                                                                                                                                                                                       |
| DIS   | D3      | I   | Charge disable control pin. DIS=0, charge is enabled. DIS=1, charge is disabled. VIN and VBUS pins are high impedance to PGND. In 15min mode, DIS=1 will reset the 15min timer; while in 32s mode, DIS=1 will NOT reset the 32-second timer.                                                                                                         |
| SW1   | D4 – D5 | 0   | Internal switch to output inductor connection.                                                                                                                                                                                                                                                                                                       |
| GND   | E1 – E5 |     | Ground pins.                                                                                                                                                                                                                                                                                                                                         |
| LED   | F1      | 0   | High side LED driver. Current, on and off times can be programmed through I2C to select different modes.                                                                                                                                                                                                                                             |
| OTG   | F2      | I   | Boost mode enable control and VBUS input current limiting selection pin. When OTG is in active status per the control register, VBUS converter will be forced to operate in boost mode. It has higher priority over I <sup>2</sup> C control and can be disabled through control register. The polarity of OTG active status can also be controlled. |
|       |         |     | At POR, the OTG control register is ignored and the OTG pin is used as the input current limiting selection pin for VBUS converter. When OTG=High, IIN_LIMIT=500mA and when OTG=Low, IIN_LIMIT=100mA.                                                                                                                                                |
| CSIN  | F3      | I   | Charge current-sense input. Battery current is sensed via the voltage drop across an external sense resistor. A $0.1\mu$ F ceramic capacitor to GND is required.                                                                                                                                                                                     |
| VBAT  | F4      | I   | Battery voltage and current sense input. Bypass it with a ceramic capacitor (minimum $0.1\mu$ F) to GND if there are long inductive leads to battery.                                                                                                                                                                                                |
| STAT  | F5      | 0   | Charge status pin. Pull low when charge in progress. Open drain for other conditions. During faults, a 128µS pulse is sent out. STAT pin can be disabled by the EN_STAT bit in control register. STAT can be used to drive a LED or communicate with a host processor.                                                                               |

### **ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>**

over operating free-air temperature range (unless otherwise noted)

|                  |                              |                        |                                                  | VA    | VALUE              |    |  |
|------------------|------------------------------|------------------------|--------------------------------------------------|-------|--------------------|----|--|
|                  |                              |                        |                                                  | MIN   | MAX                |    |  |
|                  | Supply voltaged to GND)      | ge range (with respect | VBUS, VIN                                        | -2    | 20                 | V  |  |
|                  | Input voltage to and GND)    | range (with respect    | SCL, SDA, OTG, CSIN, VREG, VBAT, SLRST, DIS, LED | -0.3  | 7                  | V  |  |
|                  |                              |                        | PMID1, PMID2, STAT                               | -0.3  | 20                 |    |  |
|                  | Output voltag                | ge range (with respect | VREF                                             |       | 6.5                | v  |  |
|                  | to and GND)                  |                        | BOOT, BOOT1                                      | -0.7  | 20                 | v  |  |
|                  |                              |                        | SW1, SW2                                         | -0.7  | 12                 |    |  |
|                  | Voltage diffe                | rence between CSIN a   | nd VBAT inputs (VCSIN -VBAT)                     |       | ±7                 | V  |  |
|                  | Output sink                  |                        | STAT                                             |       | 10                 | mA |  |
|                  | Output curre                 | nt (average)           | SW1, SW2                                         |       | 1.5 <sup>(2)</sup> | Α  |  |
| T <sub>A</sub>   | Operating fre                | e-air temperature rang | e                                                | -30   | +85                | °C |  |
| TJ               | Junction tem                 | perature range         |                                                  | -40   | +125               | °C |  |
| T <sub>stg</sub> | Storage temp                 | perature               |                                                  | -45   | +150               | °C |  |
|                  | Human body model             |                        | at all pins                                      | ±2000 |                    |    |  |
|                  | ESD<br>Rating <sup>(3)</sup> | Machine model          |                                                  | ±1    | 00                 | V  |  |
|                  | Raing                        | Charge device mode     | el                                               | ±t    | 500                |    |  |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. Duty cycle for output current should be less than 50% for 10- year life time when output current is above 1.25A

(2)

(3) The human body model is a 100-pF capacitor discharged through a 1.5-kΩ resistor into each pin.

# SLUSAO5 -OCTOBER 2011 THERMAL INFORMATION

|                  |                                              | bq24140      |       |
|------------------|----------------------------------------------|--------------|-------|
|                  | THERMAL METRIC <sup>(1)</sup>                | WCSP PACKAGE | UNITS |
|                  |                                              | 30 PINS      |       |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance       | 79.5         |       |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance    | 0.3          |       |
| $\theta_{JB}$    | Junction-to-board thermal resistance         | 44.4         | °C/W  |
| Ψ <sub>JT</sub>  | Junction-to-top characterization parameter   | 0.3          | C/VV  |
| Ψ <sub>JB</sub>  | Junction-to-board characterization parameter | 44.4         |       |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | n/a          |       |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

#### **RECOMMENDED OPERATING CONDITIONS**

|      |                                      | MIN | NOM | MAX              | UNIT |
|------|--------------------------------------|-----|-----|------------------|------|
| VBUS | Supply voltage                       | 4.0 |     | 6 <sup>(1)</sup> | V    |
| VIN  | Supply voltage                       | 4.0 |     | 9 <sup>(1)</sup> | V    |
| TJ   | Operating junction temperature range | -40 |     | 125              | °C   |

(1) The inherent switching noise voltage spikes should not exceed the absolute maximum rating on either the BOOT or SW pins. A tight layout minimizes switching noise.

# **ELECTRICAL CHARACTERISTICS**

Circuit of Figure 1,  $V_{BUS}$  = 5V, HZ\_MODE=0, OPA\_MODE=0, CD=0, T<sub>J</sub> = -40°C-125°C and T<sub>J</sub> = 25°C for typical values

|                      | PARAMETER                                                                                   | TEST CONDITIONS                                                                                           | MIN    | TYP | MAX       | UNIT |
|----------------------|---------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|--------|-----|-----------|------|
| INPUT CUF            | RENTS                                                                                       |                                                                                                           |        |     |           |      |
|                      |                                                                                             | VBUS > V <sub>MIN</sub> , PWM switching                                                                   |        | 10  |           |      |
| I <sub>VBUS</sub>    | VBUS supply current for control                                                             | VBUS > V <sub>MIN</sub> , PWM NOT switching                                                               |        |     | 5         | mA   |
|                      |                                                                                             | 0°C < T <sub>J</sub> < 85°C, CD = 1 or HZ_MODE = 1                                                        |        | 33  | 80        | μA   |
|                      |                                                                                             | VIN > V <sub>MIN</sub> , PWM switching                                                                    |        | 10  |           | 0    |
| I <sub>VIN</sub>     | VIN supply current for control                                                              | VIN > V <sub>MIN</sub> , PWM NOT switching                                                                |        |     | 5         | mA   |
| · vin                |                                                                                             | $0^{\circ}C < T_{J} < 85^{\circ}C, \ CD = 1 \ or \ HZ_MODE = 1, \ No \ load \ on \ VREG$                  |        |     | 150       | μA   |
| I <sub>IN_LEAK</sub> | Leakage current from battery to VBUS pin and / or VIN                                       | $0^{\circ}\text{C}$ < T_J < 85^{\circ}\text{C}, V_{VBAT} = 4.2 V, High Impedance mode                     |        |     | 5         | μA   |
|                      | Battery discharge current in high<br>impedance mode, (CSIN, VBAT, SW<br>pins)               | 0°C < T <sub>J</sub> < 85°C, V <sub>VBAT</sub> = 4.2 V, High Impedance mode, SCL,SDA,OTG=0V or 1.8V       |        |     | 23        | μA   |
| VOLTAGE              | REGULATION                                                                                  | •                                                                                                         |        |     |           |      |
| V <sub>OREG</sub>    | Output charge voltage                                                                       | Operating in voltage regulation, programmable                                                             | 3.5    |     | 4.44      | V    |
|                      |                                                                                             | $T_A = 25^{\circ}C$                                                                                       | -0.5%  |     | 0.5%      |      |
|                      | Voltage regulation accuracy                                                                 | Over recommended operating temperature                                                                    | -0.75% |     | 0.75<br>% |      |
|                      |                                                                                             | 4.1 V – 4.35 V range, over recommended operating temperature                                              | -0.6%  |     | 0.4%      |      |
| CURRENT              | REGULATION -FAST CHARGE                                                                     |                                                                                                           |        |     | ·         |      |
|                      |                                                                                             | VIN, $V_{LOWV} \le V_{VBAT} < V_{OREG}$ , VIN > VSLP,<br>RSNS = 68 m $\Omega$ , LOW_CHG=0, Programmable   | 550    |     | 1550      |      |
| I <sub>OCHARGE</sub> | Output charge current                                                                       | VBUS, $V_{LOWV} \le V_{VBAT} < V_{OREG}$ , VBUS > VSLP,<br>RSNS = 68 m $\Omega$ LOW_CHG = 0, Programmable | 550    |     | 1250      | mA   |
|                      |                                                                                             | $V_{LOWV} \le V_{VBAT} < V_{OREG}$ , VBUS > VSLP,<br>RSNS=68 m $\Omega$ LOW_CHG=1                         |        | 325 | 350       |      |
|                      | Regulation accuracy for charge current across RSNS, $V_{IREG} = I_{OCHARGE} \times R_{SNS}$ | $37.4 \text{ mV} \le \text{V}_{\text{IREG}}$                                                              | -3%    |     | 3%        |      |
| WEAK BAT             | ITERY DETECTION                                                                             |                                                                                                           |        |     |           |      |
| V <sub>LOWV</sub>    | Weak battery voltage threshold                                                              | Programmable                                                                                              | 3.4    |     | 3.7       | V    |
|                      | Weak battery voltage accuracy                                                               |                                                                                                           | -5%    |     | 5%        |      |

Texas Instruments

www.ti.com

#### SLUSAO5 -OCTOBER 2011

# **ELECTRICAL CHARACTERISTICS (continued)**

Circuit of Figure 1,  $V_{BUS}$  = 5V, HZ\_MODE=0, OPA\_MODE=0, CD=0,  $T_J$  = -40°C-125°C and  $T_J$  = 25°C for typical values

|                      | PARAMETER                                                                                                                                | TEST CONDITIONS                                                                       |                                                 | MIN    | TYP  | MAX       | UNIT |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-------------------------------------------------|--------|------|-----------|------|
|                      | Deglitch time for weak battery threshold                                                                                                 | Rising voltage, 2-mV over drive, t <sub>RISE</sub> = 10                               | 0 ns                                            |        | 30   |           | ms   |
|                      | Hysteresis for V <sub>LOWV</sub>                                                                                                         | Battery voltage falling                                                               |                                                 |        | 100  |           | mV   |
| -                    | and OTG PIN LOGIC LEVEL                                                                                                                  |                                                                                       |                                                 |        |      |           |      |
| V <sub>IL</sub>      | Input low threshold level                                                                                                                |                                                                                       |                                                 |        |      | 0.4       | V    |
| V <sub>IH</sub>      | Input high threshold level                                                                                                               |                                                                                       |                                                 | 1.3    |      |           | V    |
| CHARGE T             | ERMINATION DETECTION                                                                                                                     |                                                                                       |                                                 | 1      |      | r         |      |
| TERM                 | Termination charge current                                                                                                               | $V_{VBAT}$ > $V_{OREG}\text{-}V_{RCH}$ , $V_{BUS}$ > $V_{SLP},R_{SNS}$ = Programmable | 68 mΩ,                                          | 50     |      | 400       | mA   |
|                      | Deglitch time for charge termination                                                                                                     | Both rising and falling, 2-mV overdrive, $\mathrm{t}_{\mathrm{RIS}}$                  | <sub>SE</sub> , t <sub>FALL</sub> = 100 ns      |        | 30   |           | ms   |
|                      |                                                                                                                                          | $3.4 \text{ mV} \le \text{V}_{\text{IREG_TERM}} \le 6.8 \text{mV}$                    |                                                 | -35%   |      | 35%       |      |
|                      | Regulation accuracy for termination<br>current across R <sub>SNS</sub> V <sub>IREG_TERM</sub> = I <sub>OTERM</sub><br>× R <sub>SNS</sub> | $6.8 \text{ mV} < \text{V}_{\text{IREG}_{\text{TERM}}} \le 13.6 \text{ mV}$           |                                                 | -12.5% |      | 12.5<br>% |      |
|                      | 511-5                                                                                                                                    | $13.6 \text{mV} < \text{V}_{\text{IREG}_{\text{TERM}}} \leq 30 \text{ mV}$            |                                                 | -6%    |      | 6%        |      |
| BAD ADAP             | TOR DETECTION                                                                                                                            |                                                                                       |                                                 |        |      |           |      |
| V <sub>IN(MIN)</sub> | Input voltage lower limit                                                                                                                | Bad adaptor detection                                                                 |                                                 | 3.7    | 3.8  | 4.0       | V    |
|                      | Deglitch time for VBUS rising above V <sub>IN(MIN)</sub>                                                                                 | Rising voltage, 2-mV overdrive, t <sub>RISE</sub> = 100                               | ) ns                                            |        | 30   |           | ms   |
|                      | Hysteresis for V <sub>IN(MIN)</sub>                                                                                                      | Input voltage rising                                                                  |                                                 | 100    |      | 200       | mV   |
| SHORT                | Current source to GND                                                                                                                    | During bad adaptor detection                                                          |                                                 | 20     | 30   | 40        | mA   |
| T <sub>INT</sub>     | Detection interval                                                                                                                       | Input power source detection                                                          |                                                 |        | 2    |           | S    |
| NPUT BAS             | ED DYNAMIC POWER MANAGEMENT                                                                                                              |                                                                                       |                                                 |        |      |           |      |
| / <sub>IN_LOW</sub>  | The threshold when input based DPM loop kicks in                                                                                         | Charge mode, programmable                                                             |                                                 | 4.2    |      | 4.76      | V    |
|                      | DPM loop kick-in threshold tolerance                                                                                                     |                                                                                       |                                                 | -2%    |      | +2%       |      |
| NPUT CUR             | RENT LIMITING                                                                                                                            | •                                                                                     |                                                 |        |      |           |      |
|                      |                                                                                                                                          | 1. 100m1                                                                              | $T_{\rm J} = 0^{\circ}\rm C - 125^{\circ}\rm C$ | 88     | 93   | 98        |      |
|                      | Innut ourroat limit                                                                                                                      | I <sub>IN</sub> = 100mA                                                               | $T_{\rm J} = -40^{\circ}C - 125^{\circ}C$       | 86     | 93   | 98        | mA   |
| IN_LIMIT             | Input current limit                                                                                                                      | I <sub>IN</sub> = 500mA                                                               | T <sub>J</sub> = 0°C–125°C                      | 450    | 475  | 500       |      |
|                      |                                                                                                                                          | $T_{\rm J} = -40^{\circ}\text{C} - 125^{\circ}\text{C}$                               | $T_{J} = -40^{\circ}C - 125^{\circ}C$           | 440    | 475  | 500       | mA   |
| VREF BIAS            | REGULATOR                                                                                                                                |                                                                                       |                                                 |        |      |           |      |
| / <sub>REF</sub>     | Internal bias regulator voltage                                                                                                          | $V_{IN} > V_{REF}$ , $I_{VREF} = 1$ mA, $C_{VREF} = 1 \ \mu F$                        |                                                 | 5.5    |      | 6.5       | V    |
|                      | V <sub>REF</sub> output short current limit                                                                                              |                                                                                       |                                                 |        | 30   |           | mA   |
| BATTERY F            | RECHARGE THRESHOLD                                                                                                                       |                                                                                       |                                                 |        |      |           |      |
| V <sub>RCH</sub>     | Recharge threshold voltage                                                                                                               | Below V <sub>OREG</sub>                                                               |                                                 | 90     | 120  | 160       | mV   |
|                      | Deglitch time                                                                                                                            | $V_{\text{VBAT}}$ decreasing below threshold, $t_{\text{FALL}}$ = overdrive           | 100 ns, 10-mV                                   |        | 130  |           | ms   |
| STAT OUT             | PUT                                                                                                                                      |                                                                                       |                                                 |        |      |           |      |
| V <sub>OL</sub>      | Low-level output saturation voltage,<br>STAT pin                                                                                         | I <sub>O</sub> = 10 mA, sink current                                                  |                                                 |        |      | 0.55      | V    |
|                      | High-level leakage current for STAT                                                                                                      | Voltage on STAT pin is 5V                                                             |                                                 |        |      | 1         | μA   |
|                      | UT                                                                                                                                       | ·                                                                                     |                                                 | ·      |      |           |      |
| V <sub>LED_MIN</sub> | Minimum LED operating voltage                                                                                                            |                                                                                       |                                                 | 2.5    |      |           | V    |
|                      |                                                                                                                                          | ILED1 = L, ILED0 = L                                                                  |                                                 |        | 0    |           |      |
|                      |                                                                                                                                          | ILED1 = L, ILED0 = H                                                                  |                                                 |        | 1.35 |           |      |
| LED                  | LED current, programmable                                                                                                                | ILED1 = H, ILED0 = L<br>ILED1 = H, ILED0 = H                                          |                                                 |        | 2.7  |           | mA   |
|                      |                                                                                                                                          |                                                                                       |                                                 |        | 5.4  |           |      |
|                      | LED current accuracy                                                                                                                     |                                                                                       |                                                 | -20%   |      | +20%      |      |
| V <sub>DO</sub>      | Drop-out voltage of LED                                                                                                                  | VBAT = 2.5 V                                                                          |                                                 |        | 100  | 200       | mV   |
|                      | Turn on time for current source<br>(10%–90%)                                                                                             |                                                                                       |                                                 |        | 100  |           | μs   |
| T <sub>ON</sub>      | (10/0-90/0)                                                                                                                              |                                                                                       |                                                 |        |      |           |      |

Copyright © 2011, Texas Instruments Incorporated

#### SLUSAO5 -OCTOBER 2011

# **ELECTRICAL CHARACTERISTICS (continued)**

|                       | PARAMETER                                                                            | TEST CONDITIONS                                                                                       | MIN  | TYP   | MAX  | UNIT              |
|-----------------------|--------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|------|-------|------|-------------------|
| V <sub>OL</sub>       | Output low threshold level                                                           | I <sub>O</sub> = 10 mA, sink current                                                                  |      | 0.4   |      | V                 |
| V <sub>IL</sub>       | Input low threshold level                                                            | V <sub>(pull-up)</sub> = 1.8 V, SDA and SCL                                                           |      | 0.4   |      | V                 |
| VIH                   | Input high threshold level                                                           | $V_{(pull-up)} = 1.8 \text{ V}, \text{SDA and SCL}$                                                   | 1.2  |       |      | V                 |
| I <sub>(bias)</sub>   | Input bias current                                                                   | $V_{(pull-up)} = 1.8 \text{ V}, \text{SDA and SCL}$                                                   |      | 1     |      | μA                |
| f <sub>SCL</sub>      | SCL clock frequency                                                                  | (poin op)                                                                                             |      | 3.4   |      | MHz               |
|                       | DETECTION                                                                            |                                                                                                       |      |       |      |                   |
| IDETECT               | Battery detection current before charge done (sink current) <sup>(1)</sup>           | Begins after termination detected                                                                     | -0.5 |       |      | mA                |
| t <sub>DETECT</sub>   | Battery detection time                                                               |                                                                                                       | 262  |       |      | ms                |
| t <sub>DETECT2</sub>  | Battery detection time after linear charge is complete and PWM starts                |                                                                                                       | 262  |       |      | ms                |
| SLEEP CO              | MPARATOR                                                                             |                                                                                                       |      |       |      |                   |
| V <sub>SLP</sub>      | Sleep-mode entry threshold, $V_{BUS}\mbox{-}V_{VBAT}$ or $V_{IN}\mbox{-}V_{VBAT}$    | 2.3 V $\leq$ V <sub>VBAT</sub> $\leq$ V <sub>OREG</sub> , V <sub>BUS</sub> or V <sub>IN</sub> falling | 0    | 40    | 100  | mV                |
| V <sub>SLP-EXIT</sub> | Sleep-mode exit hysteresis                                                           | $2.3 \text{ V} \le \text{V}_{\text{VBAT}} \le \text{V}_{\text{OREG}}$                                 | 70   | 110   | 200  | mV                |
|                       | Deglitch time for $V_{BUS}$ or $V_{IN}$ rising above $V_{SLP}$ + $V_{SLP}$ _EXIT     | Rising voltage, 2-mV over drive, t <sub>RISE</sub> = 100 ns                                           |      | 30    |      | ms                |
| UNDER-VO              | LTAGE LOCKOUT (UVLO)                                                                 |                                                                                                       |      |       |      |                   |
| V <sub>UVLO</sub>     | IC active threshold voltage                                                          | $V_{\text{BUS}}$ or $V_{\text{IN}}$ rising                                                            | 3.05 | 3.3   | 3.65 | V                 |
| V <sub>UV_HYS</sub>   | IC active hysteresis                                                                 | $V_{BUS}$ or $V_{IN}$ falling from above $V_{UVLO}$                                                   | 90   | 100   |      | mV                |
| PWM                   |                                                                                      | • • • • • • • • • • • • • • • • • • •                                                                 |      |       |      |                   |
| V <sub>BOOT</sub>     | Voltage from BOOT1 pin to SW1 pin, or<br>Voltage from BOOT2<br>pin to SW2 pin        |                                                                                                       |      |       | 6.5  | V                 |
| R <sub>ON_Q1</sub>    | Internal top reverse blocking MOSFET on-resistance                                   | $I_{IN\_LIMIT}$ = 500 mA, Measured from V <sub>IN</sub> to PMID2                                      |      | 100   | 150  | mΩ                |
| R <sub>ON_Q2</sub>    | Internal top N-channel Switching<br>MOSFET on-resistance                             | Measured from PMID2 to SW2, $V_{BOOT2} - V_{SW2} = 4 V$                                               |      | 120   | 200  | mΩ                |
| R <sub>ON_Q3</sub>    | Internal bottom N-channel MOSFET<br>on-resistance                                    | Measured from SW2 to GND                                                                              |      | 110   | 200  | mΩ                |
| R <sub>ON_Q4</sub>    | Internal top reverse blocking MOSFET<br>on-resistance                                | $I_{IN\_LIMIT}$ = 500 mA, Measured from V <sub>BUS</sub> to PMID1                                     |      | 100   | 150  | mΩ                |
| R <sub>ON_Q5</sub>    | Internal top N-channel Switching<br>MOSFET on-resistance                             | Measured from PMID1 to SW1, $V_{\text{BOOT1}} - V_{\text{SW1}}$ = 4 V                                 |      | 120   | 200  | mΩ                |
| R <sub>ON_Q6</sub>    | Internal bottom N-channel MOSFET<br>on-resistance                                    | Measured from SW1 to GND                                                                              |      | 110   | 200  | mΩ                |
| f <sub>osc</sub>      | Oscillator frequency                                                                 |                                                                                                       |      | 3.0   |      | MHz               |
|                       | Frequency accuracy                                                                   |                                                                                                       | -10% |       | 10%  |                   |
| D <sub>MAX</sub>      | Maximum duty cycle                                                                   |                                                                                                       |      | 99.5% |      |                   |
| D <sub>MIN</sub>      | Minimum duty cycle                                                                   |                                                                                                       | 0    |       |      |                   |
|                       | Synchronous mode to non-synchronous mode transition current threshold <sup>(2)</sup> | Low-side MOSFET cycle-by-cycle current sensing                                                        |      | 100   |      | mA                |
| CHARGE N              | IODE PROTECTION                                                                      |                                                                                                       |      |       |      |                   |
| V <sub>OVP-VIN</sub>  | Input OVP for VIN                                                                    | Rising edge                                                                                           | 9.6  | 9.8   | 10.0 | V                 |
|                       | V <sub>OVP VIN</sub> hysteresis                                                      |                                                                                                       |      | 140   |      | mV                |
| V <sub>OVP-VBUS</sub> | Input OVP for VBUS                                                                   | Rising edge                                                                                           | 6.3  | 6.5   | 6.7  | V                 |
|                       | VOVP VBUS hysteresis                                                                 |                                                                                                       |      | 170   |      | mV                |
| V <sub>OVP</sub>      | Output OVP threshold voltage                                                         | $V_{\text{VBAT}}$ threshold over $V_{\text{OREG}}$ to turn off charger during charge                  | 110  | 117   | 121  | %V <sub>ORE</sub> |
|                       | VOVP hysteresis                                                                      | Lower limit for $V_{\text{VBAT}}$ falling from above $V_{\text{OVP}}$                                 |      | 11    |      | %V <sub>ORI</sub> |
| I <sub>LIMIT</sub>    | Cycle-by-cycle current limit for charge                                              | Charge mode operation                                                                                 | 1.8  | 2.4   | 3.0  | А                 |
| V <sub>SHORT</sub>    | Trickle to fast charge threshold                                                     | V <sub>VBAT</sub> rising                                                                              | 2.0  | 2.1   | 2.2  | V                 |
|                       | V <sub>SHORT</sub> hysteresis                                                        |                                                                                                       |      | 100   |      | mV                |
| ISHORT                | Trickle charge charging current                                                      | V <sub>VBAT</sub> ≤ V <sub>SHORT</sub>                                                                | 20   | 30    | 40   | mA                |

Negative charge current means the charge current flows from the battery to charger (discharging battery).
 Bottom N-channel MOSFET always turns on for ~60 ns and then turns off if current is too low.



#### SLUSAO5 -OCTOBER 2011

# ELECTRICAL CHARACTERISTICS (continued)

Circuit of Figure 1,  $V_{BUS}$  = 5V, HZ\_MODE=0, OPA\_MODE=0, CD=0, T<sub>J</sub> = -40°C-125°C and T<sub>J</sub> = 25°C for typical values

| PARAMETER              |                                                                          | TEST CONDITIONS                                                                | MIN  | TYP  | MAX  | UNIT   |
|------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------------|------|------|------|--------|
| BOOST MOI              | DE OPERATION FOR V <sub>BUS</sub> (OPA_MODE=1)                           | , HZ_MODE=0, VBUS input only)                                                  |      |      |      |        |
| V <sub>BUS_BOOST</sub> | Boost output voltage (to VBUS pin)                                       | 2.5 V < V <sub>VBAT</sub> < 4.5 V                                              |      | 5.05 |      | V      |
|                        | Boost output voltage accuracy                                            | Including line and load regulation                                             | -3%  |      | +3%  |        |
| I <sub>BOOST</sub>     | Maximum output current for boost                                         | V <sub>BUS</sub> = 5.05 V, 2.5 V < V <sub>VBAT</sub> < 4.5 V                   | 650  |      |      | mA     |
| I <sub>BLIMIT</sub>    | Cycle by cycle current limit for boost                                   | V <sub>BUS</sub> = 5.05 V, 2.5 V < V <sub>VBAT</sub> < 4.5 V                   |      | 1.0  |      | А      |
| VBUSOVP                | Over voltage protection threshold for<br>boost (VBUS pin)                | Threshold over $V_{\mbox{\scriptsize BUS}}$ to turn off converter during boost | 5.8  | 6.0  | 6.2  | V      |
|                        | V <sub>BUSOVP</sub> hysteresis                                           | V <sub>BUS</sub> falling from above V <sub>BUSOVP</sub>                        |      | 162  |      | mV     |
| V <sub>BATMAX</sub>    | Maximum battery voltage for boost (VBAT pin)                             | V <sub>VBAT</sub> rising edge during boost                                     | 4.65 | 4.75 | 4.85 | V      |
|                        | V <sub>BATMAX</sub> hysteresis                                           | $V_{\text{VBAT}}$ falling from above $V_{\text{BATMAX}}$                       |      | 70   |      | mV     |
| .,                     | Minimum battery voltage for boost (VBAT                                  | During boosting                                                                |      |      |      | V      |
| V <sub>BATMIN</sub>    | pin)                                                                     | Before boost starts                                                            |      | 2.8  | 2.97 | v      |
|                        | Boost output resistance at<br>high-impedance mode (From VBUS to<br>PGND) | CD = 1 or HZ_MODE = 1                                                          | 500  |      |      | kΩ     |
| ICC_BOOS<br>T          | Operation quiescent current in boost mode                                | No load at VBUS, power save mode, $V_{VBAT}$ = 4 V, boosting                   |      | 650  |      | μA     |
| PROTECTIO              | N                                                                        |                                                                                |      |      |      |        |
| T <sub>SHTDWN</sub>    | Thermal trip                                                             |                                                                                |      | 165  |      | °C     |
|                        | Thermal hysteresis                                                       |                                                                                |      | 10   |      | °C     |
| T <sub>CF</sub>        | Thermal regulation threshold                                             | Charge current begins to taper down                                            |      | 120  |      | °C     |
| T <sub>32S</sub>       | Time constant for the 32-second timer                                    | 32 second mode                                                                 | 15   | 32   |      | S      |
| T <sub>15M</sub>       | Time constant for the 15-minute timer                                    | 15 minute mode                                                                 | 12   |      | 15   | Minute |
| VREG                   |                                                                          |                                                                                |      |      |      |        |
| V <sub>REG</sub>       | VREG Regulator                                                           | $I_{LOAD}$ = 1mA, CREG = 0.1µF, VIN > V <sub>UVLO</sub>                        | 2.34 | 2.6  | 2.86 | V      |
| ILIM VREG              | Current limit VREG                                                       | VREG = 0V                                                                      | 10   |      |      | mA     |

# SLUSAO5 -OCTOBER 2011

# **TYPICAL APPLICATION CIRCUITS**

 $V_{IN}$ =5V or  $V_{BUS}$ =5V,  $I_{CHARGE}$  = 1550mA,  $V_{BAT}$  = 3.5--4.44V (Adjustable), Safety Timer = 15 minutes or 32 seconds



Figure 1. I<sup>2</sup>C Controlled 1-Cell USB and AC or Wireless Power Charger Application Circuit



SLUSAO5 -OCTOBER 2011

 $V_{IN}$ =5V or  $V_{BUS}$ =5V,  $I_{CHARGE}$  = 1550mA,  $V_{BAT}$  = 3.5--4.44V (Adjustable), Safety Timer = 15 minutes or 32 seconds **BLOCK DIAGRAM** 







www.ti.com



**TYPICAL PERFORMANCE CHARACTERISTICS** 

Figure 3. VBUS to VIN Charging – Default Mode C1:VIN, CH2: IVBUS, CH3: IVIN, CH4: VBUS



Figure 4. VIN Charging and removed, switch to VBUS – Default Mode C1:VIN, CH2: IVBUS, CH3: IVIN, CH4: VBUS



SLUSAO5 -OCTOBER 2011



Figure 5. VBUS Dynamic Power Management (DPM) - C1:VIN, CH2: IVBUS, CH3: VBUS, CH4: STAT



Figure 6. VBUS Dynamic Power Management (DPM) - CH1:VIN, CH2: STAT, CH3: VBAT, CH4: IVIN







Figure 8. VBUS Efficiency versus Charge Current



SLUSAO5 -OCTOBER 2011



Figure 10. VIN Efficiency versus Charge Current



www.ti.com



Figure 11. Charge Current Response – 550mA to 1.55A CH1: VIN, CH2: VBAT, CH3: IBAT, CH4: IVIN



Figure 12. Input Current Regulation Response – 100mA to No Limit CH1: VIN, CH2: VBAT, CH3: IBAT, CH4: IVIN



SLUSAO5 -OCTOBER 2011



Figure 14. VBUS OTG in PFM Mode



TEXAS INSTRUMENTS

www.ti.com



Figure 15. VBUS OTG Efficiency

# DETAILED FUNCTIONAL DESCRIPTION

The bq24140 is a highly integrated dual input switch-mode battery charger with USB-OTG support. Due to the switch-mode architecture, it provides the capability of charging the battery faster than traditional linear chargers in the event that the power source is current limited, such as USB ports. In addition to the reduced charge time, higher efficiencies reduce the power losses through the charger and allows for better thermal management of the end product.

The bq24140 integrates a dual input 3MHz synchronous switching charger that targets space limited portable applications powered by a single cell Li based battery pack. In addition to charge the battery, the bq24140 provides support for simultaneously boosting the battery voltage back to the USB input for USB-OTG support.

The bq24140 has two operation modes: default mode and host-control mode. In default mode, the charger will start a charge cycle with the default parameters and wait for an I2C write to the IC before entering host-mode. In host-control mode, the charger will switch to a 32s watchdog timer and the charge parameters will follow the information set on the registers.

The bq24140 provides three ways of configuring the charger, charge mode, boost mode and high impedance mode. These 3 configuration allows for multiple possible settings of the charge systems, including charging the battery and providing power to an accessory. The high impedance mode reduces the quiescent current from the device, effectively reducing the power consumption when the portable device is in standby mode. Integrated control loops ensure smooth transitions between the different operating modes.

### PWM Buck Charger

The IC provides an integrated, fixed 3 MHz frequency voltage-mode controller to regulate charge current or voltage. This type of controller is used to improve line transient response, thereby, simplifying the compensation network used for both continuous and discontinuous current conduction operation. The voltage and current loops are internally compensated using a Type-III compensation scheme that provides enough phase margin for stable operation, allowing the use of small ceramic capacitors with very low ESR. The device operates between 0% to 99.5% duty cycles.

The IC has back to back common-drain N-channel FETs at the high side and one N-channel FET at low side for both VIN and VBUS inputs. The input N-FETs (Q1, Q4) prevents battery discharge when VIN and/or VBUS is lower than VBAT. The second high-side N-FET (Q2, Q5) are the switching FETs. A charge pump circuit is used to provide gate drive for Q1 and Q4, while a bootstrap circuit with an external bootstrap capacitor is used to supply the gate drive voltage for Q2 and Q5.



#### SLUSAO5 -OCTOBER 2011

Cycle-by-cycle current limit is sensed through FETs Q4 and Q5 for the high side current limit and through Q3 and Q6 for the low side current limit. The high side current limit threshold is set to a nominal 2.4-A peak current. The low-side current limit decides if the PWM Controller will operate in synchronous or non-synchronous mode. This threshold is set to 100mA and it turns off the low-side N-channel FETs (Q3 and/or Q6) before the current reverses, preventing the battery from discharging. Synchronous operation is used when the current of the low-side FET is greater than 100mA to minimize power losses.

If the battery voltage is below the  $V(_{SHORT})$  threshold, the bq24140 applies the short circuit current,  $I(_{SHORT})$ , to the battery. The purpose of this current is to close an open protector on the battery pack. Once the battery voltage rises above  $V_{SHORT}$ , the bq24140 ramps us the charge current to the programmed  $I_{CHARGE}$  value. If the programmed charge current requires an input current that is higher than the programmed  $I_{IN\_LIMIT}$  value, then the bq24140 will regulate the input current and the charge current will be limited by the input current loop. The slew rate for fast charge current is controlled to minimize the current and voltage over-shoot during transient. Both the input current limit,  $I_{IN\_LIMIT}$ , and fast charge current,  $I_{CHARGE}$ , can be set by the host. Once the battery voltage reaches the programmed regulation voltage,  $V_{OREG}$ , the charge current is tapered down. (See Figure 16 and Figure 17.



Figure 16. Typical Charging Profile for No Input Current Limit



www.ti.com



Figure 17. Typical Charging Profile With Input Current Limit

The voltage regulation feedback occurs by monitoring the battery-pack voltage between the VBAT and GND pins. The regulation voltage is adjustable (3.5V to 4.44V) and is programmed through I<sup>2</sup>C interface. The IC monitors the charging current during the voltage regulation phase. When the termination is enabled, once the termination threshold,  $I_{TERM}$ , is detected and the battery voltage is above the recharge threshold, the IC terminates charge. The termination current level is programmable. To disable the charge current termination, the host can set the charge termination bit (TE) of charge control register to 0, refer to I<sup>2</sup>C section for detail.

A new charge cycle is initiated when one of the following conditions is detected:

- The battery voltage falls below the  $V_{(OREG)} V_{(RCH)}$  threshold.
- VBUS or VIN Power-on reset (POR), if battery voltage is below the V<sub>(LOWV)</sub> threshold.
- CE bit toggle or RESET bit is set (Host controlled)

Figure 18 shows an operational flow chart of the bq24140 in charge mode.



SLUSAO5 -OCTOBER 2011



#### Figure 18. Operational Flowchart

### **POWER UP**

When a power source is first connected to the bq24140, the IC will go to default mode for 15 minutes. In default mode, the bq24140 is configured with safe charging parameters for charge current, charge voltage and input current. Once a write event is done to the bq24140 through I<sup>2</sup>C, the device enters host mode and the device will then follow the parameters as they are written by the host.

Copyright © 2011, Texas Instruments Incorporated



During initial power up in default mode, the device will look at the battery voltage. If the battery voltage is less than the  $V_{LOWV}$ , the device will charge the battery with a default charge current of 325mA and a default battery charge voltage of 3.54V. The input current limit value depends on which power source was used. In the case the bq24140 is powered up from the VIN source, the input current limit is set to 500mA. If the device is powered up from the VBUS source, the input current limit depends on the status of the OTG pin. If the OTG pin is low, the input current limit is set to 100mA. If the OTG pin is high, the input current limit is set to 500mA.

### **INPUT POWER SOURCE PRIORITY**

When two power supplies are detected in default mode, the bq24140 will default to VIN operation and the VBUS input will go to high impedance. There is a blanking time between switching from one power source to the other power source of 10ms ( $t_{HANDOFF}$ ). The state diagram below describes the operation (Figure 19).



#### Figure 19. Input power source selection in default mode

In the case where the bq24140 is in host mode, power priority will be dictated by the Host by setting one input to high impedance and activating the other input using the HZ\_MODE bit of the control register.



bq24140

#### www.ti.com

#### **BAD ADAPTOR DETECTION**

At POR of VBUS or VIN, the IC performs the bad adaptor detection by applying a current sink of 30mA to the valid power pin. If the power pin is higher than VIN(MIN) for 30ms, the adaptor is good and the charge process begins. Otherwise, if the power pin drops below VIN(MIN), a bad adaptor is detected. Once a bad adaptor is detected, the IC disables the current sink, sends a send fault pulse in FAULT pin and sets the bad adaptor flag (B2-B0=011 for Register 0x00). After a delay of  $T_{INT}$ , the IC repeats the adaptor detection process, as shown in the flowchart below:



Figure 20. Bad Adaptor Detection

#### **BATTERY DETECTION**

#### Battery detection during charging

During normal charging process with host control, once the voltage at the VBAT pin is above the battery recharge threshold,  $V_{OREG}-V_{RCH}$ , and the termination charge current is detected, the IC turns off the PWM charge and enables a discharge current,  $I_{DETECT}$ , for a period of  $t_{DETECT}$ , then checks the battery voltage. If the battery voltage is still above recharge threshold, the IC concludes that the battery is present and charge is completed. On the other hand, if the battery voltage is below battery recharge threshold, the IC concludes that the battery was removed. Under this condition, the charge parameters (such as input current limit) are reset to the default values and charge resumes after a delay of  $t_{INT}$ . This function ensures that the charge parameters are reset whenever the battery is replaced.

Copyright © 2011, Texas Instruments Incorporated



www.ti.com

#### Battery detection during power-up

The bq24140 also has a unique battery detection scheme during the start up of the charger. At power up, if the timer is in 15-minute mode, bq24140 will start a 262ms timer when exiting from short circuit mode to PWM charge mode. If the battery voltage is charged to recharge threshold ( $V_{OREG}-V_{RCH}$ ) and the 262ms timer has not expired yet, or battery voltage is above output OVP threshold during short-circuit mode, bq24140 will consider the battery is not present; then stop charging and go to high impedance mode immediately. However, if the 262ms timer has expired before the recharge threshold is reached, the charging process will continue as normal.

#### HIGH-SIDE LED DRIVER

The LED pin is a high-side LED driver. This LED function needs to run from the battery and the expected output current can be programmed through I<sup>2</sup>C. There are 2 bits for programming the output current from the LED pin. In addition, there is extra programmability for the LED function. Since there is only one LED driver used by both the VIN and VBUS charger cores, there is only one LED register that can be accessed through the addresses 6AH and 6BH. When one of the two addresses is written, the settings for both cores will be set. Refer to the Register Description Section for details on the LED programmable timings and current options.

#### **BOOST CONVERTER OPERATION**

The bq24140 support USB-OTG for the VBUS pin when OTG mode is enabled. In this configuration, the battery voltage is boosted to 5.05V (±3%). The maximum output current for the boost converted is increased to 650mA minimum current.

#### Boost Start Up

To prevent the inductor saturation and limit the inrush current, a soft-start control is applied during the boost start up.

#### PFM Mode at Light Load

In boost mode, the IC operates in pulse skipping mode (PFM mode) to reduce the power loss and improve the converter efficiency at light load condition. During boosting, the PWM converter is turned off if the inductor current falls below than 200mA. The PWM is turned back on only when the voltage at PMID pin drops to 99.5% of the typical rated output voltage. A unique pre-set circuit is used to make the smooth transition between PWM and PFM mode.

#### Safety Timer in Boost Mode

At the beginning of boost operation, the IC starts a 32-second timer that is reset by the host using the I<sup>2</sup>C interface. Writing "1" to reset bit of TMR\_RST in control register will reset the 32-second timer and TMR\_RST is automatically set to "0" after the 32-second timer is reset. Once the 32-second timer expires, the IC turns off the boost converter, enunciates the fault pulse from the STAT pin and sets fault status bits in the status register. The fault condition is cleared by POR or host control.

#### Charge Status Output, STAT Pin

The STAT pin is used to indicate operation conditions for bq24140. STAT is pulled low during charging when EN\_STAT bit in control register (00H) is set to "1". Under other conditions, STAT pin behaves as a high impedance (open-drain) output. Under fault conditions, a 128-µs pulse will be sent out to notify the host. The status of STAT pin at different operation conditions is summarized in Table 1. The STAT pin can be used to drive an LED or communicate to the host processor.

| CHARGE STATE                                                                              | STAT                                      |
|-------------------------------------------------------------------------------------------|-------------------------------------------|
| Charge in progress and EN_STAT = 1                                                        | Low                                       |
| Other normal conditions                                                                   | Open-Drain                                |
| Charge mode faults and input not in HiZ                                                   | 128 µs pulse, then open-drain             |
| Boost mode faults and input not in HiZ                                                    | 128 µs pulse, then open-drain             |
| VIN Present bit change (H $\rightarrow$ L or L $\rightarrow$ H) regardless of HiZ status  | 128 µs pulse, then normal per above cases |
| VBUS Present bit change (H $\rightarrow$ L or L $\rightarrow$ H) regardless of HiZ status | 128 µs pulse, then normal per above cases |

#### Table 1. STAT Pin Summary



SLUSAO5 -OCTOBER 2011

#### SLRST Pin

When SLRST=0, the bq24140 will reset all the safety limits to default values, regardless of the write actions to safety limits registers (06H). When SLRST=1, the bg24140 can program the safety limit register until any write action to other registers locks the programmed safety limits.

#### **VREG LDO**

The bg24140 includes a 2.6V LDO that can be used as an indication of the VIN input being connected. This LDO is active all the time when there is a power source connected to the VIN input. The current limit on the LDO quarantees up to 10mA.

#### SERIAL INTERFACE DESCRIPTION

I<sup>2</sup>C is a 2-wire serial interface developed by Philips Semiconductor (see I<sup>2</sup>C-Bus Specification, Version 2.1, January 2000). The bus consists of a data line (SDA) and a clock line (SCL) with pull-up structures. When the bus is idle, both SDA and SCL lines are pulled high. All the I<sup>2</sup>C compatible devices connect to the I2C bus through open drain I/O pins, SDA and SCL. A master device, usually a microcontroller or a digital signal processor, controls the bus. The master is responsible for generating the SCL signal and device addresses. The master also generates specific conditions that indicate the START and STOP of data transfer. A slave device receives and/or transmits data on the bus under control of the master device.

The IC works as a slave and is compatible with the following data transfer modes, as defined in the I<sup>2</sup>C-Bus Specification: standard mode (100 kbps), fast mode (400 kbps), and high-speed mode (up to 3.4 Mbps in write mode). The interface adds flexibility to the battery charge solution, enabling most functions to be programmed to new values depending on the instantaneous application requirements. Register contents remain intact as long as supply voltage remains above 2.2 V (typical). I<sup>2</sup>C is asynchronous, which means that it runs off of SCL. The device has no noise or glitch filtering on SCL, so SCL input needs to be clean. Therefore, it is recommended that SDA changes while SCL is LOW.

The data transfer protocol for standard and fast modes is exactly the same, therefore, they are referred to as F/S-mode in this document. The protocol for high-speed mode is different from the F/S-mode, and it is referred to as HS-mode. The IC supports 7-bit addressing only. The device has two 7-bit addresses, defined as '1101011' (6BH) for USB portion and, and '1101010' (6AH) for AC portion.

SLUSAO5 -OCTOBER 2011

# **REGISTER DESCRIPTION**

### For I2C address 6BH (USB Charger)

#### Status/Control Register (READ/WRITE)

Memory location: 00, Reset state: x1xx 0xxx

| BIT     | NAME        | Read/Write | FUNCTION                                                                                                                                                        |
|---------|-------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| B7(MSB) | TMR_RST/OTG | Read/Write | Write: TMR_RST function, write "1" to reset the safety timer (auto clear)<br>Read: OTG pin status, 0-OTG pin at Low level, 1-OTG pin at High level;             |
| B6      | EN_STAT     | Read/Write | 0-Disable STAT pin function, 1-Enable STAT pin function (default 1)                                                                                             |
| B5      | STAT2       | Read only  | 00-Ready, 01-Charge in progress, 10-Charge done, 11-Fault                                                                                                       |
| B4      | STAT1       | Read only  |                                                                                                                                                                 |
| B3      | BOOST       | Read only  | Boost mode, 0—Not in boost mode.                                                                                                                                |
| B2      | FAULT_3     | Read only  | Charge mode: 000-Normal, 001-VBUS OVP, 010-Sleep mode, 011-Bad Adaptor or                                                                                       |
| B1      | FAULT_2     | Read only  | VBUS <vuvlo, 100-output="" 101-thermal="" 110-timer="" 111-no="" battery<="" fault,="" ovp,="" shutdown,="" td=""></vuvlo,>                                     |
| B0(LSB) | FAULT_1     | Read only  | Boost mode: 000-Normal, 001-V <sub>BUS</sub> OVP, 010-Over load, 011-Battery voltage is too low, 100-Battery OVP, 101-Thermal shutdown, 110-Timer fault, 111-NA |

#### Control Register (READ/WRITE)

Memory location: 01, Reset state: 0011 0000

| BIT     | NAME                                                                               | Read/Write | FUNCTION                                                                              |
|---------|------------------------------------------------------------------------------------|------------|---------------------------------------------------------------------------------------|
| B7(MSB) | lin_Limit_2                                                                        | Read/Write | 00-USB host with 100-mA current limit, 01-USB host with 500-mA current limit, 10-USB  |
| B6      | lin_Limit_1                                                                        | Read/Write | host/charger with 800-mA current limit, 11-No input current limit (default 00)        |
| B5      | VLOWV_2 <sup>(1)</sup>                                                             | Read/Write | 200 mV weak battery voltage threshold (default 1)                                     |
| B4      | VLOWV_1 <sup>(1)</sup>                                                             | Read/Write | 100 mV weak battery voltage threshold (default 1)                                     |
| B3      | TE                                                                                 | Read/Write | 1-Enable charge current termination, 0-Disable charge current termination (default 0) |
| B2      | CE                                                                                 | Read/Write | 1-Charger is disabled, 0-Charger enabled (default 0)                                  |
| B1      | B1 HZ_MODE Read/Write 1-High impedance mode, 0-Not high impedance mode (default 0) |            | 1-High impedance mode, 0-Not high impedance mode (default 0)                          |
| B0(LSB) | OPA_MODE                                                                           | Read/Write | 1-Boost mode, 0-Charger mode (default 0)                                              |

(1) The range of weak battery voltage threshold (VLOWV) is 3.4V-3.7V with the offset of 3.4V and step of 100mV (default 3.7V).

#### Control/Battery Voltage Register (READ/WRITE)

Memory location: 02, Reset state: 0000 1010

| BIT     | NAME               | Read/Write | FUNCTION                                                |
|---------|--------------------|------------|---------------------------------------------------------|
| B7(MSB) | V <sub>OREG5</sub> | Read/Write | Battery Regulation Voltage: 640 mV (default 0)          |
| B6      | V <sub>OREG4</sub> | Read/Write | Battery Regulation Voltage: 320 mV (default 0)          |
| B5      | V <sub>OREG3</sub> | Read/Write | Battery Regulation Voltage: 160 mV (default 0)          |
| B4      | V <sub>OREG2</sub> | Read/Write | Battery Regulation Voltage: 80 mV (default 0)           |
| B3      | V <sub>OREG1</sub> | Read/Write | Battery Regulation Voltage: 40 mV (default 1)           |
| B2      | V <sub>OREG0</sub> | Read/Write | Battery Regulation Voltage: 20 mV (default 0)           |
| B1      | OTG_PL             | Read/Write | Active at High level, 0-Active at Low level (default 1) |
| B0(LSB) | OTG_EN             | Read/Write | Enable OTG Pin, 0-Disable OTG pin (default 0)           |

• Charge voltage range is 3.5V-4.44V with the offset of 3.5V and step of 20mV (default 3.54V).



SLUSAO5 -OCTOBER 2011

# Vender/Part/Revision Register (READ only)

Memory location: 03, Reset state: 0101 0000

| BIT     | NAME      | Read/Write | FUNCTION                       |
|---------|-----------|------------|--------------------------------|
| B7(MSB) | Vender2   | Read only  | Vender Code: bit 2 (default 0) |
| B6      | Vender1   | Read only  | Vender Code: bit 1 (default 1) |
| B5      | Vender0   | Read only  | Vender Code: bit 0 (default 0) |
| B4      | PN1       | Read only  | 10                             |
| B3      | PN0       | Read only  |                                |
| B2      | Revision2 | Read only  | 000: Revision 1.0              |
| B1      | Revision1 | Read only  |                                |
| B0(LSB) | Revision0 | Read only  |                                |

### Battery Termination/Fast Charge Current Register (READ/WRITE)

Memory location: 04, Reset state: 0000 0001

| BIT     | NAME                | Read/Write | FUNCTION                                                            |
|---------|---------------------|------------|---------------------------------------------------------------------|
| B7(MSB) | Reset               | Write only | Write: 1-Charger in reset mode, 0-No effect<br>Read: always get "0" |
| B6      | V <sub>ICHRG3</sub> | Read/Write | Charge current sense voltage: 27.2mV                                |
| B5      | V <sub>ICHRG2</sub> | Read/Write | Charge current sense voltage: 13.6mV                                |
| B4      | V <sub>ICHRG1</sub> | Read/Write | Charge current sense voltage: 6.8mV                                 |
| B3      | V <sub>ICHRG0</sub> | Read/Write | Charge current sense voltage: NA                                    |
| B2      | V <sub>ITERM2</sub> | Read/Write | Termination current sense voltage: 13.6mV (default 0)               |
| B1      | V <sub>ITERM1</sub> | Read/Write | Termination current sense voltage: 6.8mV (default 0)                |
| B0(LSB) | V <sub>ITERM0</sub> | Read/Write | Termination current sense voltage: 3.4mV (default 1)                |

• Charge current sense voltage offset is 37.4mV and default charge current is 550mA, if 68-mΩ sensing resistor is used and LOW\_CHG=0.

The maximum charge current is 1.25A (Rsns=68mΩ) when charging from VBUS. If a higher value is
programmed, the 1.25A or maximum safety limit charge current is selected

#### Special Charger Voltage/Enable Pin Status Register

Memory location: 05, Reset state: 001X X100

| BIT     | NAME               | Read/Write | FUNCTION                                                                                                  |
|---------|--------------------|------------|-----------------------------------------------------------------------------------------------------------|
| B7(MSB) | NA                 | Read/Write | NA                                                                                                        |
| B6      | VBUS_PRESENT       | Read Only  | 0—VBUS not connected, 1—VBUS present                                                                      |
| B5      | LOW_CHG            | Read/Write | 0—Normal charge current sense voltage at 04H,<br>1—Low charge current sense voltage of 22.1mV (default 1) |
| B4      | DPM_STATUS         | Read Only  | 0—DPM mode is not active, 1—DPM mode is active                                                            |
| B3      | VIN_PRESENT        | Read Only  | 0—VIN not connected, 1—Vin present                                                                        |
| B2      | V <sub>SREG2</sub> | Read/Write | Special charger voltage: 320 mV (default 1)                                                               |
| B1      | V <sub>SREG1</sub> | Read/Write | Special charger voltage: 160 mV (default 0)                                                               |
| B0(LSB) | V <sub>SREG0</sub> | Read/Write | Special charger voltage: 80 mV (default 0)                                                                |

• Special charger voltage offset is 4.2V and default special charger voltage is 4.52V.

• Default charge current will be 325mA, if 68-mΩ sensing resistor is used, since default LOW\_CHG=1.



SLUSAO5 -OCTOBER 2011

#### Safety Limit Register (READ/WRITE, Write only once after reset!)

Memory location: 06, Reset state: 01000000

| BIT     | NAME                | Read/Write | FUNCTION                                                  |
|---------|---------------------|------------|-----------------------------------------------------------|
| B7(MSB) | V <sub>MCHRG3</sub> | Read/Write | Maximum charge current sense voltage: 54.4 mV (default 0) |
| B6      | V <sub>MCHRG2</sub> | Read/Write | Maximum charge current sense voltage: 27.2 mV (default 1) |
| B5      | V <sub>MCHRG1</sub> | Read/Write | Maximum charge current sense voltage: 13.6 mV (default 0) |
| B4      | V <sub>MCHRG0</sub> | Read/Write | Maximum charge current sense voltage: 6.8 mV (default 0)  |
| B3      | V <sub>MREG3</sub>  | Read/Write | Maximum battery regulation voltage: 160 mV (default 0)    |
| B2      | V <sub>MREG2</sub>  | Read/Write | Maximum battery regulation voltage: 80 mV (default 0)     |
| B1      | V <sub>MREG1</sub>  | Read/Write | Maximum battery regulation voltage: 40 mV (default 0)     |
| B0(LSB) | V <sub>MREG0</sub>  | Read/Write | Maximum battery regulation voltage: 20 mV (default 0)     |

 Maximum charge current sense voltage offset is 550mA (default at 950mA) and the maximum charge current option is 1.55A, if 68-mΩ sensing resistor is used.

• Maximum battery regulation voltage offset is 4.2V (default at 4.2V) and maximum battery regulation voltage option is 4.44V.

#### LED Configuration Register

Memory location: 07, Reset state: 10000010

| BIT     | NAME      | Read/Write | FUNCTION                                                                                                             |
|---------|-----------|------------|----------------------------------------------------------------------------------------------------------------------|
| B7(MSB) | ILED1     | Read/Write | 00 – LED Off                                                                                                         |
| B6      | ILED0     | Read/Write | 01 – LED current 1.25mA<br>10 – LED current 2.5mA (default)<br>11 – LED current 5mA                                  |
| B5      | NA        | Read Only  | Returns 0                                                                                                            |
| B4      | LED_CTRL  | Read/Write | 0 – LED On when charging is Active (default)<br>1 – LED On regardless of charging status                             |
| B3      | t_LEDON1  | Read/Write | 00 – LED On time 130ms (default)                                                                                     |
| B2      | t_LEDON0  | Read/Write | 01 – LED On time 260ms<br>10 – LED On time 520ms<br>11 – LED Constant On                                             |
| B1      | t_LEDOFF1 | Read/Write | 00 – LED Off time 390ms<br>01 – LED Off time 780ms<br>10 – LED Off time 1560ms (default)<br>11 – LED Off time 3120ms |
| B0(LSB) | t_LEDOFF0 | Read/Write |                                                                                                                      |



# For I2C address 6AH (AC Charger)

#### Status/Control Register (READ/WRITE)

Memory location: 00, Reset state: x1xx 0xxx

| BIT     | NAME        | Read/Write | FUNCTION                                                                                                                                                  |
|---------|-------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| B7(MSB) | TMR_RST/OTG | Read/Write | Write: TMR_RST function, write "1" to reset the safety timer (auto clear)<br>Read: SLRST pin status, 0-SLRST pin at LOW level, 1-SLRST pin at HIGH level. |
| B6      | EN_STAT     | Read/Write | 0-Disable STAT pin function, 1-Enable STAT pin function (default 1)                                                                                       |
| B5      | STAT2       | Read only  | 00-Ready, 01-Charge in progress, 10-Charge done, 11-Fault                                                                                                 |
| B4      | STAT1       | Read only  |                                                                                                                                                           |
| B3      | NA          | Read only  | NA                                                                                                                                                        |
| B2      | FAULT_3     | Read only  | Charge mode: 000-Normal, 001-VBUS OVP, 010-Sleep mode, 011-Bad Adaptor or                                                                                 |
| B1      | FAULT_2     | Read only  | VBUS <vuvlo, 100-output="" 101-thermal="" 110-timer="" 111-no<="" fault,="" ovp,="" shutdown,="" td=""></vuvlo,>                                          |
| B0(LSB) | FAULT_1     | Read only  |                                                                                                                                                           |

#### Control Register (READ/WRITE)

Memory location: 01, Reset state: 0111 0000

| BIT     | NAME                   | Read/Write | FUNCTION                                                                                                                                                            |
|---------|------------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| B7(MSB) | lin_Limit_2            | Read/Write | 00-USB host with 100-mA current limit, 01-USB host with 500-mA current limit, 10-USB host/charger with 800-mA current limit, 11-No input current limit (default 01) |
| B6      | lin_Limit_1            | Read/Write |                                                                                                                                                                     |
| B5      | VLOWV_2 <sup>(1)</sup> | Read/Write | 200mV weak battery voltage threshold (default 1)                                                                                                                    |
| B4      | VLOWV_1 <sup>(1)</sup> | Read/Write | 100mV weak battery voltage threshold (default 1)                                                                                                                    |
| B3      | TE                     | Read/Write | 1-Enable charge current termination, 0-Disable charge current termination (default 0)                                                                               |
| B2      | /CE                    | Read/Write | 1-Charger is disabled, 0-Charger enabled (default 0)                                                                                                                |
| B1      | HZ_MODE                | Read/Write | 1-High impedance mode, 0-Not high impedance mode (default 0)                                                                                                        |
| B0(LSB) | NA                     | Read/Write | NA                                                                                                                                                                  |

(1) The range of weak battery voltage threshold (VLOWV) is 3.4V-3.7V with the offset of 3.4V and step of 100mV (default 3.7V).

#### Control/Battery Voltage Register (READ/WRITE)

Memory location: 02, Reset state: 0000 1010

| BIT     | NAME               | Read/Write | FUNCTION                                       |
|---------|--------------------|------------|------------------------------------------------|
| B7(MSB) | V <sub>OREG5</sub> | Read/Write | Battery Regulation Voltage: 640 mV (default 0) |
| B6      | V <sub>OREG4</sub> | Read/Write | Battery Regulation Voltage: 320 mV (default 0) |
| B5      | V <sub>OREG3</sub> | Read/Write | Battery Regulation Voltage: 160 mV (default 0) |
| B4      | V <sub>OREG2</sub> | Read/Write | Battery Regulation Voltage: 80 mV (default 0)  |
| B3      | V <sub>OREG1</sub> | Read/Write | Battery Regulation Voltage: 40 mV (default 1)  |
| B2      | V <sub>OREG0</sub> | Read/Write | Battery Regulation Voltage: 20 mV (default 0)  |
| B1      | NA                 | Read/Write | NA                                             |
| B0(LSB) | NA                 | Read/Write | NA                                             |

• Charge voltage range is 3.5V–4.44V with the offset of 3.5V and step of 20mV (default 3.54V).



#### SLUSAO5 -OCTOBER 2011

#### Vender/Part/Revision Register (READ only)

Memory location: 03, Reset state: 0100 0000

| BIT     | NAME      | Read/Write | FUNCTION                       |
|---------|-----------|------------|--------------------------------|
| B7(MSB) | Vender2   | Read only  | Vender Code: bit 2 (default 0) |
| B6      | Vender1   | Read only  | Vender Code: bit 1 (default 1) |
| B5      | Vender0   | Read only  | Vender Code: bit 0 (default 0) |
| B4      | PN1       | Read only  | 00                             |
| B3      | PN0       | Read only  |                                |
| B2      | Revision2 | Read only  | 000: Revision 1.0              |
| B1      | Revision1 | Read only  |                                |
| B0(LSB) | Revision0 | Read only  |                                |

#### Battery Termination/Fast Charge Current Register (READ/WRITE)

Memory location: 04, Reset state: 0000 0001

| BIT     | NAME    | Read/Write | FUNCTION                                                            |
|---------|---------|------------|---------------------------------------------------------------------|
| B7(MSB) | Reset   | Write only | Write: 1-Charger in reset mode, 0-No effect<br>Read: always get "0" |
| B6      | VICHRG3 | Read/Write | Charge current sense voltage: 54.4 mV (default 0)                   |
| B5      | VICHRG2 | Read/Write | Charge current sense voltage: 27.2 mV (default 0)                   |
| B4      | VICHRG1 | Read/Write | Charge current sense voltage: 13.6 mV (default 0)                   |
| B3      | VICHRG0 | Read/Write | Charge current sense voltage: 6.8 mV (default 0)                    |
| B2      | VITERM2 | Read/Write | Termination current sense voltage: 13.6 mV (default 0)              |
| B1      | VITERM1 | Read/Write | Termination current sense voltage: 6.8 mV (default 0)               |
| B0(LSB) | VITERM0 | Read/Write | Termination current sense voltage: 3.4 mV (default 1)               |

• Charge current sense voltage offset is 37.4mV and default charge current is 550mA, if 68-mΩ sensing resistor is used and LOW\_CHG=0.

The maximum charge current is 1.55A when charging from VIN. If a higher value is programmed, the 1.55A or maximum safety limit charge current is selected.

#### Special Charger Voltage/Enable Pin Status Register

Memory location: 05, Reset state: 001X X100

| BIT     | NAME               | Read/Write | FUNCTION                                                                                               |
|---------|--------------------|------------|--------------------------------------------------------------------------------------------------------|
| B7(MSB) | NA                 | Read/Write | NA                                                                                                     |
| B6      | VIN_PRESEN<br>T    | Read Only  | 0—VIN not connected, 1—Vin present                                                                     |
| B5      | LOW_CHG            | Read/Write | 0—Normal charge current sense voltage at 04H, 1—Low charge current sense voltage of 22.1mV (default 1) |
| B4      | DPM_STATUS         | Read Only  | 0—DPM mode is not active, 1—DPM mode is active                                                         |
| B3      | CD_STATUS          | Read Only  | 0—CD pin at LOW level, 1—CD pin at HIGH level                                                          |
| B2      | V <sub>SREG2</sub> | Read/Write | Special charger voltage: 320mV (default 1)                                                             |
| B1      | V <sub>SREG1</sub> | Read/Write | Special charger voltage: 160mV (default 0)                                                             |
| B0(LSB) | V <sub>SREG0</sub> | Read/Write | Special charger voltage: 80mV (default 0)                                                              |

• Special charger voltage offset is 4.2V and default special charger voltage is 4.52V.

• Default charge current will be 325mA, if 68-mΩ sensing resistor is used, since default LOW\_CHG=1.

www.ti.com

#### Safety Limit Register (READ/WRITE, Write only once after reset!)

Memory location: 06, Reset state: 01000000

| BIT     | NAME                | Read/Write | FUNCTION                                                  |
|---------|---------------------|------------|-----------------------------------------------------------|
| B7(MSB) | V <sub>MCHRG3</sub> | Read/Write | Maximum charge current sense voltage: 54.4 mV (default 0) |
| B6      | V <sub>MCHRG2</sub> | Read/Write | Maximum charge current sense voltage: 27.2 mV (default 1) |
| B5      | V <sub>MCHRG1</sub> | Read/Write | Maximum charge current sense voltage: 13.6 mV (default 0) |
| B4      | V <sub>MCHRG0</sub> | Read/Write | Maximum charge current sense voltage: 6.8 mV (default 0)  |
| B3      | V <sub>MREG3</sub>  | Read/Write | Maximum battery regulation voltage: 160 mV (default 0)    |
| B2      | V <sub>MREG2</sub>  | Read/Write | Maximum battery regulation voltage: 80 mV (default 0)     |
| B1      | V <sub>MREG1</sub>  | Read/Write | Maximum battery regulation voltage: 40 mV (default 0)     |
| B0(LSB) | V <sub>MREG0</sub>  | Read/Write | Maximum battery regulation voltage: 20 mV (default 0)     |

 Maximum charge current sense voltage offset is 550mA (default at 950mA) and the maximum charge current option is 1.55A, if 68-mΩ sensing resistor is used.

 Maximum battery regulation voltage offset is 4.2V (default at 4.2V) and maximum battery regulation voltage option is 4.44V.

Memory location 06 resets only when VBAT voltage drops below V<sub>SHORT</sub> threshold (typ.2.05V) or SLRST (pin C3) goes to logic '0'. After reset, the maximum values for battery regulation voltage and charge current can be programmed many times until any writing to other register locks the safety limits. Programmed values exclude higher values from memory locations 02 (battery regulation voltage), and from memory location 04 (Fast charge current).

If host accesses (write command) to some other register before safety limit register, the default values hold!

#### LED Configuration Register Memory location: 07, Reset state: 10000010

| BIT     | NAME                   | Read/Write | FUNCTION                                                                                     |
|---------|------------------------|------------|----------------------------------------------------------------------------------------------|
| B7(MSB) | ILED1                  | Read/Write | 00 – LED Off                                                                                 |
| B6      | ILED0                  | Read/Write | 01 – LED current 1.25 mA<br>10 – LED current 2.5 mA (default)<br>11 – LED current mA         |
| B5      | NA                     | Read Only  | Returns 0                                                                                    |
| B4      | LED_CTRL               | Read/Write | 0 – LED On when charging is Active (default)<br>1 – LED On regardless of charging status     |
| B3      | t_LED <sub>ON</sub> 1  | Read/Write | 00 – LED On time 13 ms (default)                                                             |
| B2      | t_LED <sub>ON</sub> 0  | Read/Write | 01 – LED On time 260 ms<br>10 – LED On time 520 ms<br>11 – LED Constant On                   |
| B1      | t_LED <sub>OFF</sub> 1 | Read/Write | 00 – LED Off time 390 ms                                                                     |
| B0(LSB) | t_LED <sub>OFF</sub> 0 | Read/Write | 01 – LED Off time 780 ms<br>10 – LED Off time 1560 ms (default)<br>11 – LED Off time 3120 ms |

# **APPLICATION SECTION**

# **Charge Current Sensing Resistor Selection Guidelines**

Both the termination current range and charge current range depend on the sensing resistor ( $R_{SNS}$ ). The termination current step ( $I_{OTERM\_STEP}$ ) can be calculated using Equation 1:

$$I_{O(TERM\_STEP)} = \frac{V_{I(TERM0)}}{R_{(SNS)}}$$

(1)

Table 2 shows the termination current settings for three sensing resistors.

#### Table 2. Termination Current Settings for 55-m $\Omega$ , 68-m $\Omega$ , 100-m $\Omega$ Sense Resistors

| BIT                   | V <sub>I(TERM)</sub> (mV) | I <sub>(TERM)</sub> (mA)<br>R <sub>(SNS)</sub> = 55mΩ | I <sub>(TERM)</sub> (mA)<br>R <sub>(SNS)</sub> = 68mΩ | I <sub>(TERM)</sub> (mA)<br>R <sub>(SNS)</sub> = 100mΩ |  |  |
|-----------------------|---------------------------|-------------------------------------------------------|-------------------------------------------------------|--------------------------------------------------------|--|--|
| V <sub>I(TERM2)</sub> | 13.6                      | 247                                                   | 200                                                   | 136                                                    |  |  |
| V <sub>I(TERM1)</sub> | 6.8                       | 124                                                   | 100                                                   | 68                                                     |  |  |
| V <sub>I(TERM0)</sub> | 3.4                       | 62                                                    | 50                                                    | 34                                                     |  |  |
| Offset                | 3.4                       | 62                                                    | 50                                                    | 34                                                     |  |  |

The charge current step (I<sub>O(CHARGE\_STEP)</sub>) is calculated using Equation 2:

 $I_{O(CHARGE\_STEP)} = \frac{V_{I(CHRG0)}}{R_{(SNS)}}$ 

(2)

(3)

Table 3 shows the charge current settings for three sensing resistors.

#### Table 3. Charge Current Settings for 55-m $\Omega$ , 68-m $\Omega$ and 100-m $\Omega$ Sense Resistors

| BIT                   | V <sub>I(REG)</sub> (mV) | I <sub>O(CHARGE)</sub> (mA)<br>R <sub>(SNS)</sub> = 55mΩ | I <sub>O(CHARGE)</sub> (mA)<br>R <sub>(SNS)</sub> = 68mΩ | I <sub>O(CHARGE)</sub> (mA)<br>R <sub>(SNS)</sub> = 100mΩ |
|-----------------------|--------------------------|----------------------------------------------------------|----------------------------------------------------------|-----------------------------------------------------------|
| V <sub>I(CHRG3)</sub> | 54.4                     | 989                                                      | 800                                                      | 544                                                       |
| V <sub>I(CHRG2)</sub> | 27.2                     | 495                                                      | 400                                                      | 272                                                       |
| V <sub>I(CHRG1)</sub> | 13.6                     | 247                                                      | 200                                                      | 136                                                       |
| V <sub>I(CHRG0)</sub> | 6.8                      | 124                                                      | 100                                                      | 68                                                        |
| Offset                | 37.4                     | 680                                                      | 550                                                      | 374                                                       |

#### **Output Inductor and Capacitance Selection Guidelines**

The IC provides internal loop compensation. With the internal loop compensation, the highest stability occurs when the LC resonant frequency,  $f_o$ , is approximately 40 kHz (20 kHz to 80 kHz). Equation 3 can be used to calculate the value of the output inductor,  $L_{OUT}$ , and output capacitor,  $C_{OUT}$ .

$$f_{\rm O} = \frac{1}{2\pi \times \sqrt{L_{\rm OUT} \times C_{\rm OUT}}}$$

.

To reduce the output voltage ripple, a ceramic capacitor with the capacitance between 4.7  $\mu$ F and 47  $\mu$ F is recommended for C<sub>OUT</sub>, see the application section for components selection.

www.ti.com



# POWER TOPOLOGIES

#### System Load After Sensing Resistor

One of the simpler high-efficiency topologies connects the system load directly across the battery pack, as shown in Figure 21. The input voltage has been converted to a usable system voltage with good efficiency from the input. When the input power is on, it supplies the system load and charges the battery pack at the same time. When the input power is off, the battery pack powers the system directly.



Figure 21. System Load After Sensing Resistor

The advantages:

- 1. When the AC adapter is disconnected, the battery pack powers the system load with minimum power dissipation. Consequently, the time that the system runs on the battery pack can be maximized.
- 2. It reduces the number of external path selection components and offers a low-cost solution.
- 3. Dynamic power management (DPM) can be achieved. The total of the charge current and the system current can be limited to a desired value by setting the charge current value. When the system current increases, the charge current drops by the same amount. As a result, no potential over-current or over-heating issues are caused by excessive system load demand.
- 4. The total input current can be limited to a desired value by setting the input current limit value. USB specifications can be met easily.
- 5. The supply voltage variation range for the system can be minimized.
- 6. The input current soft-start can be achieved by the generic soft-start feature of the IC.

Design considerations and potential issues:

- 1. If the system always demands a high current (but lower than the regulation current), the battery charging never terminates. Thus, the battery is always charged, and its lifetime may be reduced.
- 2. Because the total current regulation threshold is fixed and the system always demands some current, the battery may not be charged with a full-charge rate and thus may lead to a longer charge time.
- 3. If the system load current is large after the charger has been terminated, the IR drop across the battery impedance may cause the battery voltage to drop below the refresh threshold and start a new charge cycle. The charger would then terminate due to low charge current. Therefore, the charger would cycle between charging and terminating. If the load is smaller, the battery has to discharge down to the refresh threshold, resulting in a much slower cycling.
- 4. In a charger system, the charge current is typically limited to about 30mA, if the sensed battery voltage is below 2V short circuit protection threshold. This results in low power availability at the system bus. If an external supply is connected and the battery is deeply discharged, below the short circuit protection threshold, the charge current is clamped to the short circuit current limit. This then is the current available to the system during the power-up phase. Most systems cannot function with such limited supply current, and the battery supplements the additional power required by the system. Note that the battery pack is already at the depleted condition, and it discharges further until the battery protector opens, resulting in a system shutdown.
- 5. If the battery is below the short circuit threshold and the system requires a bias current budget lower than the short circuit current limit, the end-equipment will be operational, but the charging process can be affected



depending on the current left to charge the battery pack. Under extreme conditions, the system current is close to the short circuit current levels and the battery may not reach the fast-charge region in a timely manner. As a result, the safety timers flag the battery pack as defective, terminating the charging process. Because the safety timer cannot be disabled, the inserted battery pack must not be depleted to make the application possible.

6. If the battery pack voltage is too low, highly depleted, totally dead or even shorted, the system voltage is clamped by the battery and it cannot operate even if the input power is on.

#### System Load Before Sensing Resistor

The second circuit is similar to first one; the difference is that the system load is connected before the sense resistor, as shown in Figure 22.



Figure 22. System Load Before Sensing Resistor

The advantages of system load before sensing resistor to system load after sensing resistor:

- 1. The charger controller is based only on the current going through the current-sense resistor. So, the constant current fast charge and termination functions operate without being affected by the system load. This is the major advantage of having the system load connected before the sense resistor.
- 2. A depleted battery pack can be connected to the charger without the risk of the safety timer expiration caused by high system load.
- 3. The charger can disable termination and keep the converter running to keep battery fully charged; or let the switcher terminate when the battery is full and then allow the system to run off of the battery through the sense resistor.

Design considerations and potential issues:

- 1. The total current is limited by the IC input current limit, or peak current protection, but not the charge current setting. The charge current does not drop when the system current load increases until the input current limit is reached. This solution is not recommended if the system requires a high current.
- 2. Efficiency declines when discharging through the sense resistor to the system.
- 3. No thermal regulation. Therefore, the system design should ensure the maximum junction temperature of the IC is below 125°C during normal operation.



(8)

### DESIGN EXAMPLE FOR TYPICAL APPLICATION CIRCUIT

Systems Design Specifications:

- VBUS = 5 V
- $V_{BAT} = 4.2 V (1-Cell)$
- $I_{(charge)} = 1.25 \text{ A}$
- Inductor ripple current = 30% of fast charge current
- 1. Determine the inductor value (L<sub>OUT</sub>) for the specified charge current ripple:

$$L_{OUT} = \frac{VBAT \times (VBUS - VBAT)}{VBUS \times f \times AL}$$

 $VBUS \times f \times \Delta I_L$ , the worst case is when battery voltage is as close as to half of the input

voltage.

$$L_{OUT} = \frac{2.5 \times (5 - 2.5)}{5 \times (3 \times 10^{6}) \times 1.25 \times 0.3}$$
(4)

 $L_{OUT} = 1.11 \ \mu H$ 

Select the output inductor to standard 1 µH. Calculate the total ripple current with using the 1-µH inductor:

$$\Delta I_{L} = \frac{VBAT \times (VBUS - VBAT)}{VBUS \times f \times L_{OUT}}$$
(5)
$$2.5 \times (5 - 2.5)$$

$$\Delta I_{L} = \frac{2.3 \times (3 - 2.3)}{5 \times (3 \times 10^{6}) \times (1 \times 10^{-6})}$$
(6)

 $\Delta I_{L} = 0.42 \text{ A}$ 

Calculate the maximum output current:

$$I_{LPK} = I_{OUT} + \frac{\Delta I_{L}}{2}$$
(7)  
$$I_{LPK} = 1.25 + \frac{0.42}{2}$$
(8)

 $I_{I PK} = 1.46 A$ 

Select 2.5mm by 2mm 1-µH 1.5-A surface mount multi-layer inductor. The suggested inductor part numbers are shown as following.



#### SLUSAO5 -OCTOBER 2011

# Table 4. Inductor Part Numbers

| PART NUMBER    | INDUCTANCE | SIZE         | MANUFACTURER    |  |  |  |  |  |  |
|----------------|------------|--------------|-----------------|--|--|--|--|--|--|
| LQM2HPN1R0MJ0  | 1 μH       | 2.5 x 2.0 mm | Murata          |  |  |  |  |  |  |
| MIPS2520D1R0   | 1 μH       | 2.5 x 2.0 mm | FDK             |  |  |  |  |  |  |
| MDT2520-CN1R0M | 1 μH       | 2.5 x 2.0 mm | токо            |  |  |  |  |  |  |
| CP1008         | 1 μH       | 2.5 x 2.0 mm | Inter-Technical |  |  |  |  |  |  |

2. Determine the output capacitor value ( $C_{OUT}$ ) using 40 kHz as the resonant frequency:

$$f_{0} = \frac{1}{2\pi \times \sqrt{L_{OUT} \times C_{OUT}}}$$

$$C_{OUT} = \frac{1}{4\pi^{2} \times f_{0}^{2} \times L_{OUT}}$$

$$C_{OUT} = \frac{1}{4\pi^{2} \times f_{0}^{2} \times L_{OUT}}$$

$$(10)$$

$$4\pi^2 \times (40 \times 10^3)^2 \times (1 \times 10^{-6})$$
(11)

 $C_{OUT}$  = 15.8 µF

Select two 0603 X5R 6.3V 10-µF ceramic capacitors in parallel i.e., Murata GRM188R60J106M.

3. Determine the sense resistor using the following equation:

$$R_{(SNS)} = \frac{V_{(RSNS)}}{I_{(CHARGE)}}$$
(12)

The maximum sense voltage across the sense resistor is 85 mV. In order to get a better current regulation accuracy,  $V_{(RSNS)}$  should equal 85mV, and calculate the value for the sense resistor.

$$\mathsf{R}_{(\mathsf{SNS})} = \frac{85\mathrm{mV}}{1.25\mathrm{A}} \tag{13}$$

 $R_{(SNS)} = 68 \text{ m}\Omega$ 

This is a standard value. If it is not a standard value, then choose the next close value and calculate the real charge current. Calculate the power dissipation on the sense resistor:

 $P_{(RSNS)} = I_{(CHARGE)}^2 \times R_{(SNS)}$ 

 $P_{(RSNS)} = 1.25^2 \times 0.068$ 

 $P_{(RSNS)} = 0.106 \text{ W}$ 

Select 0402 0.125-W 68-m $\Omega$  2% sense resistor, i.e. Panasonic ERJ2BWGR068.



10-Dec-2020

# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| BQ24140YFFR      | ACTIVE        | DSBGA        | YFF                | 30   | 3000           | RoHS & Green    | SNAGCU                               | Level-1-260C-UNLIM   | -40 to 85    | BQ24140                 | Samples |
| BQ24140YFFT      | ACTIVE        | DSBGA        | YFF                | 30   | 250            | RoHS & Green    | SNAGCU                               | Level-1-260C-UNLIM   | -40 to 85    | BQ24140                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM

10-Dec-2020



Texas

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |       |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | -     | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| BQ24140YFFR                 | DSBGA | YFF                | 30 | 3000 | 180.0                    | 8.4                      | 2.4        | 2.7        | 0.69       | 4.0        | 8.0       | Q1               |
| BQ24140YFFT                 | DSBGA | YFF                | 30 | 250  | 180.0                    | 8.4                      | 2.4        | 2.7        | 0.69       | 4.0        | 8.0       | Q1               |



# PACKAGE MATERIALS INFORMATION

6-Jun-2024



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| BQ24140YFFR | DSBGA        | YFF             | 30   | 3000 | 182.0       | 182.0      | 20.0        |
| BQ24140YFFT | DSBGA        | YFF             | 30   | 250  | 182.0       | 182.0      | 20.0        |

# YFF0030



# **PACKAGE OUTLINE**

# DSBGA - 0.625 mm max height

DIE SIZE BALL GRID ARRAY



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.



# YFF0030

# **EXAMPLE BOARD LAYOUT**

# DSBGA - 0.625 mm max height

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009).



# YFF0030

# **EXAMPLE STENCIL DESIGN**

# DSBGA - 0.625 mm max height

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated