







CD54AC161, CD74AC161

SCHS239D - NOVEMBER 1998 - REVISED MAY 2024

# CDx4AC161 4-Bit Synchronous Binary Counters

## **1** Features

Texas

- Internal look-ahead for fast counting
- Carry output for n-bit cascading
- Synchronous counting

**INSTRUMENTS** 

- Synchronously programmable •
- SCR-latchup-resistant CMOS process and circuit design
- Exceeds 2kV ESD protection per MIL-STD-883, method 3015

# **2** Description

The 'AC161 devices are 4-bit binary counters. These synchronous, presettable counters feature an internal carry look-ahead for application in high-speed counting.

#### **Device Information**

| PART NUMBER | PART NUMBER PACKAGE <sup>(1)</sup><br>CDx4AC161 E (PDIP, 16) |                | BODY SIZE <sup>(3)</sup> |
|-------------|--------------------------------------------------------------|----------------|--------------------------|
|             | E (PDIP, 16)                                                 | 19.3mm x 9.4mm | 19.3mm x 6.35mm          |
| CDX4AC 101  | M (SOIC, 16)                                                 | 9.9mm x 6mm    | 9.9mm x 3.9mm            |

- (1) For all available packages, see the package option addendum at the end of the data sheet.
- (2) The package size (length × width) is a nominal value and includes pins, where applicable.
- (3) The body size (length × width) is a nominal value and does not include pins.



Logic Diagram (Positive Logic)





# **Table of Contents**

| 1 Features                           | 1              |
|--------------------------------------|----------------|
| 2 Description                        | 1              |
| 3 Pin Configuration and Functions    | 3              |
| 4 Specifications                     | 4              |
| 4.1 Absolute Maximum Ratings         | 4              |
| 4.2 ESD Ratings                      |                |
| 4.3 Recommended Operating Conditions | 4              |
| 4.4 Thermal Information              | 5              |
| 4.5 Electrical Characteristics       | 5              |
| 4.6 Timing Requirements              | <mark>5</mark> |
| 4.7 Switching Characteristics        | 6              |
| 4.8 Timing Diagrams                  | 6              |
| 4.9 Operating Characteristics        | 7              |
| 5 Parameter Measurement Information  |                |
| 6 Detailed Description               | 9              |
| 6.1 Overview                         | 9              |
|                                      |                |

| 6.2 Functional Block Diagram                        | 10 |
|-----------------------------------------------------|----|
| 6.3 Device Functional Modes                         | 11 |
| 7 Application and Implementation                    |    |
| 7.1 Power Supply Recommendations                    |    |
| 7.2 Layout                                          |    |
| 8 Device and Documentation Support                  |    |
| 8.1 Documentation Support (Analog)                  |    |
| 8.2 Receiving Notification of Documentation Updates |    |
| 8.3 Support Resources                               |    |
| 8.4 Trademarks                                      |    |
| 8.5 Electrostatic Discharge Caution                 | 13 |
| 8.6 Glossary                                        |    |
| 9 Revision History                                  |    |
| 10 Mechanical, Packaging, and Orderable             |    |
| Information                                         | 14 |
|                                                     |    |



# **3 Pin Configuration and Functions**



## Figure 3-1. CD54AC161 F Package, CD74AC161 E or M Package (Top View)

**Pin Functions** 

| NAME            | PIN | TYPE | DESCRIPTION                       |
|-----------------|-----|------|-----------------------------------|
| CLR             | 1   | I    | Clear, active low                 |
| CLK             | 2   | l    | Clock, rising edge triggered      |
| A               | 3   | l    | Load data A                       |
| В               | 4   | I    | Load data B                       |
| С               | 5   | I    | Load data C                       |
| D               | 6   | I    | Load data D                       |
| ENP             | 7   | l    | Count enable, does not affect RCO |
| GND             | 8   | _    | Ground                            |
| LOAD            | 9   | I    | Parallel load, active low         |
| ENT             | 10  | I    | Count enable, affects RCO         |
| Q <sub>D</sub>  | 11  | 0    | Q <sub>D</sub> output             |
| Q <sub>C</sub>  | 12  | 0    | Q <sub>C</sub> output             |
| Q <sub>B</sub>  | 13  | 0    | Q <sub>B</sub> output             |
| Q <sub>A</sub>  | 14  | 0    | Q <sub>A</sub> output             |
| RCO             | 15  | 0    | Ripple-carry output               |
| V <sub>CC</sub> | 16  |      | Supply                            |



## **4** Specifications

## 4.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                |                                            |                                          | MIN  | MAX  | UNIT |
|--------------------------------|--------------------------------------------|------------------------------------------|------|------|------|
| V <sub>CC</sub>                | Supply voltage                             |                                          | -0.5 | 6    | V    |
| I <sub>IK</sub> <sup>(2)</sup> | Input clamp current                        | $(V_{I} < 0 \text{ or } V_{I} > V_{CC})$ |      | ±20  | mA   |
| I <sub>OK</sub> <sup>(2)</sup> | Output clamp current                       | $(V_O < 0 \text{ or } V_O > V_{CC})$     |      | ±50  | mA   |
| I <sub>O</sub>                 | Continuous output current                  | $(V_{O}$ > 0 V or $V_{O}$ < $V_{CC}$ )   |      | ±50  | mA   |
|                                | Continuous current through $V_{CC}$ or GND |                                          |      | ±100 | mA   |
| T <sub>stg</sub>               | Storage temperature                        |                                          | -65  | 150  | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.

## 4.2 ESD Ratings

|                                            |                                                                   | VALUE | UNIT |
|--------------------------------------------|-------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 4.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                            |                             |                     |                           | TA = 25 | °C              | –55°C to | 125°C           | –40°C to | 85°C            | UNIT         |
|--------------------------------------------|-----------------------------|---------------------|---------------------------|---------|-----------------|----------|-----------------|----------|-----------------|--------------|
|                                            |                             |                     |                           | MIN     | MAX             | MIN      | MAX             | MIN      | MAX             | UNIT         |
| V <sub>CC</sub>                            | Supply voltage              |                     |                           | 1.5     | 5.5             | 1.5      | 5.5             | 1.5      | 5.5             | V            |
|                                            |                             | V <sub>CC</sub> = 1 | .5                        | 1.2     |                 | 1.2      |                 | 1.2      |                 |              |
| VIH                                        | High-level input<br>voltage | V <sub>CC</sub> = 3 |                           | 2.1     |                 | 2.1      |                 | 2.1      |                 | V            |
|                                            |                             | V <sub>CC</sub> = 5 | .5                        | 3.85    |                 | 3.85     |                 | 3.85     |                 |              |
|                                            |                             | V <sub>CC</sub> = 1 | .5 V                      |         | 0.3             |          | 0.3             |          | 0.3             |              |
| V <sub>IL</sub> Low-level input<br>voltage | V <sub>CC</sub> = 3 V       |                     |                           | 0.9     |                 | 0.9      |                 | 0.9      | V               |              |
|                                            | vollage                     | V <sub>CC</sub> = 5 | 5 V                       |         | 1.65            |          | 1.65            |          | 1.65            |              |
| VI                                         | Input voltage               |                     |                           | 0       | V <sub>CC</sub> | 0        | V <sub>CC</sub> | 0        | V <sub>CC</sub> | V            |
| Vo                                         | Output voltage              |                     |                           | 0       | V <sub>CC</sub> | 0        | V <sub>CC</sub> | 0        | V <sub>CC</sub> | V            |
| I <sub>ОН</sub>                            | High-level output current   | V <sub>CC</sub> = 4 | .5 V to 5.5 V             |         | -24             |          | -24             |          | -24             | m 4          |
| I <sub>OL</sub>                            | Low-level output current    | V <sub>CC</sub> = 4 | .5 V to 5.5 V             |         | 24              |          | 24              |          | 24              | mA           |
| A+/A.                                      | Innut transition rise or fr | all rata            | $V_{CC}$ = 1.5 V to 3 V   |         | 50              |          | 50              |          | 50              | <b>n</b> 0// |
| Δt/Δv                                      | Input transition rise or fa | an rate             | $V_{CC}$ = 3.6 V to 5.5 V |         | 20              |          | 20              |          | 20              | ns/V         |

 All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. See the TI application report, Implications of Slow or Floating CMOS Inputs (SCBA004).



## 4.4 Thermal Information

|                  |                                        | CDx4AC161 |         |         |      |  |
|------------------|----------------------------------------|-----------|---------|---------|------|--|
|                  | THERMAL METRIC <sup>(1)</sup>          |           | E       | М       | UNIT |  |
|                  |                                        |           | 14 PINS | 14 PINS |      |  |
| R <sub>0JA</sub> | Junction-to-ambient thermal resistance |           | 67      | 73      | °C/W |  |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## **4.5 Electrical Characteristics**

over recommended operating free-air temperature range (unless otherwise noted)

| DADAMETER       | TEOTO                               |                           | V <sub>cc</sub> | TA = 2 | 5°C   | –55°C to | 125°C | –40°C to | 85°C |      |
|-----------------|-------------------------------------|---------------------------|-----------------|--------|-------|----------|-------|----------|------|------|
| PARAMETER       | PARAMETER TEST CONDITIONS           |                           |                 | MIN    | MAX   | MIN      | MAX   | MIN      | MAX  | UNIT |
|                 |                                     |                           | 1.5 V           | 1.4    |       | 1.4      |       | 1.4      |      |      |
|                 |                                     | I <sub>OH</sub> = –50 μA  | 3 V             | 2.9    |       | 2.9      |       | 2.9      |      |      |
|                 |                                     |                           | 4.5 V           | 4.4    |       | 4.4      |       | 4.4      |      |      |
| V <sub>OH</sub> | $V_{I} = V_{IH}$ or $V_{IL}$        | I <sub>OH</sub> = -4 mA   | 3 V             | 2.58   |       | 2.4      |       | 2.48     |      | V    |
|                 |                                     | I <sub>OH</sub> = -24 mA  | 4.5 V           | 3.94   |       | 3.7      |       | 3.8      |      |      |
|                 |                                     | I <sub>OH</sub> = –50 mA† | 5.5 V           | _      |       | 3.85     |       | -        |      |      |
|                 |                                     | I <sub>OH</sub> = -75 mA† | 5.5 V           | _      |       | _        |       | 3.85     |      |      |
|                 |                                     |                           | 1.5 V           |        | 0.1   |          | 0.1   |          | 0.1  |      |
|                 |                                     | Ι <sub>ΟL</sub> = 50 μΑ   | 3 V             |        | 0.1   |          | 0.1   |          | 0.1  |      |
|                 |                                     |                           | 4.5 V           |        | 0.1   |          | 0.1   |          | 0.1  |      |
| V <sub>OL</sub> | $V_{I} = V_{IH} \text{ or } V_{IL}$ | I <sub>OL</sub> = 12 mA   | 3 V             |        | 0.36  |          | 0.5   |          | 0.44 | V    |
|                 |                                     | I <sub>OL</sub> = 24 mA   | 4.5 V           |        | 0.36  |          | 0.5   |          | 0.44 |      |
|                 |                                     | I <sub>OL</sub> = 50 mA†  | 5.5 V           |        |       |          | 1.65  |          |      |      |
|                 |                                     | I <sub>OL</sub> = 75 mA†  | 5.5 V           |        |       |          |       |          | 1.65 |      |
| I <sub>I</sub>  | $V_{I} = V_{CC} \text{ or } GND$    |                           | 5.5 V           |        | ± 0.1 |          | ± 1   |          | ± 1  | μA   |
| I <sub>CC</sub> | $V_{I} = V_{CC} \text{ or } GND$    | I <sub>O</sub> = 0        | 5.5 V           |        | 8     |          | 160   |          | 80   | μA   |
| C <sub>i</sub>  |                                     |                           |                 |        | 10    |          | 10    |          | 10   | pF   |

## 4.6 Timing Requirements

over recommended operating free-air temperature range (unless otherwise noted)

|                                    |                |                 | V <sub>cc</sub> | –55°C to 7 | 125°C | –40°C to | 85°C | UNIT |
|------------------------------------|----------------|-----------------|-----------------|------------|-------|----------|------|------|
|                                    |                |                 | VCC             | MIN        | MAX   | MIN      | MAX  | UNIT |
| f <sub>clock</sub> Clock frequency |                | 1.5 V           |                 | 7          |       | 8        |      |      |
|                                    |                | 3.3 V ± 0.3 V   |                 | 64         |       | 73       | MHz  |      |
|                                    |                | 5 V ± 0.5 V     |                 | 90         | ·     | 103      |      |      |
|                                    |                | 1.5 V           | 69              |            | 61    |          |      |      |
|                                    |                | CLK high or low | 3.3 V ± 0.3 V   | 7.7        |       | 6.8      |      | ns   |
| +                                  | Pulse duration |                 | 5 V ± 0.5 V     | 5.5        |       | 4.8      |      |      |
| t <sub>w</sub>                     | Fuise duration |                 | 1.5 V           | 63         |       | 55       |      |      |
|                                    |                | CLR low         | 3.3 V ± 0.3 V   | 7          |       | 6.1      |      | ns   |
|                                    |                | 5 V ± 0.5 V     | 5               |            | 4.4   |          |      |      |



## 4.6 Timing Requirements (continued)

over recommended operating free-air temperature range (unless otherwise noted)

|                 |                                                              | <u> </u>      | V <sub>cc</sub> | –55°C to | 125°C | –40°C to | 85°C | UNIT |
|-----------------|--------------------------------------------------------------|---------------|-----------------|----------|-------|----------|------|------|
|                 |                                                              |               | Vcc             | MIN      | MAX   | MIN      | MAX  | UNIT |
|                 |                                                              |               | 1.5 V           | 63       |       | 55       |      |      |
|                 |                                                              | A, B, C, or D | 3.3 V ± 0.3 V   | 7        |       | 6.1      |      | ns   |
|                 | Setup time, before CLK↑                                      |               | 5 V ± 0.5 V     | 5        |       | 4.4      |      |      |
| t <sub>su</sub> |                                                              |               | 1.5 V           | 75       |       | 66       |      |      |
| Γ               | LOAD                                                         | 3.3 V ± 0.3 V | 8.4             |          | 7.4   |          | ns   |      |
|                 |                                                              |               | 5 V ± 0.5 V     | 6        |       | 5.3      |      |      |
|                 |                                                              | A, B, C, or D | 1.5 V           | 0        |       | 0        |      |      |
|                 |                                                              |               | 3.3 V ± 0.3 V   | 0        |       | 0        |      | ns   |
| +               | Hold time                                                    |               | 5 V ± 0.5 V     | 0        |       | 0        |      |      |
| t <sub>h</sub>  |                                                              |               | 1.5 V           | 0        |       | 0        |      |      |
|                 |                                                              | ENP or ENT    | 3.3 V ± 0.3 V   | 0        |       | 0        |      |      |
|                 |                                                              |               | 5 V ± 0.5 V     | 0        |       | 0        |      |      |
|                 |                                                              | ·             | 1.5 V           | 75       |       | 66       |      | ns   |
| trec            | Recovery time, $\overline{CLR}\uparrow$ before $CLK\uparrow$ |               | 3.3 V ± 0.3 V   | 8.4      |       | 7.4      |      |      |
|                 |                                                              |               | 5 V ± 0.5 V     | 6        |       | 5.3      |      |      |

### **4.7 Switching Characteristics**

over recommended operating free-air temperature range, CL = 50 pF (unless otherwise noted) (see Parameter Measurement Information)

| DADAMETER        |              |            |                 | –55°C to 1 | 25°C | –40°C to 8 | 35°C |      |
|------------------|--------------|------------|-----------------|------------|------|------------|------|------|
| PARAMETER        | FROM (INPUT) | TO (OUTPUT | V <sub>cc</sub> | MIN        | MAX  | MIN        | MAX  | UNIT |
|                  |              |            | 1.5 V           | 7          |      | 8          |      |      |
| f <sub>max</sub> |              |            | 3.3 V ± 0.3 V   | 64         |      | 73         |      | MHz  |
|                  |              |            | 5 V ± 0.5 V     | 90         |      | 103        |      |      |
|                  |              |            | 1.5 V           | _          | 209  | _          | 190  |      |
|                  |              | RCO        | 3.3 V ± 0.3 V   | 6          | 23.4 | 6          | 21   |      |
|                  |              |            | 5 V ± 0.5 V     | 4.3        | 16.7 | 4.3        | 15.2 |      |
|                  | CLK          |            | 1.5 V           | _          | 207  | _          | 188  |      |
|                  |              | Any Q      | 3.3 V ± 0.3 V   | 5.9        | 23.1 | 5.9        | 21   |      |
|                  |              |            | 5 V ± 0.5 V     | 4.2        | 16.5 | 4.2        | 15   |      |
|                  |              |            | 1.5 V           | _          | 129  | _          | 117  |      |
| t <sub>pd</sub>  | ENT          | RCO        | 3.3 V ± 0.3 V   | 3.6        | 14.4 | 3.7        | 13.1 | ns   |
|                  |              |            | 5 V ± 0.5 V     | 2.6        | 10.3 | 2.7        | 9.4  |      |
|                  |              |            | 1.5 V           | _          | 207  | _          | 188  |      |
|                  |              | Any Q      | 3.3 V ± 0.3 V   | 5.9        | 23.1 | 5.9        | 21   |      |
| СІ               |              |            | 5 V ± 0.5 V     | 4.2        | 16.5 | 4.2        | 15   |      |
|                  | CLR          |            | 1.5 V           | _          | 207  | _          | 188  |      |
|                  |              | RCO        | 3.3 V ± 0.3 V   | 5.9        | 23.1 | 5.9        | 21   |      |
|                  |              |            | 5 V ± 0.5 V     | 4.2        | 16.5 | 4.2        | 15   |      |

## 4.8 Timing Diagrams

The following sequence is illustrated below:



- 1. Clear outputs to zero (asynchronous)
- 2. Preset to binary 12
- 3. Count to 13, 14, 15, 0, 1, and 2
- 4. Inhibit





## 4.9 Operating Characteristics

T<sub>A</sub> = 25°C

|                 | PARAMETER                     | TEST CONDITIONS | ТҮР | UNIT |
|-----------------|-------------------------------|-----------------|-----|------|
| C <sub>pd</sub> | Power dissipation capacitance | No load         | 66  | pF   |



## **5** Parameter Measurement Information



A. CL includes probe and test-fixture capacitance.

B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.

C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz, ZO = 50  $\Omega$ , tr = 3 ns, tf = 3 ns. Phase relationships between waveforms are arbitrary.

D. For clock inputs, fmax is measured with the input duty cycle at 50%.

E. The outputs are measured one at a time with one input transition per measurement.

F. tPLH and tPHL are the same as tpd.

G. tPZL and tPZH are the same as ten.

H. tPLZ and tPHZ are the same as tdis.



## 6 Detailed Description

### 6.1 Overview

The 'AC161 devices are 4-bit binary counters. These synchronous, presettable counters feature an internal carry look-ahead for application in high-speed counting These devices are fully programmable; that is, they can be preset to any number between 0 and 9 or 15. Presetting is synchronous; therefore, setting up a low level at the load input disables the counter and causes the outputs to agree with the setup data after the next clock pulse, regardless of the levels of the enable inputs.

The clear function is asynchronous. A low level at the clear ( $\overline{CLR}$ ) input sets all four of the flip-flop outputs low, regardless of the levels of the CLK, load ( $\overline{LOAD}$ ), or enable inputs.

The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications without additional gating. Instrumental in accomplishing this function are ENP, ENT, and a ripple-carry output (RCO). Both ENP and ENT must be high to count, and ENT is fed forward to enable RCO. Enabling RCO produces a high-level pulse while the count is maximum (9 or 15, with QA high). This high-level overflow ripple-carry pulse can be used to enable successive cascaded stages. Transitions at ENP or ENT are allowed, regardless of the level of CLK.

The counters feature a fully independent clock circuit. Changes at control inputs (ENP, ENT, or LOAD) that modify the operating mode have no effect on the contents of the counter until clocking occurs. The function of the counter (whether enabled, disabled, loading, or counting) is dictated solely by the conditions meeting the stable setup and hold times.



#### 6.2 Functional Block Diagram



Logic Diagram (positive logic)





Logic Symbol, each D/T flip-flop



### logic diagram, each D/T flip-flop (positive logic)

### 6.3 Device Functional Modes

|     | Table 6-1. Function Table |     |     |      |             |                       |                 |               |  |  |  |  |
|-----|---------------------------|-----|-----|------|-------------|-----------------------|-----------------|---------------|--|--|--|--|
|     |                           | INP | UTS |      |             | OUT                   | PUTS            |               |  |  |  |  |
| CLR | CLK                       | ENP | ENT | LOAD | A,B,C<br>,D | <b>Q</b> <sub>n</sub> | R <sub>co</sub> | FUNCTION      |  |  |  |  |
| L   | Х                         | Х   | Х   | Х    | Х           | L                     | L               | Reset (clear) |  |  |  |  |
| Н   | ↑                         | Х   | Х   | I    | I           | L                     | L               | Parallel load |  |  |  |  |
| н   | <b>↑</b>                  | Х   | Х   | I    | h           | Н                     | Note 1          | Farallerioau  |  |  |  |  |
| Н   | 1                         | h   | h   | h    | Х           | Count                 | Note 1          | Count         |  |  |  |  |
| Н   | Х                         | I   | Х   | h    | Х           | q <sub>n</sub>        | Note 1          | Inhibit       |  |  |  |  |
| Н   | Х                         | Х   | I   | h    | Х           | q <sub>n</sub>        | L               |               |  |  |  |  |

H = high level, L = low level, X = don't care, h = high level one setup time prior to the CLK low-to-high transition, I = low level one setup time prior to the CLK low-to-high transition, q = the state of the referenced output prior to the CLK low-to-high transition, and  $\uparrow$  = CLK low-to-high transition.

Copyright © 2024 Texas Instruments Incorporated



NOTE 1: The RCO output is high when ENT is high and the counter is at terminal count

## 7 Application and Implementation

Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## 7.1 Power Supply Recommendations

The power supply may be any voltage between the minimum and maximum supply voltage rating located in *Section 4.3.* 

Each V<sub>CC</sub> terminal must have a good bypass capacitor to prevent power disturbance. A  $0.1-\mu$ F capacitor is recommended for devices with a single supply. If there are multiple V<sub>CC</sub> terminals, then  $0.01-\mu$ F or  $0.022-\mu$ F capacitors are recommended for each power terminal. It is permissible to parallel multiple bypass capacitors to reject different frequencies of noise. Multiple bypass capacitors may be paralleled to reject different frequencies of noise. The bypass capacitor must be installed as close to the power terminal as possible for the best results.

### 7.2 Layout

#### 7.2.1 Layout Guidelines

Inputs must not float when using multiple bit logic devices. In many cases, functions or parts of functions of digital logic devices are unused. Some examples include situations when only two inputs of a triple-input AND gate are used, or when only 3 of the 4-buffer gates are used. Such input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states.

Specified in Layout Diagram are rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, they are tied to GND or  $V_{CC}$ , whichever makes more sense or is more convenient.



## 8 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

### 8.1 Documentation Support (Analog)

#### 8.1.1 Related Documentation

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| Table 0-1. Related Links |                   |              |                        |                     |                        |  |  |  |  |  |  |
|--------------------------|-------------------|--------------|------------------------|---------------------|------------------------|--|--|--|--|--|--|
| PARTS                    | PRODUCT<br>FOLDER | SAMPLE & BUY | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT &<br>COMMUNITY |  |  |  |  |  |  |
| CD54AC161                | Click here        | Click here   | Click here             | Click here          | Click here             |  |  |  |  |  |  |
| CD74AC161                | Click here        | Click here   | Click here             | Click here          | Click here             |  |  |  |  |  |  |

### Table 8-1. Related Links

#### 8.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 8.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 8.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners.

#### 8.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 8.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

### **9 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision C (September 1998) to Revision D (May 2024)

- Page
- Added Device Information table, Pin Functions table, ESD Ratings table, Thermal Information table, Device Functional Modes, Application and Implementation section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section



## 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGING INFORMATION

| Orderable Device | Status   | Package Type | •       | Pins | •    | Eco Plan            | Lead finish/  | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|----------|--------------|---------|------|------|---------------------|---------------|--------------------|--------------|----------------|---------|
|                  | (1)      |              | Drawing |      | Qty  | (2)                 | Ball material | (3)                |              | (4/5)          |         |
|                  |          |              |         |      |      |                     | (6)           |                    |              |                |         |
| CD54AC161F3A     | ACTIVE   | CDIP         | J       | 16   | 25   | Non-RoHS<br>& Green | SNPB          | N / A for Pkg Type | -55 to 125   | CD54AC161F3A   | Samples |
| CD74AC161E       | ACTIVE   | PDIP         | N       | 16   | 25   | RoHS & Green        | NIPDAU        | N / A for Pkg Type | -55 to 125   | CD74AC161E     | Samples |
| CD74AC161M       | OBSOLETE | SOIC         | D       | 16   |      | TBD                 | Call TI       | Call TI            | -55 to 125   | AC161M         |         |
| CD74AC161M96     | ACTIVE   | SOIC         | D       | 16   | 2500 | RoHS & Green        | NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | AC161M         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



www.ti.com

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CD54AC161, CD74AC161 :

• Catalog : CD74AC161

Military : CD54AC161

#### NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications



TEXAS

NSTRUMENTS

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |      |                    |    |      |                          |                          |       |            |            |            |           |                  |
|-----------------------------|------|--------------------|----|------|--------------------------|--------------------------|-------|------------|------------|------------|-----------|------------------|
| Device                      | •    | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | · · / | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| CD74AC161M96                | SOIC | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5   | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

6-Apr-2024



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CD74AC161M96 | SOIC         | D               | 16   | 2500 | 340.5       | 336.1      | 32.0        |

# TEXAS INSTRUMENTS

www.ti.com

6-Apr-2024

# TUBE



# - B - Alignment groove width

\*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| CD74AC161E | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD74AC161E | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |

D (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



4211283-4/E 08/12

# D (R-PDSO-G16) PLASTIC SMALL OUTLINE Stencil Openings (Note D) Example Board Layout (Note C) –16x0,55 -14x1,27 -14x1,27 16x1,50 5,40 5.40 Example Non Soldermask Defined Pad Example Pad Geometry (See Note C) 0,60 .55 Example 1. Solder Mask Opening (See Note E) -0,07 All Around

NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
  E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



J (R-GDIP-T\*\*) 14 LEADS SHOWN

CERAMIC DUAL IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

# N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated