





Support & training



DLPS240A – JUNE 2024 – REVISED AUGUST 2024

# DLPA3085 PMIC and High-Current LED Driver IC

# 1 Features

- · High-efficiency, high-current RGB LED driver
- Drivers for external buck FETs up to 16A
- Drivers for external RGB switches
- 10-bit programmable current per channel
- Inputs for selecting color-sequential RGB LEDs
- Generation of DMD high voltage supplies
- Two high-efficiency buck converters to generate the DLPC843x and DMD supply
- One high-efficiency, 8-bit programmable buck converter for fan driver application or general power supply. General purpose buck2 (PWR6) is currently supported.
- Two LDOs supplying auxiliary voltages
- Analog MUX for measuring internal and external nodes such as a thermistor and reference levels
- Monitoring/protections: thermal shutdown, hot die, and undervoltage lockout (UVLO)

# 2 Applications

• Portable DLP<sup>®</sup> Pico<sup>™</sup> projectors

# **3 Description**

The DLPA3085 is a highly integrated power management IC optimized for DLP<sup>®</sup> Pico<sup>TM</sup> Projector systems. The DLPA3085 supports LED projectors up to 16A per LED and up to 32A for series LEDs, enabled by an integrated high efficiency buck controller. Additionally, the drivers control the RGB switches, supporting the sequencing of R, G, and B LEDs. The DLPA3085 contains five buck converters, two of which are dedicated for DLPC low voltage supplies. Another dedicated regulating supply generates the three timing-critical DC supplies for the DMD: VBIAS, VRST, and VOFS.

The DLPA3085 contains several auxiliary blocks which can be used in a flexible way. This enables a tailor-made Pico Projector system. One 8-bit programmable buck converter can be used, for instance, to drive an RGB projector FAN or to make auxiliary supply line. General purpose buck2 (PWR6) is currently supported. Two LDOs can be used for a lower-current supply, up to 200mA. These LDOs are predefined to 2.5V and 3.3V.

Through the SPI, all blocks of the DLPA3085 can be addressed. Features included are the generation of the system reset, power sequencing, input signals for sequentially selecting the active LED, IC selfprotections, and an analog MUX for routing analog information to an external ADC.

| Device Information      |             |                   |  |  |  |
|-------------------------|-------------|-------------------|--|--|--|
| PART NUMBER             | PACKAGE     | PACKAGE SIZE      |  |  |  |
| DLPA3085 <sup>(1)</sup> | HTQFP (100) | 14.00mm × 14.00mm |  |  |  |
|                         |             |                   |  |  |  |

Devile a lufa una attau

(1) For more information, see the *Mechanical, Packaging, and Orderable* addendum.



# An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.



# **Table of Contents**

| 1 Features                           |        |
|--------------------------------------|--------|
| 2 Applications<br>3 Description      | 1<br>1 |
| 4 Pin Configuration and Functions    |        |
| 5 Specifications                     |        |
| 5.1 Absolute Maximum Ratings         | 7      |
| 5.2 ESD Ratings                      |        |
| 5.3 Recommended Operating Conditions |        |
| 5.4 Thermal Information              | 8      |
| 5.5 Electrical Characteristics       |        |
| 5.6 SPI Timing Parameters            | 15     |
| 6 Detailed Description               |        |
| 6.1 Overview                         | 16     |
| 6.2 Functional Block Description     | 16     |
| 6.3 Feature Description              | 17     |
| 6.4 Device Functional Modes          |        |
| 6.5 Programming                      | 37     |
| 6.6 Register Maps                    | 41     |
| 7 Application and Implementation     |        |
| 7.1 Application Information          | 45     |
|                                      |        |

| 7.2 Typical Application                              | . 45 |
|------------------------------------------------------|------|
| 7.3 System Example With DLPA3085 Internal Block      |      |
| Diagram                                              | 48   |
| 8 Power Supply Recommendations                       |      |
| 8.1 Power-Up and Power-Down Timing                   | 49   |
| 9 Layout                                             | 52   |
| 9.1 Layout Guidelines                                |      |
| 9.2 Layout Example                                   | . 55 |
| 9.3 Thermal Considerations                           |      |
| 10 Device and Documentation Support                  | 58   |
| 10.1 Third-Party Products Disclaimer                 | . 58 |
| 10.2 Device Support                                  | . 58 |
| 10.3 Receiving Notification of Documentation Updates |      |
| 10.4 Support Resources                               | . 58 |
| 10.5 Trademarks                                      | 58   |
| 10.6 Electrostatic Discharge Caution                 | 59   |
| 10.7 Glossary                                        | 59   |
| 11 Revision History                                  |      |
| 12 Mechanical, Packaging, and Orderable              |      |
| Information                                          | . 59 |
|                                                      |      |



# **4 Pin Configuration and Functions**



Figure 4-1. PFD Package 100-Pin HTQFP Top View

#### Table 4-1. Pin Functions

| PIN         |     | 1/0   | DESCRIPTION                                                                         |  |
|-------------|-----|-------|-------------------------------------------------------------------------------------|--|
| NAME        | NO. |       | DESCRIPTION                                                                         |  |
| N/C         | 1   | —     | No connect                                                                          |  |
| DRST_LS_IND | 2   | I/O   | Connection for the DMD SMPS-inductor (low-side switch)                              |  |
| DRST_5P5V   | 3   | 0     | Filter pin for LDO DMD. Power supply for internal DMD reset regulator, typical 5.5V |  |
| DRST_PGND   | 4   | GND   | Power ground for DMD SMPS. Connect to ground plane.                                 |  |
| DRST_VIN    | 5   | POWER | er supply input for LDO DMD. Connect to system power.                               |  |
| DRST_HS_IND | 6   | I/O   | ection for the DMD SMPS-inductor (high-side switch)                                 |  |
| ILLUM_5P5 V | 7   | 0     | Filter pin for LDO ILLUM. Power supply for internal ILLUM block, typical 5.5V       |  |
| ILLUM_VIN   | 8   | POWER | Supply input of LDO ILLUM. Connect to system power.                                 |  |
| CH1_SWITCH  | 9   | I     | Low-side MOSFET switch for LED Cathode. Connect to RGB LED assembly.                |  |
| CH1_SWITCH  | 10  | I     | Low-side MOSFET switch for LED Cathode. Connect to RGB LED assembly.                |  |
| RLIM_1      | 11  | 0     | Connection to LED current sense resistor for CH1 and CH2                            |  |

Copyright © 2024 Texas Instruments Incorporated



# Table 4-1. Pin Functions (continued)

| PIN               |     |       | Table 4-1. Pin Functions (continued)                                                                                                                                                           |  |
|-------------------|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME              | NO. | I/O   | DESCRIPTION                                                                                                                                                                                    |  |
| RLIM_BOT_K_2      | 12  | I     | Kelvin sense connection to ground side of LED current sense resistor                                                                                                                           |  |
| RLIM_K_2          | 13  | I     | Kelvin sense connection to top side of current sense resistor                                                                                                                                  |  |
| RLIM_BOT_K_1      | 14  | I     | Kelvin sense connection to ground side of LED current sense resistor                                                                                                                           |  |
| RLIM_K_1          | 15  | I     | Kelvin sense connection to top side of current sense resistor                                                                                                                                  |  |
| RLIM_1            | 16  | 0     | Connection to LED current sense resistor for CH1 and CH2                                                                                                                                       |  |
| CH2_SWITCH        | 17  | I     | Low-side MOSFET switch for LED cathode. Connect to RGB LED assembly.                                                                                                                           |  |
| CH2_SWITCH        | 18  | I     | Low-side MOSFET switch for LED cathode. Connect to RGB LED assembly.                                                                                                                           |  |
| CH1_GATE_CTRL     | 19  | 0     | Gate control of CH1 external MOSFET switch for LED cathode                                                                                                                                     |  |
| CH2_GATE_CTRL     | 20  | 0     | Gate control of CH2 external MOSFET switch for LED cathode                                                                                                                                     |  |
| CH3_GATE_CTRL     | 21  | 0     | Gate control of CH3 external MOSFET switch for LED cathode                                                                                                                                     |  |
| RLIM_2            | 22  | 0     | Connection to LED current sense resistor for CH3                                                                                                                                               |  |
| RLIM_2            | 23  | 0     | Connection to LED current sense resistor for CH3                                                                                                                                               |  |
| CH3_SWITCH        | 24  | I     | Low-side MOSFET switch for LED Cathode. Connect to RGB LED assembly.                                                                                                                           |  |
| CH3_SWITCH        | 25  | I     | Low-side MOSFET switch for LED Cathode. Connect to RGB LED assembly.                                                                                                                           |  |
| ILLUM_HSIDE_DRIVE | 26  | 0     | Gate control for external high-side MOSFET for ILLUM Buck converter                                                                                                                            |  |
| ILLUM_LSIDE_DRIVE | 27  | 0     | Gate control for external low-side MOSFET for ILLUM Buck converter                                                                                                                             |  |
| ILLUM_A_BOOST     | 28  | I     | oply voltage for high-side N-channel MOSFET gate driver. A 100nF capacitor (typical) st be connected between this pin and ILLUM_A_SW.                                                          |  |
| ILLUM_A_FB        | 29  | I     | Input to the buck converter loop controlling I <sub>LED</sub>                                                                                                                                  |  |
| ILLUM_A_VIN       | 30  | POWER | wer input to the ILLUM Driver A                                                                                                                                                                |  |
| ILLUM_A_SW        | 31  | I/O   | Switch node connection between high-side NFET and low-side NFET. Serves as a commor<br>connection for the flying high side FET driver                                                          |  |
| ILLUM_A_PGND      | 32  | GND   | Ground connection to the ILLUM Driver A                                                                                                                                                        |  |
| ILLUM_B_BOOST     | 33  | I     | upply voltage for high-side N-channel MOSFET gate driver                                                                                                                                       |  |
| ILLUM_B_VIN       | 34  | POWER | Power input to the ILLUM driver B                                                                                                                                                              |  |
| ILLUM_B_FB        | 35  | I     | Input to the buck converter loop controlling I <sub>LED</sub>                                                                                                                                  |  |
| ILLUM_B_SW        | 36  | I/O   | Switch node connection between high-side NFET and low-side NFET                                                                                                                                |  |
| ILLUM_B_PGND      | 37  | GND   | Ground connection to the ILLUM driver B                                                                                                                                                        |  |
| ILLUM_A_COMP1     | 38  | I/O   | Connection node for feedback loop components                                                                                                                                                   |  |
| ILLUM_A_COMP2     | 39  | I/O   | Connection node for feedback loop components                                                                                                                                                   |  |
| ILLUM_B_COMP1     | 40  | I/O   | Connection node for feedback loop components                                                                                                                                                   |  |
| ILLUM_B_COMP2     | 41  | I/O   | Connection node for feedback loop components                                                                                                                                                   |  |
| THERMAL_PAD       | 42  | GND   | Thermal pad. Connect to a clean system ground.                                                                                                                                                 |  |
| CLK_OUT           | 43  | 0     | No connect. Reserved for color wheel clock output                                                                                                                                              |  |
| CW_SPEED_PWM_OUT  | 44  | 0     | No connect. Reserved for color wheel PWM output                                                                                                                                                |  |
| SPI_VIN           | 45  | I     | Supply for SPI interface                                                                                                                                                                       |  |
| SPI_CLK           | 46  | I     | SPI clock input                                                                                                                                                                                |  |
| SPI_MISO          | 47  | 0     | SPI data output                                                                                                                                                                                |  |
| SPI_SS_Z          | 48  | I     | SPI chip select (active low)                                                                                                                                                                   |  |
| SPI_MOSI          | 49  | I     | SPI data input                                                                                                                                                                                 |  |
| PWR7_BOOST        | 50  | I     | No connect. Reserved for general purpose buck converter. Charge-pump-supply input for the high-side FET gate drive circuit. Connect a 100nF capacitor between PWR7_BOOST and PWR7_SWITCH pins. |  |
| PWR7_FB           | 51  | I     | No connect. Reserved for general purpose buck converter. Converter feedback input.<br>Connect to converter output voltage.                                                                     |  |
| PWR7_VIN          | 52  | POWER | No connect. Reserved for general purpose buck converter. Power supply input for converter                                                                                                      |  |



# Table 4-1. Pin Functions (continued)

| PIN               |     |       |                                                                                                                                                                                              |  |
|-------------------|-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME              | NO. | I/O   | DESCRIPTION                                                                                                                                                                                  |  |
| PWR7_SWITCH       | 53  | I/O   | No connect. Reserved for general purpose buck converter. Switch node connection between high-side NFET and low-side NFET                                                                     |  |
| PWR7_PGND         | 54  | GND   | No connect. Reserved for general purpose buck converter. Ground pin. Power ground return for switching circuit                                                                               |  |
| PROJ_ON           | 55  | I     | Input signal to enable and or disable the IC and DLP projector                                                                                                                               |  |
| ACMPR_LABB_SAMPLE | 56  | I     | Control signal to sample voltage at ACMPR_IN_LABB. Needs to connect a pull-down $10 k\Omega$ resistor to ground when the pin is not used.                                                    |  |
| RESET_Z           | 57  | 0     | Reset output to the DLP system (active low). The pin is held low to reset DLP system.                                                                                                        |  |
| INT_Z             | 58  | 0     | Interrupt output signal (open drain, active low). Connect to the pullup resistor.                                                                                                            |  |
| DGND              | 59  | GND   | Digital ground. Connect to ground plane.                                                                                                                                                     |  |
| CH_SEL_0          | 60  | I     | Control signal to enable either of CH1,2,3                                                                                                                                                   |  |
| CH_SEL_1          | 61  | I     | Control signal to enable either of CH1,2,3                                                                                                                                                   |  |
| PWR6_PGND         | 62  | GND   | Ground pin. Power ground return for switching circuit                                                                                                                                        |  |
| PWR6_SWITCH       | 63  | I/O   | Switch node connection between high-side NFET and low-side NFET                                                                                                                              |  |
| PWR6_VIN          | 64  | POWER | Power supply input for converter                                                                                                                                                             |  |
| <br>PWR6_BOOST    | 65  | I     | Charge-pump-supply input for the high-side FET gate drive circuit. Connect a 100nF capacitor between PWR6_BOOST and PWR6_SWITCH pins.                                                        |  |
| PWR6_FB           | 66  | I     | Converter feedback input. Connect to output voltage.                                                                                                                                         |  |
| PWR5 VIN          | 67  | POWER | No connect. Reserved for general purpose buck converter. Power supply input for converter                                                                                                    |  |
| PWR5_SWITCH       | 68  | I/O   | connect. Reserved for general purpose buck converter. Switch node connection between gh-side NFET and low-side NFET                                                                          |  |
| PWR5_BOOST        | 69  | I     | No connect. Reserved for general purpose buck converter. Charge-pump-supply input for the high-side FET gate drive circuit. Connect 100nF capacitor between PWR5_BOOST and PWR5_SWITCH pins. |  |
| PWR5_PGND         | 70  | GND   | No connect. Reserved for general purpose buck converter. Ground pin. Power ground return for switching circuit                                                                               |  |
| PWR5_FB           | 71  | I     | No connect. Reserved for general purpose buck converter. Converter feedback input.<br>Connect to output voltage.                                                                             |  |
| PWR2_FB           | 72  | I     | Converter feedback input. Connect to output voltage.                                                                                                                                         |  |
| PWR2_PGND         | 73  | GND   | Ground pin. Power ground return for switching circuit                                                                                                                                        |  |
| PWR2_SWITCH       | 74  | I/O   | Switch node connection between high-side NFET and low-side NFET                                                                                                                              |  |
| PWR2 VIN          | 75  | POWER | Power supply input for converter                                                                                                                                                             |  |
| PWR2_BOOST        | 76  | I     | Charge-pump-supply input for the high-side FET gate drive circuit. Connect a 100nF capacitor between PWR2_BOOST and PWR2_SWITCH pins.                                                        |  |
| ACMPR_IN_1        | 77  | I     | Reserved. Input for analog sensor signal. No connect when the pin is not used.                                                                                                               |  |
| ACMPR IN 2        | 78  | I     | Input for analog sensor signal. No connect when the pin is not used.                                                                                                                         |  |
| ACMPR_IN_3        | 79  | I     | Input for analog sensor signal. No connect when the pin is not used.                                                                                                                         |  |
| ACMPR IN LABB     | 80  | I     | Input for ambient light sensor, sampled input. No connect when the pin is not used.                                                                                                          |  |
| ACMPR_OUT         | 81  | 0     | Analog comparator out. No connect when the pin is not used.                                                                                                                                  |  |
| ACMPR_REF         | 82  | 1     | Reference voltage input for analog comparator. No connect when the pin is not used.                                                                                                          |  |
| PWR VIN           | 83  | POWER | Power supply input for LDO Bucks. Connect to system power.                                                                                                                                   |  |
| PWR_5P5V          | 84  | 0     | Filter pin for LDO_BUCKS. Internal analog supply for buck converters, typical 5.5V                                                                                                           |  |
| VINA              | 85  | POWER | Input voltage supply pin for reference system                                                                                                                                                |  |
| AGND              | 86  | GND   | Analog ground pin                                                                                                                                                                            |  |
| PWR3 OUT          | 87  | 0     | Filter pin for LDO_2 DMD/DLPC/AUX, typical 2.5V                                                                                                                                              |  |
|                   |     |       |                                                                                                                                                                                              |  |
| PWR3_VIN          | 88  | POWER | Power supply input for LDO_2. Connect to system power.                                                                                                                                       |  |
| PWR4_OUT          | 89  | 0     | Filter pin for LDO_1 DMD/DLPC/AUX, typical 3.3V                                                                                                                                              |  |

Copyright © 2024 Texas Instruments Incorporated

DLPA3085 DLPS240A – JUNE 2024 – REVISED AUGUST 2024



# Table 4-1. Pin Functions (continued)

| PIN         |     | I/O   | DESCRIPTION                                                                                                                           |  |
|-------------|-----|-------|---------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME        | NO. |       | DESCRIPTION                                                                                                                           |  |
| PWR4_VIN    | 90  | POWER | Power supply input for LDO_1. Connect to system power.                                                                                |  |
| SUP_2P5V    | 91  | 0     | Filter pin for LDO_V2V5. Internal supply voltage, typical 2.5V                                                                        |  |
| SUP_5P0V    | 92  | 0     | Filter pin for LDO_V5V. Internal supply voltage, typical 5V                                                                           |  |
| PWR1_PGND   | 93  | GND   | Ground pin. Power ground return for switching circuit                                                                                 |  |
| PWR1_FB     | 94  | I     | nverter feedback input. Connect to output voltage.                                                                                    |  |
| PWR1_SWITCH | 95  | I/O   | tch node connection between high-side NFET and low-side NFET                                                                          |  |
| PWR1_VIN    | 96  | POWER | Power supply input for converter                                                                                                      |  |
| PWR1_BOOST  | 97  | I     | Charge-pump-supply input for the high-side FET gate drive circuit. Connect a 100nF capacitor between PWR1_BOOST and PWR1_SWITCH pins. |  |
| DMD_VOFFSET | 98  | 0     | VOFS output rail. Connect to ceramic capacitor.                                                                                       |  |
| DMD_VBIAS   | 99  | 0     | VBIAS output rail. Connect to ceramic capacitor.                                                                                      |  |
| DMD_VRESET  | 100 | 0     | VRESET output rail. Connect to ceramic capacitor.                                                                                     |  |



# **5** Specifications

### 5.1 Absolute Maximum Ratings

over operating free-air temperature (unless otherwise noted) (1)

|                           |                                                                           | MIN  | MAX | UNIT |
|---------------------------|---------------------------------------------------------------------------|------|-----|------|
|                           | ILLUM_A,B_BOOST                                                           | -0.3 | 28  |      |
|                           | ILLUM_A,B_BOOST (10 ns transient)                                         | -0.3 | 30  |      |
|                           | ILLUM_A,B_BOOST vs ILLUM_A,B_SWITCH                                       | -0.3 | 7   |      |
|                           | ILLUM_LSIDE_DRIVE                                                         | -0.3 | 7   |      |
|                           | ILLUM_HSIDE_DRIVE                                                         | -2   | 28  |      |
|                           | ILLUM_A_BOOST vs ILLUM_HSIDE_DRIVE                                        | -0.3 | 7   |      |
|                           | ILLUM_A,B_SW                                                              | -2   | 22  |      |
|                           | ILLUM_A,B_SW (10 ns transient)                                            | -3   | 27  |      |
|                           | PWR_VIN, PWR1,2,3,4,6_VIN, VINA, ILLUM_VIN, ILLUM_A,B_VIN, DRST_VIN       | -0.3 | 22  | _    |
|                           | PWR1,2,6_BOOST                                                            | -0.3 | 28  |      |
|                           | PWR1,2,6_BOOST (10 ns transient)                                          | -0.3 | 30  |      |
| Voltage                   | PWR1,2,6_SWITCH                                                           | -2   | 22  |      |
|                           | PWR1,2,6_SWITCH (10 ns transient)                                         | -3   | 27  |      |
|                           | PWR1,2,6_FB                                                               | -0.3 | 6.5 |      |
|                           | PWR1,2,6_BOOST vs PWR1,2,6_SWITCH                                         | -0.3 | 6.5 |      |
| Voltage                   | CH1,2,3_SWITCH, DRST_LS_IND, ILLUM_A,B_FB                                 | -0.3 | 20  | v    |
| Voltage<br>Source current | ILLUM_A,B_COMP1,2, INT_Z, PROJ_ON                                         | -0.3 | 7   |      |
|                           | DRST_HS_IND                                                               | -18  | 7   |      |
|                           | ACMPR_IN_1,2,3, ACMPR_REF, ACMPR_IN_LABB,<br>ACMPR_LABB_SAMPLE, ACMPR_OUT | -0.3 | 3.6 |      |
|                           | SPI_VIN, SPI_CLK, SPI_MOSI, SPI_SS_Z, SPI_MISO, CH_SEL_0,1,<br>RESET_Z    | -0.3 | 3.6 |      |
|                           | RLIM_K_1,2, RLIM_1,2                                                      | -0.3 | 3.6 |      |
|                           | DGND, AGND, DRST_PGND, ILLUM_A,B_PGND, PWR1,2,6_PGND,<br>RLIM_BOT_K_1,2   | -0.3 | 0.3 |      |
|                           | DRST_5P5V, ILLUM_5P5V, PWR_5P5, PWR3,4_OUT, SUP_5P0V                      | -0.3 | 7   |      |
|                           | CH1,2,3_GATE_CTRL                                                         | -0.3 | 7   |      |
|                           | CLK_OUT                                                                   | -0.3 | 3.6 |      |
|                           | CW_SPEED_PWM                                                              | -0.3 | 7   |      |
|                           | SUP_2P5V                                                                  | -0.3 | 3.6 |      |
|                           | DMD_VOFFSET                                                               | -0.3 | 12  |      |
|                           | DMD_VBIAS                                                                 | -0.3 | 20  |      |
|                           | DMD_VRESET                                                                | -18  | 7   |      |
| Source ourrent            | RESET_Z, ACMPR_OUT                                                        |      | 1   | m ^  |
| Source current            | SPI_DOUT                                                                  |      | 5.5 | – mA |
| Sink ourset               | RESET_Z, ACMPR_OUT                                                        |      | 1   | - A  |
|                           | SPI_DOUT, INT_Z                                                           |      | 5.5 | – mA |
| T <sub>stq</sub>          | Storage temperature                                                       | -65  | 150 | °C   |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.



# 5.2 ESD Ratings

|                        |               |                                                                                          | VALUE | UNIT |
|------------------------|---------------|------------------------------------------------------------------------------------------|-------|------|
| V (1)                  | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(2)</sup>              | ±2000 | V    |
| V <sub>(ESD)</sub> (1) | discharge     | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(3)</sup> | ±500  | v    |

(1) Electrostatic discharge (ESD) to measure device sensitivity and immunity to damage caused by assembly line electrostatic discharges into the device.

(2) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.

(3) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process.

#### **5.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                        |                                                                     | MIN  | MAX  | UNIT |
|------------------------|---------------------------------------------------------------------|------|------|------|
|                        | PWR_VIN, PWR1,2,3,4,6_VIN, VINA, ILLUM_VIN, ILLUM_A,B_VIN, DRST_VIN | 6    | 20   |      |
|                        | CH1,2,3_SWITCH, ILLUM_A,B_FB,                                       | -0.1 | 20   |      |
|                        | PROJ_ON                                                             | -0.1 | 6    |      |
|                        | PWR1,2,6_FB                                                         | -0.1 | 5    |      |
| Input voltage range    | ACMPR_REF, CH_SEL_0,1, SPI_CLK, SPI_MOSI, SPI_SS_Z                  | -0.1 | 3.6  | V    |
|                        | RLIM_BOT_K_1,2                                                      | -0.1 | 0.1  |      |
|                        | ACMPR_IN_1,2,3, LABB_IN_LABB                                        | -0.1 | 1.5  |      |
|                        | SPI_VIN                                                             | 1.7  | 3.6  |      |
|                        | RLIM_K_1,2                                                          | -0.1 | 0.25 |      |
|                        | ILLUM_A,B_COMP1,2                                                   | -0.1 | 5.7  |      |
| Ambient temperature ra | mbient temperature range                                            |      | 70   | °C   |
| Operating junction tem | perature                                                            | 0    | 120  | °C   |

# 5.4 Thermal Information

|                       |                                                             | DLPA3085    |      |
|-----------------------|-------------------------------------------------------------|-------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                               | PFD (HTQFP) | UNIT |
|                       |                                                             | 100 PINS    |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance <sup>(2)</sup>       | 7.0         | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance <sup>(3)</sup>    | 0.7         | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance                        | N/A         | °C/W |
| ΨJT                   | Junction-to-top characterization parameter <sup>(4)</sup>   | 0.6         | °C/W |
| Ψјв                   | Junction-to-board characterization parameter <sup>(5)</sup> | 3.4         | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance                | N/A         | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

(2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, but since the device is intended to be cooled with a heatsink from the top case of the package, the simulation includes a fan and heatsink attached to the DLPA3085. The heatsink is a 22mm × 22mm × 12mm aluminum pin fin heatsink with a 12mm × 12mm × 3mm stud. The base thickness is 2mm and the pin diameter is 1.5 mm with an array of 6 × 6 pins. The heatsink is attached to the DLPA3085 with 100µm thick thermal grease with 3 W/m-K thermal conductivity. The fan is 20 × 20 × 8mm with 1.6cfm open volume flow rate and 0.22-inch water pressure at stagnation.

(3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

(4) The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining R<sub>θJA</sub>, using a procedure described in JESD51-2a (sections 6 and 7), but modified to include the fan and heatsink described in note 2.

(5) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining R<sub>θJA</sub>, using a procedure described in JESD51-2a (sections 6 and 7), but modified to include the fan and heatsink described in note 2.



# **5.5 Electrical Characteristics**

Over operating free-air temperature range.  $V_{IN}$  = 12V,  $T_A$  = 0 to +70°C, typical values are at  $T_A$  = 25°C, Configuration according to Typical Characteristics ( $V_{IN}$  =12V,  $I_{OUT}$  = 16A, LED, external FETs) (unless otherwise noted).

|                        | PARAMETER                           | TEST CONDITIONS                                                                                                                                         | MIN              | TYP  | MAX  | UNIT |
|------------------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------|------|------|
|                        |                                     | SUPPLIES                                                                                                                                                |                  |      |      |      |
| INPUT VOLTA            | GE                                  |                                                                                                                                                         |                  |      |      |      |
| V <sub>IN</sub>        | Input voltage range                 | VINA – pin                                                                                                                                              | 6 <sup>(6)</sup> | 12   | 20   | V    |
| V <sub>UVLO</sub> (7)  | UVLO threshold                      | VINA falling (through a 5 bit trim function, 0.5V steps)                                                                                                | 3.9              | 6.22 | 18.4 | V    |
|                        | Hysteresis                          | VINA rising                                                                                                                                             |                  | 90   |      | mV   |
| V <sub>STARTUP</sub>   | Startup voltage                     | DMD_VBIAS, DMD_VOFFSET,<br>DMD_VRESET loaded with 10mA                                                                                                  | 6                |      |      | V    |
| INPUT CURRI            | ENT                                 |                                                                                                                                                         |                  |      |      |      |
| I <sub>IDLE</sub>      | Idle current                        | IDLE mode, all VIN pins combined                                                                                                                        |                  | 15   |      | μA   |
| I <sub>STD</sub>       | Standby current                     | STANDBY mode, analog, internal supplies<br>and LDOs enabled, DMD, ILLUMINATION and<br>BUCK CONVERTERS disabled.                                         |                  | 3.7  |      | mA   |
| I <sub>Q_DMD</sub>     | Quiescent current (DMD)             | Quiescent current DMD block (in addition to I <sub>STD</sub> ), VINA + DRST_VIN                                                                         |                  | 0.49 |      | mA   |
| I <sub>Q_ILLUM</sub>   | Quiescent current (ILLUM)           | Quiescent current ILLUM block (in addition<br>to I <sub>STD</sub> ), V_openloop= 3V (ILLUM_OLV_SEL),<br>VINA + ILLUM_VIN + ILLUM_A_VIN +<br>ILLUM_B_VIN |                  | 21   |      | mA   |
|                        |                                     | Quiescent current per BUCK converter<br>(in addition to I <sub>STD</sub> ), Normal mode,<br>VINA + PWR_VIN + PWR1,2,6_VIN,<br>PWR1,2,6_VOUT = 1V        |                  | 4.3  |      |      |
| I <sub>Q_BUCK</sub>    | Quiescent current<br>(per BUCK)     | Quiescent current per BUCK converter<br>(in addition to I <sub>STD</sub> ), Normal mode,<br>VINA + PWR_VIN + PWR1,2,6_VIN,<br>PWR1,2,6_VOUT = 5V        |                  | 15   |      | mA   |
|                        |                                     | Quiescent current per BUCK converter (in<br>addition to I <sub>STD</sub> ), Cycle-skipping mode, VINA<br>+ PWR_VIN + PWR1,2,6_VIN = 1V                  |                  | 0.41 |      |      |
|                        |                                     | Quiescent current per BUCK converter (in<br>addition to I <sub>STD</sub> ), Cycle-skipping mode, VINA<br>+ PWR_VIN + PWR1,2,6_VIN = 5V                  |                  | 0.46 |      |      |
| I <sub>Q_TOTAL</sub>   | Quiescent current (Total)           | Typical Application: ACTIVE mode, all VIN<br>pins combined, DMD, ILLUMINATION and<br>PWR1,2 enabled, PWR3,4,6 disabled                                  |                  | 38   |      | mA   |
| INTERNAL SU            | JPPLIES                             |                                                                                                                                                         |                  |      |      |      |
| V <sub>SUP_5P0V</sub>  | Internal supply, analog             |                                                                                                                                                         |                  | 5    |      | V    |
| V <sub>SUP_2P5V</sub>  | Internal supply, logic              |                                                                                                                                                         |                  | 2.5  |      | V    |
|                        |                                     | DMD — LDO DMD                                                                                                                                           |                  |      |      |      |
| V <sub>DRST_VIN</sub>  |                                     |                                                                                                                                                         | 6                | 12   | 20   | V    |
| V <sub>DRST_5P5V</sub> |                                     |                                                                                                                                                         |                  | 5.5  |      | V    |
|                        |                                     | Rising                                                                                                                                                  |                  | 80%  |      |      |
| PGOOD                  | Power good DRST_5P5V                | Falling                                                                                                                                                 |                  | 60%  |      |      |
| OVP                    | Overvoltage protection<br>DRST_5P5V | -                                                                                                                                                       |                  | 7.2  |      | V    |
|                        | Regulator dropout                   | At 25mA, VDRST_VIN= 5.5V                                                                                                                                |                  | 56   |      | mV   |
|                        | Regulator current limit             |                                                                                                                                                         | 300              | 340  | 400  | mA   |
|                        | -                                   | DMD — REGULATOR                                                                                                                                         |                  |      |      |      |

Over operating free-air temperature range.  $V_{IN}$  = 12V,  $T_A$  = 0 to +70°C, typical values are at  $T_A$  = 25°C, Configuration according to Typical Characteristics ( $V_{IN}$  =12V,  $I_{OUT}$  = 16A, LED, external FETs) (unless otherwise noted).

|                     | PARAMETER                                                                       | TEST CONDITIONS                                                                                              | MIN  | TYP  | MAX | UNIT |  |
|---------------------|---------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|------|------|-----|------|--|
|                     |                                                                                 | Switch A (from DRST_5P5V to<br>DRST_HS_IND)                                                                  |      | 920  |     |      |  |
| R <sub>DS(ON)</sub> | MOSFET ON-resistance                                                            | Switch B (from DRST_LS_IND to DRST_PGND)                                                                     |      | 450  |     | mΩ   |  |
| N/                  | Forward veltage drep                                                            | Switch C (from DRST_LS_IND to DRST_VBIAS <sup>(1)</sup> ), VDRST_LS_IND = 2V, $I_F$ = 100 mA                 |      | 1.21 |     | M    |  |
| V <sub>FW</sub>     | Forward voltage drop                                                            | Switch D (from DRST_LS_IND to<br>DRST_VOFFSET <sup>(1)</sup> ), VDRST_LS_IND = 2V, I <sub>F</sub><br>= 100mA |      | 1.22 |     | V    |  |
| t <sub>DIS</sub>    | Rail Discharge time                                                             | C <sub>OUT</sub> = 1µF                                                                                       |      |      | 40  | μs   |  |
| t <sub>PG</sub>     | Power-good timeout                                                              | Not tested in production                                                                                     |      | 15   |     | ms   |  |
| I <sub>LIMIT</sub>  | Switch current limit                                                            |                                                                                                              |      | 610  |     | mA   |  |
| VOFFSET R           | EGULATOR                                                                        |                                                                                                              |      |      |     |      |  |
| VOFFSET             | Output voltage                                                                  |                                                                                                              |      | 10   |     | V    |  |
|                     | DC output voltage accuracy                                                      | I <sub>OUT</sub> = 10mA                                                                                      | -0.3 |      | 0.3 | V    |  |
|                     | DC Load regulation                                                              | I <sub>OUT</sub> = 0mA to 10mA                                                                               |      | -10  |     | V/A  |  |
|                     | DC Line regulation                                                              | I <sub>OUT</sub> = 10mA, DRST_VIN = 8V to 20V                                                                |      | -5   |     | mV/V |  |
| V <sub>RIPPLE</sub> | Output ripple                                                                   | I <sub>OUT</sub> = 10mA, C <sub>OUT</sub> = 1μF                                                              |      | 200  |     | mVpp |  |
| I <sub>OUT</sub>    | Output current                                                                  |                                                                                                              | 0.1  |      | 10  | mA   |  |
| PGOOD               | Power-good threshold                                                            | VOFFSET rising                                                                                               |      | 86%  |     |      |  |
|                     | (fraction of nominal output voltage)                                            | VOFFSET falling                                                                                              |      | 66%  |     |      |  |
| C Output capacitor  | Recommended value <sup>(5)</sup> (use same value as output capacitor on VRESET) | 1                                                                                                            |      |      | μF  |      |  |
|                     |                                                                                 | t <sub>DISCHARGE</sub> <40µs at VIN = 8V                                                                     |      |      | 1   |      |  |
| VBIAS REG           | ULATOR                                                                          | -                                                                                                            |      |      |     |      |  |
| V <sub>BIAS</sub>   | Output voltage                                                                  |                                                                                                              |      | 18   |     | V    |  |
|                     | DC output voltage accuracy                                                      | I <sub>OUT</sub> = 10mA                                                                                      | -0.3 |      | 0.3 | V    |  |
|                     | DC Load regulation                                                              | I <sub>OUT</sub> = 0 to 10mA                                                                                 |      | -18  |     | V/A  |  |
|                     | DC Line regulation                                                              | I <sub>OUT</sub> = 10mA, DRST_VIN = 8V to 20V                                                                |      | -3   |     | mV/V |  |
| V <sub>RIPPLE</sub> | Output ripple                                                                   | I <sub>OUT</sub> = 10mA, C <sub>OUT</sub> = 470nF                                                            |      | 200  |     | mVpp |  |
| I <sub>OUT</sub>    | Output current                                                                  |                                                                                                              | 0.1  |      | 10  | mA   |  |
|                     | Power-good threshold                                                            | VBIAS rising                                                                                                 |      | 86%  |     |      |  |
| PGOOD               | (fraction of nominal output voltage)                                            | VBIAS falling                                                                                                |      | 66%  |     |      |  |
| С                   | Output capacitor                                                                | Recommended value <sup>(5)</sup> (use same or smaller value as output capacitors VOFFSET / VRESET)           | 470  |      |     | nF   |  |
|                     |                                                                                 | t <sub>DISCHARGE</sub> <40µs at VIN = 8V                                                                     |      |      | 470 |      |  |
| VRESET RE           | GULATOR                                                                         | ·                                                                                                            |      |      |     |      |  |
| V <sub>RST</sub>    | Output voltage                                                                  |                                                                                                              |      | -14  |     | V    |  |
|                     | DC output voltage accuracy                                                      | I <sub>OUT</sub> = 10mA                                                                                      | -0.3 |      | 0.3 | V    |  |
|                     | DC Load regulation                                                              | I <sub>OUT</sub> = 0 to 10mA                                                                                 |      | -4   |     | V/A  |  |
|                     | DC Line regulation                                                              | I <sub>OUT</sub> = 10mA, DRST_VIN = 8 to 20V                                                                 |      | -2   |     | mV/V |  |
| V <sub>RIPPLE</sub> | Output ripple                                                                   | I <sub>OUT</sub> = 10mA, C <sub>OUT</sub> = 1μF                                                              |      | 120  |     | mVpp |  |
| I <sub>OUT</sub>    | Output current                                                                  |                                                                                                              | 0.1  |      | 10  | mA   |  |

Over operating free-air temperature range.  $V_{IN}$  = 12V,  $T_A$  = 0 to +70°C, typical values are at  $T_A$  = 25°C, Configuration according to Typical Characteristics ( $V_{IN}$  =12V,  $I_{OUT}$  = 16A, LED, external FETs) (unless otherwise noted).

|                           | PARAMETER                              | TEST CONDITIONS                                                                             | MIN | ΤΥΡ  | MAX | UNIT |
|---------------------------|----------------------------------------|---------------------------------------------------------------------------------------------|-----|------|-----|------|
| PGOOD                     | Power-good threshold                   |                                                                                             |     | 90%  |     |      |
| С                         | Output capacitor                       | Recommended value <sup>(5)</sup> (use same value as output capacitor on VOFFSET)            | 1   |      |     | μF   |
|                           |                                        | t <sub>DISCHARGE</sub> <40µs at VIN = 8V                                                    |     |      | 1   |      |
|                           |                                        | DMD — BUCK CONVERTERS                                                                       |     |      | I   |      |
|                           | TAGE                                   |                                                                                             |     |      |     |      |
| V <sub>PWR_1_VOUT</sub>   | Output Voltage                         |                                                                                             |     | 0.8  |     | V    |
| V <sub>PWR_2_VOUT</sub>   | Output Voltage                         |                                                                                             |     | 1.8  |     | V    |
|                           | DC output voltage accuracy             | I <sub>OUT</sub> = 0mA                                                                      | -3% |      | 3%  |      |
| MOSFET                    |                                        |                                                                                             |     |      |     |      |
| R <sub>ON,H</sub>         | High side switch resistance            | 25°C, V <sub>PWR_1,2_Boost</sub> – V <sub>PWR1,2_SWITCH</sub> = 5.5V                        |     | 150  |     | mΩ   |
| R <sub>ON,L</sub>         | Low side switch resistance             | 25°C                                                                                        |     | 85   |     | mΩ   |
| LOAD CURRE                | NT                                     |                                                                                             |     |      |     |      |
|                           | Allowed Load Current <sup>(3)</sup> .  |                                                                                             |     |      | 3   | А    |
| I <sub>OCL</sub>          | Current limit <sup>(2)</sup>           | L <sub>OUT</sub> = 3.3µH                                                                    | 3.2 | 3.6  | 4.2 | А    |
| ON-TIME TIME              | R CONTROL                              | 1                                                                                           |     |      |     |      |
| t <sub>on</sub>           | On time                                | V <sub>IN</sub> = 12V, V <sub>O</sub> = 5V                                                  |     | 120  |     | ns   |
| t <sub>OFF(MIN)</sub>     | Minimum off time <sup>(2)</sup>        | $T_{A} = 25^{\circ}C, V_{FB} = 0V$                                                          |     | 270  |     | ns   |
| START-UP                  |                                        |                                                                                             |     |      |     |      |
|                           | Soft start                             |                                                                                             | 1   | 2.5  | 4   | ms   |
| PGOOD                     |                                        |                                                                                             |     |      |     |      |
| Ratio <sub>OV</sub>       | Overvoltage protection                 |                                                                                             |     | 120% |     |      |
| Ratio <sub>PG</sub>       | Relative power good level              | Low to high                                                                                 |     | 72%  |     |      |
|                           |                                        | ILLUMINATION — LDO ILLUM                                                                    |     |      |     |      |
| VILLUM_VIN                |                                        |                                                                                             | 6   | 12   | 20  | V    |
| VILLUM_5P5V               |                                        |                                                                                             |     | 5.5  | -   | V    |
|                           |                                        | Rising                                                                                      |     | 80%  |     |      |
| PGOOD                     | Power good ILLUM_5P5V                  | Falling                                                                                     |     | 60%  |     |      |
| OVP                       | Overvoltage protection<br>ILLUM_5P5V   |                                                                                             |     | 7.2  |     | V    |
|                           | Regulator dropout                      | At 25mA, V <sub>ILLUM VIN</sub> = 5.5V                                                      |     | 53   |     | mV   |
|                           | Regulator current limit <sup>(2)</sup> |                                                                                             | 300 | 340  | 400 | mA   |
|                           |                                        | ILLUMINATION — DRIVER A,B                                                                   |     |      |     |      |
| V <sub>ILLUM_A,B_IN</sub> | Input supply voltage range             |                                                                                             | 6   | 12   | 20  | V    |
| PWM                       |                                        |                                                                                             |     |      |     |      |
| fsw                       | Oscillator frequency                   | 3V < V <sub>IN</sub> < 20V                                                                  |     | 600  |     | kHz  |
| J U V V                   | y                                      | HDRV off to LDRV on, TRDLY = 0                                                              |     | 28   |     |      |
| t <sub>DEAD</sub>         | Output driver dead time                | HDRV off to LDRV on, TRDLY = 1                                                              |     | 40   |     | ns   |
|                           |                                        | LDRV off to HDRV on, TRDLY = $0$                                                            |     | 35   |     |      |
| OUTPUT DRIV               | /ERS                                   |                                                                                             |     |      |     |      |
| R <sub>HDHI</sub>         | High-side driver pull-up resistance    | V <sub>ILLUM_A,B_BOOT</sub> – V <sub>ILLUM_A,B_SW</sub> = 5V, I <sub>HDRV</sub> =<br>–100mA |     | 4.9  |     | Ω    |
| R <sub>HDLO</sub>         | High-side driver pull-down resistance  | V <sub>ILLUM_A,B_BOOT</sub> – V <sub>ILLUM_A,B_SW</sub> = 5V, I <sub>HDRV</sub> = 100mÅ     |     | 3    |     | Ω    |

11

Over operating free-air temperature range.  $V_{IN}$  = 12V,  $T_A$  = 0 to +70°C, typical values are at  $T_A$  = 25°C, Configuration according to Typical Characteristics ( $V_{IN}$  =12V,  $I_{OUT}$  = 16A, LED, external FETs) (unless otherwise noted).

|                        | PARAMETER                                 | TEST CONDITIONS                                                                                           | MIN   | TYP  | MAX | UNIT |
|------------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------|-------|------|-----|------|
| R <sub>LDHI</sub>      | Low-side driver pull-up resistance        | I <sub>LDRV</sub> = -100mA                                                                                |       | 3.1  |     | Ω    |
| R <sub>LDLO</sub>      | Low-side driver pull-down resistance      | I <sub>LDRV</sub> = 100mA                                                                                 |       | 2.4  |     | Ω    |
| t <sub>HRISE</sub>     | High-side driver rise time <sup>(2)</sup> | C <sub>LOAD</sub> = 5nF                                                                                   |       | 23   |     | ns   |
| t <sub>HFALL</sub>     | High-side driver fall time <sup>(2)</sup> | C <sub>LOAD</sub> = 5nF                                                                                   |       | 19   |     | ns   |
| t <sub>LRISE</sub>     | Low-side driver rise time <sup>(2)</sup>  | C <sub>LOAD</sub> = 5nF                                                                                   |       | 23   |     | ns   |
| t <sub>LFALL</sub>     | Low-side driver fall time <sup>(2)</sup>  | C <sub>LOAD</sub> = 5nF                                                                                   |       | 17   |     | ns   |
| OVERCURRENT            | I PROTECTION                              |                                                                                                           |       |      |     |      |
| HSD OC                 | High-Side Drive Over Current threshold    | External switches, V <sub>DS</sub> threshold <sup>(2)</sup>                                               |       | 185  |     | mV   |
| BOOT DIODE             |                                           | 1                                                                                                         |       |      |     |      |
| V <sub>DFWD</sub>      | Bootstrap diode forward voltage           | I <sub>BOOT</sub> = 5mA                                                                                   |       | 0.75 |     | V    |
| PGOOD                  |                                           | 1                                                                                                         |       |      |     |      |
| RatioUV                | Undervoltage protection                   |                                                                                                           |       | 89%  |     |      |
| INTERNAL RGB           | STROBE CONTROLLER SW                      | ITCHES                                                                                                    |       |      |     |      |
| R <sub>ON</sub>        | ON-resistance                             | CH1,2,3_SWITCH                                                                                            |       | 30   | 45  | mΩ   |
| I <sub>LEAK</sub>      | OFF-state leakage current                 | V <sub>DS</sub> = 5.0V                                                                                    |       |      | 0.1 | μA   |
| I <sub>MAX</sub>       | Maximum current                           |                                                                                                           |       | 6    |     | Α    |
| DRIVERS EXTE           | RNAL RGB STROBE CONTRO                    | DLLER SWITCHES                                                                                            |       |      |     |      |
| CHx_GATE_CN<br>TR_HIGH | Gate control high level                   | ILLUM_SW_ILIM_EN[2:0] = 7, register 0x02,<br>I <sub>SINK</sub> = 400μA                                    |       | 4.35 |     |      |
|                        |                                           | ILLUM_SW_ILIM_EN[2:0] = 0, register 0x02,<br>I <sub>SINK</sub> = 400µA                                    |       | 5.25 |     | V    |
| CHx_GATE_CN            | Gate control low level                    | ILLUM_SW_ILIM_EN[2:0] = 7, register 0x02,<br>I <sub>SINK</sub> = 400µA                                    |       | 55   |     |      |
| TR_LOW                 |                                           | ILLUM_SW_ILIM_EN[2:0] = 0, register 0x02,<br>I <sub>SINK</sub> = 400μA                                    |       | 55   |     | mV   |
| LED CURRENT            | CONTROL                                   |                                                                                                           |       |      |     |      |
| V <sub>LED_ANODE</sub> | LED Anode voltage <sup>(2)</sup>          | Ratio with respect to V <sub>ILLUM_A,B_VIN</sub><br>(Duty cycle limitation)                               | 0.85x |      |     |      |
|                        | -                                         |                                                                                                           |       |      | 6.3 | V    |
| I <sub>LED</sub>       | LED currents                              | V <sub>ILLUM_A,B_VIN</sub> ≥ 8V. See register<br>SWx_IDAC[9:0] for settings.                              | 1     |      | 16  | А    |
|                        | DC current offset,<br>CH1,2,3_SWITCH      | $R_{LIM} = 12.5m\Omega$                                                                                   | -150  | 0    | 150 | mA   |
|                        | Transient LED current limit               | 20% higher than I <sub>LED</sub> . Min-setting, $R_{LIM}$ = 12.5m $\Omega$                                |       | 11%  |     |      |
|                        | range (programmable)                      | 20% higher than $I_{LED}$ . Max-setting,<br>R <sub>LIM</sub> = 12.5m $\Omega$ . Percentage of max current |       | 133% |     | 1    |
| t <sub>RISE</sub>      | Current rise time                         | $I_{LED}$ from 5% to 95%, $I_{LED}$ = 600mA, transient current limit disabled <sup>(2)</sup>              |       |      | 50  | μs   |
|                        |                                           | BUCK CONVERTERS — LDO_BUCKS                                                                               |       |      |     |      |
| V <sub>PWR_VIN</sub>   | Input voltage range<br>PWR1,2,6_VIN       |                                                                                                           | 6     | 12   | 20  | V    |
| V <sub>PWR_5P5V</sub>  | PWR 5P5V                                  |                                                                                                           |       | 5.5  |     | V    |



Over operating free-air temperature range.  $V_{IN}$  = 12V,  $T_A$  = 0 to +70°C, typical values are at  $T_A$  = 25°C, Configuration according to Typical Characteristics ( $V_{IN}$  =12V,  $I_{OUT}$  = 16A, LED, external FETs) (unless otherwise noted).

|                             | PARAMETER                                  | TEST CONDITIONS                                                         | MIN                 | TYP  | MAX  | UNIT |
|-----------------------------|--------------------------------------------|-------------------------------------------------------------------------|---------------------|------|------|------|
|                             |                                            | Rising                                                                  |                     | 80%  |      |      |
| PGOOD                       | Power good PWR_5P5V                        | Falling                                                                 |                     | 60%  |      |      |
| OVP                         | Overvoltage Protection<br>PWR_5P5V         |                                                                         |                     | 7.2  |      | V    |
|                             | Regulator dropout                          | At 25mA, V <sub>PWR_VIN</sub> = 5.5V                                    |                     | 41   |      | mV   |
|                             | Regulator current limit <sup>(2)</sup>     |                                                                         | 300                 | 340  | 400  | mA   |
|                             | BUCK CONVE                                 | ERTER — GENERAL PURPOSE BUCK CONVE                                      | RTER <sup>(8)</sup> |      |      |      |
| OUTPUT VOLT                 | AGE                                        |                                                                         |                     |      |      |      |
| V <sub>PWR6_VOUT</sub>      | Output Voltage (General<br>Purpose Buck2)  | 8-bit programmable                                                      | 1                   |      | 5    | V    |
|                             | DC output voltage accuracy                 | I <sub>OUT</sub> = 0mA                                                  | -3.5%               |      | 3.5% |      |
| MOSFET                      |                                            | I                                                                       |                     |      |      |      |
| R <sub>ON,H</sub>           | High side switch resistance                | 25°C, V <sub>PWR6 Boost</sub> – V <sub>PWR6 SWITCH</sub> = 5.5V         |                     | 150  |      | mΩ   |
| R <sub>ON,L</sub>           | Low side switch resistance <sup>(2)</sup>  | 25°C                                                                    |                     | 85   |      | mΩ   |
| LOAD<br>CURRENT             |                                            |                                                                         |                     |      |      |      |
|                             | Allowed Load Current PWR6 <sup>(3)</sup> . |                                                                         |                     | 2    |      | А    |
| I <sub>OCL</sub>            | Current limit <sup>(2) (3)</sup>           | L <sub>OUT</sub> = 3.3µH                                                | 3.2                 | 3.6  | 4.2  | А    |
| ON-TIME<br>TIMER<br>CONTROL |                                            |                                                                         |                     |      |      |      |
| t <sub>on</sub>             | On time                                    | V <sub>IN</sub> = 12V, V <sub>O</sub> = 5V                              |                     | 120  |      | ns   |
| t <sub>OFF(MIN)</sub>       | Minimum off time <sup>(2)</sup>            | T <sub>A</sub> = 25°C, V <sub>FB</sub> = 0V                             |                     | 270  | 310  | ns   |
| START-UP                    |                                            |                                                                         |                     |      |      |      |
|                             | Soft start                                 |                                                                         | 1                   | 2.5  | 4    | ms   |
| PGOOD                       |                                            |                                                                         |                     |      |      |      |
| Ratio <sub>OV</sub>         | Overvoltage protection                     |                                                                         |                     | 120% |      |      |
| Ratio <sub>PG</sub>         | Relative power good level                  | Low to high                                                             |                     | 72%  |      |      |
|                             |                                            | AUXILIARY LDOs                                                          |                     |      | 1    |      |
| V <sub>PWR3,4_VIN</sub>     | Input voltage range                        | LDO1 (PWR4), LDO2 (PWR3)                                                | 3.3                 | 12   | 20   | V    |
| PGOOD                       | Power good PWR3,4_VOUT                     | PWR3,4_VOUT rising                                                      |                     | 80%  |      |      |
|                             |                                            | PWR3,4_VOUT falling                                                     |                     | 60%  |      |      |
| OVP                         | Overvoltage Protection<br>PWR3,4_VOUT      |                                                                         |                     | 7    |      | V    |
|                             | DC output voltage accuracy<br>PWR3,4_VOUT  | I <sub>OUT</sub> = 0mA                                                  | -3%                 |      | 3%   |      |
|                             | Regulator current limit <sup>(2)</sup>     |                                                                         | 300                 | 340  | 400  | mA   |
| t <sub>ON</sub>             | Turn-on time                               | to 80% of V <sub>OUT</sub> = PWR3 and PWR4, C= 1μF                      |                     | 40   |      | μs   |
| LDO2 (PWR3)                 |                                            | 1                                                                       |                     |      |      |      |
| V <sub>PWR3_VOUT</sub>      | Output Voltage PWR3_VOUT                   |                                                                         |                     | 2.5  |      | V    |
|                             | Load Current capability                    |                                                                         |                     | 200  |      | mA   |
|                             | DC Load regulation<br>PWR3_VOUT            | V <sub>OUT</sub> = 2.5V, I <sub>OUT</sub> = 5 to 200mA                  |                     | -70  |      | mV/A |
|                             | DC Line regulation<br>PWR3_VOUT            | V <sub>OUT</sub> = 2.5V, I <sub>OUT</sub> = 5 mA, PWR3_VIN = 3.3 to 20V |                     | 30   |      | μV/V |

Copyright © 2024 Texas Instruments Incorporated

Over operating free-air temperature range.  $V_{IN}$  = 12V,  $T_A$  = 0 to +70°C, typical values are at  $T_A$  = 25°C, Configuration according to Typical Characteristics ( $V_{IN}$  =12V,  $I_{OUT}$  = 16A, LED, external FETs) (unless otherwise noted).

|                            | PARAMETER                            | TEST CONDITIONS                                                                              | MIN                           | TYP | MAX                           | UNIT  |  |
|----------------------------|--------------------------------------|----------------------------------------------------------------------------------------------|-------------------------------|-----|-------------------------------|-------|--|
| LDO1 (PWR4)                |                                      |                                                                                              |                               |     |                               |       |  |
| V <sub>PWR4_VOUT</sub>     | Output Voltage PWR4_VOUT             |                                                                                              |                               | 3.3 |                               | V     |  |
| _                          | Load Current capability              |                                                                                              |                               | 200 |                               | mA    |  |
|                            | DC Load regulation<br>PWR4_VOUT      | V <sub>OUT</sub> = 3.3V, I <sub>OUT</sub> = 5 to 200mA                                       |                               | -70 |                               | mV/A  |  |
|                            | DC Line regulation<br>PWR4_VOUT      | V <sub>OUT</sub> = 3.3V, I <sub>OUT</sub> = 5 mA, PWR4_VIN= 4 to<br>20V                      |                               | 30  |                               | μV/V  |  |
|                            | Regulator dropout                    | At 25mA, V <sub>OUT</sub> = 3.3V, V <sub>PWR4_VIN</sub> = 3.3V                               |                               | 48  |                               | mV    |  |
|                            |                                      | MEASUREMENT SYSTEM                                                                           |                               |     |                               |       |  |
| LABB                       |                                      |                                                                                              |                               |     |                               |       |  |
|                            |                                      | To 1% of final value <sup>(2)</sup> .                                                        |                               | 4.6 | 6.6                           |       |  |
| T <sub>RC</sub>            | Settling time                        | To 0.1% of final value <sup>(2)</sup> .                                                      |                               | 7   | 10                            | μs    |  |
| V <sub>ACMPR_IN_LABB</sub> | Input voltage range<br>ACMPR_IN_LABB |                                                                                              | 0                             |     | 1.5                           | V     |  |
|                            | Sampling window                      | Programmable per 7µs                                                                         | 7                             |     | 28                            | μs    |  |
|                            | DIGITAL CONTR                        | ROL — LOGIC LEVELS AND TIMING CHARAC                                                         | TERISTICS                     |     |                               |       |  |
| V <sub>SPI_VIN</sub>       | SPI supply voltage range             | SPI VIN                                                                                      | 1.7                           |     | 3.6                           | V     |  |
| V <sub>OL</sub>            | Output low-level                     | RESET_Z, ACMPR_OUT, CLK_OUT. I <sub>O</sub> = 0.3mA sink current                             | 0                             |     | 0.3                           |       |  |
|                            |                                      | SPI_DOUT. I <sub>O</sub> = 5mA sink current                                                  | 0                             |     | 0.3 ×<br>V <sub>SPI_VIN</sub> | V     |  |
|                            |                                      | INT_Z. I <sub>O</sub> = 1.5mA sink current                                                   | 0                             |     | 0.3 ×<br>V <sub>SPI_VIN</sub> |       |  |
|                            | Output high-level                    | RESET_Z, ACMPR_OUT, CLK_OUT. I <sub>O</sub> = 0.3mA source current                           | 1.3                           |     | 2.5                           | V     |  |
| V <sub>OH</sub>            |                                      | SPI_DOUT. I <sub>O</sub> = 5mA source current                                                | 0.7 ×<br>V <sub>SPI_VIN</sub> |     | V <sub>SPI_VIN</sub>          | v     |  |
|                            |                                      | PROJ_ON, CH_SEL0, CH_SEL1                                                                    | 0                             |     | 0.4                           |       |  |
| V <sub>IL</sub>            | Input low-level                      | SPI_CSZ, SPI_CLK, SPI_DIN                                                                    | 0                             |     | 0.3 ×<br>V <sub>SPI_VIN</sub> | V     |  |
|                            |                                      | PROJ_ON, CH_SEL0, CH_SEL1                                                                    | 1.2                           |     |                               |       |  |
| V <sub>IH</sub>            | Input high-level                     | SPI_CSZ, SPI_CLK, SPI_DIN                                                                    | 0.7 ×<br>V <sub>SPI_VIN</sub> |     | V <sub>SPI_VIN</sub>          | V     |  |
| I <sub>BIAS</sub>          | Input bias current                   | V <sub>IO</sub> = 3.3V, any digital input pin                                                |                               |     | 0.1                           | μA    |  |
|                            |                                      | Normal SPI mode, DIG_SPI_FAST_SEL = 0,<br>$f_{OSC}$ = 9 MHz                                  | 0                             |     | 36                            | N411- |  |
| SPI_CLK                    | SPI clock frequency <sup>(4)</sup>   | Fast SPI mode, DIG_SPI_FAST_SEL = 1,<br>V <sub>SPI_VIN</sub> > 2.3V, f <sub>OSC</sub> = 9MHz | 20                            |     | 40                            | MHz   |  |
| t <sub>DEGLITCH</sub>      | Deglitch time                        | CH_SEL0, CH_SEL1 <sup>(2)</sup>                                                              |                               | 300 |                               | ns    |  |
|                            |                                      | INTERNAL OSCILLATOR                                                                          | I                             |     |                               |       |  |
| f <sub>osc</sub>           | Oscillator frequency                 |                                                                                              |                               | 9   |                               | MHz   |  |
| -                          | Frequency accuracy                   | T <sub>A</sub> = 0 to 70°C                                                                   | -5%                           |     | 5%                            |       |  |
|                            |                                      | THERMAL SHUTDOWN                                                                             |                               |     |                               |       |  |
| Тилары                     | Thermal warning (HOT threshold)      |                                                                                              |                               | 120 |                               | °C    |  |
| T <sub>WARN</sub>          | Hysteresis                           |                                                                                              |                               | 10  |                               |       |  |



Over operating free-air temperature range.  $V_{IN}$  = 12V,  $T_A$  = 0 to +70°C, typical values are at  $T_A$  = 25°C, Configuration according to Typical Characteristics ( $V_{IN}$  =12V,  $I_{OUT}$  = 16A, LED, external FETs) (unless otherwise noted).

| PARAMETER           |                                  | PARAMETER TEST CONDITIONS |  | TYP | MAX | UNIT |
|---------------------|----------------------------------|---------------------------|--|-----|-----|------|
| T <sub>SHTDWN</sub> | Thermal shutdown (TSD threshold) |                           |  | 150 |     | °C   |
|                     | Hysteresis                       |                           |  | 15  |     |      |

(1) Including rectifying diode

- (2) Not production tested
- (3) Care should be taken not to exceed the max power dissipation. Refer to *Thermal Characteristics*.
- (4) Maximum depends linearly on oscillator frequency f<sub>OSC</sub>.
- (5) Take care that the capacitor has the specified capacitance at the related voltage, that is V<sub>OFFSET</sub>, V<sub>BIAS</sub> or V<sub>RESET</sub>
- (6) VIN must be higher than the UVLO voltage setting, including after accounting for AC noise on VIN, for the DLPA3085 to fully operate. While 6.0V is the min VIN voltage supported, TI recommends that the UVLO is never set below 6.21V for fault fast power down. 6.21V gives margin above 6.0V to protect against the case where someone suddenly removes VIN's power supply, which causes the VIN voltage to drop rapidly. Failure to keep VIN above 6.0V before the mirrors are parked and VOFS, VRST, and VBIAS supplies are properly shut down can result in permanent damage to the DMD. Since 6.21V is .21V above 6.0V, when UVLO trips there is time for the DLPA3085 and DLPC84xx to park the DMD mirrors and do a fast shut down of supplies VOFS, VRST, and VBIAS. For whatever UVLO setting is used, if VIN's power supply is suddenly removed enough bulk capacitance should be included on VIN inside the projector to keep VIN above 6.0V for at least 100µs after UVLO trips.
- (7) UVLO should not be used for normal power down operation, it is meant as a protection from power loss.
- (8) General purpose buck2 (PWR6) is currently supported.

# 5.6 SPI Timing Parameters

SPI\_VIN =  $3.6V \pm 5\%$ , T<sub>A</sub> = 0 to 70°C, C<sub>L</sub> = 10pF (unless otherwise noted).

|                   |                                                   | MIN | NOM | MAX | UNIT |
|-------------------|---------------------------------------------------|-----|-----|-----|------|
| f <sub>CLK</sub>  | Serial clock frequency                            | 0   |     | 40  | MHz  |
| t <sub>CLKL</sub> | Pulse width low, SPI_CLK, 50% level               | 10  |     |     | ns   |
| t <sub>CLKH</sub> | Pulse width high, SPI_CLK, 50% level              | 10  |     |     | ns   |
| t <sub>t</sub>    | Transition time, 20% to 80% level, all signals    | 0.2 |     | 4   | ns   |
| t <sub>CSCR</sub> | SPI_SS_Z falling to SPI_CLK rising, 50% level     | 8   |     |     | ns   |
| t <sub>CFCS</sub> | SPI_CLK falling to SPI_CSZ rising, 50% level      |     |     | 1   | ns   |
| t <sub>CDS</sub>  | SPI_MOSI data setup time, 50% level               | 7   |     |     | ns   |
| t <sub>CDH</sub>  | SPI_MOSI data hold time, 50% level                | 6   |     |     | ns   |
| t <sub>iS</sub>   | SPI_MISO data setup time, 50% level               | 10  |     |     | ns   |
| t <sub>iH</sub>   | SPI_MISO data hold time, 50% level                | 0   |     |     | ns   |
| t <sub>CFDO</sub> | SPI_CLK falling to SPI_MISO data valid, 50% level |     | 13  |     | ns   |
| t <sub>CSZ</sub>  | SPI_CSZ rising to SPI_MISO HiZ                    |     | 6   |     | ns   |



# 6 Detailed Description

# 6.1 Overview

The DLPA3085 is a highly integrated power management IC optimized for DLP Pico Projector systems. It targets accessory applications up to several hundreds of lumen and is designed to support a wide variety of high-current LEDs. Section 6.2 shows a typical DLP Pico Projector implementation using the DLPA3085.

Part of the projector is the projector module, which is an optimized combination of components consisting of, for instance, DLPA3085, LEDs, DMD, DLPC chip, memory, and optional sensors and fans. The front-end chip controls the projector module. More information about the system and projector module configuration can be found in a separate application note.

Within the DLPA3085, several blocks can be distinguished. The blocks are listed below and subsequently discussed in detail:

- Supply and monitoring: Creates internal supply and reference voltages and has functions such as thermal protection
- Illumination: Block to control the light. Contains drivers, a strobe decoder for the LEDs, and a power conversion
- External Power FETs: Capable for 16A
- DMD: Generates voltages and their specific timing for the DMD. Contains regulators and DMD/DLPC buck converters
- Buck converter: General purpose buck converter
- · Auxiliary LDOs: Fixed voltage LDOs for customer usage
- Measurement system: Analog front end to measure internal and external signals
- Digital control: SPI interface, digital control



# 6.2 Functional Block Description



# 6.3 Feature Description

#### 6.3.1 Supply and Monitoring

This block creates several internal supply voltages and monitors correct behavior of the device.

#### 6.3.1.1 Supply

SYSPWR is the main supply of the DLPA3085. It can range from 6V to 20V, where the typical is 12V. At power-up, several (internal) power supplies are started one after the other in order to make the system work correctly (Figure 6-1). A sequential startup ensures that all the different blocks start in a certain order and prevent excessive startup currents. The main control to start the DLPA3085 is the control pin *PROJ\_ON*. Once set high the *basic* analog circuitry is started that is needed to operate the digital and SPI interface. This circuitry is supplied by two LDO regulators that generate 2.5V (SUP\_2P5V) and 5V (SUP\_5P0V). These regulator voltages are for internal use only and should not be loaded by an external application. The output capacitors of those LDOs should be 2.2µF for the 2.5V LDO, and 4.7µF for the 5V LDO, pin 91 and 92, respectively. Once these are up the digital core is started, and the DLPA3085 Digital State Machine (DSM) takes over.

Subsequently, the 5.5V LDOs for various blocks are started: PWR\_5P5V, DRST\_5P5V, and ILLUM\_5P5V. Next, the buck converters and DMD LDOs are started (PWR\_1 to PWR\_4). The DLPA3085 is now awake and ready to be controlled by the DLPC (indicated by RESET\_Z going high).

The general purpose buck converter (PWR\_6) can be started (if used) as well as the regulator that supplies the DMD. The DMD regulator generates the timing critical VOFFSET, VBIAS, and VRESET supplies.





- 1. Arrows indicate the sequence of events automatically controlled by the digital state machine. Other events are initiated under SPI control.
- 2. SUP\_5P0V and SUP\_2P5V rise to a precharge level with SYSPWR, and reach the full level potential after PROJ\_ON is pulled high.

#### Figure 6-1. Powerup Timing



#### 6.3.1.2 Monitoring

Several possible faults are monitored by the DLPA3085. If a fault has occurred and the type of the fault can be read in the Main Status register (0x0C). Subsequently, an interrupt can be generated if a fault occurs. The fault conditions that generate an interrupt can be configured in the Interrupt Mask register (0x0D).

#### 6.3.1.2.1 Block Faults

Fault conditions for several supplies can be observed such as the low voltage supplies SUPPLY\_FAULT (0x0C, bit 7). ILLUM\_FAULT (0x0C, bit 6) monitors the correct supply and voltage levels in the illumination block and DMD\_FAULT (0x0C, bit 4) monitors the correct function of DMD block. The PROJ\_ON\_INT (0x0C, bit 5) indicates if PROJ\_ON was asserted.

#### 6.3.1.2.2 Auto LED Turn-Off Functionality

The DLPA3085 can be supplied with an adapter. The DLPA3085 uses several warning and detection levels to prevent system damage when the supply voltage is below the predefined level or an interruption occurs.

For example, interruption of the supply voltage occurs when the adapter is switched to another main outlet. A change of supply voltage from 20V to 8V, and thus the OVP level (which is ratio metric, see Section 6.3.2.5.2) could become lower than  $V_{LED}$ . An OVP fault is triggered and the system switches off.

The ILLUM\_LED\_AUTO\_OFF\_EN (0x01, bit 2) function can be used to prevent the system from turning off in these circumstances. This function disables the LEDs when the supply voltage drops below LED auto-off level. When the ILLUM\_LED\_AUTO\_OFF\_EN (0x01, bit 2) function is enabled, once a supply voltage drop is detected to below LED auto-off level, the LEDs switch off and the system starts sending lower current levels to have a lower V<sub>LED</sub>. After start using lower currents, the LEDs can be switched on again by disabling ILLUM\_LED\_AUTO\_OFF\_EN (0x01, bit 2) function. As a result the system can continue working at the lower supply voltage using a lower intensity. Once the mains adapter is plugged in again, the ILLUM\_LED\_AUTO\_OFF\_EN (0x01, bit 2) function can be enabled again. The LED currents can be restored to their original levels.

#### 6.3.1.2.3 Thermal Protection

The chip temperature is monitored constantly to prevent overheating of the device. There are two levels of a fault condition. The first is TS\_WARN (0x0C, bit 0) to warn for overheating. This is an indication that the chip temperature raises to a critical temperature. The next level of warning is TS\_SHUT (0x0C, bit 1). This occurs at a higher temperature than TS\_WARN (0x0C, bit 0) and shuts down the chip to prevent permanent damage. Both temperature faults have hysteresis on their levels to prevent rapid switching around the temperature threshold.

#### 6.3.2 Illumination

The illumination function includes all blocks needed to generate light for the DLP system. To accurately set the current through the LEDs, a control loop is used (Figure 6-2). The intended LED current is set through IDAC[9:0]. The Illumination driver controls the LED anode voltage  $V_{LED}$  and as a result a current will flow through one of the LEDs. The LED current is measured from the voltage across sense resistor  $R_{LIM}$ . Based on the difference between the actual and intended current, the loop controls the output of the buck converter ( $V_{LED}$ ) higher or lower. The LED that conducts the current is controlled by switches P, Q, and R. The *Openloop feedback circuitry* ensures that the control loop can be closed for cases when there is no path through the LED (for instance, when  $I_{LED} = 0$ ).





Figure 6-2. Illumination Control Loop

Within the illumination block, the following blocks can be distinguished:

- Programmable gain block
- · LDO ILLUM, the analog supply voltage for internal illumination blocks
- Illumination driver A, the primary driver for the external FETs
- Illumination driver B, secondary driver for future purposes
- RGB strobe decoder, driver for external switches to control the on-off rhythm of the LEDs and measures the LED current

#### 6.3.2.1 Programmable Gain Block

The current through the LEDs is determined by a digital number stored in the respective SWx\_IDAC(x) registers, (0x03h to 0x08h). These registers determine the LED current measured through the sense resistor  $R_{LIM}$ . The voltage across  $R_{LIM}$  is compared with the current setting from the SWx\_IDAC(x) registers (0x03h to 0x08h) and the loop regulates the current to its set value.





Figure 6-3. Programmable Gain Block in the Illumination Control Loop

When current is flowing through an LED, a forward voltage is built up over the LED. The LED also represents a (low) differential resistance which is part of the load circuit for  $V_{LED}$ . Together with the wire resistance ( $R_{WIRE}$ ) and the  $R_{ON}$  resistance of the FET switch a voltage divider is created with  $R_{LIM}$  that is a factor in the loop gain of the ILED control. Under normal conditions, the loop is able to produce a well regulated LED current up to 16 Amps.

Since this voltage divider is part of the control loop, care must be taken while designing the system.

For instance, when two LEDs are connected in series, or when a relatively high wiring resistance is present in the loop, the loop gain will reduce due to the extra attenuation caused by the increased series resistances of  $r_{LED} + R_{WIRE} + R_{ON}$ . As a result, the loop response time is shortened. The loop gain is set to a default value that achieves good performance and no further adjustments are necessary.

As discussed previously, wiring resistance also impacts the control-loop performance. It is advisable to prevent unnecessary large wire length in the loop. Keeping wiring resistance as low as possible is good for efficiency reasons. In case wiring resistance still impacts the response time of the loop, an appropriate setting of the gain block can be selected. The same goes for connector resistance and PCB tracks. Note that every milliohm (m $\Omega$ ) counts. These precautions help to ensure the proper functioning of the I<sub>LED</sub> current loop.

#### 6.3.2.2 LDO Illumination

This regulator is dedicated to the illumination block and provides an analog supply of 5.5V to the internal circuitry. Use  $1\mu$ F capacitor on the input and a  $10\mu$ F capacitor on the output of the LDO.

#### 6.3.2.3 Illumination Driver A

The illumination driver of the DLPA3085 is a buck controller for driving two external low-ohmic N-channel FETs (Figure 6-4). The theory of operation of a buck converter is explained in the application note *Understanding Buck Power Stages in Switchmode Power Supplies* (SLVA057). For proper operation, the selection of the external components is very important, especially the inductor  $L_{OUT}$  and the output capacitor  $C_{OUT}$ . For best efficiency and ripple performance, an inductor and capacitor should be chosen with low equivalent series resistance (ESR). Set the voltage rating of the capacitor equal or greater than two times of the applied voltage across the capacitor in the application.





Figure 6-4. Typical Illumination Driver Configuration

Several factors determine the component selection of the buck converter, such as input voltage (SYSPWR), desired output voltage ( $V_{LED}$ ), and the allowed output current ripple. Configuration starts with selecting the inductor  $L_{OUT}$ .

The value of the inductance of a buck power stage is selected such that the peak-to-peak ripple current flowing in the inductor stays within a certain range. Here, the target is set to have an inductor current ripple,  $k_{I\_RIPPLE}$ , less than 0.3 (30%). The minimum inductor value can be calculated given the input and output voltage, output current, switching frequency of the buck converter ( $f_{SWITCH}$ = 600kHz), and inductor ripple of 0.3 (30%):

$$L_{OUT} = \frac{\frac{V_{OUT}}{V_{IN}} \cdot (V_{IN} - V_{OUT})}{K_{I\_RIPPLE} \cdot I_{OUT} \cdot f_{SWITCH}}$$
(1)

Example:  $V_{IN}$ = 12V,  $V_{OUT}$ = 4.3V,  $I_{OUT}$ = 16A results in an inductor value of  $L_{OUT}$ = 1µH.

Once the inductor is selected, the output capacitor  $C_{OUT}$  can be determined. The value is calculated using the fact that the frequency compensation of the illumination loop has been designed for an LC-tank resonance frequency of 15kHz:

$$f_{RES} = \frac{1}{2 \cdot \pi \cdot \sqrt{L_{OUT} \cdot C_{OUT}}} = 15 \text{kHz}$$
(2)

Example:  $C_{OUT}$ = 110µF given that  $L_{OUT}$ = 1µH. A practical value is 2 × 68µF. Here, a parallel connection of two capacitors is chosen to lower the ESR even further.

The selected inductor and capacitor determine the output voltage ripple. The resulting output voltage ripple  $V_{LED\_RIPPLE}$  is a function of the inductor ripple  $k_{I\_RIPPLE}$ , output current  $I_{OUT}$ , switching frequency  $f_{SWITCH}$ , and the capacitor value  $C_{OUT}$ :

$$V_{LED_{RIPPLE}} = \frac{k_{I_{RIPPLE}} \cdot I_{OUT}}{8 \cdot f_{SWITCH} \cdot C_{OUT}}$$
(3)

Example:  $k_{I\_RIPPLE}$ = 0.3,  $I_{OUT}$ = 16A,  $f_{SWITCH}$ = 600kHz and  $C_{OUT}$ = 2 x 68µF results in an output voltage ripple of  $V_{LED}$  RIPPLE= 7mVpp



As can be seen, this is a relatively small ripple.

It is strongly advised to keep the capacitance value low. The larger the capacitor value the more energy is stored. In case of a  $V_{LED}$  going down stored energy needs to be dissipated. This might result in a large discharge current. For a  $V_{LED}$  step down from  $V_1$  to  $V_2$ , while the LED current was  $I_1$ . The theoretical peak reverse current is:

$$I_{2,MAX} = \sqrt{\frac{C_{OUT}}{L_{OUT}}} \times \left(V_1^2 - V_2^2\right) + I_1^2$$
(4)

Depending on the selected external FETs, the following three components might need to be added for each power FET:

- Gate series resistor (R<sub>G</sub>)
- Gate series diode (D<sub>G</sub>)
- Gate parallel capacitance (C<sub>G</sub>)

It is advisable to have placeholders for these components in the board design.

The gate series resistors can slow down the enable transient of the power FET. Since large currents are being switched, a fast transient implies a potential risk of ringing. Slowing down the turn-on transient reduces the edge steepness of the drain current and thus reduces the induced inductive ringing. A resistance of a few Ohms typically is sufficient.

The gate series resistance is also present in the turn-off transient of the power FET. This might have a negative effect on the non-overlap timing. To keep the turn-off transient of the power FET fast, a parallel diode with the gate series resistance can be used. The cathode of the diode should be directed to the DLPA3085 device to have a fast gate pulldown.

A third component that might be needed, depending on the specific configuration and FET selection, is an extra gate-source filter capacitance. Specifically for the higher supply voltages, this capacitance is advisable. Due to a large drain voltage swing and the drain-gate capacitance, the gate of a disabled power FET might be pulled high parasitically.

For the low-side FET, this can happen at the end of the non-overlap time while the power converter supplies current. In that case, the switch node is low at the end of the non-overlap time. Enabling the high-side FET pulls high the switch node. Due to the large and steep switch node edge, the charge is being injected via the drain-gate capacitance of the low-side FET into the gate of the low-side FET. As a result, the low-side FET can be enabled for a short period of time causing a shoot-through current.

For the high-side FET a dual case exists. If the power converter is discharging VLED, the power converter current is directed inward and thus at the end of the non-overlap time the switch node is high. If at that moment the low-side FET is enabled, via the gate-drain capacitance of the high-side FET charge is being injected into the gate of the high-side FET potentially causing the device to switch on for a short amount of time. That will cause a shoot-through current as well.

To reduce the effect of the charge injection via the drain-gate capacitance, an extra gate-source filter capacitance can be used. Assuming a linear voltage division between gate-source capacitance and gate-drain capacitance, for a 20V supply voltage the ratio of gate-source capacitance and gate-drain capacitance should be kept to about 1:10 or larger. It is advised to carefully test the gate-drive signals and the switch node for potential cross-conduction.

Sometimes dual FETs are used to spread out power dissipation (heat). In order to prevent parasitic gateoscillation a structure as shown in Figure 6-5 is suggested. Each gate is being isolated with  $R_{ISO}$  to damp potential oscillations. A resistance of 1 Ohm is typically sufficient.





#### Figure 6-5. Using R<sub>ISO</sub> to Prevent Gate Oscillations When Using Power FETs in Parallel

Finally, two other components need to be selected in the buck converter. The value of the input capacitor (pin ILLUM\_A\_VIN) should be equal or greater than the selected output capacitance  $C_{OUT}$ , in this case  $\geq 2 \times 68\mu$ F. The capacitor between ILLUM\_A\_SWITCH and ILLUM\_A\_BOOST is a charge pump capacitor to drive the high-side FET. The recommended value is 100nF.

#### 6.3.2.4 RGB Strobe Decoder

The DLPA3085 contains circuitry to sequentially control the three color-LEDs (red, green, and blue). This circuitry consists of three drivers to control external switches, the actual strobe decoder and the LED current control (Figure 6-6). The NMOS switches are connected to the cathode terminals of the external LED package and turn on and off the currents through the LEDs.



Figure 6-6. Switch Connection for a Common-Anode LED Assembly

The NMOS FETs P, Q, and R are controlled by the CH\_SEL\_0 and CH\_SEL\_1 pins. CH\_SEL[1:0] typically receives rotating code-switching from RED to GREEN to BLUE and then back to RED. The relation between CH\_SEL[0:1] and which switch is closed is indicated in Table 6-1.

|                  | SWITCH |        |        | IDAC REGISTER               |
|------------------|--------|--------|--------|-----------------------------|
| PINS CH_SEL[1:0] | Р      | Q      | R      | IDAC REGISTER               |
| 00               | Open   | Open   | Open   | N/A                         |
| 01               | Closed | Open   | Open   | 0x03 and 0x04 SW1_IDAC[9:0] |
| 10               | Open   | Closed | Open   | 0x05 and 0x06 SW2_IDAC[9:0] |
| 11               | Open   | Open   | Closed | 0x07 and 0x08 SW3_IDAC[9:0] |

#### Table 6-1. Switch Positions for Common Anode RGB LEDs

Besides enabling one of the switches, CH\_SEL[1:0] also selects a 10-bit current setting for the control IDAC that is used as the set current for the LED. This set current, together with the measured current through  $R_{LIM}$ , controls the illumination driver to the appropriate  $V_{LED}$ . The current through the three LEDs can be set independently by registers SW1\_IDAC to SW3\_IDAC, 0x03 to 0x08 (Table 6-1).

Each current level can be set from *off* to 150mV/R<sub>LIM</sub> in 1023 steps:

Led current(A) = 0 for bit value = 0  
Led current(A) = 
$$\frac{\text{Bit value } + 1}{1024} \cdot \frac{150 \text{mV}}{\text{R}_{\text{LIM}}}$$
 for bit value = 1 to 1023 (5)

For single LED, the maximum current for  $R_{LIM}$ = 9.4m $\Omega$  is thus 16A.

For two LEDs in series, the maximum current is 32A, thus  $R_{LIM}$  (for example,  $R_{LIM}$ = 4.7m $\Omega$  to support configuration for 32A) needs to change for a higher LED current.

For proper operation a minimum LED current of 5% of  $I_{LED MAX}$  is required.

#### 6.3.2.4.1 Break Before Make (BBM)

The switching of the three LED NMOS switches (P, Q, R) is controlled such that a switch is returned to the OPEN position first before the subsequent switch is set to the CLOSED position (BBM), Figure 6-7. The dead time between opening and closing switches is controlled through the BBM register. Switches that already are in the CLOSED position and are to remain in the CLOSED state, are not opened during the BBM delay time.





#### 6.3.2.4.2 Openloop Voltage

Several situations exist in which the control loop for the buck converter through the LED is not present. To prevent the output voltage of the buck converter to "run-away," the loop is closed by means of an internal resistive divider (see Figure 6-2). Situations in which the openloop voltage control is active:

- During the BBM period. Transitions from one LED to another implies that during the BBM time all LEDs are off.
- The current setting for all three LEDs is 0.



#### 6.3.2.4.3 Transient Current Limit

Typically, the forward voltages of the GREEN and BLUE diodes are close to each other (about 3V to 5V) however the forward voltage of the red diode is significantly lower (2V to 4V). This can lead to a current spike in the RED diode when the strobe controller switches from green or blue to red. This happens because  $V_{LED}$  is initially at a higher voltage than required to drive the red diode. DLPA3085 provides transient current limiting for each switch to limit the current in the LEDs during the transition. The transient current limit value is controlled through register ILLUM\_ILIM (0x02, bit [6:3]). In a typical application, it is required only for the RED diode. The value for ILLUM\_ILIM (0x02, bit [6:3]) should be set at least 20% higher than the DC regulation current. Register ILLUM\_SW\_ILIM\_EN (0x02, bit [2:0]) contains three bits to select which switch employs the transient current limiting feature. The effect of the transient current limit on the LED current is shown in Figure 6-8.



Figure 6-8. LED Current Without (Left) and with (Right) Transient Current Limit

#### 6.3.2.5 Illumination Monitoring

The illumination block is continuously monitored for system failures to prevent damage to the DLPA3085 and LEDs. Several possible failures are monitored such as a broken control loop and a too high or too low output voltage  $V_{LED}$ . The overall illumination fault bit is in Main Status register (0x0C) (ILLUM\_FAULT). If any of the below failures occur, the ILLUM\_FAULT bit may be set high:

- ILLUM\_BC1\_PG\_FAULT
- ILLUM\_BC1\_OV\_FAULT

Where, PG = Power Good and OV = Overvoltage

#### 6.3.2.5.1 Power Good

Both the Illumination drivers have a power good indication. The power good for the driver indicates if the output voltage ( $V_{LED}$ ) is within a defined window indicating that the LED current has reached the set point. If the LED current cannot be controlled to the intended value, this fault occurs. Subsequently, bit ILLUM\_BC1\_PG\_FAULT/ ILLUM\_BC2\_PG\_FAULT in the Detailed status register1 (0x27) is set high.

#### 6.3.2.5.2 Ratio Metric Overvoltage Protection

The DLPA3085 illumination driver LED outputs are protected against open circuit use. In case no LED is connected and the DLPA3085 is instructed to set the LED current to a specific level, the LED voltage (ILLUM\_A\_FB) quickly rises and potentially rails to VIN; however, the OVP protection circuit triggers once  $V_{LED}$  crosses a predefined level. As a result, the DLPA3085 is switched off, preventing overvoltage from occurring.

The same protection circuit is triggered in case the supply voltage (VINA) becomes too low for the DLPA3085 to work properly given the  $V_{LED}$  level. This protection circuit is constructed around a comparator that senses both the LED voltage and the VINA supply voltage. The fraction of the VINA is connected to the minus input of the comparator while the fraction of the  $V_{LED}$  voltage is connected to the plus input. Triggering occurs when the plus input rises above the minus input and an OVP fault is set. The fraction of the VINA must be set between 1V and 4V to ensure proper operation of the comparator.





Figure 6-9. Ratio Metric OVP

In general, an OVP fault is set when the following occurs:

 $V_{LED}/V_{LED_{RATIO}} \ge V_{INA}/V_{INA_{RATIO}}$ 

thus when:

 $V_{LED} \ge V_{INA} \times V_{LED_RATIO} / V_{INA_RATIO}$ 

#### 6.3.2.6 Illumination Driver Plus Power FETs Efficiency

Figure 6-10 shows an overview of the efficiency of the illumination driver plus power FETs for an input voltage of 12V. The external components (Figure 6-4): high-side FET (L) CDS17506Q5A, low-side FET (M) CDS17501Q5A,  $L_{OUT} = 2 \times 2.2 \mu H$  parallel,  $C_{OUT} = 88 \mu F$ . The efficiency is shown for several output voltage levels (V<sub>LED</sub>) versus output current.

Figure 6-11 depicts the efficiency versus input voltage ( $V_{ILLUM_A_VIN}$ ) at various output voltage levels ( $V_{LED}$ ) for an output current of 16A.



#### 6.3.3 External Power FET Selection

The DLPA3085 requires five external N-type power FETs for proper operation. Two power FETs are required for the illumination buck converter section (FETs  $L_{EXT}$  and  $M_{EXT}$  in Figure 7-3) and three power FETs are required for the LED selection switches (FETs  $P_{EXT}$ ,  $Q_{EXT}$ , and  $R_{EXT}$  in Figure 7-3). This section discusses the selection criteria for these FETs:

- Threshold voltage
- Gate charge and gate timing

Copyright © 2024 Texas Instruments Incorporated



R<sub>DS(ON)</sub>

#### 6.3.3.1 Threshold Voltage

The DLPA3085 has five drive outputs for the respective five power FETs. The signal swing at these outputs is about 5V. Thus FETs should be selected that are turned on adequately with a gate-source voltage of 5V. For the three LED selection outputs (CHx\_GATE\_CTRL) and the low-side drive (ILLUM\_LSIDE\_DRIVE), the drive signal is ground referred. For the ILLUM\_HSIDE\_DRIVE output, the signal swing is referred to the switch node of the converter, ILLUM\_A\_SW. All five power FETs should be N-type.

#### 6.3.3.2 Gate Charge and Gate Timing

For power FETs, a typically specified parameter is the total gate charge required to turn on or turn off the FET. The selection of the illumination buck-converter FETs with respect to their total gate charge is mainly relative to gate-source rise and fall times. For proper operation, have the gate-source rise and fall times maximum on the order of 20ns to 30ns. Given the typical high-side driver pullup resistance of about  $5\Omega$ , an equivalent maximum gate capacitance of 4nF to 6nF is appropriate. Because the gate-source swing is about 5V, a total turn on and off gate charge of maximum of 20nC to 30nC is advised.

The DPLA3085 has built-in, non-overlap timing to prevent both the high-side and low-side FET of the illumination buck converter are turned on simultaneously. The typical non-overlap timing is about 35ns. In most applications, this should give sufficient margins. On top of this non-overlap timing, the DLPA3085 measures the gate-source voltage of the external FETs to determine whether a FET is actually on or off. This measurement is at the pins of the DLPA3085. For the low-side FET, this measurement is between ILLUM\_LSIDE\_DRIVE and ILLUM\_A\_GND. Similarly, for the high-side FET, the gate-source voltage is measured between ILLUM\_HSIDE\_DRIVE and ILLUM\_A\_SW. The location of these measurement nodes implies that at all times no additional drivers or circuitry should be inserted between the DLPA3085 and the external power FETs of the buck converter. Inserting circuitry (delays) could potentially lead to incorrect on-off detection of the FETs and cause shoot-through currents. These shoot-through currents are negatively affecting the efficiency, but more seriously can potentially damage the power FETs.

For the LED selection switches, no specific selection criteria are present on gate charge or timing. This is because the timing of the LED selection signals is in the microsecond range rather than the nanosecond range.

#### 6.3.3.3 R<sub>DS(ON)</sub>

Selecting the FET relative to its drain-source on-resistance,  $R_{DS(ON)}$  has two aspects. First, for the high-side FET of the illumination buck-converter, the  $R_{DS(ON)}$  is a factor in the overcurrent detection. Second, for the other four FETs, the power dissipation drives the choice of the FETs  $R_{DS(ON)}$ .

To detect an overcurrent situation, the DLPA3085 measures the drain-source voltage drop of the high-side FET when turned on. The overcurrent detection circuit triggers and switches off the high-side FET when the threshold  $V_{DC-Th}$  = 185mV (typical) is reached. Therefore, the actual current, I<sub>OC</sub>, at which this overcurrent detection triggers is given by:

|                 | $V_{DC-Th}$             | 185 mV                  |
|-----------------|-------------------------|-------------------------|
| I <sub>OC</sub> | $\overline{R}_{DS(ON)}$ | $\overline{R_{DS(ON)}}$ |

(6)

#### Note

Take the R<sub>DS(ON)</sub> from the FET data sheet at high-temp; that is, at overcurrent the FETs are likely hot.

For example, the CSD17510Q5A NexFET has an  $R_{DS(ON)}$  of  $7m\Omega$  at 125 °C. Using this FET results in an overcurrent level of 26A. This FET would be a good choice for a 16A application.

For the low-side FET and the three LED selection FETs, the  $R_{DS(ON)}$  selection is mainly governed by the power dissipation due to conduction losses. The power dissipated in these FETs is given by:



$$P_{\text{DISS}} = \int_{t} I_{\text{DS}}^{2}(t) R_{\text{DS}(\text{ON})}$$

(7)

 $I_{DS}$  is the current running through the respective FET. The lower the  $R_{DS(ON)}$ , the lower the dissipation. For example, the CSD17501Q5A has  $R_{DS(ON)}$ = 3m $\Omega$ . For a drain-source current of 16A with a duty cycle of 25% (assuming the FET is used as LED selection switch), the dissipation is about 0.2W in this FET.

#### 6.3.4 DMD Supplies

This block contains all the supplies needed for the DMD and DLPC (Figure 6-12). The block comprises:

- LDO\_DMD: for internal supply
- DMD\_HV: regulator generates high voltage supplies
- Two buck converters: for DLPC/DMD voltages





The DMD supplies block is designed to work with the DMD and the related DLPC. The DMD has its own set of supply voltage requirements. In addition to the three high voltages, two supplies are needed for the DMD and the related DLPC (DLPC84xx-family for instance). Two buck converters make up these supplies.

#### 6.3.4.1 LDO DMD

This regulator is dedicated to the DMD supplies block and provides an analog supply voltage of 5.5V to the internal circuitry. Use a 1 $\mu$ F capacitor in parallel with a 10 $\mu$ F capacitor on the input and a 10 $\mu$ F capacitor on the output of the LDO. Make the voltage rating of the capacitor equal or greater than two times the applied voltage across the capacitor in the application.

#### 6.3.4.2 DMD HV Regulator

The DMD HV regulator generates three high-voltage supplies: DMD\_VRESET, DMD\_VBIAS, and DMD\_VOFFSET (Figure 6-13). The DMD HV regulator uses a switching regulator (switch A-D), where the inductor is time-shared between all three supplies. The inductor is charged up to a certain current value (current limit) and then discharged into one of the three supplies. If not all supplies need charging the time available will be equally shared between those that do need charging. The recommended value for the capacitors is  $1\mu$ F for V<sub>RST</sub> and V<sub>OFS</sub>, and 470nF for V<sub>BIAS</sub>. The inductor value is  $10\mu$ H.





Figure 6-13. DMD High Voltage Regulator

#### 6.3.4.3 DMD/DLPC Buck Converters

Each of the two DMD buck converters creates a supply voltage for the DMD and DLPC. The values of the voltages for the DMD and DLPC used, for instance:

• DMD+DLPC84xx: 0.8V (DLPC) and 1.8V (DLPC/DMD)

The topology of the buck converters is the same as the general-purpose buck converter discussed later in this document. How to configure the inductor and capacitor will be discussed in Section 6.3.5.

A typical configuration is  $3.3\mu$ H for the inductor and  $2 \times 22\mu$ F for the output capacitor.





Figure 6-14. DMD/DLPC Buck Converters

#### 6.3.4.4 DMD Monitoring

The DMD block is continuously monitored for failures to prevent damage to the DLPA3085 and the DMD. Several possible failures are monitored such that the DMD voltages can be ensured. Failures could be, for instance, a broken control loop or a too-high or too-low converter output voltage. The overall DMD fault bit is in Main Status register (0x0C), DMD\_FAULT. If any of the failures in Table 6-2 occurs, the DMD\_FAULT bit will be set high.

| POWER GOOD   |                                         |                                                                        |
|--------------|-----------------------------------------|------------------------------------------------------------------------|
| BLOCK        | REGISTER BIT                            | THRESHOLD                                                              |
| HV Regulator | DMD_PG_FAULT                            | DMD_VRESET: 90%,<br>DMD_VOFFSET and DMD_VBIAS: 86% rising, 66% falling |
| PWR1         | BUCK_DMD1_PG_FAULT                      | Ratio: 72%                                                             |
| PWR2         | BUCK_DMD2_PG_FAULT                      | Ratio: 72%                                                             |
| PWR3 (LDO_2) | LDO_GP2_PG_FAULT /<br>LDO_DMD1_PG_FAULT | 80% rising, 60% falling                                                |
| PWR4 (LDO_1) | LDO_GP1_PG_FAULT /<br>LDO_DMD1_PG_FAULT | 80% rising, 60% falling                                                |
| OVERVOLTAGE  |                                         |                                                                        |
| BLOCK        | REGISTER BIT                            | THRESHOLD (V)                                                          |
| PWR1         | BUCK_DMD1_OV_FAULT                      | Ratio: 120%                                                            |
| PWR2         | BUCK_DMD2_OV_FAULT                      | Ratio: 120%                                                            |
| PWR3 (LDO_2) | LDO_GP2_OV_FAULT /<br>LDO_DMD1_OV_FAULT | 7                                                                      |
| PWR4 (LDO_1) | LDO_GP1_OV_FAULT /<br>LDO_DMD1_OV_FAULT | 7                                                                      |

#### Table 6-2. DMD FAULT Indication



#### 6.3.4.4.1 Power Good

The DMD HV regulator, DMD buck converters, auxiliary LDOs, and the LDO DMD that supports the HV regulator, all have a power good indication.

The DMD HV regulator is continuously monitored to check if the output rails DMD\_VRESET, DMD\_VOFFSET, and DMD\_VBIAS are in regulation. If either one of the output rails drops out of regulation (for example, due to a shorted output or overloading) the DMD\_PG\_FAULT bit in Detailed Status Register3 (0x29) is set. The threshold for DMD\_VRESET is 90% and the thresholds for DMD\_VOFFSET/ DMD\_VBIAS are 86% (rising edge) and 66% (falling edge).

The power good signal for the two DMD buck converters indicate if their output voltage (PWR1\_FB and PWR2\_FB) is within a defined window. The relative power good ratio is 72%. This means that if the output voltage is below 72% of the set output voltage the power good bit is asserted. The power good bits are in Detailed Status Register3 (0x29), bits BUCK\_DMD1\_PG\_FAULT and BUCK\_DMD2\_PG\_FAULT.

LDO\_1 and LDO\_2 output voltages are also monitored. When the power good fault of the LDO is asserted it implies that the LDO voltage is below 80% (rising edge) or 60% (falling edge) of its intended value. The power good indication for the LDOs is in Detailed Status Register3 (0x29), bits LDO\_GP1\_PG\_FAULT / LDO\_DMD1\_PG\_FAULT and LDO\_GP2\_PG\_FAULT / LDO\_DMD2\_PG\_FAULT.

#### 6.3.4.4.2 Overvoltage Fault

An overvoltage fault occurs when an output voltage rises above a predefined threshold. Overvoltage faults are indicated for the DMD buck converters, auxiliary LDOs, and the LDO DMD supporting the DMD HV regulator. The overvoltage faults of LDO\_1 and LDO\_2 are not incorporated in the overall DMD\_FAULT when the LDOs are used as general-purpose LDOs. Table 6-2 provides an overview of the possible DMD overvoltage faults and their threshold levels.

#### 6.3.5 Buck Converters

The DLPA3085 contains one general purpose buck converter and a supporting LDO (LDO\_BUCKS). The programmable 8-bit buck converter can generate a voltage between 1V and 5V and have an output current limit of 3A. General purpose buck2 (PWR6) is currently supported. One buck converter and the LDO\_BUCKS are depicted in Figure 6-15.

The two DMD/DLPC buck converters discussed earlier in Section 6.3.4 have the same architecture as the buck converter and can be configured in the same way.



Figure 6-15. Buck Converter

#### 6.3.5.1 LDO Bucks

This regulator supports the general purpose buck converter and the two DMD/DLPC buck converters and provides an analog voltage of 5.5V to the internal circuitry. Use a  $1\mu$ F capacitor on the input and a  $10\mu$ F capacitor on the output of the LDO.

#### 6.3.5.2 General Purpose Buck Converters

The buck converter is for general-purpose use (Figure 6-15). The converter can be enabled or disabled through Enable Register (0x01): BUCK\_GP2\_EN.

General purpose buck2 (PWR6) has a current capability of 2A.

The buck converter can operate in two switching modes: Normal, 600kHz switching frequency mode and the skip mode. The skip mode is designed to increase light load efficiency. As the output current decreases from heavy load condition, the inductor current is also reduced and eventually comes to point that its rippled valley touches zero level, which is the boundary between continuous conduction and discontinuous conduction modes. The rectifying MOSFET is turned off when its zero inductor current is detected. As the load current further decreases the converter run into discontinuous conduction mode. The on-time is kept almost the same as it was in the continuous conduction mode so that it takes longer time to discharge the output capacitor with smaller load current to the level of the reference voltage.

#### 6.3.5.3 Buck Converter Monitoring

The buck converter block is continuously monitored for system failures to prevent damage to the DLPA3085 and peripherals. Several possible failures are monitored such as a too high or too low output voltage. The possible faults are summarized in Table 6-3.

| POWER GOOD  |                   |                         |  |  |
|-------------|-------------------|-------------------------|--|--|
| BLOCK       | REGISTER BIT      | THRESHOLD (RISING EDGE) |  |  |
| Gen.Buck2   | BUCK_GP2_PG_FAULT | Ratio 72%               |  |  |
| OVERVOLTAGE |                   |                         |  |  |
| Gen.Buck2   | BUCK_GP2_OV_FAULT | Ratio 120%              |  |  |

#### Table 6-3. Buck Converter Fault Indication



#### 6.3.5.3.1 Power Good

The buck converter as well as the supporting LDO\_BUCK have a power good indication. The buck converter has a separate indication.

The power good for the buck converter indicates if their output voltage (PWR6\_FB) is within a defined window. The relative power good ratio is 72%. This means that if the output voltage is below 72% of the set voltage the PG\_fault bit is set high. The power good bit of the buck converter is in Detailed Status Register1 (0x27) bit:

• BUCK\_GP2\_PG\_FAULT for BUCK2 (PWR6)

#### 6.3.5.3.2 Overvoltage Fault

An overvoltage fault occurs when an output voltage rises above a predefined threshold. Overvoltage faults are indicated for the buck converter and LDO\_BUCKS. The overvoltage fault of the LDO\_BUCKS is asserted if the LDO voltage is above 7.2V. The overvoltage of the general-purpose buck converter is 120% of the set value and can be read through Detailed Status Register2 (0x28), bit BUCK\_GP2\_OV\_FAULT.

#### 6.3.5.4 Buck Converter Efficiency

Figure 6-16 shows an overview of the efficiency of the buck converter for an input voltage of 12V. The efficiency is shown for several output voltage levels where the load current is swept.

Figure 6-17 depicts the buck converter efficiency versus input voltage ( $V_{IN}$ ) for a load current ( $I_{OUT}$ ) of 1A for various output voltage levels ( $V_{OUT}$ ).



#### 6.3.6 Auxiliary LDOs

LDO\_1 and LDO\_2 are the two auxiliary LDOs that can be used by an additional external application. All other LDOs are for internal usage only and should not be loaded. LDO\_1 (PWR4) is a fixed voltage of 3.3V, while LDO\_2 (PWR3) is a fixed voltage of 2.5V. Both LDOs are capable to deliver 200mA.

#### 6.3.7 Measurement System

The measurement system (Figure 6-18) is designed to sense internal and external nodes and convert them to digital by the implemented AFE comparator. The reference signal for this comparator, ACMPR\_REF, is a low-pass filtered PWM signal coming from the DLPC. To cover a wide range of input signals, a variable gain amplifier (VGA) is added with three gain settings (1x, 9.5x, and 18x). The maximum input voltage of the VGA is 1.5V. However, some of the internal voltages are too large to be handled by the VGA and are divided down first.





Figure 6-18. Measurement System Schematic

The system input voltage SYSPWR can be measured by selecting the SYSPWR/xx input of the MUX. Before the system input voltage is supplied to the MUX, the voltage needs to be divided. This is because the variable gain amplifier (VGA) can handle voltages up to 1.5V, whereas the system voltage can be as high as 20V. The division is done internally in the DLPA3085. The division factor selection (VIN division factor) is combined with the AUTO\_LED\_TURN\_OFF functionality of the illumination driver.

The LED voltages can be monitored by measuring both the common anode of the LEDs, as well as the cathode of each LED individually. The LED anode voltage ( $V_{LED}$ ) is measured by sensing the feedback pin of the illumination driver (ILLUM\_A\_FB). Like the SYSPWR, the LED anode voltage needs to be divided before feeding it to the MUX. The division factor is combined with the overvoltage fault level of the illumination driver. The cathode voltages CH1,2,3\_SWITCH are fed directly to the MUX without a division factor.

The LED current can be determined by knowing the value of the sense resistor  $R_{LIM}$  and the voltage across the resistor. The voltage at the top side of the sense resistor can be measured through MUX-input RLIM\_K1. The bottom side of the resistor is connected to GND.

VOTS is connected to an on-chip temperature sensor. The voltage is a measure for the chip's junction temperature: Temperature (°C) =  $300 \times VOTS$  (V) – 270.

LABB is a feature that stands for Local Area Brightness Boost. LABB locally increases the brightness while maintaining good contrast and saturation. The sensor needed for this feature should be connected to pin ACMPR\_IN\_LABB.

ACMPR\_IN\_1,2,3 can measure external signals from for instance a temperature sensor. Ensure the voltage on the input does not exceed 1.5V.

# 6.4 Device Functional Modes

| MODE    | DESCRIPTION                                                                                                                                                                                                                                                      |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OFF     | This is the lowest-power mode of operation. All power functions are turned off, registers are reset to their default values, and the IC does not respond to SPI commands. RESET_Z pin is pulled low. The IC will enter OFF mode whenever the PROJ_ON pin is low. |
| WAIT    | The DMD regulators and LED power ( $V_{LED}$ ) are turned off, but the IC does respond to the SPI. The device enters WAIT mode whenever PROJ_ON is set high, DMD_EN <sup>(1)</sup> bit is set to 0 or a FAULT is resolved.                                       |
| STANDBY | The device also enters STANDBY mode when a fault condition is detected <sup>(2)</sup> . (See Section 6.5.2). Once the fault condition is resolved, WAIT mode is entered.                                                                                         |
| ACTIVE1 | The DMD supplies are enabled but LED power ( $V_{LED}$ ) is disabled. PROJ_ON pin must be high, DMD_EN bit must be set to 1, and ILLUM_EN <sup>(3)</sup> bit is set to 0.                                                                                        |



#### Table 6-4. Modes of Operation (continued)

#### DESCRIPTION

| MODE    | DESCRIPTION                                                                                                          |
|---------|----------------------------------------------------------------------------------------------------------------------|
| ACTIVE2 | DMD supplies and LED power are enabled. PROJ_ON pin must be high and DMD_EN and ILLUM_EN bits must both be set to 1. |

- Settings can be done through Enable register, bit DMD\_EN. (1)
- Power-good faults, overvoltage, overtemperature shutdown, and undervoltage lockout. (2)
- (3) Settings can be done through Enable register, bit ILLUM\_EN.

#### Table 6-5. Device State as a Function of Control-Pin Status

| PROJ_ON Pin | STATE                                                                                                                                      |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| LOW         | OFF                                                                                                                                        |
| HIGH        | WAIT<br>STANDBY<br>ACTIVE1<br>ACTIVE2<br>(Device state depends on DMD_EN and ILLUM_EN bits and whether there are any fault<br>conditions.) |





- A. || = OR, & = AND
- B. FAULT = Undervoltage on any supply, thermal shutdown, or UVLO detection
- C. UVLO detection, per the diagram, causes the DLPA3085 to go into the standby state. This is not the lowest power state. If lower power is desired, PROJ\_ON should be set low.
- D. DMD\_EN register bit can be reset or set by SPI writes. DMD\_EN defaults to 0 when PROJ\_ON goes from low to high and then the DLPC ASIC software automatically sets it to 1. Also, FAULT = 1 causes the DMD\_EN register bit to be reset.
- E. D\_CORE\_EN is a signal internal to the DLPA3085. This signal turns on the VCORE regulator.

#### Figure 6-19. State Diagram

### 6.5 Programming

This section discusses the serial protocol interface (SPI) of the DLPA3085 as well as the interrupt handling, device shutdown and register protection.



### 6.5.1 SPI

The DLPA3085 provides a 4-wire SPI port that supports two SPI clock frequency modes: 0MHz to 36MHz and 20MHz to 40MHz. The clock frequency mode can be set in register DIG SPI FAST SEL. The interface supports both read and write operations. The SPI SS Z input serves as the active low chip select for the SPI port. The SPI SS Z input must be forced low for writing to or reading from registers. When SPI SS Z is forced high. the data at the SPI MOSI input is ignored, and the SPI MISO output is forced to a high-impedance state. The SPI MOSI input serves as the serial data input for the port; the SPI MISO output serves as the serial data output. The SPI\_CLK input serves as the serial data clock for both the input and output data. Data at the SPI MOSI input is latched on the rising edge of SPI CLK, while data is clocked out of the SPI MISO output on the falling edge of SPI CLK. Figure 6-20 illustrates the SPI port protocol. Byte 0 is referred to as the command byte, where the most significant bit is the write/not-read bit. For the W/nR bit, a 1 indicates a write operation, while a 0 indicates a read operation. The remaining seven bits of the command byte are the register address targeted by the write or read operation. The SPI port supports write and read operations for multiple sequential register addresses through the implementation of an auto-increment mode. As shown in Figure 6-20, the auto-increment mode is invoked by simply holding the SPI SS Z input low for multiple data bytes. The register address is automatically incremented after each data byte transferred, starting with the address specified by the command byte. After reaching address 0x7Fh the address pointer jumps back to 0x00h.









Figure 6-21. SPI Timing Diagram

#### 6.5.2 Interrupt

The DLPA3085 has the capability to flag several faults in the system, such as overheating, power good, and overvoltage faults. If a certain fault condition occurs, one or more bits in the Table 6-6 will be set. The setting of a bit in Main Status register (0x0C) triggers an interrupt event, which pulls down the INT\_Z pin. Interrupts can be masked by setting the respective MASK bits in Interrupt Mask register (0x0D). Setting a MASK bit prevents the INT\_Z is pulled low for the particular fault condition. The high-level faults can be read in Main Status register (0x0C), while the lower-level faults can be read in Detailed status register1 (0x27) through Detailed status register 4 (0x2A). Table 6-6 provides an overview of the faults and how they are related.

| GH-LEVEL LOW-LEVEL |                                                                                                                                                                  |  |  |  |  |  |  |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| MID-LEVEL          | LOW-LEVEL                                                                                                                                                        |  |  |  |  |  |  |
|                    | DMD_PG_FAULT                                                                                                                                                     |  |  |  |  |  |  |
|                    | BUCK_DMD1_PG_FAULT                                                                                                                                               |  |  |  |  |  |  |
|                    | BUCK_DMD1_OV_FAULT                                                                                                                                               |  |  |  |  |  |  |
|                    | BUCK_DMD2_PG_FAULT                                                                                                                                               |  |  |  |  |  |  |
| DMD_FAULT          | BUCK_DMD2_OV_FAULT                                                                                                                                               |  |  |  |  |  |  |
|                    | LDO_GP1_PG_FAULT / LDO_DMD1_PG_FAULT                                                                                                                             |  |  |  |  |  |  |
|                    | LDO_GP1_OV_FAULT / LDO_DMD1_OV_FAULT                                                                                                                             |  |  |  |  |  |  |
|                    | LDO_GP2_PG_FAULT / LDO_DMD2_PG_FAULT                                                                                                                             |  |  |  |  |  |  |
|                    | LDO_GP2_OV_FAULT / LDO_DMD2_OV_FAULT                                                                                                                             |  |  |  |  |  |  |
| BUCK_GP2_PG_FAULT  |                                                                                                                                                                  |  |  |  |  |  |  |
| BUCK_GP2_OV_FAULT  |                                                                                                                                                                  |  |  |  |  |  |  |
| ILLUM_BC1_PG_FAULT |                                                                                                                                                                  |  |  |  |  |  |  |
| ILLUM_BC1_OV_FAULT |                                                                                                                                                                  |  |  |  |  |  |  |
| ILLUM_BC2_PG_FAULT |                                                                                                                                                                  |  |  |  |  |  |  |
| ILLUM_BC2_OV_FAULT |                                                                                                                                                                  |  |  |  |  |  |  |
| ·                  |                                                                                                                                                                  |  |  |  |  |  |  |
|                    |                                                                                                                                                                  |  |  |  |  |  |  |
|                    |                                                                                                                                                                  |  |  |  |  |  |  |
|                    | MID-LEVEL         DMD_FAULT         BUCK_GP2_PG_FAULT         BUCK_GP2_OV_FAULT         ILLUM_BC1_PG_FAULT         ILLUM_BC2_PG_FAULT         ILLUM_BC2_PG_FAULT |  |  |  |  |  |  |

Table 6-6. Interrupt Registers



#### 6.5.3 Fast-Shutdown in Case of Fault

The DLPA3085 has two shutdown modes: a normal shutdown initiated after pulling PROJ\_ON level low and a fast power-down mode. The fast power down feature can be enabled or disabled through register Main Status register (0x01), bit 7, FAST\_SHUTDOWN\_EN. By default, the mode is enabled.

When the fast power-down feature is enabled, a fast shutdown is initiated for specific faults. This shutdown happens autonomously from the DLPC. The DLPA3085 enters the fast-shutdown mode only for specific faults, thus not for all the faults flagged by the DLPA3085. The faults for which the DLPA3085 goes into fast shutdown are listed in Table 6-7.

| Table 6-7. Faults that Trigger a Fast-Shutdown |                                      |  |  |  |  |  |
|------------------------------------------------|--------------------------------------|--|--|--|--|--|
| HIGH-LEVEL                                     | LOW-LEVEL                            |  |  |  |  |  |
| TS_SHUT                                        |                                      |  |  |  |  |  |
|                                                | DMD_PG_FAULT                         |  |  |  |  |  |
|                                                | BUCK_DMD1_PG_FAULT                   |  |  |  |  |  |
|                                                | BUCK_DMD1_OV_FAULT                   |  |  |  |  |  |
|                                                | BUCK_DMD2_PG_FAULT                   |  |  |  |  |  |
| DMD_FAULT                                      | BUCK_DMD2_OV_FAULT                   |  |  |  |  |  |
|                                                | LDO_GP1_PG_FAULT / LDO_DMD1_PG_FAULT |  |  |  |  |  |
|                                                | LDO_GP1_OV_FAULT / LDO_DMD1_OV_FAULT |  |  |  |  |  |
|                                                | LDO_GP2_PG_FAULT / LDO_DMD2_PG_FAULT |  |  |  |  |  |
|                                                | LDO_GP2_OV_FAULT / LDO_DMD2_OV_FAULT |  |  |  |  |  |
|                                                | ILLUM_BC1_OV_FAULT                   |  |  |  |  |  |
| ILLUM_FAULT                                    | ILLUM_BC2_OV_FAULT                   |  |  |  |  |  |

| Table | 6-7. Faults that Trigger a Fast-Shutdown |
|-------|------------------------------------------|
|       |                                          |



## 6.6 Register Maps

Register Address, Default, R/W, Register name. **Boldface** settings are the hardwired defaults.

#### Table 6-8. Register Map

| NAME                               | BITS  |                                                                       |                                                                 | ESCRIPTION                                                                                                              |  |  |  |  |  |  |  |
|------------------------------------|-------|-----------------------------------------------------------------------|-----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
|                                    | ыз    |                                                                       | DESCRIPTION                                                     |                                                                                                                         |  |  |  |  |  |  |  |
| 0x00, 40, R/W, Chip Identification |       |                                                                       |                                                                 |                                                                                                                         |  |  |  |  |  |  |  |
| CHIPID                             | [7:4] | Chip identification nu                                                |                                                                 |                                                                                                                         |  |  |  |  |  |  |  |
| REVID                              | [3:0] | Revision number, 0 (                                                  | sion number, 0 (hex)                                            |                                                                                                                         |  |  |  |  |  |  |  |
| 0x01, 82, R/W, Enable Register     |       | 1                                                                     |                                                                 |                                                                                                                         |  |  |  |  |  |  |  |
| FAST_SHUTDOWN_EN                   | [7]   | 0: Fast shutdown dis<br>1: Fast shutdown e                            |                                                                 |                                                                                                                         |  |  |  |  |  |  |  |
| CW_EN                              | [6]   | Reserved                                                              |                                                                 |                                                                                                                         |  |  |  |  |  |  |  |
| BUCK_GP3_EN                        | [5]   | Reserved, value defa                                                  | erved, value default as 0                                       |                                                                                                                         |  |  |  |  |  |  |  |
| BUCK_GP2_EN                        | [4]   |                                                                       | General purpose buck2 disabled<br>General purpose buck2 enabled |                                                                                                                         |  |  |  |  |  |  |  |
| BUCK_GP1_EN                        | [3]   | Reserved, value defa                                                  | ault as 0                                                       |                                                                                                                         |  |  |  |  |  |  |  |
| ILLUM_LED_AUTO_OFF_EN              | [2]   | 0: Illum_led_auto_c<br>1: Illum_led_auto_of                           |                                                                 |                                                                                                                         |  |  |  |  |  |  |  |
| ILLUM_EN                           | [1]   |                                                                       | Illum regulators disabled                                       |                                                                                                                         |  |  |  |  |  |  |  |
| DMD_EN                             | [0]   | •                                                                     | 0: DMD regulators disabled<br>1: DMD regulators enabled         |                                                                                                                         |  |  |  |  |  |  |  |
| 0x02, 70, R/W, IREG Switch Contr   | ol    |                                                                       |                                                                 |                                                                                                                         |  |  |  |  |  |  |  |
| Reserved                           | [7]   | Reserved, values do                                                   | n't care                                                        |                                                                                                                         |  |  |  |  |  |  |  |
|                                    |       | Rlim voltage top-side (mV). Illum current limit = Rlim voltage / Rlim |                                                                 |                                                                                                                         |  |  |  |  |  |  |  |
|                                    |       | 0000: 17                                                              | 1000: 73                                                        |                                                                                                                         |  |  |  |  |  |  |  |
|                                    |       | 0001: 20                                                              | 1001: 88                                                        |                                                                                                                         |  |  |  |  |  |  |  |
|                                    |       | 0010: 23                                                              | 1010: 102                                                       |                                                                                                                         |  |  |  |  |  |  |  |
| ILLUM_ILIM                         | [6:3] | 0011: 25                                                              | 1011: 117                                                       |                                                                                                                         |  |  |  |  |  |  |  |
|                                    |       | 0100: 29                                                              | 1100: 133                                                       |                                                                                                                         |  |  |  |  |  |  |  |
|                                    |       | 0101: 37                                                              | 1101: 154                                                       |                                                                                                                         |  |  |  |  |  |  |  |
|                                    |       | 0110: 44                                                              | 1110: 176                                                       |                                                                                                                         |  |  |  |  |  |  |  |
|                                    |       | 0111: 59                                                              | 1111: 197                                                       |                                                                                                                         |  |  |  |  |  |  |  |
| ILLUM_SW_ILIM_EN                   | [2:0] | Bit1: CH2, MOSFET                                                     | Q transient current li                                          | imit ( <b>0:disabled</b> , 1:enabled)<br>imit ( <b>0:disabled</b> , 1:enabled)<br>imit ( <b>0:disabled</b> , 1:enabled) |  |  |  |  |  |  |  |
| 0x03, 00, R/W, SW1_IDAC(1)         |       |                                                                       |                                                                 |                                                                                                                         |  |  |  |  |  |  |  |
| Reserved                           | [7:2] | Reserved, values do                                                   | n't care                                                        |                                                                                                                         |  |  |  |  |  |  |  |
| SW1_IDAC<9:8>                      | [1:0] | bits register (register<br>00 0000 0000 [OFF]<br>00 0011 0011 [(52/10 | 0x03 and 0x04).<br>024) × (150mV/Rlim)]                         | 1024) × (150 mV / Rlim), Most significant bits of 10<br>], Minimum code.                                                |  |  |  |  |  |  |  |
|                                    |       | 11 1111 1111 [150m∖                                                   | //Rlim]                                                         |                                                                                                                         |  |  |  |  |  |  |  |



| Table 6-8. Register Map (continued) |       |                                                                                                                                                                                                                                     |  |  |  |  |  |  |
|-------------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| NAME                                | BITS  | DESCRIPTION                                                                                                                                                                                                                         |  |  |  |  |  |  |
| 0x04, 00, R/W, SW1_IDAC(2)          |       |                                                                                                                                                                                                                                     |  |  |  |  |  |  |
| SW1_IDAC<7:0>                       | [7:0] | Led current of CH1(A) = ((Bit value + 1)/1024) × (150 mV / Rlim), Least significant bits of 10 bits register (register 0x03 and 0x04).<br><b>00 0000 0000 [OFF]</b><br>00 0011 0011 [(52/1024) × (150mV/Rlim)], Minimum code.       |  |  |  |  |  |  |
|                                     |       | 11 1111 1111 [150mV/Rlim]                                                                                                                                                                                                           |  |  |  |  |  |  |
| 0x05, 00, R/W, SW2_IDAC(1)          |       |                                                                                                                                                                                                                                     |  |  |  |  |  |  |
| Reserved                            | [7:2] | Reserved, value don't care.                                                                                                                                                                                                         |  |  |  |  |  |  |
| SW2_IDAC<9:8>                       | [1:0] | Led current of CH2(A) = ((Bit value + 1)/1024) × (150 mV / Rlim), Most significant bits of 10<br>bits register (register 0x05 and 0x06).<br><b>00 0000 0000 [OFF]</b><br>00 0011 0011 [(52/1024) × (150mV/Rlim)], Minimum code.<br> |  |  |  |  |  |  |
|                                     |       | 11 1111 1111 [150mV/Rlim]                                                                                                                                                                                                           |  |  |  |  |  |  |
| 0x06, 00, R/W, SW2_IDAC(2)          |       |                                                                                                                                                                                                                                     |  |  |  |  |  |  |
| SW2_IDAC<7:0>                       | [7:0] | Led current of CH2(A) = ((Bit value + 1)/1024) × (150 mV / Rlim), Least significant bits of 10 bits register (register 0x05 and 0x06).<br><b>00 0000 0000 [OFF]</b><br>00 0011 0011 [(52/1024) × (150mV/Rlim)], Minimum code.       |  |  |  |  |  |  |
|                                     |       | 11 1111 1111 [150mV/Rlim]                                                                                                                                                                                                           |  |  |  |  |  |  |
| 0x07, 00, R/W, SW3_IDAC(1)          |       |                                                                                                                                                                                                                                     |  |  |  |  |  |  |
| Reserved                            | [7:2] | Reserved, value don't care.                                                                                                                                                                                                         |  |  |  |  |  |  |
| SW3_IDAC<9:8>                       | [1:0] | Led current of CH3(A) = ((Bit value + 1)/1024) × (150 mV / Rlim), Most significant bits of 10 bits register (register 0x07 and 0x08).<br><b>00 0000 0000 [OFF]</b><br>00 0011 0011 [(52/1024) × (150mV/Rlim)], Minimum code.        |  |  |  |  |  |  |
|                                     |       | <br>11 1111 1111 [150mV/Rlim]                                                                                                                                                                                                       |  |  |  |  |  |  |
| 0x08, 00, R/W, SW3_IDAC(2)          |       |                                                                                                                                                                                                                                     |  |  |  |  |  |  |
| SW3_IDAC<7:0>                       | [7:0] | Led current of CH3(A) = ((Bit value + 1)/1024) × (150 mV / Rlim), Least significant bits of 10 bits register (register 0x07 and 0x08).<br><b>00 0000 0000 [OFF]</b><br>00 0011 0011 [(52/1024) × (150mV/Rlim)], Minimum code.<br>   |  |  |  |  |  |  |
|                                     |       | 11 1111 1111 [150mV/Rlim]                                                                                                                                                                                                           |  |  |  |  |  |  |
| 0x0C, 00, R, Main Status Register   |       |                                                                                                                                                                                                                                     |  |  |  |  |  |  |
| SUPPLY_FAULT                        | [7]   | 0: No PG or OV failures for any of the LV Supplies<br>1: PG failures for a LV Supplies                                                                                                                                              |  |  |  |  |  |  |
| ILLUM_FAULT                         | [6]   | 0: ILLUM_FAULT = LOW<br>1: ILLUM_FAULT = HIGH                                                                                                                                                                                       |  |  |  |  |  |  |
| PROJ_ON_INT                         | [5]   | 0: PROJ_ON = HIGH<br>1: PROJ_ON = LOW                                                                                                                                                                                               |  |  |  |  |  |  |
| DMD_FAULT                           | [4]   | 0: DMD_FAULT = LOW<br>1: DMD_FAULT = HIGH                                                                                                                                                                                           |  |  |  |  |  |  |
| BAT_LOW_SHUT                        | [3]   | Reserved                                                                                                                                                                                                                            |  |  |  |  |  |  |
| BAT_LOW_WARN                        | [2]   | Reserved                                                                                                                                                                                                                            |  |  |  |  |  |  |
| TS_SHUT                             | [1]   | 0: Chip temperature < 132.5°C and no violation in V5V0<br>1: Chip temperature > 156.5°C, or violation in V5V0                                                                                                                       |  |  |  |  |  |  |
| TS_WARN                             | [0]   | 0: Chip temperature < 121.4°C<br>1: Chip temperature > 123.4°C                                                                                                                                                                      |  |  |  |  |  |  |

#### 42 Submit Document Feedback



|                                      |         | Table 6-8. Register Map (continued)                                                                         |
|--------------------------------------|---------|-------------------------------------------------------------------------------------------------------------|
| NAME                                 | BITS    | DESCRIPTION                                                                                                 |
| 0x0D, F5, Interrupt Mask Register    |         |                                                                                                             |
| SUPPLY_FAULT_MASK                    | [7]     | 0: Not masked for SUPPLY_FAULT interrupt 1: Masked for SUPPLY_FAULT interrupt                               |
| ILLUM_FAULT_MASK                     | [6]     | 0: Not masked for ILLUM_FAULT interrupt 1: Masked for ILLUM_FAULT interrupt                                 |
| PROJ_ON_INT_MASK                     | [5]     | 0: Not masked for PROJ_ON_INT interrupt 1: Masked for PROJ_ON_INT interrupt                                 |
| DMD_FAULT_MASK                       | [4]     | 0: Not masked for DMD_FAULT interrupt 1: Masked for DMD_FAULT interrupt                                     |
| BAT_LOW_SHUT_MASK                    | [3]     | 0: Not masked for BAT_LOW_SHUT interrupt<br>1: Masked for BAT_LOW_SHUT interrupt                            |
| BAT_LOW_WARN_MASK                    | [2]     | 0: Not masked for BAT_LOW_WARN interrupt<br>1: Masked for BAT_LOW_WARN interrupt                            |
| TS_SHUT_MASK                         | [1]     | 0: Not masked for TS_SHUT interrupt<br>1: Masked for TS_SHUT interrupt                                      |
| TS_WARN_MASK                         | [0]     | 0: Not masked for TS_WARN interrupt<br>1: Masked for TS_WARN interrupt                                      |
| 0x27, 00, R, Detailed status registe | r1 (Pow | ver good failures for general purpose and illumination blocks)                                              |
| BUCK_GP3_PG_FAULT                    | [7]     | Reserved, value default as 0                                                                                |
| BUCK_GP1_PG_FAULT                    | [6]     | Reserved, value default as 0                                                                                |
| BUCK_GP2_PG_FAULT                    | [5]     | <b>0: No fault</b><br>1: General purpose buck2 power good failure. Does not initiate a fast shutdown.       |
| Reserved                             | [4]     |                                                                                                             |
| ILLUM_BC1_PG_FAULT                   | [3]     | <b>0: No fault</b><br>1: Illum buck converter1 power good failure. Does not initiate a fast shutdown.       |
| ILLUM_BC2_PG_FAULT                   | [2]     | <b>0: No fault</b><br>1: Illum buck converter2 power good failure. Does not initiate a fast shutdown.       |
| Reserved                             | [1]     | Reserved, value always 0                                                                                    |
| Reserved                             | [0]     | Reserved, value always 0                                                                                    |
| 0x28, 00, R, Detailed status registe | r2 (Ove | rvoltage failures for general purpose and illum blocks)                                                     |
| BUCK_GP3_OV_FAULT                    | [7]     | Reserved, value default as 0                                                                                |
| BUCK_GP1_OV_FAULT                    | [6]     | Reserved, value default as 0                                                                                |
| BUCK_GP2_OV_FAULT                    | [5]     | <b>0: No fault</b><br>1: General purpose buck2 overvoltage failure. Does not initiate a fast shutdown.      |
| Reserved                             | [4]     | Reserved, value always 0                                                                                    |
| ILLUM_BC1_OV_FAULT                   | [3]     | <b>0: No fault</b><br>1: Illum buck converter1 overvoltage failure. Does not initiate a fast shutdown.      |
| ILLUM_BC2_OV_FAULT                   | [2]     | <b>0: No fault</b><br>1: Illum buck converter2 overvoltage failure. Does not initiate a fast shutdown.      |
| Reserved                             | [1]     | Reserved, value always 0                                                                                    |
| Reserved                             | [0]     | Reserved, value always 0                                                                                    |
| 0x29, 00, R, Detailed status registe | r3 (Pow | ver good failure for DMD related blocks)                                                                    |
| Reserved                             | [7]     | Reserved, value always 0                                                                                    |
| DMD_PG_FAULT                         | [6]     | <b>0: No fault</b><br>1: VBIAS, VOFS and/or VRST power good failure. Initiates a fast shutdown.             |
| BUCK_DMD1_PG_FAULT                   | [5]     | <b>0: No fault</b><br>1: Buck1 (used to create DMD voltages) power good failure. Initiates a fast shutdown. |
| BUCK_DMD2_PG_FAULT                   | [4]     | <b>0: No fault</b><br>1: Buck2 (used to create DMD voltages) power good failure. Initiates a fast shutdown. |
| Reserved                             | [3]     | Reserved, value always 0                                                                                    |
|                                      |         |                                                                                                             |

Copyright © 2024 Texas Instruments Incorporated

DLPA3085 DLPS240A – JUNE 2024 – REVISED AUGUST 2024



| Table 6-8. Register Map (continued)     |          |                                                                                                                               |  |  |  |  |  |
|-----------------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| NAME                                    | BITS     | DESCRIPTION                                                                                                                   |  |  |  |  |  |
| Reserved                                | [2]      | Reserved, value always 0                                                                                                      |  |  |  |  |  |
| LDO_GP1_PG_FAULT /<br>LDO_DMD1_PG_FAULT | [1]      | <b>0:</b> No fault<br>1: LDO1 (used as general purpose or DMD specific LDO) power good failure. Initiates a fast<br>shutdown. |  |  |  |  |  |
| LDO_GP2_PG_FAULT /<br>LDO_DMD2_PG_FAULT | [0]      | <b>0: No fault</b><br>1: LDO2 (used as general purpose or DMD specific LDO) power good failure. Initiates a fast shutdown.    |  |  |  |  |  |
| 0x2A, 00, R, Detailed status registe    | er4 (Ove | ervoltage failures for DMD related blocks and Color Wheel)                                                                    |  |  |  |  |  |
| Reserved                                | [7]      | Reserved, value always 0                                                                                                      |  |  |  |  |  |
| Reserved                                | [6]      | Reserved, value always 0                                                                                                      |  |  |  |  |  |
| BUCK_DMD1_OV_FAULT                      | [5]      | 0: No fault<br>1: Buck1 (used to create DMD voltage) overvoltage failure                                                      |  |  |  |  |  |
| BUCK_DMD2_OV_FAULT                      | [4]      | 0: No fault<br>1: Buck2 (used to create DMD voltage) overvoltage failure                                                      |  |  |  |  |  |
| Reserved                                | [3]      | Reserved, value always 0                                                                                                      |  |  |  |  |  |
| Reserved                                | [2]      | Reserved, value always 0                                                                                                      |  |  |  |  |  |
| LDO_GP1_OV_FAULT /<br>LDO_DMD1_OV_FAULT | [1]      | <b>0: No fault</b><br>1: LDO1 (used as general purpose or DMD specific LDO) overvoltage failure                               |  |  |  |  |  |
| LDO_GP2_OV_FAULT /<br>LDO_DMD2_OV_FAULT | [0]      | <b>0: No fault</b><br>1: LDO2 (used as general purpose or DMD specific LDO) overvoltage failure                               |  |  |  |  |  |

#### .... ٩/ ... \_ \_ \_ . 8.4 ,



### 7 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 7.1 Application Information

In display applications, using the DLPA3085 provides all needed analog functions including all analog power supplies and the RGB LED driver (up to 16A per LED and up to 32A for series LEDs) to provide a robust and efficient display solution. Each DLP application is derived primarily from the optical architecture of the system and the format of the data coming into the DLPC84xx DLP controller chips.

### 7.2 Typical Application

A common application when using DLPA3085 is to use it with a 0.47 4K DMD (DLP472TP) and DLPC84xx controller for creating a small, ultra-portable projector. The DLPC84xx in the projector typically receive images from a PC or video player using HDMI or VGA analog as shown in Figure 7-1. Card readers and Wi-Fi can also be used to receive images if the appropriate peripheral chips are added. The DLPA3085 provides power supply sequencing and control of the RGB LED currents as required by the application.



Figure 7-1. Typical Setup Using DLPA3085

#### 7.2.1 Design Requirements

An ultra-portable projector can be created by using a DLP chip set comprised of a DMD, DLPC84xx controller, and the DLPA3085 PMIC/LED Driver. The DLPC84xx does the digital image processing, the DLPA3085 provides the needed analog functions for the projector, and DMD is the display device for producing the projected image. In addition to the three DLP chips in the chipset, other chips may be needed. At a minimum, a Flash part is needed to store the software and firmware to control the DLPC84xx. The illumination light that is applied to the DMD is typically from red, green, and blue LEDs. These are often contained in three separate packages, but sometimes more than one color of LED die may be in the same package to reduce the overall size of the projector. Power FETs are needed external to the DLPA3085 so that high LED currents can be supported.

Copyright © 2024 Texas Instruments Incorporated



For connecting the DLPC84xx to the front end chip for receiving images the parallel interface is typically used. While using the parallel interface, I<sup>2</sup>C should be connected to the front-end chip for inputting commands to the DLPC84xx.

The DLPA3085 has three built-in buck-switching regulators to serve as projector system power supplies. Two of the regulators are fixed to 0.8V and 1.8V for powering the DLP chipset. The remaining one buck regulator is available for general-purpose use and its voltage is programmable. The regulator can be used to drive variable-speed fan or to power other projector chips such as the front-end chip. The only power supply needed at the DLPA3085 input is SYSPWR from an external DC power supply. The entire projector can be turned on and off by using a single signal called PROJ\_ON. When PROJ\_ON is high, the projector turns on and begins displaying images. When PROJ\_ON is set low, the projector turns off and draws just microamps of current on SYSPWR.

#### 7.2.2 Detailed Design Procedure

To connect the 0.47 4K DMD (DLP472TP), DLPC84xx, and DLPA3085, see the reference design schematic. When a circuit board layout is created from this schematic a very small circuit board is possible. An example small board layout is included in the reference design data base. Layout guidelines should be followed to achieve reliable projector operation. The optical engine that has the LED packages and the DMD mounted to it is typically supplied by an optical OEM who specializes in designing optics for DLP projectors.

The component selection of the buck converter is mainly determined by the output voltage. Table 7-1 shows the recommended value for inductor  $L_{OUT}$  and capacitor  $C_{OUT}$  for a given output voltage.

| V <sub>OUT</sub> (V) | L   | <sub>оит</sub> (µН) | C <sub>ΟUT</sub> (μF) |     |     |  |  |  |  |  |  |
|----------------------|-----|---------------------|-----------------------|-----|-----|--|--|--|--|--|--|
|                      | MIN | TYP                 | MAX                   | MIN | MAX |  |  |  |  |  |  |
| 1 – 1.5              | 1.0 | 2.2                 | 4.7                   | 10  | 132 |  |  |  |  |  |  |
| 1.5 – 3.3            | 2.2 | 3.3                 | 4.7                   | 22  | 68  |  |  |  |  |  |  |
| 3.3 – 5              | 3.3 |                     | 4.7                   | 22  | 68  |  |  |  |  |  |  |

Table 7-1. Recommended Buck Converter LOUT and COUT

The inductor peak-to-peak ripple current, peak current and RMS current can be calculated using Equation 8, Equation 9, and Equation 10, respectively. The inductor saturation current rating must be greater than the calculated peak current. Likewise, the RMS or heating current rating of the inductor must be greater than the calculated RMS current. The switching frequency of the buck converter is approximately 600kHz ( $f_{SWITCH}$ ).

$$I_{L\_OUT\_RIPPLE\_P-P} = \frac{\frac{V_{OUT}}{V_{IN\_MAX}} \cdot (V_{IN\_MAX} - V_{OUT})}{L_{OUT} \cdot f_{SWITCH}}$$
(8)

$$I_{L_OUT_PEAK} = I_{L_OUT} + \frac{I_{L_OUT_RIPPLE_P-P}}{2}$$
(9)

$$I_{L_OUT(RMS)} = \sqrt{I_{L_OUT}^2 + \frac{1}{12} \cdot I_{L_OUT_RIPPLE_PP}^2}$$
(10)

The capacitor value and ESR determines the level of output voltage ripple. The buck converter is intended for use with ceramic or other low ESR capacitors. Equation 11 can be used to determine the required RMS current rating for the output capacitor.

$$I_{C_{OUT}(RMS)} = \frac{V_{OUT} \cdot (V_{IN} - V_{OUT})}{\sqrt{12} \cdot V_{IN} \cdot L_{OUT} \cdot f_{SWITCH}}$$
(11)



Two other components need to be selected in the buck converter configuration. The value of the input-capacitor (pin PWRx\_VIN) should be equal or greater than halve the selected output capacitance  $C_{OUT}$ . In this case,  $C_{IN}$  2 × 10µF is sufficient. The capacitor between PWRx\_SWITCH and PWRx\_BOOST is a charge pump capacitor to drive the high side FET. The recommended value is 100nF.

Since the switching edges of the buck converter are relatively fast, voltage overshoot and ringing can become a problem. To overcome this problem a snubber network is used. The snubber circuit consists of a resistor and capacitor that are connected in series from the switch node to ground. The snubber circuit is used to damp the parasitic inductances and capacitances during the switching transitions. This circuit reduces the ringing voltage and also reduces the number of ringing cycles. The snubber network is formed by RSNx and CSNx. See *Analog Applications Journal* for more information on controlling switch-node ringing in synchronous buck converters and configuring the snubber.

#### 7.2.2.1 Component Selection for General-Purpose Buck Converter

The theory of operation of a buck converter is explained in the application note, *Understanding Buck Power* Stages in Switchmode Power Supplies. This section is limited to the component selection. For proper operation, the selection of the external components is very important, especially the inductor  $L_{OUT}$  and the output capacitor  $C_{OUT}$ . For best efficiency and ripple performance, an inductor and capacitor should be chosen with low equivalent series resistance (ESR).

#### 7.2.3 Application Curve

As the LED currents that are driven time-sequentially through the red, green, and blue LEDs are increased, the brightness of the projector increases. This increase is somewhat non-linear, and the curve for typical white screen lumens changes with LED currents as shown in Figure 7-2. For the LED currents shown, it is assumed that the same current amplitude is applied to the red, green, and blue LEDs. The thermal solution used to heatsink the red, green, and blue LEDs can significantly alter the curve shape shown.



Figure 7-2. Luminance vs LED Current



## 7.3 System Example With DLPA3085 Internal Block Diagram



Figure 7-3. Typical Application:  $V_{IN}$  = 12V,  $I_{OUT}$  = 16A, LED



### 8 Power Supply Recommendations

The DLPA3085 is designed to operate from a 6V to 20V input voltage supply. To avoid insufficient supply current due to line drop, ringing due to trace inductance at the VIN terminals, or supply peak current limitations, additional bulk capacitance may be required. In the case of ringing that is caused by the interaction with the ceramic input capacitors, an electrolytic or tantalum-type capacitor may be needed for damping.

The amount of bulk capacitance required should be evaluated such that the input voltage can remain in spec long enough for a proper fast shutdown to occur for the VOFFSET, VRESET, and VBIAS supplies. The shutdown begins when the input voltage drops below the programmable UVLO threshold such as when the external power supply is suddenly removed from the system.

#### 8.1 Power-Up and Power-Down Timing

The power-up and power-down sequence is important to ensure the correct operation of the DLPA3085 and to prevent damage to the DMD. The DLPA3085 controls the correct sequencing of the DMD\_VRESET, DMD\_VBIAS, and DMD\_VOFFSET to ensure a reliable operation of the DMD.

The general startup sequence of the supplies is described in *Supply and Monitoring*. The power-up sequence of the high voltage DMD lines is especially important to not damage the DMD. Avoid a too-large delta voltage between DMD\_VBIAS and DMD\_VOFFSET, which could cause damage.

After PROJ\_ON is pulled high, the DMD buck converters and LDOs are powered (PWR1-4) the DMD high voltage lines (HV) are sequentially enabled. First, DMD\_VOFFSET is enabled. After a delay, DMD\_VBIAS is enabled. Finally, after another delay DMD\_VRESET is enabled. Now the DLPA3085 is fully powered and ready for starting projection.

For power down there are two sequences, normal power down (Figure 8-1) and a fault fast power down used in case a fault occurs (Figure 8-2).

In normal power-down mode, the power-down is initiated after pulling the PROJ\_ON pin low. 25ms after PROJ\_ON is pulled low, first DMD\_VBIAS and DMD\_VRESET stop regulating. 10ms later, DMD\_VOFFSET will stop regulating. When DMD\_VOFFSET stopped regulating, RESET\_Z is pulled low. 1ms after the DMD\_VOFFSET stops regulating, all other supplies are turned off. INT\_Z remains high during the power-down sequence since no fault occurred. During power down it is ensured that the HV levels do not violate the DMD specifications on these three lines. For this, it is important to select the capacitors such that  $C_{VOFFSET}$  is equal to  $C_{VRESET}$  and  $C_{VBIAS}$  is  $\leq C_{VOFFSET}$ .

The fast power-down mode (Figure 8-2) is started in case a fault occurs (INT\_Z is pulled low), for instance, due to overheating. The fast power-down mode can be enabled or disabled through Main Status register (0x01), bit 7, FAST\_SHUTDOWN\_EN. By default, the mode is enabled. After the fault occurs, the regulation of DMD\_VBIAS and DMD\_VRESET is stopped. There is 540µs default delay time between fault and stop of regulation. After the regulation stops, there is a 4µs default delay time before all three DMD\_VRESET, DMD\_VBIAS, and DMD\_VOFFSET high voltages lines are discharged and RESET\_Z is pulled low.

Now the DLPA3085 is in a standby state. It remains in a standby state until the fault resolves. In case the fault resolves a restart is initiated. It starts then by powering up PWR\_3 and follows the regular power-up as depicted



in Figure 8-2. Again, for proper discharge timing/levels, the capacitors should be selected such that  $C_{VOFFSET}$  is equal to  $C_{VRESET}$  and  $C_{VBIAS}$  is  $\leq C_{VOFFSET}$ ,  $C_{VBIAS}$ .



- 1. Arrows indicate the sequence of events automatically controlled by the digital state machine. Other events are initiated under SPI control.
- 2. SUP\_5P0V and SUP\_2P5V rise to a precharge level with SYSPWR and reach the full level potential after PROJ\_ON is pulled high.

#### Figure 8-1. Power Sequence Normal Shutdown Mode





- 1. Arrows indicate the sequence of events automatically controlled by the digital state machine. Other events are initiated under SPI control.
- 2. SUP\_5P0V and SUP\_2P5V rise to a precharge level with SYSPWR and reach the full level potential after PROJ\_ON is pulled high.

#### Figure 8-2. Power Sequence Fault Fast Shutdown Mode



### 9 Layout

### 9.1 Layout Guidelines

For switching power supplies, the layout is an important step in the design, especially when it concerns high peak currents and high switching frequencies. If the layout is not done carefully, the regulator could show stability issues and EMI problems. Therefore, use wide and short traces for high current paths and their return power ground paths. For the DMD HV regulator, place the input capacitor, output capacitor, and the inductor as close as possible to the IC. To minimize ground noise coupling between different buck converters, separate their grounds and connect them at a central point under the part. For the DMD HV regulator, the recommended value for the capacitors is  $1\mu$ F for VRST and VOFS, and 470nF for VBIAS. The inductor value is  $10\mu$ H.

The high currents of the buck converter concentrate around pins VIN, SWITCH, and PGND (Figure 9-1). The voltage at the pins VIN, PGNDm and FB are DC voltages while the pin SWITCH has a switching voltage between VIN and PGND. In case the FET between pins 63 - 64 is closed, the red line indicates the current flow while the blue line indicates the current flow when the FET between pins 62 - 63 is closed.

These paths carry the highest currents and must be kept as short as possible.

For the LDO DMD, use a  $1\mu$ F capacitor in parallel with a  $10\mu$ F capacitor on the input and a  $10\mu$ F capacitor on the output of the LDO. Make the voltage rating of the capacitor equal to or greater than two times the applied voltage across the capacitor in the application.

For LDO bucks, use a  $1\mu$ F capacitor on the input and a  $10\mu$ F capacitor on the output of the LDO. Make the voltage rating of the capacitor equal to or greater than two times the applied voltage across the capacitor in the application.



Figure 9-1. High AC Current Paths in a Buck Converter

The trace to the VIN pin carries high AC currents; therefore, the trace should be low resistive to prevent a voltage drop across the trace. Additionally, place the decoupling capacitors as close to the VIN pin as possible.

The SWITCH pin is connected alternately to the VIN or GND. This means a square wave voltage is present on the SWITCH pin with an amplitude of VIN, and containing high frequencies. This can lead to EMI problems if not properly handled. To reduce EMI problems, place a snubber network (RSN6 and CSN6) at the SWITCH pin to prevent and suppress unwanted high-frequency ringing at the moment of switching.

The PGND pin sinks a high current. Connect the PGND pin to a star ground point so it does not interfere with other ground connections.



The FB pin is the sense connection for the regulated output voltage, which is a DC voltage; no flows through this pin. The voltage on the FB pin is compared with the internal reference voltage to control the loop. Make the FB connection at the load so that the I•R drop does not affect the sensed voltage.

#### 9.1.1 SPI Connections

The SPI interface consists of several digital lines and the SPI supply. If routing of the interface lines is not done properly, communication errors can occur. It should be prevented that SPI lines can pick up noise and possible interfering sources should be kept away from the interface.

Pickup of noise can be prevented by ensuring that the SPI ground line is routed together with the digital lines as much as possible to the respective pins. The SPI interface should be connected by a separate own ground connection to the DGND of the DLPA3085 (Figure 9-2). This prevents ground noise between SPI ground references of DLPA3085 and DLPC due to the high current in the system.



Figure 9-2. SPI Connections

Keep interfering sources away from the interface lines as much as possible. If any power lines are routed too close to the SPI\_CLK, it could lead to false clock pulses and thus communication errors.

#### 9.1.2 R<sub>LIM</sub> Routing

RLIM is used to sense the LED current. To accurately measure the LED current, the RLIM \_K\_1,2 lines should be connected close to the top-side of measurement resistor RLIM, while RLIM\_BOT\_K\_1,2 should be connected close to the bottom-side of RLIM. RLIM \_K\_1,2 and RLIM\_BOT\_K\_1,2 should all have separate traces from their IC pins to their RLIM connection point.

The switched LED current is running through RLIM. Therefore, low-ohmic power and ground connections for RLIM are strongly advised.

#### 9.1.3 LED Connection

High switching currents run through the wiring connecting the external RGB switches and the LEDs; therefore, this needs special attention. Two perspectives apply to the LED-to-RGB switches wiring:

- 1. The resistance of the wiring,  $R_{series}$
- 2. The inductance of the wiring,  $L_{\text{series}}$

Copyright © 2024 Texas Instruments Incorporated



The location of the parasitic series impedances is depicted in Figure 9-3.



Figure 9-3. Parasitic Inductance (L<sub>Series</sub>) and Resistance (R<sub>series</sub>) in Series with LED

Currents up to 16A can run through the wires connecting the LEDs to the RGB switches. Some noticeable dissipation can be caused. Every  $10m\Omega$  of series resistances implies for 16A average LED current a parasitic power dissipation of 2.5W. This might cause PCB heating, but more importantly, overall system efficiency deteriorates.

Additionally, the resistance of the wiring might impact the control dynamics of the LED current. It should be noted that the routing resistance is part of the LED current control loop. The LED current is controlled by  $V_{LED}$ . For a small change in  $V_{LED}$  ( $\Delta V_{LED}$ ), the resulting LED current variation ( $\Delta I_{LED}$ ) is given by the total differential resistance in that path, as:

(12)

$$\Delta I_{LED} = \frac{\Delta V_{LED}}{r_{LED} + R_{series} + R_{on \_SW \_Q3,Q4,Q5} + R_{LIM}}$$

- r<sub>LED</sub> is the differential resistance of the LED.
- R<sub>on SW P.Q.R</sub> the on-resistance of the strobe decoder switch.

In this expression, L<sub>series</sub> is ignored because realistic values are usually sufficiently low to cause any noticeable impact on the dynamics.

All the comprising differential resistances are in the range of  $12.5m\Omega$  to several  $100m\Omega$ . Without paying special attention, a series resistance of  $100m\Omega$  can easily be obtained. It is advised to keep this series resistance sufficiently low; that is, < $10m\Omega$ .

The series inductance plays an important role when considering the switched nature of the LED current. While cycling through R, G, and B LEDs, the current through these branches is turned on and turned off in short time duration. Specifically turning off is fast. A current of 16A goes to 0A in a matter of 50ns. This implies a voltage spike of about 1V for every 5nH of parasitic inductance. Minimize the series inductance of the LED wiring with the following:

- Short wires
- Thick wires / multiple parallel wires
- The small enclosed area of the forward and return current path

If the inductance cannot be made sufficiently low, use a Zener diode to clamp the drain voltage of the RGB switch so it does not surpass the absolute maximum rating. Choose the clamping voltage between the maximum



expected  $V_{LED}$  and the absolute maximum rating. Ensure a sufficient margin of the clamping voltage relative to the mentioned minimum and maximum voltage.

#### 9.2 Layout Example

A layout example of a buck converter is shown in Figure 9-4, illustrating the optimal routing and placement of components around the DLPA3085. This can be used as a reference for a general-purpose buck2 (PWR6). The layout example illustrates the inductor and its accompanying capacitors as close as possible to their corresponding pins using the thickest possible traces. The capacitors use multiple vias to the ground layer to ensure a low resistance path and minimizes the distance between the ground connections of the output capacitors and the ground connections of the buck converter.



Figure 9-4. Practical Layout

A proper layout requires short traces and separate power grounds to avoid losses from trace resistance and to avoid ground shifting. Use high-quality capacitors with low ESR to keep capacitor losses minimal and to maintain an acceptable voltage ripple at the output.

Use an RC snubber network to avoid EMI that can occur when switching high currents at high frequencies. The EMI may have a higher amplitude and frequency than the switching voltage.

#### 9.3 Thermal Considerations

Power dissipation must be considered when implementing integrated circuits in low-profile and fine-pitch surface-mount packages. Many system-related issues may affect power dissipation: thermal coupling, airflow, adding heat sinks and convection surfaces, and the presence of other heat-generating components. In general, there are three basic methods that can be used to improve thermal performance:

- Improving the heat-sinking capability of the PCB
- Reducing thermal resistance to the environment of the chip by adding or increasing heat sink capability on top of the package
- Adding or increasing airflow in the system

Power delivered to the LEDs can be greater than 50W and the power dissipated by the DLPA3085 can be considerable. For proper DLPA3085 operation, the details below outline thermal considerations for a DLPA3085 application.

The recommended junction temperature for the DLPA3085 is below 120°C during operation. The equation that relates junction temperature,  $T_{junction}$ , is given by:

$$T_{junction} = T_{ambient} + P_{diss} \times R_{\theta JA}$$

(13)

where  $T_{ambient}$  is the ambient temperature,  $P_{diss}$  is the total power dissipation, and  $R_{\theta JA}$  is the thermal resistance from junction to ambient.

The total power dissipation may vary depending on the application of the DLPA3085. The main contributors in the DLPA3085 are typically:

- Buck converters
- LDOs

For the buck converter, the power dissipation is given by:

$$P_{diss\_buck} = P_{in} - P_{out} = P_{out} \left( \frac{1}{\eta_{buck}} - 1 \right)$$
(14)

where  $\eta_{buck}$  is the efficiency of the buck converter,  $P_{in}$  is the power delivered to the input of the buck converter, and  $P_{out}$  is the power delivered to the load of the buck converter. For the buck converter PWR1,2,6, the efficiency can be determined using the curves in Figure 6-16.

For the LDO, the power dissipation is given by:

$$P_{diss\_LDO} = (V_{in} - V_{out}) \times I_{load}$$
<sup>(15)</sup>

where  $V_{in}$  is the input supply voltage,  $V_{out}$  is the output voltage of the LDO, and  $I_{load}$  is the load current of the LDO. The voltage drop over the LDO ( $V_{in}-V_{out}$ ) can be relatively large; a small load current can result in significant power dissipation. For this situation, a general-purpose buck converter can be a more efficient solution.

The LDO DMD provides power to the boost converter, and the boost converter provides high voltages for the DMD; that is,  $V_{BIAS}$ ,  $V_{OFS}$ ,  $V_{RST}$ . The current load on these lines can increase up to  $I_{load, max}$ =10mA. Assuming the efficiency of the boost converter,  $\eta_{boost}$ , is 80%, the maximum boost converter power dissipation,  $P_{diss \ DMD \ boost, max}$ , can be calculated as:

$$P_{diss\_DMD\_boost,max} = I_{load,max} \left( V_{BIAS} + V_{OFS} + \left| V_{RST} \right| \right) \times \left( \frac{1}{\eta_{boost}} - 1 \right) \approx 0.1W$$
(16)

Compared to the power dissipation of the illumination buck converter, the power dissipation of the boost converter is negligible. However, the power dissipation of the LDO DMD, P<sub>diss\_LDO\_DMD</sub> should be considered in the case of a high supply voltage. The worst-case load current for the LDO is given by:

$$I_{\text{load}\_\text{LDO,max}} = \frac{1}{\eta_{\text{boost}}} \frac{\left(V_{\text{BIAS}} + V_{\text{OFS}} + |V_{\text{RST}}|\right)}{V_{\text{DRST}\_5P5V}} I_{\text{load,max}} \approx 100 \text{mA}$$
(17)

where the output voltage of the LDO is  $V_{DRST 5P5V}$  = 5.5V.

The worst-case power dissipation of the LDO DMD is approximately 1.5W when the input supply voltage is 19.5V. For your specific application, check the LDO current level. Therefore, the total power dissipation of the DLPA3085 can be described as:

$$P_{diss_{DLPA3085}} = \sum P_{buck_{converter}} + \sum P_{LDOs}$$
(18)

The following examples calculate the maximum ambient temperature and the junction temperature based on known information.

If it is assumed that the total dissipation  $P_{diss_{DLPA3085}}$ = 2.5W,  $T_{junction,max}$ = 120°C, and  $R_{\theta JA}$ = 7°C/W (refer to *Section 5.4*), then the maximum ambient temperature can be calculated using Equation 13.

(19)

 $T_{ambient,max} = T_{junction,max} - P_{diss} \times R_{0JA} = 120^{\circ}C - 2.5W \times 7^{\circ}C / W = 102.5^{\circ}C$ 

If the total power dissipation and the ambient temperature are known as:

$$T_{ambient} = 50^{\circ}C, R_{\theta,JA} = 7^{\circ}C/W, P_{diss DLPA3085} = 4W.$$
 (20)

the junction temperature can be calculated:

$$T_{junction} = T_{ambient} + P_{diss} \times R_{\theta JA} = 50^{\circ}C + 4W \times 7^{\circ}C / W = 78^{\circ}C$$
(21)

If the combination of ambient temperature and the total power dissipation of the DLPA3085 does not produce an acceptable junction temperature, that is, <120°C, there are two approaches:

- 1. Using a larger heat sink or more airflow to reduce  $R_{\theta JA}$
- 2. Reduce power dissipation in DLPA3085:
  - Use an external buck converter instead of an internal general-purpose buck converter.
  - Reduce load current for the buck converter.



### **10 Device and Documentation Support**

### 10.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### **10.2 Device Support**

#### 10.2.1 Device Nomenclature



Figure 10-1. Package Marking DLPA3085 (Top View)

### **10.3 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **10.4 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 10.5 Trademarks

Pico<sup>™</sup> is a trademark of Texas Instruments.
TI E2E<sup>™</sup> is a trademark of Texas Instruments.
DLP<sup>®</sup> is a registered trademark of Texas Instruments.
All trademarks are the property of their respective owners.



#### **10.6 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 10.7 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

#### **11 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Revision * (June 2024) to Revision A (August 2024)            | Page |
|---|---------------------------------------------------------------------------|------|
| • | Changed the document status From: Advance Information To: Production data | 1    |

### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| DLPA3085PFD      | ACTIVE        | HTQFP        | PFD                | 100  | 90             | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | 0 to 70      | DLPA3085                | Samples |
| DLPA3085PFDR     | ACTIVE        | HTQFP        | PFD                | 100  | 1000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | 0 to 70      | DLPA3085                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

# PACKAGE OPTION ADDENDUM

9-Aug-2024



www.ti.com

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All | dimensions | are | nominal |  |
|------|------------|-----|---------|--|
|      |            |     |         |  |

| Device       | Package<br>Type | Package<br>Drawing |     | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|-----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DLPA3085PFDR | HTQFP           | PFD                | 100 | 1000 | 330.0                    | 24.4                     | 17.0       | 17.0       | 1.5        | 20.0       | 24.0      | Q2               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

25-Sep-2024



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DLPA3085PFDR | HTQFP        | PFD             | 100  | 1000 | 350.0       | 350.0      | 43.0        |

### TEXAS INSTRUMENTS

www.ti.com

### TRAY

25-Sep-2024



Chamfer on Tray corner indicates Pin 1 orientation of packed units.

\*All dimensions are nominal

| Device      | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | K0<br>(µm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) |
|-------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------|
| DLPA3085PFD | PFD             | HTQFP           | 100  | 90  | 6 X 15               | 150                        | 315    | 135.9     | 7620       | 20.3       | 15.4       | 15.45      |

PFD (S-PQFP-G100) PowerPAD<sup>™</sup> PLASTIC QUAD FLATPACK (DIE DOWN)



NOTES:

A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion

This package is designed to be attached directly to an external heatsink. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <http://www.ti.com>. See the product data sheet for details regarding the exposed thermal pad dimensions.

E. Falls within JEDEC MS-026

PowerPAD is a trademark of Texas Instruments.



#### PowerPAD<sup>™</sup> PLASTIC QUAD FLATPACK PFD (S-PQFP-G100) THERMAL INFORMATION This PowerPAD<sup>™</sup> package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. This design optimizes the heat transfer from the integrated circuit (IC). For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. 51 75 76 🗖 -<u>/</u>₿\_12x0,66-Exposed Thermal Pad 6,04 5,50 12x0,28 🔊 100 🞞 Ⅲ 26 25 1 6,04 5,50 Top View Exposed Thermal Pad Dimensions 4211595-3/B 06/14

NOTE: A. All linear dimensions are in millimeters

A Tie strap features may not be present.







NOTES:

- All linear dimensions are in millimeters. Α. B. This drawing is subject to change without notice.
- C. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.
- D.

PowerPAD is a trademark of Texas Instruments



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated