













### DS90UR905Q-Q1, DS90UR906Q-Q1

SNLS313I - SEPTEMBER 2009-REVISED OCTOBER 2019

# DS90UR90xQ-Q1 5- to 65-MHz, 24-bit Color FPD-Link II Serializer and Deserializer

### 1 Features

- 5- to 65-MHz PCLK support (140 Mbps to 1.82 Gbps)
- AC-Coupled STP interconnect cable up to 10 meters
- Integrated terminations on serializer and deserializer
- At speed link BIST mode and reporting pin
- Optional I<sup>2</sup>C-compatible serial control bus
- RGB888 + VS, HS, DE support
- Power down mode minimizes power dissipation
- 1.8-V or 3.3-V compatible LVCMOS I/O interface
- Automotive-grade product: AEC-Q100 grade 2 qualified
- >8-kV HBM and ISO 10605 ESD rating
- Backward compatible mode for operation with older generation devices

#### SERIALIZER — DS90UR905Q-Q1

- RGB888 + VS/HS/DE serialized to 1 Pair FPD-Link II
- Randomizer/scrambler DC-balanced data stream
- Selectable output VOD and adjustable deemphasis

#### DESERIALIZER — DS90UR906Q-Q1

- FAST random data lock; no reference clock required
- Adjustable input receiver equalization
- LOCK (real time link status) reporting pin
- EMI minimization on output parallel bus (SSCG)
- Output slew control (OS)

### 2 Applications

- Automotive display for navigation
- · Automotive display for entertainment

# 3 Description

The DS90UR90xQ-Q1 chipset translates a parallel RGB video interface into a high-speed serialized interface over a single pair. This serial bus scheme makes system design easy by eliminating skew problems between clock and data, reducing the number of connector pins, reducing the interconnect size, weight, cost, and easing overall PCB layout. In addition, internal DC-balanced decoding is used to support AC-coupled interconnects.

The DS90UR905Q-Q1 serializer embeds the clock, balances the data payload, and level shifts the signals to high-speed, low voltage differential signaling. Up to 24 inputs are serialized, along with the three video control signals. This supports full 24-bit color or 18-bit color and 6 general-purpose signals (for example, Audio I2S applications).

The DS90UR906Q-Q1 deserializer recovers the data (RGB) and control signals and extracts the clock from the serial stream. The DS90UR906Q-Q1 is able to lock to the incoming data stream without the use of a training sequence or special SYNC patterns and does not require a reference clock. A link status (LOCK) output signal is provided.

### Device Information<sup>(1)</sup>

| PART NUMBER   | PACKAGE   | BODY SIZE (NOM)   |
|---------------|-----------|-------------------|
| DS90UR905Q-Q1 | WQFN (48) | 7.00 mm × 7.00 mm |
| DS90UR906Q-Q1 | WQFN (60) | 9.00 mm × 9.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

### **Application Diagram**





| Tak |     | _£  | $\sim$       | 1-  | 1-   |
|-----|-----|-----|--------------|-----|------|
| ıar | חום | OT. | ı.n          | nte | nte  |
| IUN | ,,, | VI. | $\mathbf{v}$ | 116 | 1113 |

| 1    | reatures                                                                                                                                                                    |           | o. i Overview                               | 23   |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|---------------------------------------------|------|
| 2    | Applications 1                                                                                                                                                              |           | 8.2 Functional Block Diagrams               | 23   |
| 3    | Description 1                                                                                                                                                               |           | 8.3 Feature Description                     | 24   |
| 4    | Revision History2                                                                                                                                                           |           | 8.4 Device Functional Modes                 | 38   |
| 5    | Description (continued)                                                                                                                                                     |           | 8.5 Register Maps                           | 39   |
| 6    | Pin Configuration and Functions 5                                                                                                                                           | 9         | Application and Implementation              | 42   |
|      | _                                                                                                                                                                           |           | 9.1 Application Information                 | 42   |
| 7    | Specifications 10                                                                                                                                                           |           | 9.2 Typical Applications                    | 43   |
|      | 7.1 Absolute Maximum Ratings                                                                                                                                                | 10        | Power Supply Recommendations                | 48   |
|      | 7.2 ESD Ratings                                                                                                                                                             |           | 10.1 Power Up Requirements and PDB Pin      | 48   |
|      | 7.3 Recommended Operating Conditions                                                                                                                                        | 11        | Layout                                      |      |
|      | 7.4 Thermal Information                                                                                                                                                     |           | 11.1 Layout Guidelines                      |      |
|      | 7.5 Serializer DC Electrical Characteristics                                                                                                                                |           | 11.2 Layout Example                         |      |
|      | 7.6 Deserializer DC Electrical Characteristics                                                                                                                              | 12        | Device and Documentation Support            |      |
|      | 7.7 DC and AC Serial Control Bus Characteristics 14                                                                                                                         |           | 12.1 Documentation Support                  |      |
|      | 7.8 Timing Requirements for DC and AC Serial Control Bus                                                                                                                    |           | 12.2 Related Links                          |      |
|      | 7.9 Timing Requirements for Serializer PCLK                                                                                                                                 |           | 12.3 Community Resource                     |      |
|      | 7.10 Timing Requirements for Serial Control Bus 14                                                                                                                          |           | 12.4 Trademarks                             |      |
|      | 7.10 Filming Requirements for Serial Control Bus                                                                                                                            |           | 12.5 Electrostatic Discharge Caution        |      |
|      | 7.11 Switching Characteristics: Serializer                                                                                                                                  |           | 12.6 Glossary                               |      |
|      | 7.12 Switching Characteristics. Descriaizer                                                                                                                                 | 13        | Mechanical, Packaging, and Orderable        |      |
|      | • •                                                                                                                                                                         | 13        | Information                                 | 51   |
| 8    | Detailed Description 23                                                                                                                                                     |           |                                             |      |
| NOTI | Revision History E: Page numbers for previous revisions may differ from pag nges from Revision H (July 2015) to Revision I                                                  | je numb   | ers in the current version.                 | Page |
| • F  | ixed typo in power down supply current units - changed mA                                                                                                                   | to uA.    |                                             | 12   |
| Chan | nges from Revision G (April 2013) to Revision H                                                                                                                             |           |                                             | Page |
| S    | dded ESD Ratings table, Feature Description section, Devidention, Power Supply Recommendations section, Layout se Mechanical, Packaging, and Orderable Information section. | ection, D | evice and Documentation Support section, an | ıd   |
| Chan | nges from Revision F (January 2011) to Revision G                                                                                                                           |           |                                             | Page |

Changes from Revision E (August 2010) to Revision F



| Cł       | hanges from Revision D (May 2010) to Revision E                                                                                                 | Page           |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| •        | Removed "Data Randomization & Scrambling ", "Noise Margin" and "Typical Performance Curves" sections                                            | 1              |
| •        | Modified order information to include NOPB designation in NSPN column (replaced NSID column)                                                    | 1              |
| •        | Corrected ESD Ratings to IEC 61000 – 4 – 2 from ISO 10605 (duplication).                                                                        | 10             |
| <u>.</u> | Added RPU = 10k $\Omega$ condition for the Serial Control Bus Characteristics of tR and tF.                                                     | 14             |
| Cł       | hanges from Revision C (March 2010) to Revision D                                                                                               | Page           |
| •        | DS90UR906Q-Q1 data sheet limits have been updated per characterization results                                                                  | 11             |
| •        | Corrected register 5 from RFB to VODSEL and register 4 from VODSEL to RFB in Table 14                                                           | 39             |
| Cł       | hanges from Revision B (Feburary 2010) to Revision C                                                                                            | Page           |
| •        | Added reference to soldering profile                                                                                                            | 10             |
| •        | Added ESD CDM and ESD MM values                                                                                                                 | 10             |
| <u>.</u> | Updated R <sub>θA</sub> value                                                                                                                   | 11             |
| Cl       | hanges from Revision A (September 2009) to Revision B                                                                                           | Page           |
| •        | Removed IDDT3 and IDDIOT3 (RANDOM pattern) because the limits are the same as checker board pattern                                             | 1              |
| •        | DS90UR905Q data sheet limits have been updated per characterization result and are the final limits                                             | 1              |
| •        | Updated DS90UR905Q-Q1 Typical Connection Diagram — Pin Control. Ref 30102044                                                                    | 5              |
| •        | Updated DS90UR906Q-Q1 Pin Diagram: strap changes on pin11, pin14, and pin42                                                                     | <mark>7</mark> |
| •        | Added strap to pin 11 " OS_PCLK " (Output Slew_PCLK)                                                                                            | <b>7</b>       |
| •        | Changed strap pin 14 feature from "RDS" to "OS_DATA" (Output Slew_DATA)                                                                         | <mark>7</mark> |
| •        | Added strap to pin 42 " OP_LOW " (Output LOW)                                                                                                   | 8              |
| •        | Updated DS90UR906Q-Q1 Typical Connection Diagram — Pin Control. Ref 30102045                                                                    | 8              |
| •        | Updated DS90UR906Q-Q1 Deserializer Pin Descriptions: RDS feature changed to OS_PCLK and OS_DATA.                                                |                |
|          | Added OP_LOW feature                                                                                                                            |                |
| •        | Created OP_LOW timing Figure 28. Ref 30102065                                                                                                   |                |
| •        | Created OP_LOW timing Figure 29. Ref 30102066                                                                                                   |                |
| •        | Updated Table 12: deleted ID[x] Address 7'b 110 1000 (h'68) (8'b 1101 0000 (h'D0))                                                              |                |
| •        | Updated Table 13: deleted ID[x] Address 7'b 111 0000 (h'70) (8'b 1110 0000 (h'E0))                                                              |                |
| •        | Changed Table 14 ADD \ 1 \ bit \ 6:0 \ ID[x]: deleted Device ID 7b'1101 00 (h'68). Only four (4) IDs will be availab                            | ie 39          |
| •        | Changed Table 15: ADD \ 0 \ bit \ 6 \ OSS_SEL: "OSS_SEL " changed feature to "OS_PCLK" (Output Slew_PCLK). OSS_SEL moved to ADD \ 2 \ bit \ 6 \ | 40             |
| •        | Changed Table 15: ADD \ 0 \ bit \ 5 \ RDS: changed " RDS " feature to OS_DATA (Output Slew_DATA)                                                |                |
| •        | Changed Table 15: ADD \ 1\ bit \ 6:0 \ ID[x]: deleted Device ID 7b'1110 00 (h'70). Only four (4) IDs will be availab                            |                |
| •        | Changed Table 15: ADD \ 2 \ bit \ 7 \ Reserved: changed "Reserved "to "OP_LOW "                                                                 | 40             |
| •        | Changed Table 15: ADD \ 2 \ hit \ 6 \ Reserved: changed "Reserved " to " OSS SEL "                                                              | 40             |



### 5 Description (continued)

Serial transmission is optimized by a user-selectable de-emphasis, differential output level select features, and receiver equalization. EMI is minimized by the use of low voltage differential signaling, receiver drive strength control, and spread spectrum clocking compatibility. The deserializer may be configured to generate spread spectrum clock and data on its parallel outputs.

The DS90UR905Q-Q1 serializer is offered in a 48-pin WQFN and the DS90UR906Q-Q1 (deserializer) is offered in a 60-pin WQFN package. They are specified over the automotive AEC-Q100 grade 2 temperature range of -40°C to +105°C.



# 6 Pin Configuration and Functions





### DS90UR905Q-Q1 Serializer Pin Functions<sup>(1)</sup>

| PIN        |                                   | I/O TYPE                   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                   |
|------------|-----------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME       | NO.                               | I/O, TYPE                  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                   |
| LVCMOS PAR | RALLEL INTERFAC                   | CE                         |                                                                                                                                                                                                                                                                                                                                               |
| B[7:0]     | 2, 1, 48, 47, 46,<br>45, 44, 43   | I, LVCMOS with pulldown    | BLUE parallel interface data input pins (MSB = 7, LSB = 0)                                                                                                                                                                                                                                                                                    |
| DE         | 5                                 | I, LVCMOS<br>with pulldown | Data enable input Video control signal pulse width must be 3 PCLKs or longer to be transmitted when the control signal filter is enabled (CONFIG[1:0] = 01). There is no restriction on the minimum transition pulse when the control signal filter is disabled (CONFIG[1:0] = 00). The signal is limited to 2 transitions per 130 PCLKs.     |
| G[7:0]     | 42, 41, 40, 39,<br>38, 37, 36, 35 | I, LVCMOS with pulldown    | GREEN parallel interface data input pins (MSB = 7, LSB = 0)                                                                                                                                                                                                                                                                                   |
| HS         | 3                                 | I, LVCMOS<br>with pulldown | Horizontal Sync Input Video control signal pulse width must be 3 PCLKs or longer to be transmitted when the control signal filter is enabled (CONFIG[1:0] = 01). There is no restriction on the minimum transition pulse when the control signal filter is disabled (CONFIG[1:0] = 00). The signal is limited to 2 transitions per 130 PCLKs. |
| PCLK       | 10                                | I, LVCMOS<br>with pulldown | Pixel clock input Latch edge set by RFB function.                                                                                                                                                                                                                                                                                             |
| R[7:0]     | 34, 33, 32, 29,<br>28, 27, 26, 25 | I, LVCMOS<br>with pulldown | RED parallel interface data input pins (MSB = 7, LSB = 0)                                                                                                                                                                                                                                                                                     |
| VS         | 4                                 | I, LVCMOS<br>with pulldown | Vertical sync input Video control signal is limited to 1 transition per 130 PCLKs. Thus, the minimum pulse width is 130 PCLKs.                                                                                                                                                                                                                |

(1) 1 = HIGH, 0 = LOW



# DS90UR905Q-Q1 Serializer Pin Functions<sup>(1)</sup> (continued)

|               | PIN                   |                            |                                                                                                                                                                                                                                                                                                                                                                             |  |  |
|---------------|-----------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME          | NO.                   | I/O, TYPE                  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                 |  |  |
|               | ID CONFIGURAT         | ION                        |                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| BISTEN        | 31                    | I, LVCMOS<br>with pulldown | BIST mode — optional BISTEN = 1, BIST is enabled BISTEN = 0, BIST is disabled                                                                                                                                                                                                                                                                                               |  |  |
| CONFIG[1:0]   | 13, 12                | I, LVCMOS<br>with pulldown | Operating modes — pin or register control Determine the operating mode of the DS90UR905 and interfacing device. CONFIG[1:0] = 00: interfacing to DS90UR906Q-Q1, control signal filter DISABLED CONFIG[1:0] = 01: interfacing to DS90UR906Q-Q1, control signal filter ENABLED CONFIG[1:0] = 10: interfacing to DS90UR124, DS99R124 CONFIG[1:0] = 11: interfacing to DS90C124 |  |  |
| De-Emph       | 23                    | I, Analog<br>with pullup   | De-emphasis control — pin or register control De-emph = open (float) - disabled To enable de-emphasis, tie a resistor from this pin to GND or control via register (see Table 2).                                                                                                                                                                                           |  |  |
| ID[x]         | 6                     | I, Analog                  | Serial control bus device ID address select — optional Resistor-to-ground and 10-k $\Omega$ pullup to 1.8-V rail (see Table 11).                                                                                                                                                                                                                                            |  |  |
| PDB           | 21                    | I, LVCMOS<br>with pulldown | Power-down mode input PDB = 1, serializer is enabled (normal operation). Refer to Power Up Requirements and PDB Pin. PDB = 0, serializer is powered down When the serializer is in the power-down state, the driver outputs (DOUT±) are both logic high, the PLL is shutdown, IDD is minimized. Control registers are RESET.                                                |  |  |
| RES[2:0]      | 18, 16, 15            | I, LVCMOS<br>with pulldown | Reserved - tie LOW                                                                                                                                                                                                                                                                                                                                                          |  |  |
| RFB           | 11                    | I, LVCMOS<br>with pulldown | Pixel clock input latch edge select — pin or register control RFB = 1, parallel interface data and control signals are latched on the rising clock edge. RFB = 0, parallel interface data and control signals are latched on the falling clock edge.                                                                                                                        |  |  |
| SCL           | 8                     | I, LVCMOS                  | Serial control bus clock input - optional SCL requires an external pullup resistor to V <sub>DDIO</sub> .                                                                                                                                                                                                                                                                   |  |  |
| SDA           | 9                     | I/O, LVCMOS<br>Open-Drain  | Serial control bus data input/output - optional SDA requires an external pullup resistor V <sub>DDIO</sub> .                                                                                                                                                                                                                                                                |  |  |
| VODSEL        | 24                    | I, LVCMOS<br>with pulldown | Differential driver output voltage select — pin or register control VODSEL = 1, LVDS VOD is ±420 mV, 840 mVp-p (typical) — long cable / de-emp applications VODSEL = 0, LVDS VOD is 280 mV, 560 mVp-p (typical)                                                                                                                                                             |  |  |
| FPD-LINK II S | ERIAL INTERFAC        | CE                         |                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| DOUT+         | 20                    | O, LVDS                    | True output The output must be AC-coupled with a 100-nF capacitor.                                                                                                                                                                                                                                                                                                          |  |  |
| DOUT-         | 19                    | O, LVDS                    | Inverting output The output must be AC-coupled with a 100-nF capacitor.                                                                                                                                                                                                                                                                                                     |  |  |
| POWER AND     | GROUND <sup>(2)</sup> |                            |                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| GND           | DAP                   | Ground                     | DAP is the large metal contact at the bottom side, located at the center of the WQFN package. Connect to the ground plane (GND) with at least 9 vias.                                                                                                                                                                                                                       |  |  |
| VDDHS         | 17                    | Power                      | TX high-speed logic power, 1.8 V ±5%                                                                                                                                                                                                                                                                                                                                        |  |  |
| VDDL          | 7                     | Power                      | Logic power, 1.8 V ±5%                                                                                                                                                                                                                                                                                                                                                      |  |  |
| VDDP          | 14                    | Power                      | PLL power, 1.8 V ±5%                                                                                                                                                                                                                                                                                                                                                        |  |  |
| VDDIO         | 30                    | Power                      | LVCMOS I/O power, 1.8 V ±5% or 3.3 V ±10%                                                                                                                                                                                                                                                                                                                                   |  |  |
| VDDTX         | 22                    | Power                      | Output Driver power, 1.8 V ±5%                                                                                                                                                                                                                                                                                                                                              |  |  |

<sup>(2)</sup> The VDD (V<sub>DDn</sub> and V<sub>DDlO</sub>) supply ramp should be faster than 1.5 ms with a monotonic rise. If slower then 1.5 ms, then a capacitor on the PDB pin is needed to ensure PDB arrives after all the VDD have settled to the recommended operating voltage.



#### NKB Package 60-Pin WQFN Top View



### DS90UR906Q-Q1 Deserializer Pin Functions<sup>(1)</sup>

|             | Dosooksood-di Desenanzen in in unctions |                        |                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|-------------|-----------------------------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| PIN         | 1                                       | VO TVDE                | DECORPTION                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| NAME        | NO.                                     | I/O, TYPE              | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| LVCMOS PARA | ALLEL INTER                             | FACE                   |                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| B[7:0]      | 9, 10, 11,<br>12, 14, 17,<br>18, 19     | I, STRAP,<br>O, LVCMOS | BLUE parallel interface data output pins (MSB = 7, LSB = 0) In power-down (PDB = 0), outputs are controlled by the OSS_SEL (see Table 6). These pins are inputs during power up (see <i>Deserializer Strap Input Pins</i> ).                                                                                                                                                                                                   |  |
| DE          | 6                                       | O, LVCMOS              | Data enable output In power down (PDB = 0), output is controlled by the OSS_SEL pin (see Table 6). Video control signal pulse width must be 3 PCLKs or longer to be transmitted when the control signal filter is enabled (CONFIG[1:0] = 01). There is no restriction on the minimum transition pulse when the control signal filter is disabled (CONFIG[1:0] = 00). The signal is limited to 2 transitions per 130 PCLKs.     |  |
| G[7:0]      | 20, 21, 22,<br>23, 25, 26,<br>27, 28    | I, STRAP,<br>O, LVCMOS | GREEN parallel interface data output pins (MSB = 7, LSB = 0) In power down (PDB = 0), outputs are controlled by the OSS_SEL (see Table 6). These pins are inputs during power up (see <i>Deserializer Strap Input Pins</i> ).                                                                                                                                                                                                  |  |
| HS          | 8                                       | O, LVCMOS              | Horizontal sync output In power down (PDB = 0), output is controlled by the OSS_SEL pin (see Table 6). Video control signal pulse width must be 3 PCLKs or longer to be transmitted when the control signal filter is enabled (CONFIG[1:0] = 01). There is no restriction on the minimum transition pulse when the control signal filter is disabled (CONFIG[1:0] = 00). The signal is limited to 2 transitions per 130 PCLKs. |  |



# DS90UR906Q-Q1 Deserializer Pin Functions<sup>(1)</sup> (continued)

| PI             | N                                                                                                                                                                                                                                                                                                              |                        |                                                                                                                                                                                                                                                          |  |  |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME           | NO.                                                                                                                                                                                                                                                                                                            | I/O, TYPE              | DESCRIPTION                                                                                                                                                                                                                                              |  |  |
| LOCK           | 32                                                                                                                                                                                                                                                                                                             | O, LVCMOS              | LOCK status output LOCK = 1, PLL is Locked, outputs are active LOCK = 0, PLL is unlocked, RGB[7:0], HS, VS, DE and PCLK output states are controlled by OSS_SEL (see Table 6). May be used as link status or to flag when video data is active (ON/OFF). |  |  |
| PASS           | 42                                                                                                                                                                                                                                                                                                             | O, LVCMOS              | PASS output (BIST mode) PASS = 1, error free transmission PASS = 0, one or more errors were detected in the received payload Route to test point for monitoring, or leave open if unused.                                                                |  |  |
| PCLK           | 5                                                                                                                                                                                                                                                                                                              | O, LVCMOS              | Pixel clock output In power down (PDB = 0), output is controlled by the OSS_SEL pin (see Table 6). Strobe edge set by RFB function.                                                                                                                      |  |  |
| R[7:0]         | 33, 34, 35,<br>36, 37, 39,<br>40, 41                                                                                                                                                                                                                                                                           | I, STRAP,<br>O, LVCMOS | RED parallel interface data output pins (MSB = 7, LSB = 0) In power down (PDB = 0), outputs are controlled by the OSS_SEL (see Table 6). These pins are inputs during power up (see <i>Deserializer Strap Input Pins</i> ).                              |  |  |
| VS             | 7                                                                                                                                                                                                                                                                                                              | O, LVCMOS              | Vertical sync output In power down (PDB = 0), output is controlled by the OSS_SEL pin (see Table 6). Video control signal is limited to 1 transition per 130 PCLKs. Thus, the minimum pulse width is 130 PCLKs.                                          |  |  |
| For a HIGH sta | PCLKS.  CONTROL AND CONFIGURATION — STRAP PINS  For a HIGH state, use a 10-kΩ pullup to V <sub>DDIO</sub> ; for a LOW state, the IO includes an internal pulldown. The STRAP pins are read upon power up and set device configuration. Pin Number listed along with shared RGB output name in square brackets. |                        |                                                                                                                                                                                                                                                          |  |  |

| perior op ania er |                                             |                                     |                                                                                                                                                                                                                                                                                                                                                                              |
|-------------------|---------------------------------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CONFIG[1:0]       | 10 [B6],<br>9 [B7]                          | STRAP<br>I, LVCMOS<br>with pulldown | Operating modes — pin or register control These pins determine the operating mode of the DS90UR906 and interfacing device. CONFIG[1:0] = 00: interfacing to DS90UR905Q-Q1, control signal filter DISABLED CONFIG[1:0] = 01: interfacing to DS90UR905Q-Q1, control signal filter ENABLED CONFIG[1:0] = 10: interfacing to DS90UR241 CONFIG[1:0] = 11: interfacing to DS90C241 |
| EQ[3:0]           | 20 [G7],<br>21 [G6],<br>22 [G5],<br>23 [G4] | STRAP<br>I, LVCMOS<br>with pulldown | Receiver input equalization — pin or register control (see Table 3).                                                                                                                                                                                                                                                                                                         |
| LF_MODE           | 12 [B4]                                     | STRAP<br>I, LVCMOS<br>with pulldown | SSCG low-frequency mode — pin or register control Only required when SSCG is enabled, otherwise LF_MODE condition is a DON'T CARE (X). LF_MODE = 1, SSCG in low-frequency mode (PCLK = 5 to 20 MHz) LF_MODE = 0, SSCG in high-frequency mode (PCLK = 20 to 65 MHz)                                                                                                           |
| MAP_SEL[1:0]      | 40 [R1],<br>41 [R0]                         | STRAP<br>I, LVCMOS<br>with pulldown | Bit mapping backward compatibility / DS90UR241 options — pin or register control Normal setting to b'00 (see Table 9).                                                                                                                                                                                                                                                       |
| OP_LOW            | 42 PASS                                     | STRAP<br>I, LVCMOS<br>with pulldown | Outputs held LOW when LOCK = 1 — pin or register control See <sup>(2)</sup> OP_LOW = 1: all outputs are held LOW during power up until released by programming OP_LOW release / set register HIGH See <sup>(3)</sup> See Figure 30 and Figure 31. OP_LOW = 0: all outputs toggle normally as soon as LOCK goes HIGH (default).                                               |
| OS_DATA           | 14 [B3]                                     | STRAP<br>I, LVCMOS<br>with pulldown | Data output slew select — pin or register control OS_DATA = 1, increased DATA slew OS_DATA = 0, normal (default)                                                                                                                                                                                                                                                             |
| OSC_SEL[2:0]      | 26 [G2],<br>27 [G1],<br>28 [G0]             | STRAP<br>I, LVCMOS<br>with pulldown | Oscillator select — pin or register control (see Table 7 and Table 8).                                                                                                                                                                                                                                                                                                       |
| OS_PCLK           | 11 [B5]                                     | STRAP<br>I, LVCMOS<br>with pulldown | PCLK output slew select — pin or register control OS_PCLK = 1, increased PCLK slew OS_PCLK = 0, normal (default)                                                                                                                                                                                                                                                             |
| OSS_SEL           | 17 [B2]                                     | STRAP<br>I, LVCMOS<br>with pulldown | Output sleep state select — pin or register control See <sup>(4)</sup> OSS_SEL is used in conjunction with PDB to determine the state of the outputs in power down (Sleep) (see Table 6).                                                                                                                                                                                    |

- (2) It is not recommended to use any other strap options with this strap function
- (3) Before the device is powered up, the outputs are in tri-state.
- (4) OSS\_SEL strap cannot be used if OP\_LOW =1



# DS90UR906Q-Q1 Deserializer Pin Functions<sup>(1)</sup> (continued)

| PIN            | PIN                                         |                                     |                                                                                                                                                                                                                                                                                                         |  |  |  |  |
|----------------|---------------------------------------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME           | NO.                                         | I/O, TYPE                           | DESCRIPTION                                                                                                                                                                                                                                                                                             |  |  |  |  |
| RFB            | 18 [B1]                                     | STRAP<br>I, LVCMOS<br>with pulldown | Pixel clock output strobe edge select — pin or register control RFB = 1, parallel interface data and control signals are strobed on the rising clock edge. RFB = 0, parallel interface data and control signals are strobed on the falling clock edge.                                                  |  |  |  |  |
| SSC[3:0]       | 34 [R6],<br>35 [R5],<br>36 [R4],<br>37 R[3] | STRAP<br>I, LVCMOS<br>with pulldown | Spread spectrum clock generation (SSCG) range select — pin or register control See Table 4 and Table 5.                                                                                                                                                                                                 |  |  |  |  |
| CONTROL AND    | CONTROL AND CONFIGURATION                   |                                     |                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| BISTEN         | 44                                          | I, LVCMOS<br>with pulldown          | BIST enable input — optional BISTEN = 1, BIST is enabled BISTEN = 0, BIST is disabled                                                                                                                                                                                                                   |  |  |  |  |
| ID[x]          | 56                                          | I, Analog                           | Serial control bus device ID address select — optional Resistor-to-ground and 10-k $\Omega$ pullup to 1.8-V rail (see Table 10).                                                                                                                                                                        |  |  |  |  |
| NC             | 1, 15, 16,<br>30, 31, 45,<br>46, 60         | _                                   | Not connected<br>Leave pin open (float)                                                                                                                                                                                                                                                                 |  |  |  |  |
| PDB            | 59                                          | I, LVCMOS<br>with pulldown          | Power-down mode input PDB = 1, deserializer is enabled (normal operation). Refer to <i>Power Up Requirements and PDB Pin</i> . PDB = 0, deserializer is in power down. When the deserializer is in the power-down state, the LVCMOS output state is determined by Table 6. Control Registers are RESET. |  |  |  |  |
| RES            | 47                                          | I, LVCMOS with pulldown             | Reserved - tie LOW                                                                                                                                                                                                                                                                                      |  |  |  |  |
| SCL            | 3                                           | I, LVCMOS                           | Serial control bus clock input — optional SCL requires an external pullup resistor to V <sub>DDIO</sub> .                                                                                                                                                                                               |  |  |  |  |
| SDA            | 2                                           | I/O, LVCMOS<br>Open-Drain           | Serial control bus data input/output — optional SDA requires an external pullup resistor to V <sub>DDIO</sub> .                                                                                                                                                                                         |  |  |  |  |
| FPD-LINK II SE | RIAL INTERF                                 | ACE                                 |                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| CMF            | 51                                          | I, Analog                           | Common-mode filter VCM center-tap is a virtual ground which may be AC coupled to ground to increase receiver common-mode noise immunity. Recommended value is 0.1 $\mu$ F or higher.                                                                                                                    |  |  |  |  |
| CMLOUTN        | 53                                          | O, LVDS                             | Test monitor pin — EQ waveform NC or connect to test point. Requires serial bus control to enable.                                                                                                                                                                                                      |  |  |  |  |
| CMLOUTP        | 52                                          | O, LVDS                             | Test monitor pin — EQ waveform NC or connect to test point. Requires serial bus control to enable.                                                                                                                                                                                                      |  |  |  |  |
| RIN+           | 49                                          | I, LVDS                             | True input. The input must be AC coupled with a 100-nF capacitor.                                                                                                                                                                                                                                       |  |  |  |  |
| RIN-           | 50                                          | I, LVDS                             | Inverting input. The input must be AC coupled with a 100-nF capacitor.                                                                                                                                                                                                                                  |  |  |  |  |
| POWER AND G    | ROUND <sup>(5)</sup>                        |                                     |                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| GND            | DAP                                         | Ground                              | DAP is the large metal contact at the bottom side, located at the center of the WQFN package. Connected to the ground plane (GND) with at least 9 vias.                                                                                                                                                 |  |  |  |  |
| VDDCMLO        | 54                                          | Power                               | RX high-speed logic power, 1.8 V ±5%                                                                                                                                                                                                                                                                    |  |  |  |  |
| VDDL           | 29                                          | Power                               | Logic power, 1.8 V ±5%                                                                                                                                                                                                                                                                                  |  |  |  |  |
| VDDIO          | 13, 24, 38                                  | Power                               | LVCMOS I/O power, 1.8 V ±5% or 3.3 V ±10% (V <sub>DDIO</sub> )                                                                                                                                                                                                                                          |  |  |  |  |
| VDDIR          | 48                                          | Power                               | Input power, 1.8 V ±5%                                                                                                                                                                                                                                                                                  |  |  |  |  |
| VDDPR          | 57                                          | Power                               | PLL power, 1.8 V ±5%                                                                                                                                                                                                                                                                                    |  |  |  |  |
| VDDR           | 43, 55                                      | Power                               | RX high-speed logic power, 1.8 V ±5%                                                                                                                                                                                                                                                                    |  |  |  |  |
| VDDSC          | 4, 58                                       | Power                               | SSCG power, 1.8 V ±5%                                                                                                                                                                                                                                                                                   |  |  |  |  |

<sup>(5)</sup> The VDD (V<sub>DDn</sub> and V<sub>DDlO</sub>) supply ramp should be faster than 1.5 ms with a monotonic rise. If slower then 1.5 ms, then a capacitor on the PDB pin is needed to ensure PDB arrives after all the VDD have settled to the recommended operating voltage.



# **Specifications**

### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)(2)(3).

|                                           |                                            | MIN  | MAX               | UNIT  |
|-------------------------------------------|--------------------------------------------|------|-------------------|-------|
| Supply voltage – V <sub>DDn</sub> (1.8 V) |                                            | -0.3 | 2.5               | V     |
| Supply voltage – V <sub>DDIO</sub>        |                                            | -0.3 | 4                 | V     |
| LVCMOS I/O voltage                        |                                            | -0.3 | VDDIO + 0.3       | V     |
| Receiver input voltage                    |                                            | -0.3 | VDD + 0.3         | V     |
| Driver output voltage                     |                                            | -0.3 | VDD + 0.3         | V     |
| Junction temperature                      |                                            |      | 150               | °C    |
| 401 0110                                  | Maximum power dissipation capacity at 25°C |      | 215               | mW    |
| 48L RHS package                           | Derate above 25°C                          |      | $1/\theta_{JA}$   | mW/°C |
| COL NIKD analysis                         | Maximum power dissipation capacity at 25°C |      | 470               | mW    |
| 60L NKB package                           | Derate above 25°C                          |      | 1/θ <sub>JA</sub> | mW/°C |
| Storage temperature                       |                                            | -65  | 150               | °C    |

Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 7.2 ESD Ratings

|                                            |                              |                                                            | VALUE   | UNIT |
|--------------------------------------------|------------------------------|------------------------------------------------------------|---------|------|
|                                            | Human body model (H          | HBM), per AEC Q100-002 <sup>(1)</sup>                      | ±8000   |      |
|                                            | Charged-device mode          | I (CDM), per AEC Q100-011                                  | ±1000   |      |
|                                            | Machine Model (MM)           |                                                            | ±250    |      |
|                                            |                              | Air Discharge (D <sub>OUT+</sub> , D <sub>OUT-</sub> )     | ≥±30000 |      |
|                                            | ISO10605 <sup>(2)</sup>      | Contact Discharge (D <sub>OUT+</sub> , D <sub>OUT-</sub> ) | ≥±10000 |      |
|                                            | 15010605                     | Air Discharge (R <sub>IN+</sub> , R <sub>IN-</sub> )       | ≥±30000 |      |
|                                            |                              | Contact Discharge (R <sub>IN+</sub> , R <sub>IN-</sub> )   | ≥±10000 |      |
| V <sub>(ESD)</sub> Electrostatic discharge |                              | Air Discharge (D <sub>OUT+</sub> , D <sub>OUT-</sub> )     | ≥±15000 | V    |
|                                            | ISO10605 <sup>(3)</sup>      | Contact Discharge (D <sub>OUT+</sub> , D <sub>OUT-</sub> ) | ≥±10000 |      |
|                                            | 130 10603 (4)                | Air Discharge (R <sub>IN+</sub> , R <sub>IN-</sub> )       | ≥±15000 |      |
|                                            |                              | Contact Discharge (R <sub>IN+</sub> , R <sub>IN-</sub> )   | ≥±10000 |      |
|                                            |                              | Air Discharge (D <sub>OUT+</sub> , D <sub>OUT-</sub> )     | ≥±25000 |      |
|                                            | IEC 61000-4-2 <sup>(3)</sup> | Contact Discharge (D <sub>OUT+</sub> , D <sub>OUT-</sub> ) | ≥±8000  |      |
|                                            | IEC 01000-4-2(°)             | Air Discharge (R <sub>IN+</sub> , R <sub>IN-</sub> )       | ≥±25000 |      |
|                                            |                              | Contact Discharge (R <sub>IN+</sub> , R <sub>IN-</sub> )   | ≥±8000  |      |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office or Distributors for availability and

For soldering specifications see product folder at www.ti.com and SNOA549.

<sup>(2)</sup>  $R_D = 2 \text{ k}\Omega$ ,  $C_S = 150 \text{ pF}$  or  $R_D = 2 \text{ k}\Omega$ ,  $C_S = 330 \text{ pF}$  or  $R_D = 330 \Omega$ ,  $C_S = 150 \text{ pF}$  (3)  $R_D = 330 \Omega$ ,  $C_S = 330 \text{ pF}$ 



# 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                                  | MIN  | NOM | MAX  | UNIT       |
|--------------------------------------------------|------|-----|------|------------|
| Supply voltage (V <sub>DDn</sub> )               | 1.71 | 1.8 | 1.89 | V          |
| LVCMOS supply voltage (V <sub>DDIO</sub> )       | 1.71 | 1.8 | 1.89 | W          |
| OR LVCMOS supply voltage (V <sub>DDIO</sub> )    | 3    | 3.3 | 3.6  | v          |
| Operating free-air temperature (T <sub>A</sub> ) | -40  | 25  | 105  | °C         |
| PCLK clock frequency                             | 5    |     | 65   | MHz        |
| Supply noise <sup>(1)</sup>                      |      |     | 50   | $mV_{P-P}$ |

<sup>(1)</sup> Supply noise testing was done with minimum capacitors on the PCB. A sinusoidal signal is AC coupled to the  $V_{DDn}$  (1.8-V) supply with amplitude = 100 mVp-p measured at the device V<sub>DDn</sub> pins. Bit error rate testing of input to the serializer and output of the deserializer with 10 meter cable shows no error when the noise frequency on the serializer is less than 750 kHz. The deserializer on the other hand shows no error when the noise frequency is less than 400 kHz.

#### 7.4 Thermal Information

|                      |                                               | DS90UR905Q-Q1 | DS90UR906Q-Q1 |      |
|----------------------|-----------------------------------------------|---------------|---------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                 | RHS (WQFN)    | NKB (WQFN)    | UNIT |
|                      |                                               | 48 PINS       | 60 PINS       |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance (2)    | 30.3          | 26.9          | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance (2) | 11.5          | 9.1           | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance          | 7.3           | 6.0           | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter    | 0.1           | 0.1           | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter  | 7.3           | 6.0           | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance  | 2.7           | 1.5           | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

#### 7.5 **Serializer DC Electrical Characteristics**

over recommended operating supply and temperature ranges unless otherwise specified. (1)(2)(3)

|                 | PARAMETER                | TEST CO                                    | ONDITIONS                            | PIN / FREQ              | MIN                                | TYP | MAX                      | UNIT |
|-----------------|--------------------------|--------------------------------------------|--------------------------------------|-------------------------|------------------------------------|-----|--------------------------|------|
| LVCM            | OS INPUT DC SPECIFICAT   | IONS                                       |                                      |                         |                                    |     |                          |      |
|                 |                          | $V_{DDIO} = 3.0 \text{ to } 3.6 \text{ V}$ |                                      |                         | 2.2                                |     | $V_{DDIO}$               | V    |
| V <sub>IH</sub> | High-level input voltage | V <sub>DDIO</sub> = 1.71 to 1.89 V         |                                      | R[7:0],<br>G[7:0],      | 0.65 <b>x</b><br>V <sub>DDIO</sub> |     | $V_{DDIO}$               | ٧    |
|                 |                          | $V_{DDIO} = 3.0 \text{ to } 3.6 \text{ V}$ |                                      | B[7:0],<br>HS, VS, DE,  | GND                                |     | 0.8                      | V    |
| $V_{IL}$        | Low-level input voltage  | V <sub>DDIO</sub> = 1.71 to 1.89 V         |                                      | PCLK, PDB,<br>VODSEL,   | GND                                |     | 0.35 × V <sub>DDIO</sub> | V    |
|                 | land some                | V 0V 22V                                   | V <sub>DDIO</sub> = 3.0<br>to 3.6 V  | RFB,<br>CONFIG[1:0],BIS | -15                                | ±1  | +15                      | μА   |
| I <sub>IN</sub> | Input current            | $V_{IN} = 0 \text{ V or } V_{DDIO}$        | V <sub>DDIO</sub> = 1.7<br>to 1.89 V | TEN                     | -15                                | ±1  | +15                      | μΑ   |

<sup>(1)</sup> The Electrical Characteristics tables list ensured specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not ensured.

Submit Documentation Feedback Copyright © 2009-2019, Texas Instruments Incorporated

Based on nine thermal vias.

Typical values represent most likely parametric norms at V<sub>DD</sub> = 3.3 V, T<sub>A</sub> = 25°C, and at the *Recommended Operating Conditions* at the time of product characterization and are not ensured.

Current into device pins is defined as positive. Current out of a device pin is defined as negative. Voltages are referenced to ground except VOD,  $\Delta$ VOD, VTH and VTL which are differential voltages.



### **Serializer DC Electrical Characteristics (continued)**

over recommended operating supply and temperature ranges unless otherwise specified. (1)(2)(3)

|                     | PARAMETER                                                              | TEST CON                                      | DITIONS                     | PIN / FREQ               | MIN  | TYP   | MAX  | UNIT  |  |
|---------------------|------------------------------------------------------------------------|-----------------------------------------------|-----------------------------|--------------------------|------|-------|------|-------|--|
| LVDS D              | RIVER DC SPECIFICATIO                                                  | DNS                                           |                             |                          |      |       |      |       |  |
| 1/                  | Differential output                                                    |                                               | VODSEL = 0                  | DOLLT DOLLT              | ±205 | ±280  | ±355 | mV    |  |
| $V_{OD}$            | voltage                                                                | $R_L = 100 \Omega$                            | VODSEL = 1                  | DOUT+, DOUT-             | ±320 | ±420  | ±520 | mv    |  |
|                     | Differential output                                                    | De-emph = disabled,<br>Figure 2               | VODSEL = 0                  |                          |      |       | 560  |       |  |
| $V_{ODp-p}$         | voltage<br>(DOUT+) – (DOUT-)                                           | riguio 2                                      | VODSEL = 1                  | DOUT+, DOUT-             |      | 840   |      | mVp-p |  |
| $\Delta V_{OD}$     | Output voltage unbalance                                               | $R_L = 100 \Omega$ , De-emph = $c$            | lisabled, VODSEL = L        |                          |      | 1     | 50   | mV    |  |
|                     | Offset voltage - single-                                               | $R_L = 100 \Omega$                            | VODSEL = 0                  | DOUT+, DOUT-             |      | 1.65  |      |       |  |
| V <sub>OS</sub>     | ended at TP A and B, Figure 1                                          | De-emph = disabled                            | VODSEL = 1                  |                          |      | 1.575 |      | V     |  |
| $\Delta V_{OS}$     | Offset voltage<br>unbalance<br>Single-ended<br>at TP A and B, Figure 1 | $R_L = 100 \Omega$ , De-emph = c              | lisabled                    |                          |      | 1     |      | mV    |  |
| I <sub>OS</sub>     | Output short circuit current                                           | DOUT± = 0 V,<br>De-emph = disabled            | VODSEL = 0                  | DOUT+, DOUT-             |      | -36   |      | mA    |  |
| $R_{T}$             | Internal termination resistor                                          |                                               |                             |                          | 80   | 100   | 120  | Ω     |  |
| SUPPL               | Y CURRENT                                                              |                                               |                             |                          |      |       |      |       |  |
|                     |                                                                        | Checker Board Pattern.                        | V <sub>DD</sub> = 1.89 V    | All V <sub>DD</sub> pins |      | 75    | 85   |       |  |
| I <sub>DDT1</sub>   | Serializer                                                             | De-emph = $3 \text{ K}\Omega$                 | $V_{DDIO} = 1.89 \text{ V}$ | V                        |      | 3     | 5    | mA    |  |
| I <sub>DDIOT1</sub> | supply current                                                         | VODSEL = H, Figure 9                          | $V_{DDIO} = 3.6 \text{ V}$  | V <sub>DDIO</sub>        |      | 11    | 15   |       |  |
| l                   | (includes load current)                                                | Checker Board Pattern,                        | V <sub>DD</sub> = 1.89 V    | All V <sub>DD</sub> pins |      | 65    | 75   |       |  |
| I <sub>DDT2</sub>   | $R_L = 100 \Omega$ , $f = 65 MHz$                                      | De-emph = $6 \text{ K}\Omega$ ,               | V <sub>DDIO</sub> = 1.89 V  | V <sub>DDIO</sub>        |      | 3     | 5    | mA    |  |
| $I_{DDIOT2}$        |                                                                        | VODSEL = L, Figure 9                          | $V_{DDIO} = 3.6 \text{ V}$  | ▼ DDIO                   |      | 11    | 15   |       |  |
| I <sub>DDZ</sub>    | Serializer                                                             | DDD 01/ (All ather                            | V <sub>DD</sub> = 1.89 V    | All V <sub>DD</sub> pins |      | 40    | 1000 |       |  |
| אטטי                | cupply current power                                                   | cupply current power   PDB = 0 V , (All other | $V_{DDIO} = 1.89 V$         | - V <sub>DDIO</sub>      |      | 5     | 10   |       |  |
| $I_{DDIOZ}$         | down                                                                   | , ,                                           | $V_{DDIO} = 3.6 \text{ V}$  | • טוטט                   |      | 10    | 20   |       |  |

### 7.6 Deserializer DC Electrical Characteristics

over recommended operating supply and temperature ranges unless otherwise specified.

|                 | PARAMETER                      | TEST CONDITIONS                                                               | PIN / FREQ                                                   | MIN         | TYP        | MAX        | UNIT |
|-----------------|--------------------------------|-------------------------------------------------------------------------------|--------------------------------------------------------------|-------------|------------|------------|------|
| 3.3 V I/        | O LVCMOS DC SPECIFICATIONS - V | <sub>DDIO</sub> = 3.0 to 3.6 V                                                | •                                                            |             |            | •          |      |
| V <sub>IH</sub> | High-level input voltage       |                                                                               |                                                              | 2.2         |            | $V_{DDIO}$ | V    |
| V <sub>IL</sub> | Low-level input voltage        |                                                                               | PDB, BISTEN                                                  | GND         |            | 8.0        | V    |
| I <sub>IN</sub> | Input current                  | V <sub>IN</sub> = 0 V or V <sub>DDIO</sub>                                    |                                                              | -15         | ±1         | 15         | μА   |
| V <sub>OH</sub> | High-level output voltage      | I <sub>OH</sub> = -2 mA,<br>OS_PCLK/DATA = L                                  | R[7:0], G[7:0],<br>B[7:0], HS,VS,<br>DE, PCLK,<br>LOCK, PASS | 2.4         | $V_{DDIO}$ |            | V    |
| V <sub>OL</sub> | Low-level output voltage       | I <sub>OL</sub> = +2 mA,<br>OS_PCLK/DATA = L                                  | R[7:0], G[7:0],<br>B[7:0], HS, VS,<br>DE,PCLK,<br>LOCK, PASS |             | GND        | 0.4        | V    |
|                 | Output short circuit current   | $V_{DDIO} = 3.3 \text{ V}$<br>$V_{OUT} = 0 \text{ V}$ ,<br>OS_PCLK/DATA = L/H | PCLK                                                         |             | 36         |            | mA   |
| l <sub>OS</sub> | Output short circuit current   | $V_{DDIO} = 3.3 \text{ V}$<br>$V_{OUT} = 0 \text{ V},$<br>OS_PCLK/DATA = L/H  | Deserializer<br>Outputs                                      |             | 37         |            | mA   |
| l <sub>OZ</sub> | TRI-STATE output current       | PDB = 0 V, OSS_SEL = 0<br>V, V <sub>OUT</sub> = H                             | Outputs                                                      | <b>-</b> 15 |            | 15         | μΑ   |

Submit Documentation Feedback

Copyright © 2009–2019, Texas Instruments Incorporated



# **Deserializer DC Electrical Characteristics (continued)**

over recommended operating supply and temperature ranges unless otherwise specified.

|                    | PARAMETER                                       | TEST CONDITIONS                                                          | PIN / FREQ                         | MIN                         | TYP        | MAX        | UNIT |
|--------------------|-------------------------------------------------|--------------------------------------------------------------------------|------------------------------------|-----------------------------|------------|------------|------|
| 1.8 V I/C          | D LVCMOS DC SPECIFICATIONS - V                  | <sub>DDIO</sub> = 1.71 to 1.89 V                                         |                                    |                             |            | 1          |      |
| V <sub>IH</sub>    | High-level input voltage                        |                                                                          |                                    | 1.235                       |            | $V_{DDIO}$ | V    |
| V <sub>IL</sub>    | Low-level input voltage                         |                                                                          | PDB, BISTEN                        | GND                         |            | 0.595      | V    |
| I <sub>IN</sub>    | Input current                                   | $V_{IN} = 0 \text{ V or } V_{DDIO}$                                      |                                    | <b>-</b> 15                 | ±1         | 15         | μΑ   |
| $V_{OH}$           | High-level output voltage                       | I <sub>OH</sub> = −2 mA,<br>OS_PCLK/DATA = L/H                           | R[7:0], G[7:0],<br>B[7:0], HS, VS, | V <sub>DDIO</sub> –<br>0.45 | $V_{DDIO}$ |            | ٧    |
| V <sub>OL</sub>    | Low-level output voltage                        | I <sub>OL</sub> = +2 mA,<br>OS_PCLK/DATA = L/H                           | DE, PCLK,<br>LOCK, PASS            | GND                         |            | 0.45       | V    |
|                    | Output about significance                       | VDDIO = 1.8 V<br>V <sub>OUT</sub> = 0 V,<br>OS_PCLK/DATA = L/H           | PCLK                               |                             | 18         |            | mA   |
| I <sub>OS</sub>    | Output short circuit current                    | VDDIO = 1.8 V<br>V <sub>OUT</sub> = 0 V,<br>OS_PCLK/DATA = L/H           | DATA                               |                             | 18         |            | mA   |
| I <sub>OZ</sub>    | TRI-STATE output current                        | PDB = 0 V, OSS_SEL = 0<br>V, V <sub>OUT</sub> = 0 V or V <sub>DDIO</sub> | Outputs                            | -15                         |            | 15         | μΑ   |
| LVDS R             | ECEIVER DC SPECIFICATIONS                       |                                                                          |                                    |                             |            |            |      |
| V <sub>TH</sub>    | Differential input threshold high voltage       | V <sub>CM</sub> = +1.2 V (Internal                                       | RIN+, RIN-                         | 50                          |            |            | mV   |
| V <sub>TL</sub>    | Differential input threshold low voltage        | V <sub>BIAS</sub> )                                                      |                                    | -50                         |            |            | mV   |
| V <sub>CM</sub>    | Common-mode voltage, internal V <sub>BIAS</sub> |                                                                          |                                    |                             | 1.2        |            | V    |
| I <sub>IN</sub>    | Input current                                   | $V_{IN} = 0 \text{ V or } V_{DDIO}$                                      |                                    | -15                         |            | 15         | μΑ   |
| R <sub>T</sub>     | Internal termination resistor                   |                                                                          | RIN+, RIN-                         | 80                          | 100        | 120        | Ω    |
| CMLOU              | TP/N DRIVER OUTPUT DC SPECIFIC                  | ATIONS – EQ TEST PORT                                                    |                                    |                             |            |            |      |
| V <sub>OD</sub>    | Differential output voltage                     | R <sub>L</sub> = 100 Ω                                                   | CMLOUTD                            |                             | 542        |            | mV   |
| Vos                | Offset voltage<br>Single-ended                  | R <sub>L</sub> = 100 Ω                                                   | CMLOUTP,<br>CMLOUTN                |                             | 1.4        |            | V    |
| R <sub>T</sub>     | Internal termination resistor                   |                                                                          | CMLOUTP,<br>CMLOUTN                | 80                          | 100        | 120        | Ω    |
| SUPPL              | Y CURRENT                                       |                                                                          |                                    |                             |            |            |      |
| I <sub>DD1</sub>   |                                                 | Checker Board Pattern,                                                   | All V <sub>DD</sub> pins           |                             | 93         | 110        | mA   |
|                    | Deserializer                                    | OS_PCLK/DATA = H,<br>EQ = 001,                                           |                                    |                             | 33         | 45         | mA   |
| I <sub>DDIO1</sub> | supply current<br>(includes load current)       | i.                                                                       | V <sub>DDIO</sub>                  |                             | 62         | 75         | mA   |
| I <sub>DDZ</sub>   |                                                 |                                                                          | All V <sub>DD</sub> pins           |                             | 40         | 3000       | μA   |
|                    | Deserializer supply current power down          | PDB = 0 V, All other<br>LVCMOS Inputs = 0 V                              | V                                  |                             | 5          | 50         | μΑ   |
| I <sub>DDIOZ</sub> |                                                 | 2. 3.1100 Inputs = 0 V                                                   | $V_{DDIO}$                         |                             | 10         | 100        | μΑ   |

Copyright © 2009–2019, Texas Instruments Incorporated



### 7.7 DC and AC Serial Control Bus Characteristics

over 3.3-V supply and temperature ranges unless otherwise specified.

|                 | PARAMETERS                              | TEST CONDITIONS                            | MIN | TYP | MAX        | UNIT     |
|-----------------|-----------------------------------------|--------------------------------------------|-----|-----|------------|----------|
| $V_{IH}$        | Input high-level voltage                | SDA and SCL                                | 2.2 |     | $V_{DDIO}$ | <b>V</b> |
| $V_{IL}$        | Input low-level voltage                 | SDA and SCL                                | GND |     | 8.0        | <b>V</b> |
| $V_{HY}$        | Input hysteresis                        |                                            |     | >50 |            | mV       |
| V <sub>OL</sub> | Output low-level voltage <sup>(1)</sup> | SDA, IOL = 1.25 mA                         | 0   |     | 0.4        | V        |
| I <sub>in</sub> |                                         | SDA or SCL, Vin = V <sub>DDIO</sub> or GND | -15 |     | 15         | μΑ       |
| C <sub>in</sub> | Input capacitance                       | SDA or SCL                                 |     | <5  |            | рF       |

<sup>(1)</sup> Specification is ensured by characterization and is not tested in production.

### 7.8 Timing Requirements for DC and AC Serial Control Bus

over recommended operating supply and temperature ranges unless otherwise specified.

|                     |                      | TEST CONDITIONS               | MIN | NOM | MAX | UNIT |
|---------------------|----------------------|-------------------------------|-----|-----|-----|------|
| $t_R$               | SDA rise time – READ | CDA DDIL 40 kO Ch < 400 pF    |     | 40  |     | ns   |
| t <sub>F</sub>      | SDA fall time – READ | SDA, RPU = 10 kΩ, Cb ≤ 400 pF |     | 25  |     | ns   |
| t <sub>SU;DAT</sub> | Set-up time – READ   |                               |     | 520 |     | ns   |
| $t_{HD;DAT}$        | Hold up time – READ  |                               |     | 55  |     | ns   |
| t <sub>SP</sub>     | Input filter         |                               |     | 50  |     | ns   |

### 7.9 Timing Requirements for Serializer PCLK

over recommended operating supply and temperature ranges unless otherwise specified.

|                   |                               | TEST CONDITIONS           | MIN   | NOM  | MAX  | UNIT |
|-------------------|-------------------------------|---------------------------|-------|------|------|------|
| t <sub>TCP</sub>  | Transmit input PCLK period    |                           | 15.38 | Т    | 200  | ns   |
| t <sub>TCIH</sub> | Transmit input PCLK high time | 5 MHz to 65 MHz, Figure 4 | 0.4T  | 0.5T | 0.6T | ns   |
| t <sub>TCIL</sub> | Transmit input PCLK low time  |                           | 0.4T  | 0.5T | 0.6T | ns   |
| t <sub>CLKT</sub> | PCLK input transition time    |                           | 0.5   |      | 2.4  | ns   |
| 222               | SSCIN SOLK OF MILE            | fmod                      |       |      | 35   | kHz  |
| SSC <sub>IN</sub> |                               | fdev                      |       |      | ±2%  |      |

### 7.10 Timing Requirements for Serial Control Bus

over 3.3-V supply and temperature ranges unless otherwise specified.

|                     |                                        | TEST CONDITIONS | MIN | NOM MAX | UNIT |
|---------------------|----------------------------------------|-----------------|-----|---------|------|
| ı                   | CCI plant fraguency                    | Standard Mode   | >0  | 100     | kHz  |
| f <sub>SCL</sub>    | SCL clock frequency                    | Fast Mode       | >0  | 400     | kHz  |
|                     | CCI law paried                         | Standard Mode   | 4.7 |         | μs   |
| t <sub>LOW</sub>    | SCL low period                         | Fast Mode       | 1.3 |         | μs   |
|                     | CCI high paried                        | Standard Mode   | 4   |         | μs   |
| t <sub>HIGH</sub>   | SCL high period                        | Fast Mode       | 0.6 |         | μs   |
|                     | Hold time for a start or a             | Standard Mode   | 4   |         | us   |
| t <sub>HD;STA</sub> | repeated start condition,<br>Figure 18 | Fast Mode       | 0.6 |         | μs   |
|                     | Set-up time for a start or a           | Standard Mode   | 4.7 |         | μs   |
| t <sub>SU:STA</sub> | repeated start condition,<br>Figure 18 | Fast Mode       | 0.6 |         | μs   |
|                     | Data hold time,                        | Standard Mode   | 0   | 3.45    | μs   |
| t <sub>HD;DAT</sub> | Figure 18                              | Fast Mode       | 0   | 0.9     | μs   |
|                     | Data set-up time,                      | Standard Mode   | 250 |         | ns   |
| t <sub>SU;DAT</sub> | Figure 18                              | Fast Mode       | 100 |         | ns   |



### **Timing Requirements for Serial Control Bus (continued)**

over 3.3-V supply and temperature ranges unless otherwise specified.

|                     |                                                 | TEST CONDITIONS | MIN | NOM | MAX                       | UNIT |
|---------------------|-------------------------------------------------|-----------------|-----|-----|---------------------------|------|
|                     | Set-up time for STOP condition, Figure 18       | Standard Mode   | 4   |     |                           | μs   |
| t <sub>SU;STO</sub> |                                                 | Fast Mode       | 0.6 |     |                           | μs   |
| t <sub>BUF</sub>    | Bus free time between STOP and START, Figure 18 | Standard Mode   | 4.7 |     |                           | μs   |
|                     |                                                 | Fast Mode       | 1.3 |     |                           | μs   |
|                     | SCL and SDA rise time,                          | Standard Mode   |     |     | 1000                      | μs   |
| ι <sub>r</sub>      | Figure 18                                       | Fast Mode       |     |     | 1000<br>300<br>300<br>300 | ns   |
|                     | SCL and SDA fall time,<br>Figure 18             | Standard Mode   |     |     | 300                       | ns   |
| L <sub>f</sub>      |                                                 | Fast mode       |     |     | 300                       | ns   |

### 7.11 Switching Characteristics: Serializer

over recommended operating supply and temperature ranges unless otherwise specified.

|                                 | PARAMETERS                                                     | TEST CONDITIONS                                                             | MIN | TYP   | MAX     | UNIT              |
|---------------------------------|----------------------------------------------------------------|-----------------------------------------------------------------------------|-----|-------|---------|-------------------|
|                                 | Serializer output low-to-high                                  | $R_L = 100 \Omega$ , De-emphasis = disabled, VODSEL = 0                     |     | 200   |         | ps                |
| t <sub>LHT</sub>                | transition time, Figure 3                                      | $R_L$ = 100 $\Omega$ , De-emphasis = disabled, VODSEL = 1                   |     | 200   |         | ps                |
|                                 | Serializer output high-to-low                                  | $R_L = 100 \Omega$ , De-emphasis = disabled, VODSEL = 0                     |     | 200   |         | ps                |
| t <sub>HLT</sub>                | transition time, Figure 3                                      | $R_L$ = 100 Ω, De-emphasis = disabled, VODSEL = 1                           |     | 200   |         | ps                |
| t <sub>DIS</sub>                | Input data – set-up time,<br>Figure 4                          | RGB[7:0], HS, VS, DE to PCLK                                                | 2   |       |         | ns                |
| t <sub>DIH</sub>                | Input data – hold time,<br>Figure 4                            | PCLK to RGB[7:0], HS, VS, DE                                                | 2   |       |         | ns                |
| t <sub>XZD</sub>                | Serializer output active to OFF delay, Figure 6 <sup>(1)</sup> |                                                                             |     | 8     | 15      | ns                |
| t <sub>PLD</sub> <sup>(2)</sup> | Serializer PLL lock time,<br>Figure 5 <sup>(1)(3)</sup>        | R <sub>L</sub> = 100 Ω                                                      |     | 1.4   | 10      | ms                |
| t <sub>SD</sub>                 | Serializer delay – latency,<br>Figure 7 <sup>(1)</sup>         | R <sub>L</sub> = 100 Ω                                                      | 14- | 4 × T | 145 × T | ns                |
|                                 |                                                                | $R_L$ = 100 $\Omega$ , De-Emph = disabled,<br>RANDOM pattern, PCLK = 65 MHz |     | 0.28  |         | UI <sup>(4)</sup> |
| t <sub>DJIT</sub>               | Serializer output total jitter,<br>Figure 8                    | $R_L$ = 100 $\Omega$ , De-Emph = disabled,<br>RANDOM pattern, PCLK = 43 MHz |     | 0.27  |         | UI                |
|                                 |                                                                | $R_L$ = 100 $\Omega$ , De-Emph = disabled,<br>RANDOM pattern, PCLK = 5 MHz  |     | 0.35  |         | UI                |
|                                 |                                                                | PCLK = 65 MHz                                                               |     | 3     |         | MHz               |
| 1                               | Serializer jitter transfer                                     | PCLK = 43 MHz                                                               |     | 2.3   |         | MHz               |
| λ <sub>STXBW</sub>              | Function –3-dB bandwidth                                       | PCLK = 20 MHz                                                               |     | 1.3   |         | MHz               |
|                                 |                                                                | PCLK = 5 MHz                                                                |     | 650   |         | kHz               |
|                                 |                                                                | PCLK = 65 MHz                                                               | (   | 0.838 |         | dB                |
|                                 | Serializer jitter transfer                                     | PCLK = 43 MHz                                                               | (   | 0.825 |         | dB                |
| $\delta_{STX}$                  | function peaking                                               | PCLK = 20 MHz                                                               | (   | 0.826 |         | dB                |
|                                 |                                                                | PCLK = 5 MHz                                                                | (   | ).278 |         | dB                |

<sup>(1)</sup> Specification is ensured by characterization and is not tested in production.

<sup>(2)</sup> t<sub>PLD</sub> is the time required by the serializer to obtain lock when exiting power-down state with an active PCLK.

<sup>(3)</sup> When the serializer output is at TRI-STATE the deserializer will lose PLL lock. Resynchronization / Relock must occur before data transfer require t<sub>PLD</sub>

<sup>(4)</sup> UI – Unit Interval is equivalent to one serialized data bit width (1UI = 1 / [28 x PCLK]). The UI scales with PCLK frequency.



### 7.12 Switching Characteristics: Deserializer

over recommended operating supply and temperature ranges unless otherwise specified.

|                                  | PARAMETERS                                     | TEST CONDITIONS                                                       | PIN / FREQ                           | MIN   | TYP     | MAX     | UNIT |
|----------------------------------|------------------------------------------------|-----------------------------------------------------------------------|--------------------------------------|-------|---------|---------|------|
| t <sub>RCP</sub>                 | PCLK output period                             | $t_{RCP} = t_{TCP}$                                                   | PCLK                                 | 15.38 | Т       | 200     | ns   |
|                                  | PCLK output duty cycle                         | SSCG=OFF, 5-65 MHz                                                    |                                      | 43%   | 50%     | 57%     |      |
| $t_{RDC}$                        |                                                | SSCG=ON, 5-20 MHz                                                     | PCLK                                 | 35%   | 59%     | 65%     |      |
|                                  |                                                | SSCG=ON, 20-65 MHz                                                    |                                      | 40%   | 53%     | 60%     |      |
|                                  | LVCMOS                                         | $V_{DDIO} = 1.8 \text{ V}, C_{L} = 4 \text{ pF}$                      | PCLK/RGB[7:0], HS,                   |       | 2.1     |         | ns   |
| t <sub>CLH</sub>                 | Low-to-high transition time, Figure 10         | $V_{DDIO} = 3.3 \text{ V}, C_L = 4 \text{ pF}$                        | VS, DE                               |       | 2.0     |         | ns   |
| <b>t</b>                         | LVCMOS<br>High-to-low transition time,         | $V_{DDIO} = 1.8 V$<br>$C_L = 4 pF, OS_PCLK/DATA = L$                  | PCLK/RGB[7:0], HS,                   |       | 1.6     |         | ns   |
| t <sub>CHL</sub>                 | Figure 10                                      | $V_{DDIO} = 3.3 V$<br>$C_L = 4 pF, OS_PCLK/DATA = H$                  | VS, DE                               |       | 1.5     |         | ns   |
| t <sub>ROS</sub>                 | Data valid before PCLK – set-up time Figure 14 | $V_{DDIO}$ = 1.71 to 1.89 V or 3.0 to 3.6 V $C_L$ = 4pF (lumped load) | RGB[7:0], HS, VS, DE                 | 0.27  | 0.45    |         | Т    |
| t <sub>ROH</sub>                 | Data valid after PCLK – hold time Figure 14    | $V_{DDIO}$ = 1.71 to 1.89 V or 3.0 to 3.6 V $C_L$ = 4pF (lumped load) | RGB[7:0], HS, VS, DE                 | 0.4   | 0.55    |         | Т    |
| . (1) D                          | Deserializer lock time,<br>Figure 13           | SSC[3:0] = 0000 (OFF) <sup>(2)</sup>                                  | PCLK = 5 MHz                         |       | 3       |         | ms   |
|                                  |                                                | SSC[3:0] = 0000 (OFF) <sup>(2)</sup>                                  | PCLK = 65 MHz                        |       | 4       |         | ms   |
| t <sub>DDLT</sub> <sup>(1)</sup> |                                                | SSC[3:0] = ON <sup>(2)</sup>                                          | PCLK = 5 MHz                         |       | 30      |         | ms   |
|                                  |                                                | SSC[3:0] = ON <sup>(2)</sup>                                          | PCLK = 65 MHz                        |       | 6       |         | ms   |
| t <sub>DD</sub>                  | Deserializer delay – latency,<br>Figure 11     | SSC[3:0] = 0000 (OFF) <sup>(2)</sup>                                  |                                      |       | 139 × T | 140 × T | ns   |
|                                  |                                                |                                                                       | PCLK = 5 MHz                         |       | 975     | 1700    | ps   |
| $t_{DPJ}$                        | Deserializer period jitter                     | $SSC[3:0] = OFF^{(3)(4)(5)}$                                          | PCLK = 10 MHz                        |       | 500     | 1000    | ps   |
|                                  |                                                |                                                                       | PCLK = 65 MHz                        |       | 550     | 1250    | ps   |
|                                  | <b>5</b>                                       |                                                                       | PCLK = 5 MHz                         |       | 675     | 1150    | ps   |
| $t_{DCCJ}$                       | Deserializer cycle-to-cycle<br>iitter          |                                                                       |                                      |       | 375     | 900     | ps   |
|                                  | jo.                                            |                                                                       | PCLK = 65 MHz                        |       | 500     | 1150    | ps   |
|                                  | Deserializer input jitter                      | EQ = OFF,                                                             | for jitter freq < 2 MHz              |       | 0.9     |         | UI   |
| t <sub>IJT</sub>                 | tolerance, Figure 16                           | SSCG = OFF,<br>PCLK = 65 MHz                                          | for jitter freq > 6 MHz              |       | 0.5     |         | UI   |
| BIST M                           | ode                                            | ,                                                                     | •                                    |       |         |         |      |
| t <sub>PASS</sub>                | BIST PASS valid time,<br>BISTEN = 1, Figure 17 |                                                                       |                                      |       | 1       | 10      | μs   |
| SSCG N                           | lode                                           |                                                                       |                                      |       |         |         |      |
| $f_{DEV}$                        | Spread spectrum clocking deviation frequency   | Under typical conditions                                              | PCLK = 5 to 65 MHz,<br>SSC[3:0] = ON | ±0.5% |         | ±2%     |      |
| $f_{MOD}$                        | Spread spectrum clocking modulation frequency  | Under typical conditions                                              | PCLK = 5 to 65 MHz,<br>SSC[3:0] = ON | 8     |         | 100     | kHz  |

<sup>(1)</sup> t<sub>DDLT</sub> is the time required by the deserializer to obtain lock when exiting power-down state with an active PCLK.

<sup>(2)</sup> t<sub>PLD</sub> is the time required by the serializer to obtain lock when exiting power-down state with an active PCLK.

<sup>(3)</sup> t<sub>DPJ</sub> is the maximum amount the period is allowed to deviate over many samples.

<sup>(4)</sup> Specification is ensured by characterization and is not tested in production.

<sup>(5)</sup> Specification is ensured by design and is not tested in production.

<sup>(6)</sup> Specification is ensured by characterization and is not tested in production.

<sup>(7)</sup> t<sub>DCCJ</sub> is the maximum amount of jitter between adjacent clock cycles.





Figure 1. Serializer Test Circuit



Figure 2. Serializer Output Waveforms



Figure 3. Serializer Output Transition Times



Figure 4. Serializer Input PCLK Waveform and Set and Hold Times





Figure 5. Serializer Lock Time



Figure 6. Serializer Disable Time



Figure 7. Serializer Latency Delay





Figure 8. Serializer Output Jitter



Figure 9. Checkerboard Data Pattern



Figure 10. Deserializer LVCMOS Transition Times



Figure 11. Deserializer Delay – Latency





Figure 12. Deserializer Disable Time (OSS\_SEL = 0)



Figure 13. Deserializer PLL Lock Times and PDB TRI-STATE Delay



Figure 14. Deserializer Output Data Valid (Set-up and Hold) Times With SSCG = Off





Figure 15. Deserializer Output Data Valid (Set-up and Hold) Times With SSCG = On



Figure 16. Receiver Input Jitter Tolerance



Figure 17. BIST PASS Waveform



Figure 18. Serial Control Bus Timing Diagram



### 7.13 Typical Characteristics





Figure 20. CMLOUT VOD vs Ambient Temperature



# 8 Detailed Description

#### 8.1 Overview

The DS90UR90xQ-Q1 chipset transmits and receives 27-bits of data (24-high speed color bits and 3 low speed video control signals) over a single serial FPD-Link II pair operating at 140Mbps to 1.82Gbps. The serial stream also contains an embedded clock, video control signals and the DC-balance information which enhances signal quality and supports AC coupling. The pair is intended for use with each other but is backward-compatible with previous generations of FPD-Link II as well.

The deserializer can attain lock to a data stream without the use of a separate reference clock source, which greatly simplifies system complexity and overall cost. The deserializer also synchronizes to the serializer regardless of the data pattern, delivering true automatic *plug and lock* performance. It can lock to the incoming serial stream without the need of special training patterns or sync characters. The deserializer recovers the clock and data by extracting the embedded clock information, validating and then deserializing the incoming data stream providing a parallel LVCMOS video bus to the display.

The DS90UR90xQ-Q1 chipset can operate in 24-bit color depth (with VS,HS,DE encoded in the DCA bit) or in 18-bit color depth (with VS, HS, DE encoded in DCA or mapped into the high-speed data bits). In 18-bit color applications, the three video signals maybe sent encoded via the DCA bit (restrictions apply) or sent as data bits along with three additional general-purpose signals.

Functional Block Diagrams shows the diagrams for the chipsets.

### 8.2 Functional Block Diagrams



Figure 21. DS90UR905Q-Q1 – Serializer



### **Functional Block Diagrams (continued)**



Figure 22. DS90UR906Q-Q1 - Deserializer

### 8.3 Feature Description

### 8.3.1 Data Transfer

The DS90UR90xQ-Q1 chipset will transmit and receive a pixel of data in the following format: C1 and C0 represent the embedded clock in the serial stream. C1 is always HIGH and C0 is always LOW. b[23:0] contain the scrambled RGB data. DCB is the DC-Balanced control bit. DCB is used to minimize the short and long-term DC bias on the signal lines. This bit determines if the data is unmodified or inverted. DCA is used to validate data integrity in the embedded data stream and can also contain encoded control (VS, HS, DE). Both DCA and DCB coding schemes are generated by the serializer and decoded by the deserializer automatically. Figure 23 illustrates the serial stream per PCLK cycle.

#### **NOTE**

The figure only illustrates the bits but does not actually represent the bit location as the bits are scrambled and balanced continuously.



Figure 23. FPD-Link II Serial Stream (DS90UR90xQ-Q1)



#### **Feature Description (continued)**

#### 8.3.2 Video Control Signal Filter — Serializer and Deserializer

When operating the devices in Normal Mode, the Video Control Signals (DE, HS, VS) have the following restrictions:

- Normal Mode with Control Signal Filter Enabled:
  - DE and HS: Only 2 transitions per 130 clock cycles are transmitted, the transition pulse must be 3 PCLK or longer.
- Normal Mode with Control Signal Filter Disabled:
  - DE and HS: Only 2 transitions per 130 clock cycles are transmitted, no restriction on minimum transition pulse.
- VS: Only 1 transition per 130 clock cycles are transmitted, minimum pulse width is 130 clock cycles.

Video Control Signals are defined as low frequency signals with limited transitions. Glitches of a control signal can cause a visual display error. This feature allows for the chipset to validate and filter out any high frequency noise on the control signals (see Figure 24).



Figure 24. Video Control Signal Filter Waveform

### 8.3.3 Serializer Functional Description

The serializer converts a wide parallel input bus to a single serial output data stream, and also acts as a signal generator for the chipset Built-In Self Test (BIST) mode. The device can be configured via external pins or through the optional serial control bus. The serializer features enhance signal quality on the link by supporting: a selectable VOD level, a selectable de-emphasis signal conditioning and also the FPD-Link II data coding that provides randomization, scrambling, and DC balancing of the video data. The serializer includes multiple features to reduce EMI associated with display data transmission. This includes the randomization and scrambling of the data and also the system spread spectrum PCLK support. The serializer features power saving features with a sleep mode, auto stop clock feature, and optional LVCMOS (1.8 V) parallel bus compatibility.

See also the Functional Description of the chipset's serial control bus and BIST modes.

### 8.3.3.1 EMI Reduction Features

### 8.3.3.1.1 Serializer Spread Spectrum Compatibility

The serializer PCLK is capable of tracking spread spectrum clocking (SSC) from a host source. The PCLK will accept spread spectrum tracking up to 35 kHz modulation and ±0.5, ±1 or ±2% deviations (center spread). The maximum conditions for the PCLK input are: a modulation frequency of 35 kHz and amplitude deviations of ±2% (4% total).



### Feature Description (continued)

### 8.3.3.2 Signal Quality Enhancers

#### 8.3.3.2.1 Serializer VOD Select (VODSEL)

The serializer differential output voltage may be increased by setting the VODSEL pin High. When VODSEL is Low, the VOD is at the standard (default) level. When VODSEL is High, the DC VOD is increased in level. The increased VOD is useful in extremely high noise environments and also on extra long cable length applications. When using de-emphasis it is recommended to set VODSEL = H to avoid excessive signal attenuation especially with the larger de-emphasis settings. This feature may be controlled by the external pin or by register.

Table 1. Differential Output Voltage

| INPUT  | EFFECT   |             |  |  |  |
|--------|----------|-------------|--|--|--|
| VODSEL | VOD (mV) | VOD (mVp-p) |  |  |  |
| Н      | ±420     | 840         |  |  |  |
| L      | ±280     | 560         |  |  |  |

### 8.3.3.2.2 Serializer De-Emphasis (De-Emph)

The De-Emph pin controls the amount of de-emphasis beginning one full bit time after a logic transition that the serializer drives. This is useful to counteract loading effects of long or lossy cables. This pin should be left open for standard switching currents (no de-emphasis) or if controlled by register. De-emphasis is selected by connecting a resistor on this pin to ground, with R value between 0.5 k $\Omega$  to 1 M $\Omega$ , or by register setting. When using De-Emphasis, TI recommends to set VODSEL = H.

Table 2. De-Emphasis Resistor Value

| RESISTOR VALUE (ΚΩ) | DE-EMPHASIS SETTING |
|---------------------|---------------------|
| Open                | Disabled            |
| 0.6                 | −12 dB              |
| 1.0                 | −9 dB               |
| 2.0                 | −6 dB               |
| 5.0                 | -3 dB               |



Figure 25. De-Emph vs. R value

#### 8.3.3.3 Power-Saving Features

### 8.3.3.3.1 Serializer Power-down Feature (PDB)

The serializer has a PDB input pin to ENABLE or POWER DOWN the device. This pin is controlled by the host and is used to save power, disabling the link when the display is not needed. In the power-down mode, the highspeed driver outputs are both pulled to VDD and present a 0-V VOD state.



#### NOTE

In power down, the optional Serial Bus Control Registers are **RESET**.

#### 8.3.3.3.2 Serializer Stop Clock Feature

The serializer will enter a low power SLEEP state when the PCLK is stopped. A STOP condition is detected when the input clock frequency is less than 3 MHz. The clock should be held at a static LOW or HIGH state. When the PCLK starts again, the Ser will then lock to the valid input PCLK and then transmits the RGB data to the deserializer.

#### **NOTE**

In STOP CLOCK SLEEP, the optional Serial Bus Control Registers values are **RETAINED**.

#### 8.3.3.3.3 1.8-V or 3.3-V VDDIO Operation

The serializer parallel bus and serial bus interface can operate with 1.8 V or 3.3 V levels ( $V_{DDIO}$ ) for host compatibility. The 1.8 V levels will offer lower noise (EMI) and also a system power savings.

#### 8.3.3.4 Serializer Pixel Clock Edge Select (RFB)

The RFB pin determines the edge that the data is latched on. If RFB is High, input data is latched on the Rising edge of the PCLK. If RFB is Low, input data is latched on the Falling edge of the PCLK. serializer and deserializer maybe set differently. This feature may be controlled by the external pin or by register.

#### 8.3.3.5 Optional Serial Bus Control

See Optional Serial Bus Control.

#### 8.3.3.6 Optional BIST Mode

See Built-In Self Test (BIST).

#### 8.3.4 Deserializer Functional Description

The deserializer converts a single input serial data stream to a wide parallel output bus, and also provides a signal check for the chipset Built-In Self Test (BIST) mode. The device can be configured via external pins and strap pins or through the optional serial control bus. The deserializer features enhance signal quality on the link by supporting: an equalizer input and also the FPD-Link II data coding that provides randomization, scrambling, and DC balanacing of the data. The deserializer includes multiple features to reduce EMI associated with display data transmission. This includes the randomization and scrambling of the data and also the output spread spectrum clock generation (SSCG) support. The deserializer features power saving features with a power-down mode, and optional LVCMOS (1.8 V) interface compatibility.

### 8.3.4.1 Signal Quality Enhancers

#### 8.3.4.1.1 Deserializer Input Equalizer Gain (EQ)

The deserializer can enable receiver input equalization of the serial stream to increase the eye opening to the deserializer input.

#### **NOTE**

This function cannot be seen at the RxIN± input but can be observed at the serial test port (CMLOUTP/N) enabled through the Serial Bus control registers. The equalization feature may be controlled by the external pin or by register.



**Table 3. Receiver Equalization Configuration Table** 

|     | INPUTS |     |     |                    |  |  |  |
|-----|--------|-----|-----|--------------------|--|--|--|
| EQ3 | EQ2    | EQ1 | EQ0 | EFFECT             |  |  |  |
| L   | L      | L   | Н   | ≈1.5 dB            |  |  |  |
| L   | L      | Н   | Н   | ≈3 dB              |  |  |  |
| L   | Н      | L   | Н   | ≈4.5 dB            |  |  |  |
| L   | Н      | Н   | Н   | ≈6 dB              |  |  |  |
| Н   | L      | L   | Н   | ≈7.5 dB            |  |  |  |
| Н   | L      | Н   | Н   | ≈9 dB              |  |  |  |
| Н   | Н      | L   | Н   | ≈10.5 dB           |  |  |  |
| Н   | Н      | Н   | Н   | ≈12 dB             |  |  |  |
| X   | X      | X   | L   | OFF <sup>(1)</sup> |  |  |  |

<sup>(1)</sup> Default Setting is EQ = Off

#### 8.3.4.2 EMI Reduction Features

### 8.3.4.2.1 Deserializer Output Slew (OS\_PCLK/DATA)

The parallel bus outputs (RGB[7:0], VS, HS, DE and PCLK) of the descrializer feature a selectable output slew. The DATA (RGB[7:0], VS, HS, DE) are controlled by strap pin or register bit OS\_DATA. The PCLK is controlled by strap pin or register bit OS\_PCLK. When the OS\_PCLK/DATA = HIGH, the maximum slew rate is selected. When the OS\_PCLK/DATA = LOW, the minimum slew rate is selected. Use the higher slew rate setting when driving longer traces or a heavier capacitive load.

### 8.3.4.2.2 Deserializer Common-Mode Filter Pin (CMF) — Optional

The deserializer provides access to the center tap of the internal termination. A capacitor may be placed on this pin for additional common-mode filtering of the differential pair. This can be useful in high noise environments for additional noise rejection capability. A 0.1-uF capacitor may be connected to this pin to Ground.

#### 8.3.4.2.3 Deserializer SSCG Generation — Optional

The descrializer provides an internally generated spread spectrum clock (SSCG) to modulate its outputs. Both clock and data outputs are modulated. This will aid to lower system EMI. Output SSCG deviations to ±2.0% (4% total) at up to 35kHz modulations nominally are available (see Table 4). This feature may be controlled by external STRAP pins or by register.

Table 4. SSCG Configuration (LF MODE = L) — Deserializer Output

|      | SSC[3:0]<br>LF_MODE = L | RES  | ULT  |          |            |  |
|------|-------------------------|------|------|----------|------------|--|
| SSC3 | SSC2                    | SSC1 | SSC0 | FDEV (%) | FMOD (kHz) |  |
| L    | L                       | L    | L    | Off      | Off        |  |
| L    | L                       | L    | Н    | ±0.5     |            |  |
| L    | L                       | Н    | L    | ±1.0     | DCL V/0460 |  |
| L    | L                       | Н    | Н    | ±1.5     | PCLK/2168  |  |
| L    | Н                       | L    | L    | ±2.0     |            |  |
| L    | Н                       | L    | Н    | ±0.5     |            |  |
| L    | Н                       | Н    | L    | ±1.0     | DOLK/4000  |  |
| L    | Н                       | Н    | Н    | ±1.5     | PCLK/1300  |  |
| Н    | L                       | L    | L    | ±2.0     |            |  |
| Н    | L                       | L    | Н    | ±0.5     |            |  |
| Н    | L                       | Н    | L    | ±1.0     | DCI K/969  |  |
| Н    | L                       | Н    | Н    | ±1.5     | PCLK/868   |  |
| Н    | Н                       | L    | L    | ±2.0     |            |  |



Table 4. SSCG Configuration (LF\_MODE = L) — Deserializer Output (continued)

|      | SSC[3:0]<br>LF_MODE = L | RES  | SULT |          |            |
|------|-------------------------|------|------|----------|------------|
| SSC3 | SSC2                    | SSC1 | SSC0 | FDEV (%) | FMOD (kHz) |
| Н    | Н                       | L    | Н    | ±0.5     |            |
| Н    | Н                       | Н    | L    | ±1.0     | PCLK/650   |
| Н    | Н                       | Н    | Н    | ±1.5     |            |

Table 5. SSCG Configuration (LF\_MODE = H) — Deserializer Output

|      | SSC[3:0]<br>LH_MODE = H | RES  | ULT  |          |            |
|------|-------------------------|------|------|----------|------------|
| SSC3 | SSC2                    | SSC1 | SSC0 | FDEV (%) | FMOD (kHz) |
| L    | L                       | L    | L    | Off      | Off        |
| L    | L                       | L    | Н    | ±0.5     |            |
| L    | L                       | Н    | L    | ±1.0     | PCLK/620   |
| L    | L                       | Н    | Н    | ±1.5     | PGLN/020   |
| L    | Н                       | L    | L    | ±2.0     |            |
| L    | Н                       | L    | Н    | ±0.5     |            |
| L    | Н                       | Н    | L    | ±1.0     | PCLK/370   |
| L    | Н                       | Н    | Н    | ±1.5     | PCLN/3/U   |
| Н    | L                       | L    | L    | ±2.0     |            |
| Н    | L                       | L    | Н    | ±0.5     |            |
| Н    | L                       | Н    | L    | ±1.0     | PCLK/258   |
| Н    | L                       | Н    | Н    | ±1.5     | PCLN/256   |
| Н    | Н                       | L    | L    | ±2.0     |            |
| Н    | Н                       | L    | Н    | ±0.5     |            |
| Н    | Н                       | Н    | L    | ±1.0     | PCLK/192   |
| Н    | Н                       | Н    | Н    | ±1.5     |            |



Figure 26. SSCG Waveform

### 8.3.4.2.4 1.8-V or 3.3-V VDDIO Operation

The deserializer parallel bus and Serial Bus Interface can operate with 1.8 V or 3.3 V levels ( $V_{DDIO}$ ) for target (Display) compatibility. The 1.8-V levels will offer a lower noise (EMI) and also a system power-savings.



#### 8.3.4.3 Power-Saving Features

### 8.3.4.3.1 Deserializer Power-Down Feature (PDB)

The deserializer has a PDB input pin to ENABLE or POWER DOWN the device. This pin can be controlled by the system to save power, disabling the descrializer when the display is not needed. An auto detect mode is also available. In this mode, the PDB pin is tied High and the deserializer will enter power down when the serial stream stops. When the serial stream starts up again, the deserializer will lock to the input stream and assert the LOCK pin and output valid data. In power-down mode, the Data and PCLK output states are determined by the OSS SEL status.

#### **NOTE**

In power down, the optional Serial Bus Control Registers are **RESET**.

#### 8.3.4.3.2 Deserializer Stop Stream SLEEP Feature

The deserializer will enter a low power SLEEP state when the input serial stream is stopped. A STOP condition is detected when the embedded clock bits are not present. When the serial stream starts again, the deserializer will then lock to the incoming signal and recover the data.

#### NOTE

In STOP STREAM SLEEP, the optional Serial Bus Control Registers values are RETAINED.

### 8.3.4.4 Deserializer CLOCK-DATA RECOVERY STATUS FLAG (LOCK) and OUTPUT STATE SELECT (OSS\_SEL)

When PDB is driven HIGH, the CDR PLL begins locking to the serial input and LOCK goes from TRI-STATE to LOW (depending on the value of the OSS SEL setting). After the DS90UR906Q-Q1 completes its lock sequence to the input serial data, the LOCK output is driven HIGH, indicating valid data and clock recovered from the serial input is available on the parallel bus and PCLK outputs. The PCLK output is held at its current state at the change from OSC CLK (if this is enabled via OSC SEL) to the recovered clock (or vice versa).

If there is a loss of clock from the input serial stream, LOCK is driven Low and the state of the RGB/VS/HS/DE outputs are based on the OSS\_SEL setting (STRAP PIN configuration or register).

#### 8.3.4.5 Deserializer Oscillator Output (Optional)

The deserializer provides an optional PCLK output when the input clock (serial stream) has been lost. This is based on an internal oscillator. The frequency of the oscillator may be selected. This feature may be controlled by the external pin or by register (see Table 7 and Table 8).

Table 6. OSS\_SEL and PDB Configuration — Deserializer Outputs<sup>(1)</sup>

|                 | INPUTS |         | OUTPUTS |              |      |      |
|-----------------|--------|---------|---------|--------------|------|------|
| SERIAL<br>INPUT | PDB    | OSS_SEL | PCLK    | RGB/HS/VS/DE | LOCK | PASS |
| X               | L      | X       | Z       | Z            | Z    | Z    |
| Static          | Н      | L       | L       | L            | L    | L    |
| Static          | Н      | Н       | Z       | Z*           | L    | L    |
| Active          | Н      | Х       | Active  | Active       | Н    | Н    |

(1) If pin is strapped HIGH, output will be pulled up



Table 7. OSC (Oscillator) Mode — Deserializer Output(1)

| INPUTS        | OUTPUTS       |              |      |      |  |  |
|---------------|---------------|--------------|------|------|--|--|
| EMBEDDED PCLK | PCLK          | RGB/HS/VS/DE | LOCK | PASS |  |  |
| NOTE *        | OSC<br>Output | L            | L    | L    |  |  |
| Present       | Toggling      | Active       | Н    | Н    |  |  |

(1) Absent and OSC\_SEL ≠ 000



CONDITIONS: \* RFB = L, and OSS\_SEL = L

Figure 27. Deserializer Outputs With Output State Select Low (OSS\_SEL = L)



Figure 28. Deserializer Outputs With Output State Select High (OSS\_SEL = H)



Table 8. OSC\_SEL (Oscillator) Configuration

|          | OSC_SEL[2:0] INPUTS | 3        | DCLK OSCILLATOR OUTDUT           |
|----------|---------------------|----------|----------------------------------|
| OSC_SEL2 | OSC_SEL1            | OSC_SEL0 | PCLK OSCILLATOR OUTPUT           |
| L        | L                   | L        | Off – Feature Disabled – Default |
| L        | L                   | Н        | 50 MHz ±40%                      |
| L        | Н                   | L        | 25 MHz ±40%                      |
| L        | Н                   | Н        | 16.7 MHz ±40%                    |
| Н        | L                   | L        | 12.5 MHz ±40%                    |
| Н        | L                   | Н        | 10 MHz ±40%                      |
| Н        | Н                   | L        | 8.3 MHz ±40%                     |
| Н        | Н                   | Н        | 6.3 MHz ±40%                     |



Figure 29. Deserializer Outputs with Output State High and PCLK Output Oscillator Option Enabled

#### 8.3.4.6 Deserializer OP LOW (Optional)

The OP\_LOW feature is used to hold the LVCMOS outputs (except the LOCK output) at a LOW state. The user must toggle the OP\_LOW Set / Reset register bit to release the outputs to the normal toggling state.

#### **NOTE**

The release of the outputs can only occur when LOCK is HIGH. When the OP\_LOW feature is enabled, anytime LOCK = LOW, the LVCMOS outputs will toggle to a LOW state again. The OP\_ LOW strap pin feature is assigned to output PASS pin 42.

Restrictions on other straps:

- 1. Other straps should not be used in order to keep RGB[7:0], HS, VS, DE, and PCLK at a true LOW state. Other features should be selected through I<sup>2</sup>C.
- 2. OSS\_SEL function is not available when O/P\_LOW is tied H.

Outputs RGB[7:0], HSYNC, VSYNC, DE, and PCLK are in TRI-STATE before PDB toggles HIGH because the OP\_LOW strap value has not been recognized until the DS90UR906Q-Q1 powers up. Figure 30 shows the user controlled release of OP\_LOW and automatic reset of OP\_LOW set on the falling edge of LOCK. Figure 31 shows the user controlled release of OP\_LOW and manual reset of OP\_LOW set.



# NOTE Manual reset of OP\_LOW can only occur when LOCK is H.



Figure 30. OP\_LOW Auto Set



Figure 31. OP\_LOW Manual Set/Reset



### 8.3.4.7 Deserializer Pixel Clock Edge Select (RFB)

The RFB pin determines the edge that the data is strobed on. If RFB is High, output data is strobed on the Rising edge of the PCLK. If RFB is Low, data is strobed on the Falling edge of the PCLK. This allows for inter-operability with downstream devices. The descriptional does not need to use the same edge as the serializer input. This feature may be controlled by the external pin or by register.

### 8.3.4.8 Deserializer Control Signal Filter (Optional)

The deserializer provides an optional Control Signal (VS, HS, DE) filter that monitors the three video control signals and eliminates any pulses that are 1 or 2 PCLKs wide. Control signals must be 3 pixel clocks wide (in its HIGH or LOW state, regardless of which state is active). This is set by the CONFIG[1:0] or by the Control Register. This feature may be controlled by the external pin or by Register.

### 8.3.4.9 Deserializer Low Frequency Optimization (LF\_Mode)

This feature may be controlled by the external pin or by Register.

### 8.3.4.10 Deserializer Map Select

This feature may be controlled by the external pin or by register.

**Table 9. Map Select Configuration** 

#### 8.3.4.11 Deserializer Strap Input Pins

Configuration of the device maybe done through configuration input pins and the STRAP input pins, or through the Serial Control Bus. The STRAP input pins share select parallel bus output pins. They are used to load in configuration values during the initial power-up sequence of the device. Only a pullup on the pin is required when a HIGH is desired. By default the pad has an internal pulldown, and will bias Low by itself. The recommended value of the pullup is 10 k $\Omega$  to  $V_{DDIO}$ ; open (NC) for Low, no pulldown is required (internal pulldown). If using the Serial Control Bus, no pullups are required.

#### 8.3.4.12 Optional Serial Bus Control

See Optional Serial Bus Control.

#### 8.3.4.13 Optional BIST Mode

See Built-In Self Test (BIST).

### 8.3.5 Built-In Self Test (BIST)

An optional At-Speed Built In Self Test (BIST) feature supports the testing of the high-speed serial link. This is useful in the prototype stage, equipment production, in-system test and also for system diagnostics. In the BIST mode only a input clock is required along with control to the serializer and deserializer BISTEN input pins. The Ser outputs a test pattern (PRBS7) and drives the link at speed. The deserializer detects the PRBS7 pattern and monitors it for errors. A PASS output pin toggles to flag any payloads that are received with 1 to 24 errors. Upon completion of the test, the result of the test is held on the PASS output until reset (new BIST test or power down). A high on PASS indicates NO ERRORS were detected. A Low on PASS indicates one or more errors were detected. The duration of the test is controlled by the pulse width applied to the deserializer BISTEN pin. During the BIST duration the deserializer data outputs toggle with a checkerboard pattern.

Inter-operability is supported between this FPD-Link II device and all FPD-Link II generations (Gen 1, 2, 3). See *Sample BIST Sequence* for entering BIST mode and control.



#### 8.3.5.1 Sample BIST Sequence

See Figure 32 for the BIST mode flow diagram.

**Step 1:** Place the DS90UR905Q-Q1 serializer in BIST Mode by setting serializer BISTEN = H. For the DS90UR905Q-Q1 serializer or DS99R421 FPD-Link II serializer BIST Mode is enabled through the BISTEN pin. For the DS90C241 serializer or DS90UR241 serializer, BIST mode is enetered by setting all the input data of the device to LOW state. A PCLK is required for all the serializer options. When the deserializer detects the BIST mode pattern and command (DCA and DCB code) the RGB and control signal outputs are shut off.

**Step 2:** Place the DS90UR906Q-Q1 deserializer in BIST mode by setting the BISTEN = H. The deserializer is now in the BIST mode and checks the incoming serial payloads for errors. If an error in the payload (1 to 24) is detected, the PASS pin will switch low for one half of the clock period. During the BIST test, the PASS output can be monitored and counted to determine the payload error rate.

**Step 3:** To Stop the BIST mode, the deserializer BISTEN pin is set Low. The deserializer stops checking the data and the final test result is held on the PASS pin. If the test ran error free, the PASS output will be High. If there was one or more errors detected, the PASS output will be Low. The PASS output state is held until a new BIST is run, the device is RESET, or Powered Down. The BIST duration is user controlled by the duration of the BISTEN signal.

**Step 4:** To return the link to normal operation, the serializer BISTEN input is set Low. The Link returns to normal operation.

Figure 33 shows the waveform diagram of a typical BIST test for two cases. Case 1 is error free, and Case 2 shows one with multiple errors. In most cases it is difficult to generate errors due to the robustness of the link (differential data transmission etc.), thus they may be introduced by greatly extending the cable length, faulting the interconnect, reducing signal condition enhancements (De-Emphasis, VODSEL, or Rx Equalization).



Figure 32. BIST Mode Flow Diagram

#### 8.3.5.2 BER Calculations

It is possible to calculate the approximate Bit Error Rate (BER). The following is required:

- Pixel Clock Frequency (MHz)
- BIST Duration (seconds)
- BIST test Result (PASS)

The BER is less than or equal to one over the product of 24 times the PCLK rate times the test duration. If we assume a 65-MHz PCLK, a 10 minute (600 seconds) test, and a PASS, the BERT is  $\leq$  1.07 x 10E-12.

The BIST mode runs a check on the data payload bits. The LOCK pin also provides a link status. It the recovery of the C0 and C1 bits does not reconstruct the expected clock signal, the LOCK pin will switch Low. The combination of the LOCK and At-Speed BIST PASS pin provides a powerful tool for system evaluation and performance monitoring.





Figure 33. BIST Waveforms



#### 8.3.6 Optional Serial Bus Control

The serializer and deserializer may also be configured by the use of a serial control bus that is  $I^2C$  protocol compatible. By default, the  $I^2C$  reg\_0x00'h is set to 00'h and all configuration is set by control/strap pins. A write of 01'h to reg\_0x00'h will enable or allow configuration by registers; this will override the control/strap pins. Multiple devices may share the serial control bus since multiple addresses are supported (see Figure 34).

The serial bus is comprised of three pins. The SCL is a serial bus clock Input. The SDA is the serial bus data input/output signal. Both SCL and SDA signals require an external pullup resistor to  $V_{DDIO}$ . For most applications a 4.7-k pullup resistor to  $V_{DDIO}$  may be used. The resistor value may be adjusted for capacitive loading and data rate requirements. The signals are either pulled High, or driven Low.



Figure 34. Serial Control Bus Connection

The third pin is the ID[X] pin. This pin sets one of four possible device addresses. Two different connections are possible. The pin may be pulled to  $V_{DD}$  (1.8V, NOT  $V_{DDIO}$ ) with a 10 k $\Omega$  resistor; or a 10-k $\Omega$  pullup resistor (to  $V_{DD}$ 1.8V, NOT  $V_{DDIO}$ ) and a pulldown resistor of the recommended value to set other three possible addresses may be used. See Table 10 for the serializer and Table 11 for the deserializer. Do not tie ID[x] directly to VSS.

The Serial Bus protocol is controlled by START, START-Repeated, and STOP phases. A START occurs when SCL transitions Low while SDA is High. A STOP occurs when SDA transition High while SCL is also HIGH (see Figure 35).



Figure 35. START and STOP Conditions

To communicate with a remote device, the host controller (master) sends the slave address and listens for a response from the slave. This response is referred to as an acknowledge bit (ACK). If a slave on the bus is addressed correctly, it Acknowledges (ACKs) the master by driving the SDA bus low. If the address doesn't match a device's slave address, it Not-acknowledges (NACKs) the master by letting SDA be pulled High. ACKs also occur on the bus when data is being transmitted. When the master is writing data, the slave ACKs after every data byte is successfully received. When the master is reading data, the master ACKs after every data byte is received to let the slave know it wants to receive another data byte. When the master wants to stop reading, it NACKs after the last data byte and creates a stop condition on the bus. All communication on the bus begins with either a Start condition or a Repeated Start condition. All communication on the bus ends with a Stop condition. A READ is shown in Figure 36 and a WRITE is shown in Figure 37.

## NOTE

During initial power-up, a delay of 10 ms will be required before the I<sup>2</sup>C will respond.



If the Serial Bus is not required, the three pins may be left open (NC).

Table 10. ID[x] Resistor Value – DS90UR905Q-Q1 Serializer

| RESISTOR<br>RID <sup>(1)</sup> kΩ (5% TOL) | ADDRESS<br>7'b      | ADDRESS<br>8'b<br>0 APPENDED<br>(WRITE) |
|--------------------------------------------|---------------------|-----------------------------------------|
| 0.47                                       | 7b' 110 1001 (h'69) | 8b' 1101 0010 (h'D2)                    |
| 2.7                                        | 7b' 110 1010 (h'6A) | 8b' 1101 0100 (h'D4)                    |
| 8.2                                        | 7b' 110 1011 (h'6B) | 8b' 1101 0110 (h'D6)                    |
| Open                                       | 7b' 110 1110 (h'6E) | 8b' 1101 1100 (h'DC)                    |

<sup>(1)</sup> RID  $\neq$  0  $\Omega$ , do not connect directly to VSS (GND), this is not a valid address.

Table 11. ID[x] Resistor Value – DS90UR906Q-Q1 Deserializer

| RESISTOR<br>RID <sup>(1)</sup> kΩ (5% TOL) | ADDRESS<br>7'b      | ADDRESS<br>8'b<br>0 APPENDED<br>(WRITE) |
|--------------------------------------------|---------------------|-----------------------------------------|
| 0.47                                       | 7b' 111 0001 (h'71) | 8b' 1110 0010 (h'E2)                    |
| 2.7                                        | 7b' 111 0010 (h'72) | 8b' 1110 0100 (h'E4)                    |
| 8.2                                        | 7b' 111 0011 (h'73) | 8b' 1110 0110 (h'E6)                    |
| Open                                       | 7b' 111 0110 (h'76) | 8b' 1110 1100 (h'EC)                    |

(1) RID  $\neq$  0  $\Omega$ , do not connect directly to VSS (GND), this is not a valid address.



Figure 36. Serial Control Bus — READ



Figure 37. Serial Control Bus — WRITE

#### 8.4 Device Functional Modes

### 8.4.1 Serializer and Deserializer Operating Modes and Backward Compatibility (CONFIG[1:0])

The DS90UR90xQ-Q1 chipset is also backward-compatible with previous generations of FPD-Link II. Configuration modes are provided for backwards compatibility with the DS90C241 / DS90C124 FPD-Link II Generation 1, and also the DS90UR241 / DS90UR124 FPD-Link II Generation 2 chipset by setting the respective mode with the CONFIG[1:0] pins on the serializer or deserializer as shown in Table 12 and Table 13. The selection also determine whether the Video Control Signal filter feature is enabled or disabled in Normal mode. This feature may be controlled by pin or by Register.

Table 12. DS90UR905Q-Q1 Serializer Modes

| CONFIG1 | CONFIG0 | MODE                                        | DESERIALIZER DEVICE |
|---------|---------|---------------------------------------------|---------------------|
| L       | L       | Normal Mode, Control Signal Filter disabled | DS90UR906Q-Q1       |
| L       | Н       | Normal Mode, Control Signal Filter enabled  | DS90UR906Q-Q1       |
| Н       | L       | Backwards-Compatible GEN2                   | DS90UR124, DS99R124 |
| Н       | Н       | Backwards-Compatible GEN1                   | DS90C124            |



# Table 13. DS90UR906Q Deserializer Modes

| CONFIG1 | CONFIG0 | MODE                                        | SERIALIZER DEVICE |
|---------|---------|---------------------------------------------|-------------------|
| L       | L       | Normal Mode, Control Signal Filter disabled | DS90UR905Q-Q1     |
| L       | Н       | Normal Mode, Control Signal Filter enabled  | DS90UR905Q-Q1     |
| Н       | L       | Backwards-Compatible GEN2                   | DS90UR241         |
| Н       | Н       | Backwards-Compatible GEN1                   | DS90C241          |

# 8.5 Register Maps

# Table 14. SERIALIZER — Serial Bus Control Registers

| ADD<br>(DEC) | ADD<br>(HEX)               | REGISTER<br>NAME | BIT(S) | R/W | DEFAULT<br>(BIN) | FUNCTION                                                                                                                     | DESCRIPTION                                                                                                                                                   |
|--------------|----------------------------|------------------|--------|-----|------------------|------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
|              |                            |                  | 7      | R/W | 0                | Reserved                                                                                                                     | Reserved                                                                                                                                                      |
|              |                            |                  | 6      | R/W | 0                | Reserved                                                                                                                     | Reserved                                                                                                                                                      |
|              |                            |                  | 5      | R/W | 0                | VODSEL                                                                                                                       | 0: Low<br>1: High                                                                                                                                             |
|              |                            |                  | 4      | R/W | 0                | RFB                                                                                                                          | Data latched on Falling edge of PCLK     Data latched on Rising edge of PCLK                                                                                  |
| 0            | O Serializer<br>Config 1   | 3:2              | R/W    | 00  | CONFIG           | 00: Control Signal Filter Disabled<br>01: Control Signal Filter Enabled<br>10: DS90UR124, DS99R124 Mode<br>11: DS90C124 Mode |                                                                                                                                                               |
|              |                            |                  | 1      | R/W | 0                | SLEEP                                                                                                                        | Note – not the same function as PowerDown (PDB) 0: normal mode 1: Sleep Mode – Register settings retained.                                                    |
|              |                            |                  | 0      | R/W | 0                | REG                                                                                                                          | Configurations set from control pins     Configuration set from registers (except I2C_ID)                                                                     |
|              |                            |                  | 7      | R/W | 0                | REG ID                                                                                                                       | O: Address from ID[x] Pin     1: Address from Register                                                                                                        |
| 1            | 1                          | Device ID        | 6:0    | R/W | 1101000          | ID[X]                                                                                                                        | Serial Bus Device ID, Four IDs are: 7b '1101 001 (h'69) 7b '1101 010 (h'6A) 7b '1101 011 (h'6B) 7b '1101 110 (h'6E) All other addresses are <i>Reserved</i> . |
| 2            | 2 2 De-Emphasis<br>Control |                  | 7:5    | R/W | 000              | De-E Setting                                                                                                                 | 000: set by external Resistor<br>001: -1 dB<br>010: -2 dB<br>011: -3.3 dB<br>100: -5 dB<br>101: -6.7 dB<br>110: -9 dB<br>111: -12 dB                          |
|              |                            |                  | 4      | R/W | 0                | De-E EN                                                                                                                      | 0: De-Emphasis Enabled<br>1: De-Emphasis Disabled                                                                                                             |
|              |                            |                  | 3:0    | R/W | 000              | Reserved                                                                                                                     | Reserved                                                                                                                                                      |

Copyright © 2009–2019, Texas Instruments Incorporated



# Table 15. DESERIALIZER — Serial Bus Control Registers

| ADD<br>(DEC) | ADD<br>(HEX) | REGISTER<br>NAME           | BIT(S) | R/W | DEFAULT<br>(BIN) | FUNCTION                                                                                                                                                   | DESCRIPTION                                                                                                                                                             |
|--------------|--------------|----------------------------|--------|-----|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|              |              |                            | 7      | R/W | 0                | LFMODE                                                                                                                                                     | 0: 20 to 65 MHz Operation<br>1: 5 to 20 MHz Operation                                                                                                                   |
|              |              |                            | 6      | R/W | 0                | OS_PCLK                                                                                                                                                    | 0: Normal PCLK Output Slew 1: Increased PCLK Slew                                                                                                                       |
|              |              |                            | 5      | R/W | 0                | OS_DATA                                                                                                                                                    | 0: Normal DATA OUTPUT Slew<br>1: Increased Data Slew                                                                                                                    |
|              |              | Deserializer               | 4      | R/W | 0                | RFB                                                                                                                                                        | Data strobed on Falling edge of PCLK     Data strobed on Rising edge of PCLK                                                                                            |
| 0            | 0            | Config 1                   | 3:2    | R/W | 00               | CONFIG                                                                                                                                                     | 00: Normal Mode, Control Signal Filter Disabled 01: Normal Mode, Control Signal Filter Enabled 10: Backwards-Compatible (DS90UR241) 11: Backwards-Compatible (DS90C241) |
|              |              |                            | 1      | R/W | 0                | SLEEP                                                                                                                                                      | Note – not the same function as PowerDown (PDB) 0: normal mode 1: Sleep Mode – Register settings retained.                                                              |
|              |              |                            | 0      | R/W | 0                | REG Control                                                                                                                                                | Configurations set from control pins / STRAP pins     Configurations set from registers (except I2C_ID)                                                                 |
|              |              |                            | 7      | R/W | 0                |                                                                                                                                                            | O: Address from ID[X] Pin     1: Address from Register                                                                                                                  |
| 1            | 1 1 Slave    | Slave ID                   | 6:0    | R/W | 1110000          | ID[X]                                                                                                                                                      | Serial Bus Device ID, Four IDs are: 7b '1110 001 (h'71) 7b '1110 010 (h'72) 7b '1110 011 (h'73) 7b '1110 110 (h'76) All other addresses are <i>Reserved</i> .           |
|              | 2 2          | Deserializer<br>Features 1 | 7      | R/W | 0                | OP_LOW<br>Release/Set                                                                                                                                      | 0: set outputs state LOW (except LOCK) 1: release output LOW state, outputs toggling normally Note: This register only works during LOCK = 1.                           |
|              |              |                            | 6      | R/W | 0                | OSS_SEL                                                                                                                                                    | Output Sleep State Select 0: PCLK/RGB[7:0]/HS/VS/DE = L, LOCK = Normal, PASS = H 1: PCLK/RGB[7:0]/HS/VS/DE = Tri-State, LOCK = Normal, PASS = H                         |
| 2            |              |                            | 5:4    | R/W | 00               | MAP_SEL                                                                                                                                                    | Special for Backwards-Compatible Mode<br>00: bit 4, 5 on LSB<br>01: LSB zero if all data is zero; one if any data is one<br>10: LSB zero<br>11: LSB zero                |
|              |              |                            | 3      | R/W | 0                | OP_LOW strap bypass                                                                                                                                        | O: strap will determine whether OP_LOW feature is ON or OFF 1: Turns OFF OP_LOW feature                                                                                 |
|              |              | 2:0                        | R/W    | 00  | OSC_SEL          | 000: OFF<br>001: 50 MHz ±40%<br>010: 25 MHz ±40%<br>011: 16.7 MHz ±40%<br>100: 12.5 MHz ±40%<br>101: 10 MHz ±40%<br>110: 8.3 MHz ±40%<br>111: 6.3 MHz ±40% |                                                                                                                                                                         |



# Table 15. DESERIALIZER — Serial Bus Control Registers (continued)

| ADD<br>(DEC) | ADD<br>(HEX) | REGISTER<br>NAME           | BIT(S) | R/W | DEFAULT<br>(BIN) | FUNCTION           | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|--------------|--------------|----------------------------|--------|-----|------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|              |              |                            | 7:5    | R/W | 000              | EQ Gain            | 000: ≈1.625 dB<br>001: ≈3.25 dB<br>010: ≈4.87 dB<br>011: ≈6.5 dB<br>100: ≈8.125 dB<br>101: ≈9.75 dB<br>110: ≈11.375 dB<br>111: ≈13 dB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|              |              |                            | 4      | R/W | 0                | EQ Enable          | 0: EQ = disabled<br>1: EQ = enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 3            | 3            | Deserializer<br>Features 2 | 3:0    | R/W | 0000             | SSC                | IF LF_MODE = 0, then: 000: SSCG OFF 0001: fdev = ±0.5%, fmod = PCLK/2168 0010: fdev = ±1.0%, fmod = PCLK/2168 0011: fdev = ±1.5%, fmod = PCLK/2168 0100: fdev = ±2.0%, fmod = PCLK/2168 0101: fdev = ±0.5%, fmod = PCLK/1300 0110: fdev = ±1.0%, fmod = PCLK/1300 0111: fdev = ±1.5%, fmod = PCLK/1300 1000: fdev = ±1.0%, fmod = PCLK/1300 1000: fdev = ±1.0%, fmod = PCLK/1300 1001: fdev = ±0.5%, fmod = PCLK/868 1010: fdev = ±1.5%, fmod = PCLK/868 1010: fdev = ±1.5%, fmod = PCLK/868 1101: fdev = ±1.5%, fmod = PCLK/868 1101: fdev = ±0.5%, fmod = PCLK/868 1101: fdev = ±0.5%, fmod = PCLK/650 1111: fdev = ±1.5%, fmod = PCLK/650 1111: fdev = ±1.5%, fmod = PCLK/650 1111: fdev = ±1.5%, fmod = PCLK/620 0010: fdev = ±1.0%, fmod = PCLK/620 0010: fdev = ±1.0%, fmod = PCLK/620 0010: fdev = ±1.0%, fmod = PCLK/620 0101: fdev = ±0.5%, fmod = PCLK/620 0101: fdev = ±0.5%, fmod = PCLK/370 0111: fdev = ±1.5%, fmod = PCLK/370 0111: fdev = ±1.5%, fmod = PCLK/370 1001: fdev = ±1.0%, fmod = PCLK/370 1010: fdev = ±1.0%, fmod = PCLK/258 1010: fdev = ±1.5%, fmod = PCLK/258 1011: fdev = ±1.5%, fmod = PCLK/258 1011: fdev = ±1.5%, fmod = PCLK/258 1101: fdev = ±0.5%, fmod = PCLK/258 1101: fdev = ±0.5%, fmod = PCLK/258 1101: fdev = ±0.5%, fmod = PCLK/258 1101: fdev = ±1.5%, fmod = PCLK/258 1101: fdev = ±1.5%, fmod = PCLK/192 1111: fdev = ±1.5%, fmod = PCLK/192 |
| 4            | 4            | CMLOUT Config              | 7      | R/W | 0                | Repeater<br>Enable | 0: Output CMLOUTP/N = disabled 1: Output CMLOUTP/N = enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|              |              |                            | 6:0    | R/W | 0000000          | Reserved           | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |



# 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 9.1 Application Information

## 9.1.1 Display Application

The DS90UR90xQ-Q1 chipset is intended for interface between a host (graphics processor) and a display. It supports an 24-bit color depth (RGB888) and up to 1024 × 768 display formats. In a RGB888 application, 24 color bits (R[7:0], G[7:0], Pixel Clock (PCLK) and three control bits (VS, HS and DE) are supported across the serial link with PCLK rates from 5 to 65 MHz. The chipset may also be used in 18-bit color applications. In this application three to six general-purpose signals may also be sent from host to display.

The deserializer is expected to be located close to its target device. The interconnect between the deserializer and the target device is typically in the 1 to 3 inch separation range. The input capacitance of the target device is expected to be in the 5 to 10 pF range. Care should be taken on the PCLK output trace as this signal is edge sensitive and strobes the data. It is also assumed that the fanout of the deserializer is one. If additional loads need to be driven, a logic buffer or mux device is recommended.

#### 9.1.2 Live Link Insertion

The serializer and deserializer devices support live pluggable applications. The automatic receiver lock to random data "plug & go" hot insertion capability allows the DS90UR906Q-Q1 to attain lock to the active data stream during a live insertion event.

#### 9.1.3 Alternate Color / Data Mapping

Color Mapped data Pin names are provided to specify a recommended mapping for 24-bit Color Applications. Seven [7] is assumed to be the MSB, and Zero [0] is assumed to be the LSB. While this is recommended it is not required. When connecting to earlier generations of FPD-Link II serializer and deserializer devices, a color mapping review is recommended to ensure the correct connectivity is obtained. Table 16 provides examples for interfacing to 18-bit applications with or without the video control signals embedded. The DS90UR906Q-Q1 deserializer also provides additional flexibility with the MAP SEL feature as well.

Table 16. Alternate Color / Data Mapping

| 18-BIT RGB | 18-BIT RGB | 24-BIT RGB | 905 PIN NAME | 906 PIN NAME | 24-BIT RGB | 18-BIT RGB | 18-BIT RGB |
|------------|------------|------------|--------------|--------------|------------|------------|------------|
| LSB R0     | GP0        | RO         | RO           | R0           | R0         | GP0        | LSB R0     |
| R1         | GP1        | R1         | R1           | R1           | R1         | GP1        | R1         |
| R2         | R0         | R2         | R2           | R2           | R2         | R0         | R2         |
| R3         | R1         | R3         | R3           | R3           | R3         | R1         | R3         |
| R4         | R2         | R4         | R4           | R4           | R4         | R2         | R4         |
| MSB R5     | R3         | R5         | R5           | R5           | R5         | R3         | MSB R5     |
| LSB G0     | R4         | R6         | R6           | R6           | R6         | R4         | LSB G0     |
| G1         | R5         | R7         | R7           | R7           | R7         | R5         | G1         |
| G2         | GP2        | G0         | G0           | G0           | G0         | GP2        | G2         |
| G3         | GP3        | G1         | G1           | G1           | G1         | GP3        | G3         |
| G4         | GO         | G2         | G2           | G2           | G2         | G0         | G4         |
| MSB G5     | G1         | G3         | G3           | G3           | G3         | G1         | MSB G5     |
| LSB B0     | G2         | G4         | G4           | G4           | G4         | G2         | LSB0       |
| B1         | G3         | G5         | G5           | G5           | G5         | G3         | B1         |
| B2         | G4         | G6         | G6           | G6           | G6         | G4         | B2         |

Product Folder Links: DS90UR905Q-Q1 DS90UR906Q-Q1

2 Submit Documentation Feedback

Copyright © 2009–2019, Texas Instruments Incorporated



# **Application Information (continued)**

Table 16. Alternate Color / Data Mapping (continued)

| ,                         |                           |                           |              |              |                           |                           |                           |  |  |
|---------------------------|---------------------------|---------------------------|--------------|--------------|---------------------------|---------------------------|---------------------------|--|--|
| 18-BIT RGB                | 18-BIT RGB                | 24-BIT RGB                | 905 PIN NAME | 906 PIN NAME | 24-BIT RGB                | 18-BIT RGB                | 18-BIT RGB                |  |  |
| B3                        | G5                        | G7                        | G7           | G7           | G7                        | G5                        | В3                        |  |  |
| B4                        | GP4                       | В0                        | В0           | В0           | В0                        | GP4                       | B4                        |  |  |
| MSB B5                    | GP5                       | B1                        | B1           | B1           | B1                        | GP5                       | MSB B5                    |  |  |
| HS                        | B0                        | B2                        | B2           | B2           | B2                        | В0                        | HS                        |  |  |
| VS                        | B1                        | В3                        | В3           | В3           | В3                        | B1                        | VS                        |  |  |
| DE                        | B2                        | B4                        | B4           | B4           | B4                        | B2                        | DE                        |  |  |
| GP0                       | В3                        | B5                        | B5           | B5           | B5                        | В3                        | GP0                       |  |  |
| GP1                       | B4                        | B6                        | B6           | B6           | B6                        | B4                        | GP1                       |  |  |
| GP2                       | B5                        | B7                        | B7           | B7           | B7                        | B5                        | GP2                       |  |  |
| GND                       | HS                        | HS                        | HS           | HS           | HS                        | HS                        | GND                       |  |  |
| GND                       | VS                        | VS                        | VS           | VS           | VS                        | VS                        | GND                       |  |  |
| GND                       | DE                        | DE                        | DE           | DE           | DE                        | DE                        | GND                       |  |  |
| Scenario 3 <sup>(1)</sup> | Scenario 2 <sup>(2)</sup> | Scenario 1 <sup>(3)</sup> | 905 Pin Name | 906 Pin Name | Scenario 1 <sup>(3)</sup> | Scenario 2 <sup>(2)</sup> | Scenario 3 <sup>(1)</sup> |  |  |

- (1) Scenario 3 supports an 18-bit RGB color mapping, 3 un-embedded video control signals, and up to three general-purpose signals.
- (2) Scenario 2 supports an 18-bit RGB color mapping, 3 embedded video control signals, and up to six general-purpose signals.

# 9.2 Typical Applications

# 9.2.1 DS90UR905Q-Q1 Typical Connection

Figure 38 shows a typical application of the DS90UR905Q-Q1 serializer in Pin control mode for a 65 MHz 24-bit Color Display Application. The LVDS outputs require 100-nF AC-coupling capacitors to the line. The line driver includes internal termination. Bypass capacitors are placed near the power supply pins. At a minimum, four 0.1 μF capacitors and a 4.7-μF capacitor should be used for local device bypassing. System GPO (General-Purpose Output) signals control the PDB and BISTEN pins. In this application the RFB pin is tied Low to latch data on the falling edge of the PCLK. The application assumes the companion deserializer (DS90UR906Q-Q1) therefore the configuration pins are also both tied Low. In this example the cable is long, therefore the VODSEL pin is tied High and a De-Emphasis value is selected by the resistor R1. The interface to the host is with 1.8-V LVCMOS levels, thus the VDDIO pin is connected also to the 1.8-V rail. The Optional Serial Bus Control is not used in this example, thus the SCL, SDA and ID[x] pins are left open. A delay cap is placed on the PDB signal to delay the enabling of the device until power is stable.

<sup>(3)</sup> Scenario 1 supports the 24-bit RGB color mapping, along with the 3 embedded video control signals. This is the native mode for the chipset.



# **Typical Applications (continued)**



Figure 38. DS90UR905Q-Q1 Typical Connection Diagram - Pin Control

# 9.2.1.1 Design Requirements

For this example, use the parameters listed in Table 17.

**Table 17. Design Parameters** 

| DESIGN PARAMETERS               | EXAMPLE VALUE  |
|---------------------------------|----------------|
| VDDIO                           | 1.8 V to 3.3 V |
| VDDL, VDDP, VDDHS, VDDTX        | 1.8 V          |
| AC-Coupling Capacitor for DOUT± | 100 nF         |



## 9.2.1.2 Detailed Design Procedure

The DOUT± outputs require 100-nF AC-coupling capacitors to the line. The power supply filter capacitors are placed near the power supply pins. A smaller capacitance capacitor should be located closer to the power supply pins.

The VODSEL pin is tied to VDDIO for the long cable application. The De-Emph pin may connect a resistor to ground. Refer to Table 2. The PDB and BISTEN pins are assumed controlling by a microprocessor. The PDB has to be LOW state until all power supply voltages reach the final voltage. The RFB pin is tied Low to latch data on the falling edge of the PCLK, High for the rising clock edge. The CNFIG[1:0] pins are set depending on operating modes and backward compatibility. The SCL, SDA and ID[x] pins are left open when these Serial Bus Control pins are unused. The RES[2:0] pins and DAP should be tied to ground.

## 9.2.1.3 Application Curves



#### 9.2.2 DS90UR906Q-Q1 Typical Connection

Figure 41 shows a typical application of the DS90UR906Q-Q1 deserializer in Pin/STRAP control mode for a 65-MHz 24-bit Color Display Application. The LVDS inputs utilize 100-nF coupling capacitors to the line and the receiver provides internal termination. Bypass capacitors are placed near the power supply pins. At a minimum, seven 0.1- $\mu$ F capacitors and two 4.7- $\mu$ F capacitors should be used for local device bypassing. System GPO (General-Purpose Output) signals control the PDB and the BISTEN pins. In this application the RRFB pin is tied Low to strobe the data on the falling edge of the PCLK.

Since the device in the Pin/STRAP mode, four  $10\text{-k}\Omega$  pullup resistors are used on the parallel output bus to select the desired device features. CONFIG[1:0] is set to 01'b for Normal Mode and Control Signal Filter ON, this is accomplished with the STRAP pullup on B7. The receiver input equalizer is also enabled and set to provide 7.5 dB of gain, this is accomplished with EQ[3:0] set to 1001'b with STRAP pullups on G4 and G7. To reduce parallel bus EMI, the SSCG feature is enabled and set to 30 kHz and  $\pm 1\%$  with SSC[3:0] set to 0010'b and a STRAP pullup on R4. The desired features are set with the use of the four pullup resistors.

The interface to the target display is with 3.3V LVCMOS levels, thus the VDDIO pin is connected to the 3.3 V rail. The optional Serial Bus Control is not used in this example, thus the SCL, SDA and ID[x] pins are left open. A delay cap is placed on the PDB signal to delay the enabling of the device until power is stable.





Figure 41. DS90UR906Q-Q1 Typical Connection Diagram — Pin Control



## 9.2.2.1 Design Requirements

For this example, use the parameters listed in Table 18.

**Table 18. Design Parameters** 

| DESIGN PARAMETERS                        | EXAMPLE VALUE  |
|------------------------------------------|----------------|
| VDDIO                                    | 1.8 V to 3.3 V |
| VDDL, VDDSC, VDDPR, VDDR, VDDIR, VDDCMLO | 1.8 V          |
| AC-Coupling Capacitor for DOUT±          | 100 nF         |

## 9.2.2.2 Detailed Design Procedure

The RIN± input require 100-nF AC-coupling capacitors to the line. The power supply filter capacitors are placed near the power supply pins. A smaller capacitance capacitor should be located closer to the power supply pins.

The device has twenty-two Control and Configuration pins which are called STARTP pins. These pins include an internal pulldown. For a HIGH state, use a  $10\text{-}K\Omega$  resistor pulled up to VDDIO.

The PDB and BISTEN pins are assumed controlling by a microprocessor. The PDB has to be LOW state until all power supply voltages reach the final voltage. The SCL, SDA and ID[x] pins are left open when these Serial Bus Control pins are unused.

The RES pins and DAP should be tied to ground.

#### 9.2.2.3 Application Curves





# 10 Power Supply Recommendations

## 10.1 Power Up Requirements and PDB Pin

The VDD ( $V_{DDn}$  and  $V_{DDlO}$ ) supply ramp should be faster than 1.5 ms with a monotonic rise. If slower then 1.5 ms then a capacitor on the PDB pin is needed to ensure PDB arrives after all the VDD have settled to the recommended operating voltage. When PDB pin is pulled to  $V_{DDIO}$ , it is recommended to use a 10-k $\Omega$  pullup and a > 10 µF capacitor to GND to delay the PDB input signal.

# 11 Layout

## 11.1 Layout Guidelines

Circuit board layout and stack-up for the LVDS serializer and deserializer devices should be designed to provide low-noise power feed to the device. Good layout practice will also separate high frequency or high-level inputs and outputs to minimize unwanted stray noise pickup, feedback and interference. Power system performance may be greatly improved by using thin dielectrics (2 to 4 mils) for power / ground sandwiches. This arrangement provides plane capacitance for the PCB power system with low-inductance parasitics, which has proven especially effective at high frequencies, and makes the value and placement of external bypass capacitors less critical. External bypass capacitors should include both RF ceramic and tantalum electrolytic types. RF capacitors may use values in the range of 0.01 μF to 0.1 μF. Tantalum capacitors may be in the 2.2 μF to 10 μF range. Voltage rating of the tantalum capacitors should be at least 5x the power supply voltage being used.

Surface mount capacitors are recommended due to their smaller parasitics. When using multiple capacitors per supply pin, locate the smaller value closer to the pin. A large bulk capacitor is recommend at the point of power entry. This is typically in the 50 µF to 100 µF range and will smooth low frequency switching noise. It is recommended to connect power and ground pins directly to the power and ground planes with bypass capacitors connected to the plane with via on both ends of the capacitor. Connecting power or ground pins to an external bypass capacitor will increase the inductance of the path.

A small body size X7R chip capacitor, such as 0603, is recommended for external bypass. Its small body size reduces the parasitic inductance of the capacitor. The user must pay attention to the resonance frequency of these external bypass capacitors, usually in the range of 20-30 MHz. To provide effective bypassing, multiple capacitors are often used to achieve low impedance between the supply rails over the frequency of interest. At high frequency, it is also a common practice to use two vias from power and ground pins to the planes, reducing the impedance at high frequency.

Some devices provide separate power and ground pins for different portions of the circuit. This is done to isolate switching noise effects between different sections of the circuit. Separate planes on the PCB are typically not required. Pin Description tables typically provide guidance on which circuit blocks are connected to which power pin pairs. In some cases, an external filter many be used to provide clean power to sensitive circuits such as PLLs.

Use at least a four layer board with a power and ground plane. Locate LVCMOS signals away from the LVDS lines to prevent coupling from the LVCMOS lines to the LVDS lines. Closely-coupled differential lines of 100 Ohms are typically recommended for LVDS interconnect. The closely coupled lines help to ensure that coupled noise will appear as common-mode and thus is rejected by the receivers. The tightly coupled lines will also radiate less.

Information on the WQFN style package is provided in Leadless Leadframe Package (LLP) Application Report (SNOA401).

#### 11.1.1 Transmission Media

The serializer and description through a PCB trace, or through twisted pair cable. The serializer and deserializer provide internal terminations providing a clean signaling environment. The interconnect for LVDS should present a differential impedance of 100 Ohms. Use cables and connectors that have matched differential impedance to minimize impedance discontinuities. Shielded or un-shielded cables may be used depending upon the noise environment and application requirements.



## **Layout Guidelines (continued)**

#### 11.1.2 LVDS Interconnect Guidelines

See AN-1108 Channel-Link PCB and Interconnect Design-In Guidelines (SNLA008) and AN-905 Transmission Line RAPIDESIGNER Operation and Applications Guide (SNLA035) for full details.

- Use  $100-\Omega$  coupled differential pairs
- Use the S, 2S, 3S rule in spacings
  - S = space between the pair
  - 2S = space between pairs
  - 3S = space to LVCMOS signal
- Minimize the number of Vias
- Use differential connectors when operating above 500-Mbps line speed
- · Maintain balance of the traces
- Minimize skew within the pair
- · Terminate as close to the TX outputs and RX inputs as possible

Additional general guidance can be found in the LVDS Owner's Manual - available in PDF format from the TI web site at: www.ti.com/lvds

## 11.2 Layout Example

Figure 44 and Figure 45 show the PCB layout example derived from the layout design of the DS90UR905Q-Q1 and DS90UR906Q-Q1 Evaluation Boards. The graphic and layout description are used to determine both proper routing and proper solder techniques for designing the board.



Figure 44. DS90UR905Q-Q1 Serializer Example Layout



# **Layout Example (continued)**



Figure 45. DS90UR906Q-Q1 Deserializer Example Layout



# 12 Device and Documentation Support

# 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation, see the following:

- AN-1108 Leadless Leadframe Package (LLP) Application Report (SNOA401)
- Channel-Link PCB and Interconnect Design-In Guidelines (SNLA008)
- AN-905 Transmission Line RAPIDESIGNER Operation and Applications Guide (SNLA035)

#### 12.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

#### Table 19. Related Links

| PARTS         | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS & SOFTWARE | SUPPORT & COMMUNITY |
|---------------|----------------|--------------|---------------------|------------------|---------------------|
| DS90UR905Q-Q1 | Click here     | Click here   | Click here          | Click here       | Click here          |
| DS90UR906Q-Q1 | Click here     | Click here   | Click here          | Click here       | Click here          |

# 12.3 Community Resource

TI E2E<sup>TM</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2009–2019, Texas Instruments Incorporated





10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device   | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|--------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
|                    | . ,    |              |                    |      |                | . ,          | (6)                           | ( )                 |              | , ,                  |         |
| DS90UR905QSQ/NOPB  | ACTIVE | WQFN         | RHS                | 48   | 1000           | RoHS & Green | SN                            | Level-3-260C-168 HR | -40 to 105   | UR905QSQ             | Samples |
| DS90UR905QSQE/NOPB | ACTIVE | WQFN         | RHS                | 48   | 250            | RoHS & Green | SN                            | Level-3-260C-168 HR | -40 to 105   | UR905QSQ             | Samples |
| DS90UR905QSQX/NOPB | ACTIVE | WQFN         | RHS                | 48   | 2500           | RoHS & Green | SN                            | Level-3-260C-168 HR | -40 to 105   | UR905QSQ             | Samples |
| DS90UR906QSQ/NOPB  | ACTIVE | WQFN         | NKB                | 60   | 1000           | RoHS & Green | SN                            | Level-3-260C-168 HR | -40 to 105   | UR906QSQ             | Samples |
| DS90UR906QSQE/NOPB | ACTIVE | WQFN         | NKB                | 60   | 250            | RoHS & Green | SN                            | Level-3-260C-168 HR | -40 to 105   | UR906QSQ             | Samples |
| DS90UR906QSQX/NOPB | ACTIVE | WQFN         | NKB                | 60   | 2000           | RoHS & Green | SN                            | Level-3-260C-168 HR | -40 to 105   | UR906QSQ             | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



# **PACKAGE OPTION ADDENDUM**

10-Dec-2020

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com 27-Sep-2024

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device             | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DS90UR905QSQ/NOPB  | WQFN            | RHS                | 48 | 1000 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.3        | 12.0       | 16.0      | Q1               |
| DS90UR905QSQE/NOPB | WQFN            | RHS                | 48 | 250  | 178.0                    | 16.4                     | 7.3        | 7.3        | 1.3        | 12.0       | 16.0      | Q1               |
| DS90UR905QSQX/NOPB | WQFN            | RHS                | 48 | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.3        | 12.0       | 16.0      | Q1               |
| DS90UR906QSQ/NOPB  | WQFN            | NKB                | 60 | 1000 | 330.0                    | 16.4                     | 9.3        | 9.3        | 1.3        | 12.0       | 16.0      | Q1               |
| DS90UR906QSQE/NOPB | WQFN            | NKB                | 60 | 250  | 178.0                    | 16.4                     | 9.3        | 9.3        | 1.3        | 12.0       | 16.0      | Q1               |
| DS90UR906QSQX/NOPB | WQFN            | NKB                | 60 | 2000 | 330.0                    | 16.4                     | 9.3        | 9.3        | 1.3        | 12.0       | 16.0      | Q1               |



www.ti.com 27-Sep-2024



# \*All dimensions are nominal

| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DS90UR905QSQ/NOPB  | WQFN         | RHS             | 48   | 1000 | 356.0       | 356.0      | 36.0        |
| DS90UR905QSQE/NOPB | WQFN         | RHS             | 48   | 250  | 208.0       | 191.0      | 35.0        |
| DS90UR905QSQX/NOPB | WQFN         | RHS             | 48   | 2500 | 356.0       | 356.0      | 36.0        |
| DS90UR906QSQ/NOPB  | WQFN         | NKB             | 60   | 1000 | 356.0       | 356.0      | 36.0        |
| DS90UR906QSQE/NOPB | WQFN         | NKB             | 60   | 250  | 208.0       | 191.0      | 35.0        |
| DS90UR906QSQX/NOPB | WQFN         | NKB             | 60   | 2000 | 356.0       | 356.0      | 36.0        |





### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.





NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.





NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.







### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.





NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.





NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated