







**ESD204** 

SLVSEE2A - FEBRUARY 2018 - REVISED APRIL 2018

# ESD204 4-Channel Low-Capacitance Surge and ESD Protection Diode

# Features

Texas

INSTRUMENTS

- IEC 61000-4-2 Level 4 ESD Protection
  - ±30-kV Contact Discharge
  - ±30-kV Air Gap Discharge
- IEC 61000-4-4 EFT Protection
  - 80 A (5/50 ns)
- IEC 61000-4-5 Surge Protection
  - 5.5 A (8/20 μs)
  - Low Surge Clamping Voltage 8.5 V at 5.5 A IPP
- IO Capacitance:
  - 0.55 pF (Typical)
- HDMI 2.0 Compliant
- DC Breakdown Voltage: 5.5 V (Minimum)
- Ultra Low Leakage Current: 10 nA (Maximum)
- Supports High Speed Interfaces up to 6 Gbps
- Industrial Temperature Range: -40°C to +125°C
- Easy Flow-Through Routing Package

#### Applications 2

- End Equipment
  - **IP Network Camera**
  - DVR and NVR
  - Ethernet Switches and Routers
  - Laptops and Desktops
  - Set-Top Boxes
  - TV and Monitors
  - Mobile and Tablets
- Interfaces
  - HDMI 2.0
  - HDMI 1.4
  - **USB 3.0**
  - **Display Port 1.3**
  - PCI Express 3.0
  - Ethernet 10/100/1000 Mbps

## **3** Description

The ESD204 is a bidirectional TVS ESD protection diode array for HDMI and USB surge protection up to 5.5 A (8/20 us). The ESD204 is rated to dissipate ESD strikes at the maximum level specified in the IEC 61000-4-2 international standard (Level 4).

The low clamping and high differential bandwidth provided by ESD204 enables the device to cleanly pass high speed signals while providing robust protection to downstream devices. This device has a low capacitance of 0.55-pF per channel making it suitable for protecting high-speed interfaces up to 6 Gbps such as HDMI 2.0, HDMI 1.4, USB 3.0 and Ethernet 1G. The low dynamic resistance and low clamping voltage ensure system level protection against transient events.

The ESD204 is offered in the industry standard USON-10 (DQA) package. The package features flow-through routing and 0.5-mm pin pitch easing implementation and reducing design time.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| ESD204      | USON (10) | 2.50 mm × 1.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## **Typical Application Schematic**





2

# **Table of Contents**

| 1<br>2 | Features |                                   |   |  |  |  |
|--------|----------|-----------------------------------|---|--|--|--|
| 3      | Des      | cription                          | 1 |  |  |  |
| 4      | Rev      | ision History                     | 2 |  |  |  |
| 5      | Pin      | Configuration and Functions       | 3 |  |  |  |
| 6      | Spe      | cifications                       | 4 |  |  |  |
|        | 6.1      | Absolute Maximum Ratings          | 4 |  |  |  |
|        | 6.2      | ESD Ratings -JEDEC Specifications | 4 |  |  |  |
|        | 6.3      | ESD Ratings - IEC Specifications  | 4 |  |  |  |
|        | 6.4      | Recommended Operating Conditions  | 4 |  |  |  |
|        | 6.5      | Thermal Information               | 4 |  |  |  |
|        | 6.6      | Electrical Characteristics        | 5 |  |  |  |
|        | 6.7      | Typical Characteristics           | 6 |  |  |  |
| 7      | Deta     | ailed Description                 | 8 |  |  |  |
|        | 7.1      | Overview                          | 8 |  |  |  |
|        | 7.2      | Functional Block Diagram          | 8 |  |  |  |
|        |          |                                   |   |  |  |  |

|    | 7.3  | Feature Description 8                              |
|----|------|----------------------------------------------------|
|    | 7.4  | Device Functional Modes 8                          |
| 8  | Арр  | lication and Implementation8                       |
|    | 8.1  | Application Information 8                          |
|    | 8.2  | Typical Application                                |
| 9  | Pow  | er Supply Recommendations 10                       |
| 10 | Lay  | out 10                                             |
|    | 10.1 | Layout Guidelines 10                               |
|    | 10.2 | Layout Examples 11                                 |
| 11 | Dev  | ice and Documentation Support 12                   |
|    | 11.1 | Receiving Notification of Documentation Updates 12 |
|    |      | Community Resources 12                             |
|    | 11.3 | Trademarks 12                                      |
|    | 11.4 | Electrostatic Discharge Caution 12                 |
|    | 11.5 | Glossary 12                                        |
| 12 |      | hanical, Packaging, and Orderable                  |
|    | Info | rmation 12                                         |

# 4 Revision History

| Changes from Original (February 2018) to Revision A |                                                     |     |  |
|-----------------------------------------------------|-----------------------------------------------------|-----|--|
| •                                                   | Changed from Advance Information to Production Data | . 1 |  |

www.ti.com



# 5 Pin Configuration and Functions



### **Pin Functions**

| PIN  |     | ТҮРЕ   | DECODIDENCI                                                                           |  |  |  |
|------|-----|--------|---------------------------------------------------------------------------------------|--|--|--|
| NAME | NO. | TIPE   | DESCRIPTION                                                                           |  |  |  |
| GND  | 3   | Ground |                                                                                       |  |  |  |
| GND  | 8   | Ground | Ground. Connect to ground                                                             |  |  |  |
| IO1  | 1   |        |                                                                                       |  |  |  |
| IO2  | 2   | I/O    | ESD protected channel. Connect to the line being protected.                           |  |  |  |
| IO3  | 4   |        |                                                                                       |  |  |  |
| IO4  | 5   |        |                                                                                       |  |  |  |
| NC   | 6   |        |                                                                                       |  |  |  |
| NC   | 7   |        | Not connected internally; Can be connected to line being protected for optional flow- |  |  |  |
| NC   | 9   | NC     | through routing. Can also be left floating or grounded                                |  |  |  |
| NC   | 10  |        |                                                                                       |  |  |  |

# 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                              |                                                                   | MIN | MAX | UNIT |
|------------------------------|-------------------------------------------------------------------|-----|-----|------|
| Electrical Fast<br>Transient | IEC 61000-4-4 Peak Current at 25°C                                |     | 80  | A    |
| Deals Dules                  | IEC 61000-4-5 Surge (t <sub>p</sub> 8/20 μs) Peak Power at 25°C   |     | 50  | W    |
| Peak Pulse                   | IEC 61000-4-5 Surge (t <sub>p</sub> 8/20 μs) Peak Current at 25°C |     | 5.5 | A    |
| T <sub>A</sub>               | Operating free-air temperature                                    | -40 | 125 | °C   |
| T <sub>stg</sub>             | Storage temperature                                               | -65 | 155 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings -JEDEC Specifications

|                    |                         |                                                                                          | VALUE | UNIT |
|--------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | ±2500 | M    |
|                    |                         | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±1000 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 ESD Ratings - IEC Specifications

|                    |                         |                                           | VALUE  | UNIT |
|--------------------|-------------------------|-------------------------------------------|--------|------|
|                    | Electrostatia discharge | IEC 61000-4-2 Contact Discharge, all pins | ±30000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | IEC 61000-4-2 Air Discharge, all pins     | ±30000 | v    |

### 6.4 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 |                                | MIN  | NOM MAX | UNIT |
|-----------------|--------------------------------|------|---------|------|
| V <sub>IN</sub> | Input voltage                  | -3.6 | 3.6     | V    |
| T <sub>A</sub>  | Operating Free Air Temperature | -40  | 125     | °C   |

### 6.5 Thermal Information

|                       |                                              | ESD204     |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DQA (USON) | UNIT |
|                       |                                              | 10 PINS    |      |
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance       | 262.1      | °C/W |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 184.6      | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 138.2      | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 41.8       | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 137.8      | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A        |      |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## 6.6 Electrical Characteristics

|                       | PARAMETER                                                     | TEST CONDITIONS                                                                                                                                                             | MIN  | TYP  | MAX  | UNIT |
|-----------------------|---------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| V <sub>RWM</sub>      | Reverse stand-off voltage                                     | I <sub>IO</sub> < 10 nA, across operating temperature range                                                                                                                 | -3.6 |      | 3.6  | V    |
| V <sub>BRF</sub>      | Positive Breakdown Voltage, Each IO Pin to GND $^{(1)}$       | I <sub>IO</sub> = 1 mA                                                                                                                                                      | 5    |      | 7.9  | V    |
| V <sub>BRR</sub>      | Negative Breakdown Voltage, Each IO Pin to GND <sup>(1)</sup> | I <sub>IO</sub> = -1 mA,                                                                                                                                                    | -7.9 |      | -5   | V    |
| V <sub>HOLD</sub>     | Positive Holding Voltage, Each IO pin to GND $^{(2)}$         | I <sub>IO</sub> = 1 mA                                                                                                                                                      |      | 6.2  |      | V    |
| V <sub>HOLD-NEG</sub> | Negative Holding Voltage, Each IO pin to GND <sup>(2)</sup>   | I <sub>IO</sub> = -1 mA                                                                                                                                                     |      | -6.2 |      | V    |
|                       | Clamping voltage                                              | Surge I <sub>PP</sub> = 5.5 A, Each IO pin to GND, GND to Each IO pin, tp=8/20 $\mu s$                                                                                      |      | 8.5  |      | V    |
| V <sub>CLAMP</sub>    |                                                               | TLP $I_{PP} = 5 \text{ A}$ , Each IO pin to GND,<br>GND to Each IO pin, $t_p=10/100 \text{ ns}$                                                                             |      | 8.2  |      | V    |
|                       |                                                               | TLP $I_{PP}$ = 16 A, Each IO pin to GND,<br>GND to Each IO pin, $t_p$ =10/100 ns                                                                                            |      | 11.5 |      | V    |
| D                     | Dynamic resistance                                            | Each IO Pin to GND, TLP t <sub>p</sub> =10/100 ns                                                                                                                           |      | 0.3  |      | 0    |
| R <sub>DYN</sub>      |                                                               | GND to Each IO Pin, TLP t <sub>p</sub> =10/100 ns                                                                                                                           |      | 0.3  |      | Ω    |
| C <sub>LINE</sub>     | Line capacitance, any IO to GND                               | $V_{IO} = 0 V, V_{p-p} = 30 mV, f = 1 MHz$                                                                                                                                  |      | 0.55 | 0.65 | pF   |
| $\Delta C_{LINE}$     | Variation of line capacitance                                 | $\begin{array}{l} C_{\text{LINE1}} \text{ - } C_{\text{LINE2}},  \text{V}_{\text{IO}} = 0  \text{V},  \text{Vp-p} = 30 \\ \text{mV},  \text{f} = 1  \text{MHz} \end{array}$ |      | 0.02 | 0.07 | pF   |
| C <sub>CROSS</sub>    | Line-to-line capacitance                                      | V <sub>IO</sub> = 0 V, V <sub>rms</sub> = 30 mV, f = 1 MHz                                                                                                                  |      | 0.25 | 0.35 | pF   |

(1) V<sub>BRF</sub> and V<sub>BRR</sub> are defined as the voltage obtained at 1 mA when sweeping the voltage up, before the device latches into the snapback state

(2) VHOLD is defined as the voltage when 1 mA is applied, after the device has successfully latched into the snapback state.



# 6.7 Typical Characteristics













Figure 2. Negative TLP Curve, GND to IO pin (t<sub>p</sub>=100 ns; Plotted as Positive TLP Curve from GND to IO pin)



Figure 4. 8-kV IEC 61000-4-2 Clamping Voltage Waveform, IO pin to GND





## **Typical Characteristics (continued)**





## 7 Detailed Description

### 7.1 Overview

The ESD204 is a bidirectional ESD Protection Diode with ultra-low capacitance. This device can dissipate ESD strikes up to 30kV (Contact/Air) level specified by the IEC 61000-4-2 International Standard. Additionally, ESD204 dissipates 5.5 A of surge current (8/20 µs waveform) per IEC 61000-4-5 standard. The ultra-low capacitance makes this device capable of supporting any super high-speed signal pins.

### 7.2 Functional Block Diagram



### 7.3 Feature Description

ESD204 provides ESD protection up to  $\pm$ 30-kV contact and  $\pm$ 30-kV air gap per IEC61000-4-2 standard. During an ESD event, ESD diode connected to the IO pin turns on and diverts the ESD current to ground. Additionally, ESD204 also provides protection against IEC 61000-4-5 surge currents up to 5.5 A (8/20 µs waveform) and up to 80 A per IEC 61000-4-4 electrical fast transient (EFT) standard. Please see the Application Note on IEC61000-4x standard based tests. ESD204 provides a very low clamping voltage of 11.5 V at 16 A 100 ns TLP current and 8.5 V at 5.5 A surge current (8/20 µs waveform).

The capacitance between each I/O pin to ground is 0.55 pF (typical) and 0.65 pF (maximum). This device supports data rates up to 6 Gbps. The DC breakdown voltage of each I/O pin is a minimum of  $\pm$ 5 V. This ensures that sensitive equipment is protected from surges above the reverse standoff voltage of  $\pm$ 3.6 V. The I/O pins feature an ultra-low leakage current of 10 nA (maximum) with a bias of  $\pm$ 3.6 V.

### 7.4 Device Functional Modes

The ESD204 is a passive integrated circuit that triggers when voltages are above  $V_{BRF}$  or below  $V_{BRR}$ . During ESD events, voltages as high as ±30 kV (contact/air) can be directed to ground via the internal diode network. When the voltages on the protected line fall below the trigger levels of ESD204 (usually within 10s of nanoseconds) the device reverts to passive.

## 8 Application and Implementation

### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

The ESD204 is a diode type TVS array which is used to provide a path to ground for dissipating ESD events on high-speed signal lines between an interface connector and a system. As the current from ESD passes through the TVS, only a small voltage drop is present across the diode. This is the voltage presented to the protected IC. The low  $R_{DYN}$  of the triggered TVS holds this voltage,  $V_{CLAMP}$ , to a safe level for the protected IC.



### 8.2 Typical Application



Figure 11. ESD204 Protecting the HDMI Interface

### 8.2.1 Design Requirements

In this design example, two ESD204 devices and one TPD4E05U06 device are used to protect an HDMI 2.0 interface. For HDMI 2.0 application design parameters listed in Table 1 are known.

### Table 1. Design Parameters

| DESIGN PARAMETER                                                  | VALUE                  |
|-------------------------------------------------------------------|------------------------|
| Signal range on high speed differential data lines                | 0 to 3.6 V             |
| Operating frequency of high speed data lines                      | 3 GHz (First Harmonic) |
| Signal range on control lines (CEC, UTILITY, DDC_CLK and DDC_DAT) | 0 to 5 V               |

### 8.2.2 Detailed Design Procedure

### 8.2.2.1 Signal Range

ESD204 supports signal ranges between –3.6 V and 3.6 V, which supports the high-speed lines on the HDMI 2.0 application. The TPD4E05U06 supports signal ranges between 0 V and 5.5 V, which supports the HDMI control lines.

### 8.2.2.2 Operating Frequency

The ESD204 has a 0.55 pF (typical) capacitance, which supports the HDMI 2.0 rate of 6 Gbps. The TPD4E05U06 has a typical capacitance of 0.5 pF, which easily support the control lines. The ESD204 has 4 identical protection channels for the differential HDMI high-speed signal lines. The symmetrical pin out of the device with a ground pin between the two differential signal pins makes it suitable for this application.

ESD204 SLVSEE2A – FEBRUARY 2018 – REVISED APRIL 2018

www.ti.com

### 8.2.3 Application Curves



# 9 Power Supply Recommendations

This device is a passive ESD device so there is no need to power it. Take care not to violate the recommended I/O specification (–3.6 V to 3.6 V) to ensure the device functions properly.

# 10 Layout

### **10.1 Layout Guidelines**

- The optimum placement is as close to the connector as possible.
  - EMI during an ESD event can couple from the trace being struck to other nearby unprotected traces, resulting in early system failures.
  - The PCB designer must minimize the possibility of EMI coupling by keeping any unprotected traces away from the protected traces which are between the TVS and the connector.
- Route the protected traces as straight as possible.
- Eliminate any sharp corners on the protected traces between the TVS and the connector by using rounded corners with the largest radii possible.
  - Electric fields tend to build up on corners, increasing EMI coupling.



#### 10.2 Layout Examples ESD204 TMDS\_D2+ TMDS\_D2+ ba Ted O GND TMDS\_D2-TMDS\_D2-Legend 14 GND TMDS\_D1+ TMDS\_D1+ 🔿 GND TMDS\_D1-Top Layer 10] 1 TMDS\_D1-ESD204 TMDS\_D0+ **Bottom Layer** TMDS\_D0+ 🖃 💭 🗐 🗐 TMDS\_D0-TMDS\_D0-Pin to GND 14 🔿 GND TMDS\_CK+ TMDS\_CK+ 1 7 🖃 🔾 🖂 VIA to Other Layer TMDS\_CK-10 1 TMDS\_CK-TPD4E05U06 VIA to GND Plane CEC CEC 🛛 17 UTILITY UTILITY DDC\_CLK [-4] DDC DAT DDC\_CLK 3 17 🗆 🔾 GND DDC\_DAT 5V\_OUT HOTPLUG\_DET HOTPLUG\_DET To GPIO 📃 i l GND 5V SUPPLY TPD3S014 Ì

Figure 14. HDMI Type-A Transmitter Port Layout

### TEXAS INSTRUMENTS

www.ti.com

## **11** Device and Documentation Support

### 11.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### **11.2 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

### 11.3 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

### **11.4 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| ESD204DQAR       | ACTIVE        | USON         | DQA                | 10   | 3000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 125   | (CE5, CEG)<br>CEY       | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device     | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ESD204DQAR | USON            | DQA                | 10 | 3000 | 180.0                    | 8.4                      | 1.2        | 2.7        | 0.63       | 4.0        | 8.0       | Q1               |



# PACKAGE MATERIALS INFORMATION

25-Sep-2024



\*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ESD204DQAR | USON         | DQA             | 10   | 3000 | 210.0       | 185.0      | 35.0        |

# **DQA 10**

1 x 2.5, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

# USON - 0.55 mm max height

PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# **DQA0010A**



# **PACKAGE OUTLINE**

# USON - 0.55 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.2. This drawing is subject to change without notice.



# DQA0010A

# **EXAMPLE BOARD LAYOUT**

# USON - 0.55 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



# DQA0010A

# **EXAMPLE STENCIL DESIGN**

# USON - 0.55 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# **DQA0010B**



# **PACKAGE OUTLINE**

# USON - 0.55 mm max height

PLASTIC SMALL OUTLINE - NO LEAD





- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.2. This drawing is subject to change without notice.



# DQA0010B

# **EXAMPLE BOARD LAYOUT**

# USON - 0.55 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



# DQA0010B

# **EXAMPLE STENCIL DESIGN**

# USON - 0.55 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated