

SNOSAM9B-JULY 2008-REVISED MARCH 2013

## LM111JAN Voltage Comparator

Check for Samples: LM111JAN

### **FEATURES**

- Operates from Single 5V Supply
- Input Current: 200 nA max. Over Temperature
- Offset Current: 20 nA max. Over Temperature
- Differential Input Voltage Range: ±30V
- Power Consumption: 135 mW at ±15V
- Power Supply Voltage, single 5V to ±15V
- Offset Voltage Null Capability
- Strobe Capability

### DESCRIPTION

The LM111 is a voltage comparator that has input currents nearly a thousand times lower than devices such as the LM106 or LM710. It is also designed to operate over a wider range of supply voltages: from standard  $\pm$ 15V op amp supplies down to the single 5V supply used for IC logic. The output is compatible with RTL, DTL and TTL as well as MOS circuits. Further, it can drive lamps or relays, switching voltages up to 50V at currents as high as 50 mA.

Both the inputs and the outputs of the LM111 can be isolated from system ground, and the output can drive loads referred to ground, the positive supply or the negative supply. Offset balancing and strobe capability are provided and outputs can be wire OR'ed. Although slower than the LM106 and LM710 (200 ns response time vs 40 ns) the device is also much less prone to spurious oscillations. The LM111 has the same pin configuration as the LM106 and LM710.

### **Connection Diagrams**



Note: Pin 4 connected to case

#### Figure 1. Metal Can Package Top View See Package Number LMC0008C



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.





Figure 4. See Package Number NAD0010A, NAC0010A

### **Schematic Diagram**



Note: Pin connections shown on schematic diagram are for LMC0008C package.

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### (1) - -...

SNOSAM9B-JULY 2008-REVISED MARCH 2013

| Absolute Maximum                                    | Ratings <sup>(1)</sup> |                                             |                                |  |  |
|-----------------------------------------------------|------------------------|---------------------------------------------|--------------------------------|--|--|
| Positive Supply Voltage                             |                        |                                             | +30.0V                         |  |  |
| Negative Supply Voltage                             |                        |                                             | -30.0V                         |  |  |
| Total Supply Voltage                                |                        |                                             | 36V                            |  |  |
| Output to Negative Supply V                         | oltage                 |                                             | 50V                            |  |  |
| GND to Negative Supply Vol                          | tage                   |                                             | 30V                            |  |  |
| Differential Input Voltage                          |                        |                                             | ±30V                           |  |  |
| Sink Current                                        |                        |                                             | 50mA                           |  |  |
| Input Voltage <sup>(2)</sup>                        |                        |                                             | ±15V                           |  |  |
| Power Dissipation <sup>(3)</sup>                    |                        | 8 LD CERDIP                                 | 400mW @ 25°C                   |  |  |
|                                                     |                        | 8 LD Metal Can                              | 330mW @ 25°C                   |  |  |
|                                                     |                        | 10 LD CERPACK                               | 330mW @ 25°C                   |  |  |
| aximum Strobe Current<br>perating Temperature Range |                        | 10 LD Ceramic SOIC                          | 330mW @ 25°C                   |  |  |
|                                                     |                        | 14 LD CERDIP                                | 400mW @ 25°C                   |  |  |
| Output Short Circuit Duration                       | า                      |                                             | 10 seconds                     |  |  |
| Maximum Strobe Current                              |                        |                                             | 10mA                           |  |  |
| Operating Temperature Ran                           | ge                     |                                             | -55°C ≤ T <sub>A</sub> ≤ 125°C |  |  |
| Thermal Resistance                                  | θ <sub>JA</sub>        | 8 LD CERDIP (Still Air @ 0.5W)              | 120°C/W                        |  |  |
|                                                     |                        | 8 LD CERDIP (500LF/Min Air flow @ 0.5W)     | 76°C/W                         |  |  |
|                                                     |                        | 8 LD Metal Can (Still Air @ 0.5W)           | 150°C/W                        |  |  |
|                                                     |                        | 8 LD Metal Can (500LF/Min Air flow @ 0.5W)  | 92°C/W                         |  |  |
|                                                     |                        | 10 Ceramic SOIC (Still Air @ 0.5W)          | 231°C/W                        |  |  |
|                                                     |                        | 10 Ceramic SOIC (500LF/Min Air flow @ 0.5W) | 153°C/W                        |  |  |
|                                                     |                        | 10 CERPACK (Still Air @ 0.5W)               | 231°C/W                        |  |  |
|                                                     |                        | 10 CERPACK (500LF/Min Air flow @ 0.5W)      | 153°C/W                        |  |  |
|                                                     |                        | 14 LD CERDIP (Still Air @ 0.5W)             | 120°C/W                        |  |  |
|                                                     |                        | 14 LD CERDIP (500LF/Min Air flow @ 0.5W)    | 65°C/W                         |  |  |
|                                                     | θ <sub>JC</sub>        | 8 LD CERDIP                                 | 35°C/W                         |  |  |
|                                                     |                        | 8 LD Metal Can Pkg                          | 40°C/W                         |  |  |
|                                                     |                        | 10 LD Ceramic SOIC                          | 60°C/W                         |  |  |
|                                                     |                        | 10 LD CERPACK                               | 60°C/W                         |  |  |
|                                                     |                        | 14 LD CERDIP                                | 35°C/W                         |  |  |
| Storage Temperature Range                           | •                      |                                             | -65°C ≤ T <sub>A</sub> ≤ 150°C |  |  |
| Maximum Junction Tempera                            | ture                   |                                             | 175°C                          |  |  |
| Lead Temperature (Soldering                         | g, 60 seconds)         |                                             | 300°C                          |  |  |
| Voltage at Strobe Pin                               |                        |                                             | V+ -5V                         |  |  |
| Package Weight (Typical)                            |                        | 8 LD Metal Can                              | 965mg                          |  |  |
|                                                     |                        | 8 LD CERDIP                                 | 1100mg                         |  |  |
|                                                     |                        | 10 LD CERPACK                               | 250mg                          |  |  |
|                                                     |                        | 10 LD Ceramic SOIC                          | 225mg                          |  |  |
|                                                     |                        | 14 LD CERDIP                                | TBD                            |  |  |
| ESD Rating <sup>(4)</sup>                           |                        |                                             | 300V                           |  |  |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. For ensured specifications and test conditions, see the Electrical Characteristics. The ensured specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.

This rating applies for ±15V supplies. The positive input voltage limit is 30 V above the negative supply. The negative input voltage limit (2) is equal to the negative supply voltage or 30V below the positive supply, whichever is less.

The maximum power dissipation must be derated at elevated temperatures and is dictated by T<sub>Jmax</sub> (maximum junction temperature), (3) θ<sub>JA</sub> (package junction to ambient thermal resistance), and T<sub>A</sub> (ambient temperature). The maximum allowable power dissipation at any temperature is  $P_{Dmax} = (T_{Jmax} - T_A)/\theta_{JA}$  or the number given in the Absolute Maximum Ratings, whichever is lower. Human body model, 1.5 k $\Omega$  in series with 100 pF.

(4)



#### **Recommended Operating Conditions**

| Supply Voltage              | $V_{CC} = \pm 15 V_{DC}$       |
|-----------------------------|--------------------------------|
| Operating Temperature Range | -55°C ≤ T <sub>A</sub> ≤ 125°C |

#### **Quality Conformance Inspection**

Mil-Std-883, Method 5005 — Group A

| Subgroup | Description         | Temperature (°C) |
|----------|---------------------|------------------|
| 1        | Static tests at     | +25              |
| 2        | Static tests at     | +125             |
| 3        | Static tests at     | -55              |
| 4        | Dynamic tests at    | +25              |
| 5        | Dynamic tests at    | +125             |
| 6        | Dynamic tests at    | -55              |
| 7        | Functional tests at | +25              |
| 8A       | Functional tests at | +125             |
| 8B       | Functional tests at | -55              |
| 9        | Switching tests at  | +25              |
| 10       | Switching tests at  | +125             |
| 11       | Switching tests at  | -55              |

### LM111 JAN Electrical Characteristics DC Parameters

The following conditions apply, unless otherwise specified. DC:  $V_{CC} = \pm 15V$ ,  $V_{CM} = 0$ 

| Symbol                            | Parameter                   | Conditions                                          | Notes              | Min  | Max  | Unit | Sub-<br>groups |
|-----------------------------------|-----------------------------|-----------------------------------------------------|--------------------|------|------|------|----------------|
| V <sub>IO</sub>                   | Input Offset Voltage        | $V_I = 0V, R_S = 50\Omega$                          |                    | -3.0 | +3.0 | mV   | 1              |
|                                   |                             |                                                     |                    | -4.0 | +4.0 | mV   | 2, 3           |
|                                   |                             | $+V_{CC} = 29.5V, -V_{CC} = -0.5V,$                 |                    | -3.0 | +3.0 | mV   | 1              |
|                                   |                             | $V_{I} = 0V, V_{CM} = -14.5V, \\ R_{S} = 50\Omega$  |                    | -4.0 | +4.0 | mV   | 2, 3           |
|                                   |                             | $+V_{CC} = 2V, -V_{CC} = -28V,$                     |                    | -3.0 | +3.0 | mV   | 1              |
|                                   |                             | $V_{I} = 0V, V_{CM} = +13V, \\ R_{S} = 50\Omega$    |                    | -4.0 | +4.0 | mV   | 2, 3           |
|                                   |                             | $+V_{CC} = +2.5V, -V_{CC} = -2.5V,$                 |                    | -3.0 | +3.0 | mV   | 1              |
|                                   |                             | $V_I = 0V, R_S = 50\Omega$                          |                    | -4.0 | +4.0 | mV   | 2, 3           |
| /IO R Raised Input Offset Voltage | Raised Input Offset Voltage | $V_I = 0V, R_S = 50\Omega$                          | See <sup>(1)</sup> | -3.0 | +3.0 | mV   | 1              |
|                                   |                             |                                                     | See                | -4.5 | +4.5 | mV   | 2, 3           |
|                                   |                             | $+V_{CC} = 29.5V, -V_{CC} = -0.5V,$                 | - (1)              | -3.0 | +3.0 | mV   | 1              |
|                                   |                             | $V_{I} = 0V, V_{CM} = -14.5V, R_{S} = 50\Omega$     | See <sup>(1)</sup> | -4.5 | +4.5 | mV   | 2, 3           |
|                                   |                             | $+V_{CC} = 2V, -V_{CC} = -28V,$                     | (4)                | -3.0 | +3.0 | mV   | 1              |
|                                   |                             | $V_{I} = 0V, V_{CM} = +13V, \\ R_{S} = 50\Omega$    | See <sup>(1)</sup> | -4.5 | +4.5 | mV   | 2, 3           |
| I <sub>IO</sub>                   | Input Offset Current        | $V_I = 0V, R_S = 50K\Omega$                         |                    | -10  | +10  | nA   | 1, 2           |
|                                   |                             |                                                     |                    | -20  | +20  | nA   | 3              |
|                                   |                             | $+V_{CC} = 29.5V, -V_{CC} = -0.5V,$                 |                    | -10  | +10  | nA   | 1, 2           |
|                                   |                             | $V_{I} = 0V, V_{CM} = -14.5V, \\ R_{S} = 50K\Omega$ |                    | -20  | +20  | nA   | 3              |
|                                   |                             | $+V_{CC} = 2V, -V_{CC} = -28V,$                     |                    | -10  | +10  | nA   | 1, 2           |
|                                   |                             | $V_{I} = 0V, V_{CM} = +13V,$<br>$R_{S} = 50K\Omega$ |                    | -20  | +20  | nA   | 3              |

(1) Subscript (R) indicates tests which are performed with input stage current raised by connecting BAL and BAL/STB terminals to +V<sub>CC</sub>.



SNOSAM9B-JULY 2008-REVISED MARCH 2013

### LM111 JAN Electrical Characteristics DC Parameters (continued)

The following conditions apply, unless otherwise specified.

 $V_{CC} = \pm 15V, \ V_{CM} = 0$ DC:

| Symbol                                                                                                                                                                                                                                                                                 | Parameter                         | Conditions                                                                                                                                                                               | Notes              | Min  | Max  | Unit  | Sub-<br>groups |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------|------|-------|----------------|
| I <sub>IO</sub> R                                                                                                                                                                                                                                                                      | Raised Input Offset Current       | $V_I = 0V, R_S = 50K\Omega$                                                                                                                                                              | 0 (1)              | -25  | +25  | nA    | 1, 2           |
|                                                                                                                                                                                                                                                                                        |                                   |                                                                                                                                                                                          | See <sup>(1)</sup> | -50  | +50  | nA    | 3              |
| ±l <sub>IB</sub>                                                                                                                                                                                                                                                                       | Input Bias Current                | $V_I = 0V, R_S = 50K\Omega$                                                                                                                                                              |                    | -100 | 0.1  | nA    | 1, 2           |
| IOR       Raised Input Offset Cur         HIB       Input Bias Current         VOSt       Collector Output Voltage         CMRR       Common Mode Rejection         VOL       Low Level Output Voltage         CEX       Output Leakage Current         IL       Input Leakage Current |                                   |                                                                                                                                                                                          |                    | -150 | 0.1  | nA    | 3              |
|                                                                                                                                                                                                                                                                                        |                                   | $+V_{CC} = 29.5V, -V_{CC} = -0.5V,$                                                                                                                                                      |                    | -150 | 0.1  | nA    | 1, 2           |
|                                                                                                                                                                                                                                                                                        |                                   |                                                                                                                                                                                          |                    | -200 | 0.1  | nA    | 3              |
|                                                                                                                                                                                                                                                                                        |                                   | $+V_{CC} = 2V, -V_{CC} = -28V,$                                                                                                                                                          |                    | -150 | 0.1  | nA    | 1, 2           |
|                                                                                                                                                                                                                                                                                        |                                   | $V_{I} = 0V, V_{CM} = +13V, \\ R_{S} = 50K\Omega$                                                                                                                                        |                    | -200 | 0.1  | nA    | 3              |
| V <sub>O</sub> St                                                                                                                                                                                                                                                                      | Collector Output Voltage (Strobe) | $\begin{array}{l} +V_{I}=Gnd, \ -V_{I}=15V, \\ I_{St}=-3mA, \ R_{S}=50\Omega \end{array}$                                                                                                | See <sup>(2)</sup> | 14   |      | V     | 1, 2, 3        |
| CMRR                                                                                                                                                                                                                                                                                   | Common Mode Rejection             | $\begin{array}{l} -28V \leq -V_{CC} \leq -0.5V, \ R_{S}{=}50\Omega, \ 2V \leq \\ +V_{CC} \leq 29.5V, \ R_{S} = 50\Omega, \ -14.5V \leq \\ V_{CM} \leq 13V, R_{S} = 50\Omega \end{array}$ |                    | 80   |      | dB    | 1, 2, 3        |
| V <sub>OL</sub>                                                                                                                                                                                                                                                                        | Low Level Output Voltage          | $\begin{array}{l} +V_{CC} = 4.5V, \ -V_{CC} = Gnd, \\ I_{O} = 8mA, \ \pm V_{I} = 0.5V, \\ V_{ID} = -6mV \end{array}$                                                                     | See <sup>(3)</sup> |      | 0.4  | V     | 1, 2, 3        |
|                                                                                                                                                                                                                                                                                        |                                   | $\begin{array}{l} +V_{CC}=4.5V,\ -V_{CC}=Gnd,\\ I_O=8mA,\ \pm V_I=3V,\\ V_{ID}=-6mV \end{array}$                                                                                         | See <sup>(3)</sup> |      | 0.4  | V     | 1, 2, 3        |
|                                                                                                                                                                                                                                                                                        |                                   | $I_O = 50mA$ , ±VI = 13V,<br>V <sub>ID</sub> = -5mV                                                                                                                                      | See <sup>(3)</sup> |      | 1.5  | V     | 1, 2, 3        |
|                                                                                                                                                                                                                                                                                        |                                   | $I_O = 50mA, \pm VI = -14V,$<br>$V_{ID} = -5mV$                                                                                                                                          | See <sup>(3)</sup> |      | 1.5  | V     | 1, 2, 3        |
| I <sub>CEX</sub>                                                                                                                                                                                                                                                                       | Output Leakage Current            | +V <sub>CC</sub> = 18V, -V <sub>CC</sub> = -18V,                                                                                                                                         |                    | -1.0 | 10   | nA    | 1              |
|                                                                                                                                                                                                                                                                                        |                                   | $V_0 = 32V$                                                                                                                                                                              |                    | -1.0 | 500  | nA    | 2              |
| IIL                                                                                                                                                                                                                                                                                    | Input Leakage Current             | +V <sub>CC</sub> = 18V, -V <sub>CC</sub> = -18V,<br>+V <sub>I</sub> = +12V, -V <sub>I</sub> = -17V                                                                                       |                    | -5.0 | 500  | nA    | 1, 2, 3        |
|                                                                                                                                                                                                                                                                                        |                                   | +V <sub>CC</sub> = 18V, -V <sub>CC</sub> = -18V,<br>+V <sub>I</sub> = -17V, -V <sub>I</sub> = +12V                                                                                       |                    | -5.0 | 500  | nA    | 1, 2, 3        |
| +I <sub>CC</sub>                                                                                                                                                                                                                                                                       | Power Supply Current              |                                                                                                                                                                                          |                    |      | 6.0  | mA    | 1, 2           |
|                                                                                                                                                                                                                                                                                        |                                   |                                                                                                                                                                                          |                    |      | 7.0  | mA    | 3              |
| -I <sub>CC</sub>                                                                                                                                                                                                                                                                       | Power Supply Current              |                                                                                                                                                                                          |                    | -5.0 |      | mA    | 1, 2           |
|                                                                                                                                                                                                                                                                                        |                                   |                                                                                                                                                                                          |                    | -6.0 |      | mA    | 3              |
| Δ V <sub>IO</sub> / Δ T                                                                                                                                                                                                                                                                | Temperature Coefficient Input     | 25°C ≤ T ≤ 125°C                                                                                                                                                                         | See <sup>(4)</sup> | -25  | 25   | uV/°C | 2              |
|                                                                                                                                                                                                                                                                                        | Offset Voltage                    | -55°C ≤ T ≤ 25°C                                                                                                                                                                         | See <sup>(4)</sup> | -25  | 25   | uV/°C | 3              |
| Δ Ι <sub>ΙΟ</sub> / Δ Τ                                                                                                                                                                                                                                                                | Temperature Coefficient Input     | 25°C ≤ T ≤ 125°C                                                                                                                                                                         | See <sup>(4)</sup> | -100 | 100  | pA/°C | 2              |
|                                                                                                                                                                                                                                                                                        | Offset Current                    | -55°C ≤ T ≤ 25°C                                                                                                                                                                         | See <sup>(4)</sup> | -200 | 200  | pA/°C | 3              |
| l <sub>os</sub>                                                                                                                                                                                                                                                                        | Short Circuit Current             | $V_0 = 5V, t \le 10mS, -V_1 = 0.1V,$                                                                                                                                                     |                    |      | 200  | mA    | 1              |
| IOS SHOIT CIT                                                                                                                                                                                                                                                                          |                                   | $+V_1 = 0V$                                                                                                                                                                              |                    |      | 150  | mA    | 2              |
|                                                                                                                                                                                                                                                                                        |                                   |                                                                                                                                                                                          |                    |      | 250  | mA    | 3              |
| +V <sub>IO</sub> adj.                                                                                                                                                                                                                                                                  | Input Offset Voltage (Adjustment) | $V_{O} = 0V, V_{I} = 0V, R_{S} = 50\Omega$                                                                                                                                               |                    | 5.0  |      | mV    | 1              |
| -V <sub>IO</sub> adj.                                                                                                                                                                                                                                                                  | Input Offset Voltage (Adjustment) | $V_0 = 0V, V_1 = 0V, R_S = 50\Omega$                                                                                                                                                     |                    |      | -5.0 | mV    | 1              |
| ±A <sub>VE</sub>                                                                                                                                                                                                                                                                       | Voltage Gain (Emitter)            | $R_L = 600\Omega$                                                                                                                                                                        | See <sup>(5)</sup> | 10   |      | V/mV  | 4              |
|                                                                                                                                                                                                                                                                                        |                                   |                                                                                                                                                                                          | See <sup>(5)</sup> | 8.0  |      | V/mV  | 5, 6           |

(2) (3) (4)

 $I_{ST} = -2mA$  at  $-55^{\circ}C$  $V_{ID}$  is voltage difference between inputs. Calculated parameter.

Datalog reading in K=V/mV. (5)

5

### LM111 JAN Electrical Characteristics AC Parameters

The following conditions apply, unless otherwise specified.

AC:  $V_{CC} = \pm 15V, V_{CM} = 0$ 

| Symbol            | Parameter                        | Conditions                                    | Notes | Min | Мах | Unit | Sub-<br>groups |
|-------------------|----------------------------------|-----------------------------------------------|-------|-----|-----|------|----------------|
| tR <sub>LHC</sub> | Response Time (Collector Output) | $V_{OD}(Overdrive) = -5mV,$                   |       |     | 300 | nS   | 7, 8B          |
|                   |                                  | $C_{L} = 50 pF, V_{I} = -100 mV$              |       |     | 640 | nS   | 8A             |
| tR <sub>HLC</sub> | Response Time (Collector Output) | V <sub>OD</sub> (Overdrive) = 5mV,            |       |     | 300 | nS   | 7, 8B          |
|                   |                                  | C <sub>L</sub> = 50pF, V <sub>I</sub> = 100mV |       |     | 500 | nS   | 8A             |

### LM111 JAN Electrical Characteristics DC Drift Parameters

The following conditions apply, unless otherwise specified.

DC:  $V_{CC} = \pm 15V, V_{CM} = 0$ 

Delta calculations performed on JANS devices at group B , subgroup 5.

| Symbol           | Parameter              | Conditions                                                                                                          | Notes | Min   | Max  | Unit | Sub-<br>groups |
|------------------|------------------------|---------------------------------------------------------------------------------------------------------------------|-------|-------|------|------|----------------|
| V <sub>IO</sub>  | Input Offset Voltage   | $V_I = 0V, R_S = 50\Omega$                                                                                          |       | -0.5  | 0.5  | mV   | 1              |
|                  |                        | $\begin{array}{l} +V_{CC}=29.5V, \ -V_{CC}=-0.5V, \\ V_{I}=0V, \ V_{CM}=-14.5V, \\ R_{S}=50\Omega \end{array}$      |       | -0.5  | 0.5  | mV   | 1              |
|                  |                        |                                                                                                                     |       | -0.5  | 0.5  | mV   | 1              |
| ±I <sub>IB</sub> | Input Bias Current     | $V_I = 0V, R_S = 50K\Omega$                                                                                         |       | -12.5 | 12.5 | nA   | 1              |
|                  |                        | $\begin{array}{l} +V_{CC}=29.5V, \ -V_{CC}=-0.5V, \\ V_{I}=0V, \ V_{CM}=-14.5V, \\ R_{S}=50K\Omega \end{array}$     |       | -12.5 | 12.5 | nA   | 1              |
|                  |                        | $\begin{array}{l} +V_{CC} = 2V, \ -V_{CC} = -28V, \\ V_{I} = 0V, \ V_{CM} = +13V, \\ R_{S} = 50K\Omega \end{array}$ |       | -12.5 | 12.5 | nA   | 1              |
| I <sub>CEX</sub> | Output Leakage Current | $+V_{CC} = 18V, -V_{CC} = -18V, V_{O} = 32V$                                                                        |       | -5.0  | 5.0  | nA   | 1              |



INPUT BIAS CURRENT (nA)

EQUIVALENT INPUT OFFSET VOLTAGE (mV)

400

300

200

100

0

100

10

1

0.1

۷+

-0.5

-1.0

-1.5

0.4

0.2

v-

COMMON MODE LIMITS (V)

10k

Vs = ±151















-55 -35 -15

5 25 45 65

TEMPERATURE (°C) Figure 9.

85 105 125

Texas INSTRUMENTS

#### SNOSAM9B-JULY 2008-REVISED MARCH 2013



8







### **APPLICATION HINTS**

#### CIRCUIT TECHNIQUES FOR AVOIDING OSCILLATIONS IN COMPARATOR APPLICATIONS

When a high-speed comparator such as the LM111 is used with fast input signals and low source impedances, the output response will normally be fast and stable, assuming that the power supplies have been bypassed (with 0.1  $\mu$ F disc capacitors), and that the output signal is routed well away from the inputs (pins 2 and 3) and also away from pins 5 and 6.

However, when the input signal is a voltage ramp or a slow sine wave, or if the signal source impedance is high (1 k $\Omega$  to 100 k $\Omega$ ), the comparator may burst into oscillation near the crossing-point. This is due to the high gain and wide bandwidth of comparators such as the LM111. To avoid oscillation or instability in such a usage, several precautions are recommended, as shown in Figure 20 below.

- The trim pins (pins 5 and 6) act as unwanted auxiliary inputs. If these pins are not connected to a trim-pot, they should be shorted together. If they are connected to a trim-pot, a 0.01 µF capacitor C1 between pins 5 and 6 will minimize the susceptibility to AC coupling. A smaller capacitor is used if pin 5 is used for positive feedback as in Figure 20.
- 2. Certain sources will produce a cleaner comparator output waveform if a 100 pF to 1000 pF capacitor C2 is connected directly across the input pins.
- 3. When the signal source is applied through a resistive network, R<sub>S</sub>, it is usually advantageous to choose an R<sub>S</sub>' of substantially the same value, both for DC and for dynamic (AC) considerations. Carbon, tin-oxide, and metal-film resistors have all been used successfully in comparator input circuitry. Inductive wire wound resistors are not suitable.
- 4. When comparator circuits use input resistors (e.g. summing resistors), their value and placement are particularly important. In all cases the body of the resistor should be close to the device or socket. In other words there should be very little lead length or printed-circuit foil run between comparator and resistor to radiate or pick up signals. The same applies to capacitors, pots, etc. For example, if R<sub>S</sub>=10 kΩ, as little as 5 inches of lead between the resistors and the input pins can result in oscillations that are very hard to damp. Twisting these input leads tightly is the only (second best) alternative to placing resistors close to the comparator.
- 5. Since feedback to almost any pin of a comparator can result in oscillation, the printed-circuit layout should be engineered thoughtfully. Preferably there should be a ground plane under the LM111 circuitry, for example, one side of a double-layer circuit card. Ground foil (or, positive supply or negative supply foil) should extend between the output and the inputs, to act as a guard. The foil connections for the inputs should be as small and compact as possible, and should be essentially surrounded by ground foil on all sides, to guard against capacitive coupling from any high-level signals (such as the output). If pins 5 and 6 are not used, they should be shorted together. If they are connected to a trim-pot, the trim-pot should be located, at most, a few inches away from the LM111, and the 0.01 μF capacitor should be installed. If this capacitor cannot be used, a shielding printed-circuit foil may be advisable between pins 6 and 7. The power supply bypass capacitors should be located within a couple inches of the LM111. (Some other comparators require the power-supply bypass to be located immediately adjacent to the comparator.)
- 6. It is a standard procedure to use hysteresis (positive feedback) around a comparator, to prevent oscillation, and to avoid excessive noise on the output because the comparator is a good amplifier for its own noise. In the circuit of Figure 21, the feedback from the output to the positive input will cause about 3 mV of hysteresis. However, if  $R_S$  is larger than 100 $\Omega$ , such as 50 k $\Omega$ , it would not be reasonable to simply increase the value of the positive feedback resistor above 510 k $\Omega$ . The circuit of Figure 22 could be used, but it is rather awkward. See the notes in paragraph 7 below.
- 7. When both inputs of the LM111 are connected to active signals, or if a high-impedance signal is driving the positive input of the LM111 so that positive feedback would be disruptive, the circuit of Figure 20 is ideal. The positive feedback is to pin 5 (one of the offset adjustment pins). It is sufficient to cause 1 to 2 mV hysteresis and sharp transitions with input triangle waves from a few Hz to hundreds of kHz. The positive feedback signal across the 82 $\Omega$  resistor swings 240 mV below the positive supply. This signal is centered around the nominal voltage at pin 5, so this feedback does not add to the V<sub>OS</sub> of the comparator. As much as 8 mV of V<sub>OS</sub> can be trimmed out, using the 5 k $\Omega$  pot and 3 k $\Omega$  resistor as shown.
- 8. These application notes apply specifically to the LM111 and LF111 families of comparators, and are applicable to all high-speed comparators in general, (with the exception that not all comparators have trim pins).



SNOSAM9B-JULY 2008-REVISED MARCH 2013



Pin connections shown are for LM111H in the LMC0008C hermetic package

#### Figure 20. Improved Positive Feedback



Pin connections shown are for LM111H in the LMC0008C hermetic package





SNOSAM9B-JULY 2008-REVISED MARCH 2013

www.ti.com



Figure 22. Positive Feedback with High Source Resistance



#### SNOSAM9B-JULY 2008-REVISED MARCH 2013

### **Typical Applications**

www.ti.com

Pin connections shown on schematic diagram and typical applications are for LMC0008C metal can package.





**Note:** Do Not Ground Strobe Pin. Output is turned off when current is pulled from Strobe Pin.

Figure 24.

### Detector for Magnetic Transducer



Figure 26.

#### **Relay Driver with Strobe**



\*Absorbs inductive kickback of relay and protects IC from severe voltage transients on V<sup>++</sup> line. **Note:** Do Not Ground Strobe Pin.

Figure 28.

Figure 23.



Note: Increases typical common mode slew from 7.0V/µs to 18V/µs.

#### Figure 25.

**Digital Transmission Isolator** 



Figure 27.



SNOSAM9B-JULY 2008-REVISED MARCH 2013

#### Strobing off Both Input and Output Stages



Note:Typical input current is 50 pA with inputs strobed off. Figure 29.

Positive Peak Detector

Figure 30.





Figure 31.

### **Typical Applications**

(Pin numbers refer to LMC0008C package)

Zero Crossing Detector Driving MOS Switch







Figure 33.

Figure 32.





\*Adjust for symmetrical square wave time when V<sub>IN</sub> = 5 mV †Minimum capacitance 20 pF Maximum frequency 50 kHz

Figure 34.

Driving Ground-Referred Load



\*Input polarity is reversed when using pin 1 as output.

Figure 35.

Using Clamp Diodes to Improve Response







R3

**TTL Interface with High Level Logic** 

V<sup>+</sup> 5V

\*Values shown are for a 0 to 30V logic swing and a 15V threshold. †May be added to control speed and reduce susceptibility to noise spikes. Figure 37.

## LM111JAN



www.ti.com

#### SNOSAM9B-JULY 2008-REVISED MARCH 2013







\*Solid tantalum †Adjust to set clamp level

Figure 40.







Comparator and Solenoid Driver



#### Figure 39.

Low Voltage Adjustable Reference Supply



\*Solid tantalum

Figure 41.

Zero Crossing Detector Driving MOS Logic







## LM111JAN

SNOSAM9B-JULY 2008-REVISED MARCH 2013

#### www.ti.com



Precision Photodiode Comparator

\*R2 sets the comparison level. At comparison, the photodiode has less than 5 mV across it, decreasing leakages by an order of magnitude.

#### Figure 45.



Figure 47.

**Switching Power Amplifier** R8 620 Q1 2N3763 LM111 R7 300 R2 100k R3 100k LM111 Q2 2N3735 **₹**<sup>R4</sup> 47 R6 620 C1 0.1µF ξ Ş R5 300

Figure 44.

Figure 46.

TEXAS INSTRUMENTS

SNOSAM9B-JULY 2008-REVISED MARCH 2013

www.ti.com

### **REVISION HISTORY SECTION**

| Released   | Revision | Section                       | Originator | Changes                                                                                                 |
|------------|----------|-------------------------------|------------|---------------------------------------------------------------------------------------------------------|
| 05/09/05   | A        | New Release, Corporate format | L. Lytle   | 1 MDS data sheets converted into one Corp.<br>data sheet format. MJLM111–X Rev 0D3 will<br>be archived. |
| 03/26/2013 | В        | All Sections                  |            | Changed layout of National Data Sheet to TI format                                                      |



### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5)                                           | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------------------------------------------------|---------|
| JL111BGA         | ACTIVE        | TO-99        | LMC                | 8    | 20             | RoHS & Green    | Call TI                              | Level-1-NA-UNLIM     | -55 to 125   | JL111BGA<br>JM38510/10304BGA Q<br>ACO<br>JM38510/10304BGA Q<br>>T | Samples |
| JM38510/10304BGA | ACTIVE        | TO-99        | LMC                | 8    | 20             | RoHS & Green    | Call TI                              | Level-1-NA-UNLIM     | -55 to 125   | JL111BGA<br>JM38510/10304BGA Q<br>ACO<br>JM38510/10304BGA Q<br>>T | Samples |
| M38510/10304BGA  | ACTIVE        | TO-99        | LMC                | 8    | 20             | RoHS & Green    | Call TI                              | Level-1-NA-UNLIM     | -55 to 125   | JL111BGA<br>JM38510/10304BGA Q<br>ACO<br>JM38510/10304BGA Q<br>>T | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



## PACKAGE OPTION ADDENDUM

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com

#### TRAY



Chamfer on Tray corner indicates Pin 1 orientation of packed units.

| Device           | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | K0<br>(µm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) |
|------------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------|
| JL111BGA         | LMC             | TO-CAN          | 8    | 20  | 2 X 10               | 150                        | 126.49 | 61.98     | 8890       | 11.18      | 12.95      | 18.54      |
| JM38510/10304BGA | LMC             | TO-CAN          | 8    | 20  | 2 X 10               | 150                        | 126.49 | 61.98     | 8890       | 11.18      | 12.95      | 18.54      |
| M38510/10304BGA  | LMC             | TO-CAN          | 8    | 20  | 2 X 10               | 150                        | 126.49 | 61.98     | 8890       | 11.18      | 12.95      | 18.54      |

\*All dimensions are nominal

Texas **INSTRUMENTS** 

## LMC0008A

## **PACKAGE OUTLINE**

## TO-CAN - 5.72 mm max height

TRANSISTOR OUTLINE



#### NOTES:

- 1. All linear dimensions are in inches [millimeters]. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Pin numbers shown for reference only. Numbers may not be marked on package.

- 4. Reference JEDEC registration MO-002/TO-99.



## LMC0008A

# **EXAMPLE BOARD LAYOUT**

## TO-CAN - 5.72 mm max height

TRANSISTOR OUTLINE





### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated