

# **LM5642/LM5642X High Voltage, Dual Synchronous Buck Converter with Oscillator Synchronization**

**Check for Samples: [LM5642,](http://www.ti.com/product/lm5642#samples) [LM5642X](http://www.ti.com/product/lm5642x#samples)**

- 
- 
- 
- 375kHz for the LM5642X. **• 375 kHz Fixed Nominal Frequency: LM5642X**
- 
- 
- 
- 
- a dual-phase, single output regulator. **• 0.04% (Typical) Line and Load Regulation**
- 
- **• Independent Enable/Soft-start Pins Allow**
- 
- 
- 
- 
- 
- 
- **• Self Discharge of Output Capacitors when the** circuits.
- 

## **APPLICATIONS** event.

- 
- **• Navigation Systems**
- **• Telecom Systems**
- **• Set-Top Boxes**
- **• WebPAD**
- **• Point Of Load Power Architectures**

## **<sup>1</sup>FEATURES DESCRIPTION**

**<sup>2</sup>** The LM5642 series consists of two current mode **• Two Synchronous Buck Regulators** synchronous buck regulator controllers operating **180° Out of Phase Operation**<br>**180°** out of phase with each other at a normal<br>**200 kHz Fixed Nominal Frequency: LM5642**<br>switching frequency of 200 kHz for the LM5642 and at **• 200 kHz Fixed Nominal Frequency: LM5642** switching frequency of 200kHz for the LM5642 and at

**• Synchronizable Switching Frequency from 150** Out of phase operation reduces the input RMS ripple **kHz to 250 kHz for the LM5642 and 200 kHz to** current, thereby significantly reducing the required **500 kHz for the LM5642X** input capacitance. The switching frequency can be<br>**A 5V to 25V input Benge inclusively** synchronized to an external clock between 150 kHz synchronized to an external clock between <sup>150</sup> kHz **• 4.5V to 36V Input Range** and <sup>250</sup> kHz for the LM5642 and between <sup>200</sup> kHz **• 50 µA Shutdown Current** and 500 kHz for the LM5642X. The two switching **• Adjustable Output from 1.3V to 90% of Vin** regulator outputs can also be paralleled to operate as

**Accuracy The output of each channel can be independently** adjusted from 1.3V to 90% of Vin. An internal 5V rail **• Current Mode Control with or without a Sense Resistor is** also available externally for driving bootstrap circuitry.

**Simple Sequential Startup Configuration.** Current-mode feedback control assures excellent line<br> **Configurable for Single Qutnut Regallation** and load regulation and wide loop bandwidth for **Configurable for Single Output Parallel** and load regulation and wide loop bandwiden for<br>excellent response to fast load transients. Current is<br>expected agrees either the Man of the ten FFT or sensed across either the Vds of the top FET or **• Adjustable Cycle-by-cycle Current Limit** across an external current-sense resistor connected in series with the drain of the top FET. **• Input Under-voltage Lockout**

**• Output Over-voltage Latch Protection** The LM5642 features analog soft-start circuitry that is independent of the output load and output **• Output Under-voltage Protection with Delay** capacitance making the soft-start behavior more **•• Thermal Shutdown**<br>predictable and controllable than traditional soft-start

**Regulator is OFF** Over-voltage protection is available for both outputs. **FISSOP** and **HTSSOP** (Exposed PAD) Packages A UV-Delay pin is also available to allow delayed shut off time for the IC during an output under-voltage

# **• Embedded Computer Systems Typical Application Circuit**



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Æ Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.

SNVS219K –JUNE 2003–REVISED APRIL 2013 **[www.ti.com](http://www.ti.com)**



### **Connection Diagram**



**Figure 1. Top View Figure 2. Top View**

### **PIN DESCRIPTIONS**





## **[LM5642](http://www.ti.com/product/lm5642?qgpn=lm5642), [LM5642X](http://www.ti.com/product/lm5642x?qgpn=lm5642x)**

**[www.ti.com](http://www.ti.com)** SNVS219K –JUNE 2003–REVISED APRIL 2013

## **PIN DESCRIPTIONS (continued)**







These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## **ABSOLUTE MAXIMUM RATINGS(1)(2)**



(1) Absolute maximum ratings indicate limits beyond which damage to the device may occur. Operating Range indicates conditions for which the device is intended to be functional, but does not ensure specific performance limits. For ensured specifications and test conditions, see the Electrical Characteristics. The ensured specifications apply only for the test conditions. Some performance characteristics may degrade when the device is not operated under the listed test conditions.

- (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.
- (3) ON/SS1 and ON/SS2 are internally pulled up to one diode drop above VLIN5. Do not apply an external pull-up voltage to these pins. It may cause damage to the IC.
- (4) The maximum allowable power dissipation is calculated by using  $P_{DMAX} = (T_{JMAX} T_A)/\theta_{JA}$ , where  $T_{JMAX}$  is the maximum junction temperature,  $T_A$  is the ambient temperature and  $\theta_{JA}$  is the junction-to-ambient thermal resistance of the specified package. The power dissipation ratings results from using 125°C, 25°C, and 90.6°C/W for T<sub>JMAX</sub>, T<sub>A</sub>, and  $\theta_{\sf JA}$  respectively. A  $\theta_{\sf JA}$  of 90.6°C/W represents the worst-case condition of no heat sinking of the 28-pin TSSOP. The HTSSOP package has a θ<sub>JA</sub> of 29°C/W. The HTSSOP package thermal ratings results from the IC being mounted on a 4 layer JEDEC standard board using the same temperature conditions as the TSSOP package above. A thermal shutdown will occur if the temperature exceeds the maximum junction temperature of the device.

See [http://www.ti.com](http://www.ti.com/lit/pdf/http://www.ti.com) for other methods of soldering plastic small-outline packages.

(6) For testing purposes, ESD was applied using the human-body model, a 100pF capacitor discharged through a 1.5 kΩ resistor.

## **OPERATING RATINGS (1)**



(1) Absolute maximum ratings indicate limits beyond which damage to the device may occur. Operating Range indicates conditions for which the device is intended to be functional, but does not ensure specific performance limits. For ensured specifications and test conditions, see the Electrical Characteristics. The ensured specifications apply only for the test conditions. Some performance characteristics may degrade when the device is not operated under the listed test conditions.



### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified, V<sub>IN</sub> = 28V, GND = PGND = 0V, VLIN5 = VDD1 = VDD2. Limits appearing in **boldface** type apply over the specified operating junction temperature range, (-40°C to +125°C, if not otherwise specified). Specifications appearing in plain type are measured using low duty cycle pulse testing with T<sub>A</sub> = 25°C <sup>(1)</sup>, <sup>(2)</sup>. Min/Max limits are specified by design, test, or statistical analysis.



(1) A typical is the center of characterization data measured with low duty cycle pulse tsting at  $T_A = 25^{\circ}$ C. Typicals are not ensured.

(2) All limits are specified. All electrical characteristics having room-temperature limits are tested during production with  $T_A = T_J = 25^{\circ}$ C. All hot and cold limits are specified by correlating the electrical characteristics to process and temperature variations and applying statistical process control.

(3) Both switching controllers are off. The linear regulator VLIN5 remains on.

(4) When SS1 and SS2 pins are charged above this voltage and either of the output voltages at Vout1 or Vout2 is still below the regulation limit, the under voltage protection feature is initialized.

## **ELECTRICAL CHARACTERISTICS (continued)**

Unless otherwise specified,  $V_{IN} = 28V$ , GND = PGND = 0V, VLIN5 = VDD1 = VDD2. Limits appearing in **boldface** type apply over the specified operating junction temperature range, (-40°C to +125°C, if not otherwise specified). Specifications appearing in plain type are measured using low duty cycle pulse testing with T<sub>A</sub> = 25°C <sup>[\(1\)](#page-5-0)</sup>, <sup>[\(2\)](#page-5-0)</sup>. Min/Max limits are specified by design, test, or statistical analysis.



<span id="page-5-0"></span>6 Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNVS219K&partnum=LM5642) Feedback Copyright © 2003–2013, Texas Instruments Incorporated





<span id="page-6-0"></span>**Figure 3. Typical 2 Channel Application Circuit**

Copyright © 2003–2013, Texas Instruments Incorporated Texas Control Communication Feedback 7

# **[LM5642,](http://www.ti.com/product/lm5642?qgpn=lm5642) [LM5642X](http://www.ti.com/product/lm5642x?qgpn=lm5642x)**

Texas **INSTRUMENTS** 

SNVS219K –JUNE 2003–REVISED APRIL 2013 **[www.ti.com](http://www.ti.com)**



<span id="page-7-0"></span>**Figure 4. Typical Single Channel Application Circuit**



## **BLOCK DIAGRAM**



**Figure 5. Block Diagram**

### SNVS219K –JUNE 2003–REVISED APRIL 2013 **[www.ti.com](http://www.ti.com)**















**Figure 8. Figure 9.**

Ch.1 Load Transient Response (VIN = 24V, Vo1 = 1.8V) Ch.2 Load Transient Response (VIN = 24V, Vo2 = 3.3V)



# **[LM5642](http://www.ti.com/product/lm5642?qgpn=lm5642), [LM5642X](http://www.ti.com/product/lm5642x?qgpn=lm5642x)**

**[www.ti.com](http://www.ti.com)** SNVS219K –JUNE 2003–REVISED APRIL 2013



Texas

**ISTRUMENTS** 

## **EXAS STRUMENTS**

### SNVS219K –JUNE 2003–REVISED APRIL 2013 **[www.ti.com](http://www.ti.com)**









-40 -20 0 25 50 75 100 125 TEMPERATURE (°C)

**vs Efficiency vs Load Current Using Resistor Sense Temperature Ch.1 = 1.8V, Ch.2 = Off**







**Efficiency vs Load Current Using Vds Sense Ch.2 = 3.3V, Ch.1 = Off**



## **[LM5642,](http://www.ti.com/product/lm5642?qgpn=lm5642) [LM5642X](http://www.ti.com/product/lm5642x?qgpn=lm5642x)**

SNVS219K –JUNE 2003–REVISED APRIL 2013 **[www.ti.com](http://www.ti.com)**



(2)

## **OPERATING DESCRIPTIONS**

#### **SOFT START**

The ON/SS1 pin has dual functionality as both channel enable and soft start control. Referring to the soft start block diagram is shown in [Figure](#page-13-0) 25, the LM5642 will remain in shutdown mode while both soft start pins are grounded.

In a normal application (with a soft start capacitor connected between the ON/SS1 pin and SGND) soft start functions as follows: As the input voltage rises (note, Iss starts to flow when VIN ≥ 2.2V), the internal 5V LDO starts up, and an internal 2.4 µA current charges the soft start capacitor. During soft start, the error amplifier output voltage at the COMPx pin is clamped at 0.55V and the duty cycle is controlled only by the soft start voltage. As the SSx pin voltage ramps up, the duty cycle increases proportional to the soft start ramp, causing the output voltage to ramp up. The rate at which the duty cycle increases depends on the capacitance of the soft start capacitor. The higher the capacitance, the slower the output voltage ramps up. When the corresponding output voltage exceeds 98% (typical) of the set target voltage, the regulator switches from soft start to normal operating mode. At this time, the 0.55V clamp at the output of the error amplifier releases and peak current feedback control takes over. Once in peak current feedback control mode, the output voltage of the error amplifier will travel within a 0.5V and 2V window to achieve PWM control. See [Figure](#page-14-0) 26.

The amount of capacitance needed for a desired soft-start time can be approximated in the following equation:

$$
C_{ss} = \frac{I_{ss} \times t_{ss}}{V_{ss}}
$$

where

 $I_{ss}$  = 2.4 µA for one channel and 4.8µA if the channels are paralleled

 $t_{\rm ss}$  is the desired soft-start time (1)  $(1)$ 

Finally,

$$
V_{ss} = 1.5 \left( \frac{V_o}{V_{in}} + 1 \right)
$$

During soft start, over-voltage protection and current limit remain in effect. The under voltage protection feature is activated when the ON/SS pin exceeds the timeout threshold (3.4V typical). If the ON/SSx capacitor is too small, the duty cycle may increase too rapidly, causing the device to latch off due to output voltage overshoot above the OVP threshold. This becomes more likely in applications with low output voltage, high input voltage and light load. A capacitance of 10 nF is recommended at each soft start pin to provide a smooth monotonic output ramp.



<span id="page-13-0"></span>**Figure 25. Soft-Start and ON/OFF**







<span id="page-14-0"></span>

**Figure 27. OVP and UVP**

## <span id="page-14-1"></span>**OVER VOLTAGE PROTECTION (OVP)**

If the output voltage on either channel rises above 113% of nominal, over voltage protection activates. Both channels will latch off. When the OVP latch is set, the high side FET driver, HDRVx, is immediately turned off and the low side FET driver, LDRVx, is turned on to discharge the output capacitor through the inductor. To reset the OVP latch, either the input voltage must be cycled, or both channels must be switched off (both ON/SS pins pulled low).

## **UNDER VOLTAGE PROTECTION (UVP) AND UV DELAY**

If the output voltage on either channel falls below 80% of nominal, under voltage protection activates. As shown in [Figure](#page-14-1) 27, an under-voltage event will shut off the UV\_DELAY MOSFET, which will allow the UV\_DELAY capacitor to charge with 5µA (typical). If the UV\_DELAY pin voltage reaches the 2.3V threshold both channels will latch off. UV\_DELAY will then be disabled and the UV\_DELAY pin will return to 0V. During UVP, both the high side and low side FET drivers will be turned off. If no capacitor is connected to the UV\_DELAY pin, the UVP latch will be activated immediately. To reset the UVP latch, either the input voltage must be cycled, or both ON/SS pins must be pulled low. The UVP function can be disabled by connecting the UV\_DELAY pin to ground.

Copyright © 2003–2013, Texas Instruments Incorporated Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNVS219K&partnum=LM5642) Feedback 15



### **THERMAL SHUTDOWN**

The LM5642 IC will enter thermal shutdown if the die temperature exceeds 160°C. The top and bottom FETs of both channels will be turned off immediately. In addition, both soft start capacitors will begin to discharge through separate 5.5 µA current sinks. The voltage on both capacitors will settle to approximately 1.1V, where it will remain until the thermal shutdown condition has cleared. The IC will return to normal operating mode when the die temperature has fallen to below 146°C. At this point the two soft start capacitors will begin to charge with their normal 2.4 µA current sources. This allows a controlled return to normal operation, similar to the soft start during turn-on. If the thermal shutdown condition clears before the voltage on the soft start capacitors has fallen to 1.1V, the capacitors will first be discharged to 1.1V, and then immediately begin charging back up.

## **OUTPUT CAPACITOR DISCHARGE**

Each channel has an embedded 480Ω MOSFET with the drain connected to the SWx pin. This MOSFET will discharge the output capacitor of its channel if its channel is off, or the IC enters a fault state caused by one of the following conditions:

- 1. UVP
- 2. UVLO

If an output over voltage event occurs, the HDRVx will be turned off and LDRVx will be turned on immediately to discharge the output capacitors of both channels through the inductors.

### **BOOTSTRAP DIODE SELECTION**

The bootstrap diode and capacitor form a supply that floats above the switch node voltage. VLIN5 powers this supply, creating approximately 5V (minus the diode drop) which is used to power the high side FET drivers and driver logic. When selecting a bootstrap diode, Schottky diodes are preferred due to their low forward voltage drop, but care must be taken for circuits that operate at high ambient temperature. The reverse leakage of some Schottky diodes can increase by more than 1000x at high temperature, and this leakage path can deplete the charge on the bootstrap capacitor, starving the driver and logic. Standard PN junction diodes and fast rectifier diodes can also be used, and these types maintain tighter control over reverse leakage current across temperature.

#### **SWITCHING NOISE REDUCTION**

Power MOSFETs are very fast switching devices. In synchronous rectifier converters, the rapid increase of drain current in the top FET coupled with parasitic inductance will generate unwanted Ldi/dt noise spikes at the source node of the FET (SWx node) and also at the VIN node. The magnitude of this noise will increase as the output current increases. This parasitic spike noise may produce excessive electromagnetic interference (EMI), and can also cause problems in device performance. Therefore, it must be suppressed using one of the following methods.

When using resistor based current sensing, it is strongly recommended to add R-C filters to the current sense amplifier inputs as shown in [Figure](#page-17-0) 29. This will reduce the susceptibility to switching noise, especially during heavy load transients and short on time conditions. The filter components should be connected as close as possible to the IC.

As shown in [Figure](#page-16-0) 28, adding a resistor in series with the HDRVx pin will slow down the gate drive, thus slowing the rise and fall time of the top FET, yielding a longer drain current transition time.

Usually a 3.3Ω to 4.7Ω resistor is sufficient to suppress the noise. Top FET switching losses will increase with higher resistance values.

Small resistors (1-5 ohms) can also be placed in series with the CBOOTx pin to effectively reduce switch node ringing. A CBOOT resistor will slow the rise time of the FET, whereas a resistor at HDRV will increase both rise and fall times.





**Figure 28. HDRV Series Resistor**

#### <span id="page-16-0"></span>**CURRENT SENSING AND LIMITING**

As shown in [Figure](#page-17-0) 29, the KSx and RSNSx pins are the inputs of the current sense amplifier. Current sensing is accomplished either by sensing the Vds of the top FET or by sensing the voltage across a current sense resistor connected from VIN to the drain of the top FET. The advantages of sensing current across the top FET are reduced parts count, cost and power loss.

The  $R_{DS-ON}$  of the top FET is not as stable over temperature and voltage as a sense resistor, hence great care must be used in layout for  $V_{DS}$  sensing circuits. At input voltages above 30V, the maximum recommended output current is 5A per channel.

Keeping the differential current-sense voltage below 200mV ensures linear operation of the current sense amplifier. Therefore, the  $R_{DS-ON}$  of the top FET or the current sense resistor must be small enough so that the current sense voltage does not exceed 200 mV when the top FET is on. There is a leading edge blanking circuit that forces the top FET on for at least 166ns. Beyond this minimum on time, the output of the PWM comparator is used to turn off the top FET. Additionally, a minimum voltage of at least 50 mV across Rsns is recommended to ensure a high SNR at the current sense amplifier.

Assuming a maximum of 200 mV across Rsns, the current sense resistor can be calculated as follows:

$$
R_{\text{sns max}} = \frac{200 \text{ mV}}{I_{\text{max}} + \frac{1}{2}I_{\text{rip}}}
$$

where

- Imax is the maximum expected load current, including overload multiplier (ie: 120%)
- Irip is the inductor ripple current (see [Equation](#page-22-0) 17) (3)

The above equation gives the maximum allowable value for Rsns. Conduction losses will increase with larger Rsns, thus lowering efficiency.

The peak current limit is set by an external resistor connected between the ILIMx pin and the KSx pin. An internal 10 µA current sink on the ILIMx pin produces a voltage across the resistor to set the current limit threshold which is then compared to the current sense voltage. A 10 nF capacitor across this resistor is required to filter unwanted noise that could improperly trip the current limit comparator.



SNVS219K –JUNE 2003–REVISED APRIL 2013 **[www.ti.com](http://www.ti.com)**



**Figure 29. Current Sense and Current Limit**

<span id="page-17-0"></span>Current limit is activated when the inductor current is high enough to cause the voltage at the RSNSx pin to be lower than that of the ILIMx pin. This toggles the Ilim comparator, thus turning off the top FET immediately. The comparator is disabled when the top FET is turned off and during the leading edge blanking time. The equation for current limit resistor,  $R_{\text{lim}}$ , is as follows:

$$
R_{\text{lim}} = \frac{(\mathsf{I}_{\text{lim}} + \frac{1}{2} \mathsf{I}_{\text{rip}})R_{\text{sns}}}{10 \ \mu \text{A}}
$$

where

• Ilim is the load current at which the current limit comparator will be tripped (4)

When sensing current across the top FET, replace Rsns with the  $R_{DS-ON}$  of the FET. This calculated Rlim value specifies that the minimum current limit will not be less than Imax. It is recommended that a 1% tolerance resistor be used.

When sensing across the top FET ( $V_{DS}$  sensing),  $R_{DS-ON}$  will show more variation than a current-sense resistor, largely due to temperature variation.  $R_{DS-ON}$  will increase proportional to temperature according to a specific temperature coefficient. Refer to the FET manufacturer's datasheet to determine the range of R<sub>DS-ON</sub> values over operating temperature or see the [Component](#page-19-0) Selection section ([Equation](#page-24-0) 27) for a calculation of maximum  $R_{DS}$ <sub>ON</sub>. This will prevent R<sub>DS-ON</sub> variations from prematurely tripping the current limit comparator as the operating temperature increases.

To ensure accurate current sensing using  $V_{DS}$  sensing, special attention in board layout is required. The KSx and RSNSx pins require separate traces to form a Kelvin connection at the corresponding current sense nodes. In addition, the filter components R14, R16, C14, C15 should be removed.

## **INPUT UNDER VOLTAGE LOCKOUT (UVLO)**

The input under-voltage lock out threshold, which is sensed via the VLIN5 internal LDO output, is 4.0V (typical). Below this threshold, both HDRVx and LDRVx will be turned off and the internal 480Ω MOSFETs will be turned on to discharge the output capacitors through the SWx pins. When the input voltage is below the UVLO threshold, the ON/SS pins will sink 5mA to discharge the soft start capacitors and turn off both channels. As the input voltage increases again above 4.0V, UVLO will be de-activated, and the device will restart through a normal soft start phase. If the voltage at VLIN5 remains below 4.5V, but above the 4.0V UVLO threshold, the device cannot be ensured to operate within specification.

If the input voltage is between 4.0V and 5.2V, the VLIN5 pin will not regulate, but will follow approximately 200 mV below the input voltage.



#### **DUAL-PHASE PARALLEL OPERATION**

In applications with high output current demand, the two switching channels can be configured to operate as a two phase converter to provide a single output voltage with current sharing between the two switching channels. This approach greatly reduces the stress and heat on the output stage components while lowering input ripple current. The inductor ripple currents also cancel to a varying degree which results in lowered output ripple voltage. [Figure](#page-7-0) 4 shows an example of a typical two-phase circuit. Because precision current sense is the primary design criteria to ensure accurate current sharing between the two channels, both channels must use external sense resistors for current sensing. To minimize the error between the error amplifiers of the two channels, tie the feedback pins FB1 and FB2 together and connect to a single voltage divider for output voltage sensing. Also, tie the COMP1 and COMP2 together and connect to the compensation network. ON/SS1 and ON/SS2 must be tied together to enable and disable both channels simultaneously.

#### <span id="page-18-0"></span>**EXTERNAL FREQUENCY SYNC**

The LM5642 series has the ability to synchronize to external sources in order to set the switching frequency. This allows the LM5642 to use frequencies from 150 kHz to 250 kHz and the LM5642X to use frequencies from 200 kHz to 500 kHz. Lowering the switching frequency allows a smaller minimum duty cycle, DMIN, and hence a greater range between input and output voltage. Increasing switching frequency allows the use of smaller output inductors and output capacitors (see [Component](#page-19-0) Selection). In general, synchronizing all the switching frequencies in multi-converter systems makes filtering of the switching noise easier.

The sync input can be from a system clock, from another switching converter in the system, or from any other periodic signal with a logic low-level less than 1.4V and a logic high level greater than 2V. Both CMOS and TTL level inputs are acceptable.

The LM5642 series uses a fixed delay between Channel 1 and Channel 2. The nominal switching frequency of 200kHz for the LM5642 corresponds to a switching period of 5µs. Channel 2 always turns its high-side switch on 2.5µs after Channel 1 [Figure](#page-19-1) 30 (a). When the converter is synchronized to a frequency other than 200kHz, the switching period is reduced or increased, while the fixed delay between Channel 1 and Channel 2 remains constant. The phase difference between channels is therefore no longer 180°. At the extremes of the sync range, the phase difference drops to 135° [Figure](#page-19-1) 30 (b) and [Figure](#page-19-1) 30 (c). The result of this lower phase difference is a reduction in the maximum duty cycle of one channel that will not overlap the duty cycle of the other. As shown in Input [Capacitor](#page-22-1) Selection section, when the duty cycle D1 for Channel 1 overlaps the duty cycle D2 for Channel 2, the input rms current increases, requiring more input capacitors or input capacitors with higher ripple current ratings. The new, reduced maximum duty cycle can be calculated by multiplying the sync frequency (in Hz) by  $2.5x10^{-6}$  (the fixed delay in seconds). The same logic applies to the LM5642X. However the LM5642X has a nominal switching frequency of 375kHz which corresponds to a period of 2.67µs. Therefore channel 2 of the LM5642X always begins it's period after 1.33µs.

 $D_{MAX} = FSYNC^2.5x10^{-6}$  (5)

At a sync frequency of 150 kHz, for example, the maximum duty cycle for Channel 1 that will not overlap Channel 2 would be 37.5%. At 250 kHz, it is the duty cycle for Channel 2 that is reduced to a  $D_{MAX}$  of 37.5%.

SNVS219K –JUNE 2003–REVISED APRIL 2013 **[www.ti.com](http://www.ti.com)**





**Figure 30. Period Fixed Delay Example**

## <span id="page-19-1"></span><span id="page-19-0"></span>**Component Selection**

#### **OUTPUT VOLTAGE SETTING**

The output voltage for each channel is set by the ratio of a voltage divider as shown in [Figure](#page-20-0) 31. The resistor values can be determined by the following equation:

$$
R_1 = \frac{R_2}{\left(\frac{V_{\text{nom}}}{V_{\text{fb}}} - 1\right)}
$$

where

• 
$$
Vf b = 1.238V
$$
 (6)

Although increasing the value of R1 and R2 will increase efficiency, this will also decrease accuracy. Therefore, a maximum value is recommended for R2 in order to keep the output within .3% of Vnom. This maximum R2 value should be calculated first with the following equation:

$$
R_{2 \text{ max}} = \frac{.3\% \cdot V_{\text{nom}}}{200 \text{ nA}}
$$

where

• 200nA is the maximum current drawn by FBx pin (7)





**Figure 31. Output Voltage Setting**

<span id="page-20-0"></span>Example: Vnom =  $5V$ , Vfb = 1.2364V, Ifbmax =  $200nA$ .

$$
R_{2 \text{ max}} = \frac{.003 \cdot 5V}{200 \text{ nA}} = 75 \text{ k}\Omega
$$

Choose 60K

$$
R_1 = \frac{60k}{\left(\frac{5V}{1.2364} - 1\right)} = 19.71 k\Omega \approx 20 k\Omega
$$

(9)

(8)

The Cycle Skip and Dropout modes of the LM5642 series regulate the minimum and maximum output voltage/duty cycle that the converter can deliver. Both modes check the voltage at the COMP pin. Minimum output voltage is determined by the Cycle Skip Comparator. This circuitry skips the high side FET ON pulse when the COMP pin voltage is below 0.5V at the beginning of a cycle. The converter will continue to skip every other pulse until the duty cycle (and COMP pin voltage) rise above 0.5V, effectively halving the switching frequency.

Maximum output voltage is determined by the Dropout circuitry, which skips the low side FET ON pulse whenever the COMP pin voltage exceeds the ramp voltage derived from the current sense. Up to three low side pulses may be skipped in a row before a minimum on-time pulse must be applied to the low side FET.

[Figure](#page-20-1) 32 shows the range of ouput voltage (for  $I_0 = 3A$ ) with respect to input voltage that will keep the converter from entering either Skip Cycle or Dropout mode.

<span id="page-20-1"></span>For input voltages below 5.5V, VLIN5 must be connected to Vin through a small resistor (approximately 4.7 ohm). This will ensure that VLIN5 does not fall below the UVLO threshold.



**Figure 32. Output Voltage Range**

#### SNVS219K –JUNE 2003–REVISED APRIL 2013 **[www.ti.com](http://www.ti.com)**

#### **Output Capacitor Selection**

In applications that exhibit large, fast load current swings, the slew rate of such a load current transient will likely be beyond the response speed of the regulator. Therefore, to meet voltage transient requirements during worstcase load transients, special consideration should be given to output capacitor selection. The total combined ESR of the output capacitors must be lower than a certain value, while the total capacitance must be greater than a certain value. Also, in applications where the specification of output voltage regulation is tight and ripple voltage must be low, starting from the required output voltage ripple will often result in fewer design iterations.

#### **ALLOWED TRANSIENT VOLTAGE EXCURSION**

The allowed output voltage excursion during a load transient  $(\Delta Vc_{s})$  is:

$$
\Delta V_{c_s} = (\delta \mathcal{Z} - \epsilon \mathcal{Z}) \cdot V_{nom} - \frac{1}{2} V_{rip}.
$$

where

- $\cdot$   $\pm$ <sup>5%</sup> is the output voltage regulation window
- ±ε% is the output voltage initial accuracy (10)

Example: Vnom = 5V,  $\delta\%$  = 7%,  $\epsilon\%$  = 3.4%, Vrip = 40mV peak to peak.

$$
\Delta V_{c_{-S}} = (7\% - 3.4\%) \times 5V - \frac{40 \text{ mV}}{2}
$$
  
= 160 mV. (11)

#### **MAXIMUM ESR CALCULATION**

Unless the rise and fall times of a load transient are slower than the response speed of the control loop, if the total combined ESR (Re) is too high, the load transient requirement will not be met, no matter how large the capacitance.

The maximum allowed total combined ESR is:

$$
R_{e_{\text{max}}} = \frac{\Delta V_{c_{\text{max}}}}{\Delta l_{c_{\text{max}}}} \tag{12}
$$

Since the ripple voltage is included in the calculation of  $\Delta Vc$  s, the inductor ripple current should not be included in the worst-case load current excursion. Simply use the worst-case load current excursion for ΔIc\_s.

Example:  $\Delta$ Vc\_s = 160 mV,  $\Delta$ Ic\_s = 3A. Then Re\_max = 53.3 m $\Omega$ .

Maximum ESR criterion can be used when the associated capacitance is high enough, otherwise more capacitors than the number determined by this criterion should be used in parallel.

#### **MINIMUM CAPACITANCE CALCULATION**

In a switch mode power supply, the minimum output capacitance is typically dictated by the load transient requirement. If there is not enough capacitance, the output voltage excursion will exceed the maximum allowed value even if the maximum ESR requirement is met. The worst-case load transient is an unloading transient that happens when the input voltage is the highest and when the current switching cycle has just finished. The corresponding minimum capacitance is calculated as follows:

$$
C_{\min} = \frac{L \cdot \left[ \Delta V_{c_s} - \sqrt{(\Delta V_{c_s})^2 - (\Delta I_{c_s} \cdot R_e)^2} \right]}{V_{\text{nom}} \cdot R_e^2}
$$
(13)

Notice it is already assumed the total ESR, Re, is no greater than Re\_max, otherwise the term under the square root will be a negative value. Also, it is assumed that L has already been selected, therefore the minimum L value should be calculated before C<sub>min</sub> and after Re (see Inductor [Selection](#page-22-2) below). Example: Re = 20 mΩ, Vnom = 5V, ΔVc\_s = 160 mV, ΔIc\_s = 3A, L = 8 µH

$$
C_{\min} = \frac{8 \ \mu \text{H} \cdot \left[160 \ \text{mV} - \sqrt{(160 \ \text{mV})^2 - (3A \times 20 \ \text{m}\Omega)^2}\right]}{5 \times (20 \ \text{m}\Omega)^2}
$$
  
= 47 \ \mu \text{F}.

Generally speaking, C<sub>min</sub> decreases with decreasing Re, ΔIc\_s, and L, but with increasing Vnom and ΔVc\_s.

(14)



#### <span id="page-22-2"></span>**Inductor Selection**

The size of the output inductor can be determined from the desired output ripple voltage, Vrip, and the impedance of the output capacitors at the switching frequency. The equation to determine the minimum inductance value is as follows:

$$
L_{\min} = \frac{V_{in} - V_{nom}}{f \cdot V_{in}} \cdot \frac{V_{nom} \cdot R_e}{V_{rip}}
$$
 (15)

In the above equation, Re is used in place of the impedance of the output capacitors. This is because in most cases, the impedance of the output capacitors at the switching frequency is very close to Re. In the case of ceramic capacitors, replace Re with the true impedance at the switching frequency.

**Example:** Vin = 36V, Vo = 3.3V, V<sub>RIP</sub> = 60 mV, Re = 20 m $\Omega$ , F = 200 kHz.

$$
L_{\min} = \frac{36 - 3.3}{200 \text{kHz} \times 36} \times \frac{3.3 \times 0.02}{.060} = 5 \mu\text{H}
$$
\n(16)

L<sub>min</sub> =  $\frac{360 \times 100}{200 \times 12 \times 36} \times \frac{360}{100}$  =  $\frac{360}{100}$ <br>actual selection process usual<br>ion, to capacitor selection, these and load transient required, make sure that the Cmin<br>y should be given to param<br>of capa The actual selection process usually involves several iterations of all of the above steps, from ripple voltage selection, to capacitor selection, to inductance calculations. Both the highest and the lowest input and output voltages and load transient requirements should be considered. If an inductance value larger than Lmin is selected, make sure that the Cmin requirement is not violated.

Priority should be given to parameters that are not flexible or more costly. For example, if there are very few types of capacitors to choose from, it may be a good idea to adjust the inductance value so that a requirement of 3.2 capacitors can be reduced to 3 capacitors.

<span id="page-22-0"></span>Since inductor ripple current is often the criterion for selecting an output inductor, it is a good idea to doublecheck this value. The equation is:

$$
I_{\text{rip}} = \frac{(V_{\text{in}} - V_{\text{nom}})}{f \cdot L} \cdot D \tag{17}
$$

Also important is the ripple content, which is defined by Irip /Inom. Generally speaking, a ripple content of less than 50% is ok. Larger ripple content will cause too much power loss in the inductor.

**Example:** Vin = 36V, Vo = 3.3V, F = 200 kHz, L = 5  $\mu$ H, 3A max  $I_{\text{OUT}}$ 

$$
I_{rip} = \frac{36 - 3.3}{200 \text{kHz} \times 5 \times 10^{-6}} \times \frac{3.3}{36} = 3 \text{A}
$$
\n(18)

3A is 100% ripple which is too high.

In this case, the inductor should be reselected on the basis of ripple current.

**Example:** 40% ripple, 40% • 3A = 1.2A

$$
I_{rip} = \frac{300 \text{kHz} \times 5 \times 10^{-6} \times \frac{300}{36}}{200 \text{kHz} \times 5 \times 10^{-6} \times \frac{300}{36}} = 3 \text{A}
$$
\n(18)  
\n100% ripple which is too high.  
\n
$$
\text{a case, the inductor should be reselected on the basis of ripple current.}
$$
\n
$$
1.2\text{A} = \frac{36 \cdot 3.3}{\text{L} \times 200 \text{kHz}} \times \frac{3.3}{36}
$$
\n
$$
1.2\text{A} = \frac{36 \cdot 3.3}{200 \text{kHz} \times 1.2 \text{A}} \times \frac{3.3}{36} = 12.5 \mu\text{H}
$$
\n(20)

When choosing the inductor, the saturation current should be higher than the maximum peak inductor current and the RMS current rating should be higher than the maximum load current.

#### <span id="page-22-1"></span>**Input Capacitor Selection**

The fact that the two switching channels of the LM5642 are 180° out of phase will reduce the RMS value of the ripple current seen by the input capacitors. This will help extend input capacitor life span and result in a more efficient system. Input capacitors must be selected that can handle both the maximum ripple RMS current at highest ambient temperature as well as the maximum input voltage. In applications in which output voltages are less than half of the input voltage, the corresponding duty cycles will be less than 50%. This means there will be no overlap between the two channels' input current pulses.

## **[LM5642,](http://www.ti.com/product/lm5642?qgpn=lm5642) [LM5642X](http://www.ti.com/product/lm5642x?qgpn=lm5642x)**

SNVS219K –JUNE 2003–REVISED APRIL 2013 **[www.ti.com](http://www.ti.com)**

The equation for calculating the maximum total input ripple RMS current for duty cycles under 50% is:

$$
I_{\text{irrm}} = \sqrt{I_1^2 D_1 (1 - D_1) + I_2^2 D_2 (1 - D_2) - 2 I_1 I_2 D_1 D_2}
$$

where

- I1 is maximum load current of Channel 1
- I2 is the maximum load current of Channel 2
- D1 is the duty cycle of Channel 1
- D2 is the duty cycle of Channel 2 (21)  $(21)$

Example: Imax\_1 = 3.6A, Imax\_2 = 3.6A, D1 = 0.42, and D2 = 0.275

$$
\begin{aligned}\n\text{Irrm} &= \left[ (3.6 \text{A})^2 \cdot 0.42 \cdot (1 - 0.42) \cdot \right. \\
(3.6 \text{A})^2 \cdot 0.275 \cdot (1 - 0.275) - \Big]^{-5} \\
2 \cdot 3.6 \text{A} \cdot 3.6 \text{A} \cdot 0.42 \cdot 0.275 \\
&= 1.66 \text{A}.\n\end{aligned}
$$

Choose input capacitors that can handle 1.66A ripple RMS current at highest ambient temperature. In applications where output voltages are greater than half the input voltage, the corresponding duty cycles will be greater than 50%, and there will be overlapping input current pulses. Input ripple current will be highest under these circumstances. The input RMS current in this case is given by:

$$
I_{irrm} = \begin{bmatrix} \left[ I_1 (1 - D_1) + I_2 (1 - D_2) \right]^2 (D_1 + D_2 - 1) \\ + \left[ I_1 (1 - D_1) - I_2 (D_2) \right]^2 (1 - D_2) + \\ \left[ I_2 (1 - D_2) - I_1 (D_1) \right]^2 (1 - D_1) \end{bmatrix}^3
$$
(23)

Where, again, I1 and I2 are the maximum load currents of channel 1 and 2, and D1 and D2 are the duty cycles. This equation should be used when both duty cycles are expected to be higher than 50%.

If the LM5642 is being used with an external clock frequency other than 200kHz, or 375 kHz for the LM5642X, the preceding equations for input rms current can still be used. The selection of the first equation or the second changes because overlap can now occur at duty cycles that are less than 50%. From the [EXTERNAL](#page-18-0) [FREQUENCY](#page-18-0) SYNC section, the maximum duty cycle that ensures no overlap between duty cycles (and hence input current pulses) is:

$$
D_{MAX} = F_{SYNC}^2 2.5 \times 10^{-6}
$$
 (24)

There are now three distinct possibilities which must be considered when selecting the equation for input rms current. The following applies for the LM5642, and also the LM5642X by replacing 200 kHz with 375 kHz:

- 1. Both duty cycles  $D_1$  and  $D_2$  are less than  $D_{MAX}$ . In this case, the first, simple equation can always be used.
- 2. One duty cycle is greater than  $D_{MAX}$  and the other duty cycle is less than  $D_{MAX}$ . In this case, the system designer can take advantage of the fact that the sync feature reduces  $D_{MAX}$  for one channel, but lengthens it for the other channel. For  $F_{\text{SYNC}}$  < 200kHz, D<sub>1</sub> is reduced to D<sub>MAX</sub> while D<sub>2</sub> actually increases to (1-D<sub>MAX</sub>). For F<sub>SYNC</sub> > 200kHz, D<sub>2</sub> is reduced to D<sub>MAX</sub> while D<sub>1</sub> increases to (1-D<sub>MAX</sub>). By using the channel reduced to  $D_{MAX}$  for the lower duty cycle, and the channel that has been increased for the higher duty cycle, the first, simple rms input current equation can be used.
- 3. Both duty cycles are greater than  $D_{MAX}$ . This case is identical to a system at 200 kHz where either duty cycle is 50% or greater. Some overlap of duty cycles is specified, and hence the second, more complicated rms input current equation must be used.

Input capacitors must meet the minimum requirements of voltage and ripple current capacity. The size of the capacitor should then be selected based on hold up time requirements. Bench testing for individual applications is still the best way to determine a reliable input capacitor value. Input capacitors should always be placed as close as possible to the current sense resistor or the drain of the top FET. When high ESR capacitors such as tantalum are used, a 1µF ceramic capacitor should be added as closely as possible to the high-side FET drain and low-side FET source.

**FXAS** 

**NSTRUMENTS** 

(22)



#### **MOSFET Selection**

#### **BOTTOM FET SELECTION**

During normal operation, the bottom FET is switching on and off at almost zero voltage. Therefore, only conduction losses are present in the bottom FET. The most important parameter when selecting the bottom FET is the on-resistance  $(R_{DS-ON})$ . The lower the on-resistance, the lower the power loss. The bottom FET power loss peaks at maximum input voltage and load current. The equation for the maximum allowed on-resistance at room temperature for a given FET package, is:

$$
R_{\text{dson\_max}} = \frac{1}{\frac{1}{n_{\text{max}}} \cdot \left(1 - \frac{V_{\text{nom}}}{V_{\text{in\_max}}}\right)} \times \frac{1}{\frac{1}{\frac{1}{n_{\text{max}}} - \frac{1}{n_{\text{max}}}} \cdot \frac{1}{\frac{1}{n_{\text{max}}} - \frac{1}{n_{\text{max}}}} \cdot \frac{1}{\frac{1}{n_{\text{min}}} \cdot \frac{1}{n_{\text{min}}}}
$$

where

- Tj\_max is the maximum allowed junction temperature in the FET
- Ta\_max is the maximum ambient temperature
- $R<sub>theta</sub>$  is the junction-to-ambient thermal resistance of the FET
- TC is the temperature coefficient of the on-resistance which is typically in the range of 4000ppm/°C (25)

If the calculated  $R_{DS-ON(MAX)}$  is smaller than the lowest value available, multiple FETs can be used in parallel. This effectively reduces the  $I_{max}$  term in the above equation, thus reducing  $R_{DS-ON}$ . When using two FETs in parallel, multiply the calculated  $R_{DS-ON (MAX)}$  by 4 to obtain the  $R_{DS-ON (MAX)}$  for each FET. In the case of three FETs, multiply by 9.

$$
R_{ds_{\text{max}}} = \frac{1}{(3.6 \text{A})^2 \cdot \left(1 - \frac{5 \text{V}}{30 \text{V}}\right)} \times
$$
  

$$
\frac{100 \text{°C} - 60 \text{°C}}{\left[1 + 0.01\text{/°C} \cdot (100 \text{°C} - 25 \text{°C})\right] \cdot 60 \text{°C}/\text{W}}
$$
  
= 35.3 m $\Omega$ 

(26)

If the selected FET has an Rds value higher than 35.3Ω, then two FETs with an R<sub>DS-ON</sub> less than 141 mΩ (4 x 35.3 mΩ) can be used in parallel. In this case, the temperature rise on each FET will not go to Tj\_max because each FET is now dissipating only half of the total power.

#### **TOP FET SELECTION**

The top FET has two types of losses: switching loss and conduction loss. The switching losses mainly consist of crossover loss and losses related to the low-side FET body diode reverse recovery. Since it is rather difficult to estimate the switching loss, a general starting point is to allot 60% of the top FET thermal capacity to switching losses. The best way to precisely determine switching losses is through bench testing. The equation for calculating the on resistance of the top FET is thus:

<span id="page-24-0"></span>
$$
R_{ds_{\text{max}}} = \frac{v_{\text{in,min}} \cdot .4}{\int_{\text{max}}^{2} . v_{\text{nom}}} \times \frac{\Gamma_{j_{\text{max}}} - \Gamma_{a_{\text{max}}}}{\Gamma_{j_{\text{max}}} - \Gamma_{a_{\text{max}}}}
$$
\n
$$
\frac{\Gamma_{j_{\text{max}}} - \Gamma_{a_{\text{max}}}}{\Gamma_{j_{\text{max}}} - 25^{\circ}C/W} \cdot \frac{\Gamma_{j_{\text{max}}}}{\Gamma_{j_{\text{max}}}} \tag{27}
$$

Example: Tj\_max = 100°C, Ta\_max = 60°C, Rqja = 60°C/W, Vin\_min = 5.5V, Vnom = 5V, and Iload\_max = 3.6A.

SNVS219K –JUNE 2003–REVISED APRIL 2013 **[www.ti.com](http://www.ti.com)**

$$
R_{ds_{\text{max}}} = \frac{3.5 \text{ V} \times .4}{(3.6 \text{A})^2 \times 5 \text{ V}} \times
$$
  

$$
\frac{100 \text{°C} - 60 \text{°C}}{[1 + 0.01/\text{°C} \cdot (100 \text{°C} - 25 \text{°C})] \cdot 60 \text{°C/W}}
$$
  
= 13 m0

 $E E V$   $\rightarrow$   $A$ 

When using FETs in parallel, the same guidelines apply to the top FET as apply to the bottom FET.

## **Loop Compensation**

The general purpose of loop compensation is to meet static and dynamic performance requirements while maintaining stability. Loop gain is what is usually checked to determine small-signal performance. Loop gain is equal to the product of control-output transfer function and the feedback transfer function (the compensation network transfer function). Generally speaking it is desirable to have a loop gain slope that is roughly -20dB /decade from a very low frequency to well beyond the crossover frequency. The crossover frequency should not exceed one-fifth of the switching frequency. The higher the bandwidth, the faster the load transient response speed will be. However, if the duty cycle saturates during a load transient, further increasing the small signal bandwidth will not help. Since the control-output transfer function usually has very limited low frequency gain, it is a good idea to place a pole in the compensation at zero frequency, so that the low frequency gain will be relatively large. A large DC gain means high DC regulation accuracy (i.e. DC voltage changes little with load or line variations). The rest of the compensation scheme depends highly on the shape of the control-output plot.



**Figure 33. Control-Output Transfer Function**

<span id="page-25-1"></span><span id="page-25-0"></span>As shown in [Figure](#page-25-0) 33, the control-output transfer function consists of one pole (fp), one zero (fz), and a double pole at fn (half the switching frequency). The following can be done to create a -20dB /decade roll-off of the loop gain: Place the first pole at 0Hz, the first zero at fp, the second pole at fz, and the second zero at fn. The resulting feedback transfer function is shown in [Figure](#page-25-1) 34.





(28)



(30)

**[www.ti.com](http://www.ti.com)** SNVS219K –JUNE 2003–REVISED APRIL 2013

The control-output corner frequencies, and thus the desired compensation corner frequencies, can be determined approximately by the following equations:

$$
f_{z} = \frac{1}{2\pi R_{e}C_{o}}
$$
  
\n
$$
f_{P} = \frac{1}{2\pi R_{O}C_{O}} + \frac{1 - D - .5}{2\pi I LC_{O}}
$$
\n(29)

Since fp is determined by the output network, it will shift with loading (Ro). It is best to use a minimum Iout value of approximately 100mA when determining the maximum Ro value.

Example: Re = 20 m $\Omega$ , Co = 100 uF, Romax = 5V/100 mA = 50 $\Omega$ :

$$
f_{z} = \frac{1}{2\pi \cdot 20 \text{ m}\Omega \cdot 100 \mu\text{F}} = 80 \text{ kHz}
$$
\n
$$
f_{p \text{ min}} = \frac{1}{2\pi \cdot 50 \Omega \cdot 100 \mu\text{F}} + \frac{1}{2\pi \cdot 200 \text{ k} \cdot 8 \mu \cdot 100 \mu\text{F}} = 995 \text{ Hz}
$$
\n(32)

First determine the minimum frequency (fpmin) of the pole across the expected load range, then place the first compensation zero at or below that value. Once fpmin is determined, Rc1 should be calculated using:

$$
R_{c1} = \frac{B}{gm} \left( \frac{R_1 + R_2}{R_1} \right)
$$

where

- B is the desired gain in V/V at fp (fz1)
- gm is the transconductance of the error amplifier
- R1 and R2 are the feedback resistors (33)

A gain value around 10dB (3.3v/v) is generally a good starting point.

Example: B = 3.3v/v, gm = 650m, R1 = 20 kKΩ, R2 = 60.4 kΩ:

$$
R_{c1} = \frac{3.3}{650 \,\mu} \left( \frac{20k + 60.4k}{20k} \right) = 20.4 k \Omega \approx 20 k \Omega
$$
\n(34)

Bandwidth will vary proportional to the value of Rc1. Next, Cc1 can be determined with the following equation:

$$
c_{c1} = \frac{1}{2\pi \cdot f_{p \min} \cdot R_{c1}} \tag{35}
$$

Example: fpmin = 995 Hz, Rc1 = 20 k $\Omega$ :

 $\mathbf{1}$ 

$$
C_{c1} = \frac{1}{2\pi \cdot 995 \text{ Hz} \cdot 20 \text{ k}\Omega} \approx 8 \text{ nF}
$$
\n(36)

The compensation network ([Figure](#page-27-0) 35) will also introduce a low frequency pole which will be close to 0 Hz.

A second pole should also be placed at fz. This pole can be created with a single capacitor Cc2 and a shorted Rc2 (see [Figure](#page-27-0) 35). The minimum value for this capacitor can be calculated by:

$$
C_{c2 \text{ min}} = \frac{1}{2\pi \cdot f_2 \cdot R_{c1}} \tag{37}
$$

Cc2 may not be necessary, however it does create a more stable control loop. This is especially important with high load currents and in current sharing mode.

Example: fz = 80 kHz, Rc1 = 20 kΩ:

$$
C_{c2 \text{ min}} = \frac{1}{2\pi \cdot 80 \text{ kHz} \cdot 20 \text{ k}\Omega} \approx 100 \text{ pF}
$$
 (38)



#### SNVS219K –JUNE 2003–REVISED APRIL 2013 **[www.ti.com](http://www.ti.com)**

(39)

A second zero can also be added with a resistor in series with Cc2. If used, this zero should be placed at fn, where the control to output gain rolls off at -40dB/dec. Generally, fn will be well below the 0dB level and thus will have little effect on stability. Rc2 can be calculated with the following equation:

$$
R_{c2} = \frac{1}{2\pi \cdot f_0 \cdot C_{c2}}
$$



**Figure 35. Compensation Network**

### <span id="page-27-0"></span>**PCB Layout Considerations**

To produce an optimal power solution with the LM5642 series, good layout and design of the PCB are as important as the component selection. The following are several guidelines to aid in creating a good layout.

#### **KELVIN TRACES FOR SENSE LINES**

When using the current sense resistor to sense the load current connect the KS pin using a separate trace to VIN, as close as possible to the current-sense resistor. The RSNS pin should be connected using a separate trace to the low-side of the current sense resistor. The traces should be run parallel to each other to give common mode rejection. Although it can be difficult in a compact design, these traces should stay away from the output inductor and switch node if possible, to avoid coupling stray flux fields. When a current-sense resistor is not used the KS pin should be connected as close as possible to the drain node of the upper MOSFET and the RSNS pin should be connected as close as possible to the source of the upper MOSFET using Kelvin traces. To further help minimize noise pickup on the sense lines is to use RC filtering on the KS and RSNS pins.

#### **SEPARATE PGND AND SGND**

Good layout techniques include a dedicated ground plane, usually on an internal layer. Signal level components like the compensation and feedback resistors should be connected to a section of this internal SGND plane. The SGND section of the plane should be connected to the power ground at only one point. The best place to connect the SGND and PGND is right at the PGND pin..

#### **MINIMIZE THE SWITCH NODE**

The plane that connects the power FETs and output inductor together radiates more EMI as it gets larger. Use just enough copper to give low impedance to the switching currents, preferably in the form of a wide, but short, trace run.

#### **LOW IMPEDANCE POWER PATH**

The power path includes the input capacitors, power FETs, output inductor, and output capacitors. Keep these components on the same side of the PCB and connect them with thick traces or copper planes (shapes) on the same layer. Vias add resistance and inductance to the power path, and have relatively high impedance connections to the internal planes. If high switching currents must be routed through vias and/or internal planes, use multiple vias in parallel to reduce their resistance and inductance. The power components should be kept close together. The longer the paths that connect them, the more they act as antennas, radiating unwanted EMI.

Please see AN-1229 (literature number [SNVA054](http://www.ti.com/lit/pdf/SNVA054)) for further PCB layout considerations.



## **Table 1. Bill Of Materials for [Figure](#page-6-0) 3 24V to 1.8, 3.3V LM5642**





SNVS219K –JUNE 2003–REVISED APRIL 2013 **[www.ti.com](http://www.ti.com)**





30 Submit [Documentation](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SNVS219K&partnum=LM5642) Feedback Copyright © 2003–2013, Texas Instruments Incorporated







#### SNVS219K-JUNE 2003-REVISED APRIL 2013

### **Table 4. Bill Of Materials Based on [Figure](#page-6-0) 3 Vin= 9-16V, VO1,2=3.3V,5V, 5A LM5642X**



<span id="page-31-0"></span>

### **REVISION HISTORY**









## **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



# **PACKAGE OPTION ADDENDUM**

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



**TEXAS** 

### **TAPE AND REEL INFORMATION**

**STRUMENTS** 





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**







# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Sep-2024



\*All dimensions are nominal



## **TEXAS INSTRUMENTS**

www.ti.com 25-Sep-2024

## **TUBE**



## **B - Alignment groove width**

#### \*All dimensions are nominal





# **PACKAGE OUTLINE**

# **PWP0028A PowerPAD - 1.1 mm max height** TM

PLASTIC SMALL OUTLINE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MO-153, variation AET.



# **EXAMPLE BOARD LAYOUT**

# **PWP0028A** PowerPAD™ - 1.1 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.



# **EXAMPLE STENCIL DESIGN**

# **PWP0028A** PowerPAD™ - 1.1 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

11. Board assembly site may have different recommendations for stencil design.



PW (R-PDSO-G28)

PLASTIC SMALL OUTLINE



This drawing is subject to change without notice. **B.** 

 $\hat{\mathbb{C}}$  Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

 $\hat{\mathbb{D}}$  Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated