

# LMG2100R026 100V, 53A GaN Half-Bridge Power Stage

# 1 Features

- · Integrated half-bridge GaN FETs and driver
- 93V continuous, 100V pulsed voltage rating
- Package optimized for easy PCB layout
- High slew rate switching with low ringing
- 5V external bias power supply
- Supports 3.3V and 5V input logic levels
- Gate driver capable of up to 10MHz switching
- Excellent propagation delay (33ns typical) and matching (2ns typical)
- Internal bootstrap supply voltage clamping to prevent GaN FET overdrive
- Supply rail undervoltage for lockout protection
- Low power consumption
- · Exposed top QFN package for top-side cooling
- · Large GND pad for bottom-side cooling

# 2 Applications

- · Buck, boost, buck-boost converters
- LLC converters
- Solar inverters
- Telecom and server power
- Motor drives
- Power tools
- Class-D audio amplifiers

# **3 Description**

The LMG2100R026 device is a 93V continuous, 100V pulsed, 53A half-bridge power stage, with integrated gate-driver and enhancement-mode Gallium Nitride (GaN) FETs. The device consists of two GaN FETs driven by one high-frequency GaN FET driver in a half-bridge configuration.

GaN FETs provide significant advantages for power conversion as they have zero reverse recovery and very small input capacitance  $C_{ISS}$  and output capacitance  $C_{OSS}$ . The driver and the two GaN FETs are mounted on a completely bond-wire free package platform with minimized package parasitic elements. The LMG2100R026 device is available in a 7.0mm × 4.5mm × 0.89mm lead-free package and can be easily mounted on PCBs.

The TTL logic compatible inputs can support 3.3V and 5V logic levels regardless of the VCC voltage. The proprietary bootstrap voltage clamping technique ensures the gate voltages of the enhancement mode GaN FETs are within a safe operating range.

The device extends advantages of discrete GaN FETs by offering a more user-friendly interface. It is an ideal solution for applications requiring high-frequency, high-efficiency operation in a small form factor.

#### **Package Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> |  |
|-------------|------------------------|-----------------------------|--|
| LMG2100R026 | VBN (VQFN, 18)         | 7.00mm × 4.50mm             |  |

(1) For all available packages, see Section 11.

(2) The package size (length × width) is a nominal value and includes pins, where applicable.



Simplified Block Diagram



# **Table of Contents**

| 1 Features                                     | 1              |
|------------------------------------------------|----------------|
| 2 Applications                                 | 1              |
| 3 Description                                  | 1              |
| 4 Pin Configuration and Functions              | 3              |
| 5 Specifications                               | 4              |
| 5.1 Absolute Maximum Ratings                   | 4              |
| 5.2 ESD Ratings                                | 4              |
| 5.3 Recommended Operating Conditions           | 4              |
| 5.4 Thermal Information                        | 5              |
| 5.5 Electrical Characteristics                 | <mark>5</mark> |
| 5.6 Typical Characteristics                    | 7              |
| 6 Parameter Measurement Information            | 9              |
| 6.1 Propagation Delay and Mismatch Measurement | 9              |
| 7 Detailed Description                         | 11             |
| 7.1 Overview                                   | 11             |
| 7.2 Functional Block Diagram                   | 11             |
| 7.3 Feature Description.                       | 12             |
|                                                |                |

| 7.4 Device Functional Modes                         | 14   |
|-----------------------------------------------------|------|
| 8 Application and Implementation                    |      |
| 8.1 Application Information                         |      |
| 8.2 Typical Application                             | 14   |
| 8.3 Power Supply Recommendations                    | 18   |
| 8.4 Layout                                          | 19   |
| 9 Device and Documentation Support                  | 21   |
| 9.1 Documentation Support                           | . 21 |
| 9.2 Receiving Notification of Documentation Updates | 21   |
| 9.3 Support Resources                               | 21   |
| 9.4 Trademarks                                      | 21   |
| 9.5 Electrostatic Discharge Caution                 | 21   |
| 9.6 Glossary                                        |      |
| 10 Revision History                                 |      |
| 11 Mechanical, Packaging, and Orderable             |      |
| Information                                         | 22   |
| 11.1 Package Information                            |      |
| -                                                   |      |



# **4** Pin Configuration and Functions



## Figure 4-1. VBN Package, 18-Pin VQFN (Top View)

| P    | NIN              | I/O <sup>(1)</sup> | DESCRIPTION                                                                             |
|------|------------------|--------------------|-----------------------------------------------------------------------------------------|
| NAME | NO.              | 1/0(**             | DESCRIPTION                                                                             |
| NC   | 1–4, 8, 9,<br>16 | _                  | Not connected internally. Leave floating.                                               |
| SW   | 5                | Р                  | Switching node. Internally connected to HS pin.                                         |
| PGND | 6, 17, 18        | G                  | Power ground. Low-side GaN FET source. Internally connected to low-side GaN FET source. |
| VIN  | 7                | Р                  | Input voltage pin. Internally connected to high-side GaN FET drain.                     |
| НВ   | 10               | Р                  | High-side gate driver bootstrap rail. Connect bypass capacitor to HS.                   |
| HS   | 11               | Р                  | High-side GaN FET source connection.                                                    |
| HI   | 12               | I                  | High-side gate driver control input.                                                    |
| LI   | 13               | I                  | Low-side gate driver control input.                                                     |
| VCC  | 14               | Р                  | 5V device power supply.                                                                 |
| AGND | 15               | G                  | Analog ground. Internally connected to low-side GaN FET source.                         |

#### **Table 4-1. Pin Functions**

(1) I = Input, O = Output, G = Ground, P = Power



# **5** Specifications

### 5.1 Absolute Maximum Ratings

See<sup>(1)</sup>

|                                                          | MIN  | MAX | UNIT |
|----------------------------------------------------------|------|-----|------|
| VIN to PGND                                              | 0    | 93  | V    |
| VIN to PGND (pulsed, 100-ms max duration) <sup>(2)</sup> |      | 100 | V    |
| HB to AGND                                               | -0.3 | 100 | V    |
| HS to AGND                                               |      | 93  | V    |
| HS to AGND (pulsed, 100-ms max duration) <sup>(2)</sup>  |      | 100 | V    |
| HI to AGND                                               | -0.3 | 6   | V    |
| LI to AGND                                               | -0.3 | 6   | V    |
| VCC to AGND                                              | -0.3 | 6   | V    |
| HB to HS                                                 | -0.3 | 6   | V    |
| HB to VCC                                                | 0    | 93  | V    |
| SW to PGND                                               |      | 93  | V    |
| IOUT from SW pin (Continuous), $T_J < 125^{\circ}C$      |      | 55  | А    |
| IOUT from SW pin (Pulsed, 300 μs), T <sub>A</sub> = 25°C |      | 218 | А    |
| Junction Temperature, T <sub>J</sub>                     | -40  | 150 | °C   |
| Storage Temperature, T <sub>stg</sub>                    | -40  | 150 | °C   |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

(2) Device can withstand 1000 pulses up to 100V of 100ms duration and less than 1% duty cycle over its lifetime.

# 5.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> |                         | Human-body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001 <sup>(1)</sup>          | ±500  | V    |
|                    | Electrostatic Discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# **5.3 Recommended Operating Conditions**

Unless otherwise noted, voltages are with respect to AGND

|                                 | MIN                 | NOM               | MAX  | UNIT |
|---------------------------------|---------------------|-------------------|------|------|
| VCC                             | 4.75                | 5                 | 5.25 | V    |
| LI or HI Input                  | 0                   |                   | 5.5  | V    |
| НВ                              | V <sub>HS</sub> + 4 | V <sub>HS</sub> + | 5.25 | V    |
| HS, SW Slew rate <sup>(1)</sup> |                     |                   | 50   | V/ns |

(1) Determined through design and characterization. Not tested in production.



## **5.4 Thermal Information**

|                       |                                                                    | LMG2100 |      |
|-----------------------|--------------------------------------------------------------------|---------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                                      | QFN     | UNIT |
|                       |                                                                    | 18 PINS |      |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance                             | 27      | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance                          | 0.4     | °C/W |
| B                     | Junction-to-case (bottom) thermal resistance, low-side FET to PGND | 5.4     | °C/W |
| R <sub>0JC(Bot)</sub> | Junction-to-case (bottom) thermal resistance, high-side FET to VIN | 6.3     | °C/W |
| R <sub>0JB</sub>      | Junction-to-board thermal resistance                               | 3.9     | °C/W |
| Ψ JT                  | Junction-to-top characterization parameter                         | 1.7     | °C/W |
| Ψјв                   | Junction-to-board characterization parameter                       | 3.8     | °C/W |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

## **5.5 Electrical Characteristics**

Unless otherwise noted, voltages are with respect to AGND;  $-40^{\circ}C \le T_{J} \le 125^{\circ}C^{(1)}$ 

|                       | PARAMETER                                                                                 | TEST CONDITIONS                                                         | MIN TYP | MAX  | UNIT |  |
|-----------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|---------|------|------|--|
| POWER STAGE           |                                                                                           |                                                                         |         |      |      |  |
| R <sub>DS(ON)HS</sub> | High-side GaN FET on-resistance                                                           | LI=0V, HI=VCC=5V, HB-HS=5V, I(VIN-<br>SW)=16A, T <sub>J</sub> = 25°C    | 2.7     | 3.5  | mΩ   |  |
| R <sub>DS(ON)LS</sub> | Low-side GaN FET on-resistance                                                            | LI=VCC=5V, HI=0V, HB-HS=5V, I(SW-<br>PGND)=16A, T <sub>J</sub> = 25°C   | 2.6     | 3.5  | mΩ   |  |
| V <sub>SD</sub>       | GaN 3rd quadrant conduction drop                                                          | $I_{SD}$ = 500 mA, V <sub>IN</sub> floating, VCC = 5 V, HI<br>= LI = 0V | 1.5     |      | V    |  |
| L-VIN-SW              | Leakage from VIN to SW when the high-<br>side GaN FET and low-side GaN FET are<br>off     | VIN = 80V, SW=0, HI = LI = 0V, VCC = 5V, T <sub>J</sub> =25°C           | 10      | 160  | μA   |  |
| L-SW-GND              | Leakage from SW to GND when the high-<br>side GaN FET and low-side GaN FET are<br>off     | SW = 80V, HI = LI = 0V, VCC =<br>5V, T <sub>J</sub> =25°C               | 10      | 160  | μA   |  |
| C <sub>ISS</sub>      | Input Capacitance of high side or low side HEMT                                           | V <sub>DS</sub> =50V, V <sub>GS</sub> = 0V (HI = LI = 0V)               | 1686    |      | pF   |  |
| C <sub>OSS</sub>      | Output Capacitance of high-side GaN FET<br>or low-side GaN FET                            | V <sub>DS</sub> =50V, V <sub>GS</sub> = 0V (HI = LI = 0V)               | 570     | 790  | pF   |  |
| C <sub>OSS(ER)</sub>  | Output Capacitance of high-side GaN FET<br>or low-side GaN FET - Energy Related           | $V_{DS}$ =0 to 50V, $V_{GS}$ = 0V (HI = LI = 0V)                        | 700     |      | pF   |  |
| C <sub>OSS(TR)</sub>  | Output Capacitance of high-side GaN FET or low-side GaN FET - Time Related                | V <sub>DS</sub> =0 to 50V, V <sub>GS</sub> = 0V (HI = LI = 0V)          | 881     |      | pF   |  |
| C <sub>WELL</sub>     | HV-Well Capacitance (SW to PGND)                                                          | $V_{IN}=V_{SW}=50V$ , HI = LI = 0V                                      | 30      |      | pF   |  |
| C <sub>RSS</sub>      | Reverse Transfer Capacitance of high side or low side HEMT                                | V <sub>DS</sub> =50V, V <sub>GS</sub> = 0V (HI = LI = 0V)               | 4.3     |      | pF   |  |
| Q <sub>G</sub>        | Total Gate Charge of high side or low side HEMT                                           | V <sub>DS</sub> =50V, I <sub>D</sub> = 16A, V <sub>GS</sub> = 5V        | 12      | 15.8 | nC   |  |
| Q <sub>GD</sub>       | Gate to Drain Charge of high side or low side HEMT                                        | V <sub>DS</sub> =50V, I <sub>D</sub> = 16A                              | 1.2     |      | nC   |  |
| Q <sub>GS</sub>       | Gate to Source Charge of high side or low side HEMT                                       | V <sub>DS</sub> =50V, I <sub>D</sub> = 16A                              | 3.9     |      | nC   |  |
| Q <sub>OSS</sub>      | Output Charge (sum of high side HEMT,<br>low side HEMT and gate-driver HV-Well<br>charge) | V <sub>DS</sub> =50V, I <sub>D</sub> = 16A                              | 90      | 115  | nC   |  |
| Q <sub>RR</sub>       | Source to Drain Reverse Recovery Charge                                                   | Not including internal driver bootstrap diode                           | 0       |      | nC   |  |
| HIPLH                 | Propagation delay: HI Rising <sup>(2)</sup>                                               | LI=0V, VCC=5V, HB-HS=5V, VIN=48V                                        | 35      | 55   | ns   |  |
| HIPHL                 | Propagation delay: HI Falling <sup>(2)</sup>                                              | LI=0V, VCC=5V, HB-HS=5V, VIN=48V                                        | 33      | 55   | ns   |  |
| LPLH                  | Propagation delay: LI Rising <sup>(2)</sup>                                               | HI=0V, VCC=5V, HB-HS=5V, VIN=48V                                        | 35      | 55   | ns   |  |
| LPHL                  | Propagation delay: LI Falling <sup>(2)</sup>                                              | HI=0V, VCC=5V, HB-HS=5V, VIN=48V                                        | 33      | 55   | ns   |  |
| MON                   | Delay Matching: LI high & HI low <sup>(2)</sup>                                           |                                                                         | 2       | 10   | ns   |  |
| MOFF                  | Delay Matching: LI low & HI high <sup>(2)</sup>                                           |                                                                         | 2       | 10   | ns   |  |

Copyright © 2024 Texas Instruments Incorporated



# 5.5 Electrical Characteristics (continued)

### Unless otherwise noted, voltages are with respect to AGND; -40°C $\leq T_J \leq 125^{\circ}C^{(1)}$

|                       | PARAMETER                                         | TEST CONDITIONS                                        | MIN  | TYP  | MAX  | UNIT |
|-----------------------|---------------------------------------------------|--------------------------------------------------------|------|------|------|------|
| t <sub>PW</sub>       | Minimum Input Pulse Width that Changes the Output |                                                        |      | 10   |      | ns   |
| INPUT PI              | NS                                                | · · ·                                                  |      |      | •    |      |
| VIH                   | High-Level Input Voltage Threshold                | Rising Edge                                            | 1.87 | 2.06 | 2.22 | V    |
| VIL                   | Low-Level Input Voltage Threshold                 | Falling Edge                                           | 1.48 | 1.66 | 1.76 | V    |
| V <sub>HYS</sub>      | Hysteresis between rising and falling threshold   |                                                        |      | 400  |      | mV   |
| RI                    | Input pull down resistance                        |                                                        | 100  | 200  | 300  | kΩ   |
| UNDER V               | OLTAGE PROTECTION                                 |                                                        |      |      | · ·  |      |
| V <sub>CCR</sub>      | VCC Rising edge threshold                         | Rising                                                 | 3.2  | 3.8  | 4.5  | V    |
| V <sub>CCF</sub>      | VCC Falling edge threshold                        |                                                        | 3.0  | 3.6  | 4.3  | V    |
| V <sub>CC(hyst)</sub> | VCC UVLO threshold hysteresis                     |                                                        |      | 210  |      | mV   |
| V <sub>HBR</sub>      | HB Rising edge threshold                          | Rising                                                 | 2.5  | 3.2  | 3.9  | V    |
| V <sub>HBF</sub>      | HB Falling edge threshold                         |                                                        | 2.3  | 3.0  | 3.7  | V    |
| V <sub>HB(hyst)</sub> | HB UVLO threshold hysteresis                      |                                                        |      | 210  |      | mV   |
| BOOTSTR               | RAP DIODE                                         | · · ·                                                  |      |      |      |      |
| V <sub>DL</sub>       | Low-Current forward voltage                       | I <sub>HB-HS</sub> = 100μA                             |      | 0.45 | 0.7  | V    |
| V <sub>DH</sub>       | High current forward voltage                      | I <sub>HB-HS</sub> = 100mA                             |      | 0.9  | 1.0  | V    |
| R <sub>D</sub>        | Dynamic Resistance                                | I <sub>HB-HS</sub> = 100mA                             |      | 1.85 |      | Ω    |
|                       | HB-HS Clamp                                       | Regulation Voltage                                     | 4.65 | 5    | 5.2  | V    |
| t <sub>BS</sub>       | Bootstrap diode reverse recovery time             | I <sub>F</sub> = 100 mA, IR = 100 mA                   |      | 40   |      | ns   |
| Q <sub>RR</sub>       | Bootstrap diode reverse recovery charge           | V <sub>VIN</sub> = 50 V                                |      | 2    |      | nC   |
| SUPPLY (              | CURRENTS                                          |                                                        |      |      |      |      |
| I <sub>CC</sub>       | VCC Quiescent Current                             | LI = HI = 0V, VCC = 5V                                 |      | 0.09 | 0.2  | mA   |
| I <sub>CC</sub>       | VCC Quiescent Current                             | LI=VCC=5V, HI=0V                                       |      | 0.26 | 5    | mA   |
| I <sub>CCO</sub>      | Total VCC Operating Current                       | f = 500 kHz, 50% Duty cycle, V <sub>IN</sub> = 48V     |      | 12   | 15   | mA   |
| I <sub>HB</sub>       | HB Quiescent Current                              | LI = HI = 0V, VCC = 5V, HB-HS = 4.6V                   |      | 0.1  | 0.2  | mA   |
| I <sub>HB</sub>       | HB Quiescent Current                              | LI=0V, HI=VCC=5V, HB-HS=4.6V                           |      | 0.16 | 4.5  | mA   |
| I <sub>HBO</sub>      | HB Operating Current                              | f = 500 kHz, 50% Duty cycle, VCC =<br>5V, HB-HS = 4.6V |      | 5.6  | 8    | mA   |

(1) Parameters that show only a typical value are determined by design and may not be tested in production

(2) See Propagation Delay and Mismatch Measurement section



# **5.6 Typical Characteristics**



LMG2100R026



Texas





# **6** Parameter Measurement Information

### 6.1 Propagation Delay and Mismatch Measurement

Figure 6-1 shows the typical test setup used to measure the propagation mismatch. As the gate drives are not accessible, pullup and pulldown resistors in this test circuit are used to indicate when the low-side GaN FET turns ON and the high-side GaN FET turns OFF and vice versa to measure the  $t_{MON}$  and  $t_{MOFF}$  parameters. Resistance values used in this circuit for the pullup and pulldown resistors are in the order of  $1k\Omega$ ; the current sources used are 2A.

Figure 6-2 through Figure 6-5 show propagation delay measurement waveforms. For turnon propagation delay measurements, the current sources are not used. For turnoff time measurements, the current sources are set to 2A, and a voltage clamp limit is also set, referred to as  $VIN_{(CLAMP)}$ . When measuring the high-side component turnoff delay, the current source across the high-side FET is turned on, the current source across the low-side FET is off, HI transitions from high-to-low, and output voltage transitions from  $V_{IN}$  to  $V_{IN(CLAMP)}$ . Similarly, for low-side component turnoff propagation delay measurements, the high-side component current source is turned on, LI transitions from high to low and the output transitions from GND potential to  $V_{IN(CLAMP)}$ . The time between the transition of LI and the output change is the propagation delay time.



Figure 6-1. Propagation Delay and Propagation Mismatch Measurement







# 7 Detailed Description

# 7.1 Overview

Section 7.2 shows the LMG2100R026, half-bridge, GaN power stage with highly integrated high-side and lowside gate drivers, which includes built-in UVLO protection circuitry and an overvoltage clamp circuitry. The clamp circuitry limits the bootstrap refresh operation to ensure that the high-side gate driver overdrive does not exceed 5.4V. The device integrates two GaN FETs in a half-bridge configuration. The device can be used in many isolated and non-isolated topologies allowing very simple integration. The package is designed to minimize the loop inductance while keeping the PCB design simple. The drive strengths for turnon and turnoff are optimized to ensure high voltage slew rates without causing any excessive ringing on the gate or power loop.

## 7.2 Functional Block Diagram

The following image shows the functional block diagram of the LMG2100R026 device with integrated high-side and low-side GaN FETs.





## 7.3 Feature Description

The LMG2100R026 device brings ease of designing high power density boards without the need for underfill while maintaining creepage and clearance requirements. The propagation delays between the high-side gate driver and low-side gate driver are matched to allow very tight control of dead time. Controlling the dead time is critical in GaN-based applications to maintain high efficiency. HI and LI can be independently controlled to minimize the third quadrant conduction of the low-side FET for hard switched buck converters. A very small propagation mismatch between the HI and LI to the drivers for both the falling and rising thresholds ensures dead times of < 10ns. Co-packaging the GaN FET half-bridge with the driver ensures minimized common source inductance. This minimized inductance has a significant performance impact on hard-switched topologies.

The built-in bootstrap circuit with clamp prevents the high-side gate drive from exceeding the GaN FETs maximum gate-to-source voltage (Vgs) without any additional external circuitry. The built-in driver has an undervoltage lockout (UVLO) on the VCC and bootstrap (HB-HS) rails. When the voltage is below the UVLO threshold voltage, the device ignores both the HI and LI signals to prevent the GaN FETs from being partially turned on. Below UVLO, if there is sufficient voltage ( $V_{VCC} > 2.5V$ ), the driver actively pulls the high-side and low-side gate driver output low. The UVLO threshold hysteresis of 200mV prevents chattering and unwanted turnon due to voltage spikes. Use an external VCC bypass capacitor with a value of 0.1µF or higher. TI recommends a size of 0402 to minimize trace length to the pin. Place the bypass and bootstrap capacitors as close as possible to the device to minimize parasitic inductance.

#### 7.3.1 Control Inputs

The LMG2100R026 inputs pins are independently controlled with TTL input thresholds and can support 3.3V and 5V logic levels regardless of the VCC voltage.

In order to allow flexibility to optimize deadtime according to design needs, the LMG2100R026 does not implement an overlap protection functionality. If both HI and LI are asserted, both the high-side and low-side GaN FETs are turned on. Careful consideration must be applied to the control inputs in order to avoid a shoot-through condition.

#### 7.3.2 Start-Up and UVLO

The LMG2100R026 has an UVLO on both the VCC and HB (bootstrap) supplies. When the VCC voltage is below the threshold voltage of 3.8V, both the HI and LI inputs are ignored, to prevent the GaN FETs from being partially turned on. Also, if there is insufficient VCC voltage, the UVLO actively pulls the high- and low-side GaN FET gates low. When the HB to HS bootstrap voltage is below the UVLO threshold of 3.2V, only the high-side GaN FET gate is pulled low. Both UVLO threshold voltages have 200mV of hysteresis to avoid chattering.

| CONDITION (V <sub>HB</sub> – V <sub>HS</sub> > V <sub>HBR</sub> ) | н | LI | SW   |  |  |  |  |
|-------------------------------------------------------------------|---|----|------|--|--|--|--|
| VCC – V <sub>AGND</sub> < V <sub>CCR</sub> during device start-up | Н | L  | Hi-Z |  |  |  |  |
| VCC – V <sub>AGND</sub> < V <sub>CCR</sub> during device start-up | L | Н  | Hi-Z |  |  |  |  |
| $VCC - V_{AGND} < V_{CCR}$ during device start-up                 | Н | Н  | Hi-Z |  |  |  |  |
| VCC – V <sub>AGND</sub> < V <sub>CCR</sub> during device start-up | L | L  | Hi-Z |  |  |  |  |
| VCC – $V_{AGND}$ < $V_{CCF}$ after device start-up                | Н | L  | Hi-Z |  |  |  |  |
| VCC – V <sub>AGND</sub> < V <sub>CCF</sub> after device start-up  | L | Н  | Hi-Z |  |  |  |  |
| VCC – V <sub>AGND</sub> < V <sub>CCF</sub> after device start-up  | Н | Н  | Hi-Z |  |  |  |  |
| VCC – V <sub>AGND</sub> < V <sub>CCF</sub> after device start-up  | L | L  | Hi-Z |  |  |  |  |

#### Table 7-1. V<sub>CC</sub> UVLO Feature Logic Operation

| Table 7-2. VHB-HS OVLO Feature Logic Operation                               |    |    |      |  |  |  |
|------------------------------------------------------------------------------|----|----|------|--|--|--|
| CONDITION (V <sub>CC</sub> > V <sub>CCR</sub> )                              | HI | LI | SW   |  |  |  |
| $V_{HB} - V_{HS} < V_{HBR}$ during device start-up                           | н  | L  | Hi-Z |  |  |  |
| $V_{HB} - V_{HS} < V_{HBR}$ during device start-up                           | L  | Н  | PGND |  |  |  |
| VV <sub>HB</sub> – V <sub>HS</sub> < V <sub>HBR</sub> during device start-up | н  | Н  | PGND |  |  |  |
| $V_{HB} - V_{HS} < V_{HBR}$ during device start-up                           | L  | L  | Hi-Z |  |  |  |

## Table 7-2. V<sub>HB-HS</sub> UVLO Feature Logic Operation



| Table 7-2. V <sub>HB-HS</sub> OVLO Feature Logic Operation (continued)     |    |    |      |  |  |  |  |  |  |
|----------------------------------------------------------------------------|----|----|------|--|--|--|--|--|--|
| CONDITION (V <sub>CC</sub> > V <sub>CCR</sub> )                            | HI | LI | SW   |  |  |  |  |  |  |
| $V_{HB} - V_{HS} < V_{HBF}$ after device start-up                          | Н  | L  | Hi-Z |  |  |  |  |  |  |
| $V_{HB} - V_{HS} < V_{HBF}$ after device start-up                          | L  | Н  | PGND |  |  |  |  |  |  |
| V <sub>HB</sub> – V <sub>HS</sub> < V <sub>HBF</sub> after device start-up | н  | Н  | PGND |  |  |  |  |  |  |
| V <sub>HB</sub> – V <sub>HS</sub> < V <sub>HBF</sub> after device start-up | L  | L  | Hi-Z |  |  |  |  |  |  |

Table 7-2. V<sub>HB-HS</sub> UVLO Feature Logic Operation (continued)

### 7.3.3 Bootstrap Supply Voltage Clamping

The high-side bias voltage is generated using a bootstrap technique and is internally clamped at 5V (typical). This clamp prevents the gate voltage from exceeding the maximum gate-source voltage rating of the enhancement-mode GaN FETs.

#### 7.3.4 Level Shift

The level-shift circuit is the interface from the high-side input HI to the high-side driver stage, which is referenced to the switch node (HS). The level shift allows control of the high-side GaN FET gate driver output, which is referenced to the HS pin and provides excellent delay matching with the low-side driver.



### 7.4 Device Functional Modes

The LMG2100R026 operates in normal mode and UVLO mode. See Section 7.3.2 for information on UVLO operation mode. In the normal mode, the output state is dependent on the states of the HI and LI pins. Table 7-3 lists the output states for different input pin combinations. Note that when both HI and LI are asserted, both GaN FETs in the power stage are turned on. Careful consideration must be applied to the control inputs in order to avoid this state, as it will result in a shoot-through condition, which can permanently damage the device.

| HI | LI | HIGH-SIDE GaN FET | SW  |      |  |  |  |  |  |  |  |
|----|----|-------------------|-----|------|--|--|--|--|--|--|--|
| L  | L  | OFF               | OFF | Hi-Z |  |  |  |  |  |  |  |
| L  | Н  | OFF               | ON  | PGND |  |  |  |  |  |  |  |
| Н  | L  | ON                | OFF | VIN  |  |  |  |  |  |  |  |
| Н  | Н  | ON                | ON  |      |  |  |  |  |  |  |  |

#### Table 7-3. Truth Table

## 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

The LMG2100R026 GaN power stage is a versatile building block for various types of high-frequency, switchmode power applications. The high-performance gate driver IC integrated in the package helps minimize the parasitics and results in extremely fast switching of the GaN FETs. The device design is highly optimized for synchronous buck converters and other half-bridge configurations.

#### 8.2 Typical Application

Figure 8-1 shows a synchronous buck converter application with VCC connected to a 5V supply. It is critical to optimize the power loop (loop impedance from VIN capacitor to PGND). Having a high power loop inductance causes significant ringing in the SW node and also causes the associated power loss. The LMG2100R026 has VIN and PGND pins next to each other. This enables the VIN capacitor to be placed very close to LMG2100R026 on the top layer of the PCB, minimizing power loop inductance.



### Figure 8-1. Typical Connection Diagram For a Synchronous Buck Converter

#### 8.2.1 Design Requirements

When designing a synchronous buck converter application that incorporates the LMG2100R026 power stage, some design considerations must be evaluated first to make the most appropriate selection. Among these considerations are the input voltages, passive components, operating frequency, and controller selection. Table 8-1 shows some sample values for a typical application. See Section 8.3, Section 8.4, and Section 8.2.2.4 for other key design considerations for the LMG2100R026.

| PARAMETER                                             | SAMPLE VALUE |
|-------------------------------------------------------|--------------|
| Half-bridge input supply voltage, V <sub>IN</sub>     | 48V          |
| Output voltage, V <sub>OUT</sub>                      | 12V          |
| Output current                                        | 8A           |
| V <sub>HB</sub> – V <sub>HS</sub> bootstrap capacitor | 0.1uF, X5R   |
| Switching frequency                                   | 1MHz         |
| Dead time                                             | 8ns          |
| Inductor                                              | 4.7µH        |
| Controller                                            | LM5148       |

#### Table 8-1. Design Parameters

#### 8.2.2 Detailed Design Procedure

This procedure outlines the design considerations of LMG2100R026 in a synchronous buck converter. For additional design help, see Section 9.1.1.

#### 8.2.2.1 V<sub>CC</sub> Bypass Capacitor

The  $V_{CC}$  bypass capacitor provides the gate charge for the low-side and high-side transistors and absorbs the reverse recovery charge of the bootstrap diode. The required bypass capacitance can be calculated with Equation 1.

$$C_{VCC} = (2 \times Q_G + Q_{RR}) / \Delta V$$
<sup>(1)</sup>

 $Q_G$  is the individual and equal gate charge of the high-side and low-side GaN FETs.  $Q_{RR}$  is the reverse recovery charge of the bootstrap diode.  $\Delta V$  is the maximum allowable voltage drop across the bypass capacitor. A 0.1- $\mu$ F or larger value, good-quality, ceramic capacitor is recommended. Place the bypass capacitor as close as possible to the VCC and AGND pins of the device to minimize the parasitic inductance.

#### 8.2.2.2 Bootstrap Capacitor

The bootstrap capacitor provides the gate charge for the high-side gate drive, dc bias power for HB UVLO circuit, and the reverse recovery charge of the bootstrap diode. The required bypass capacitance can be calculated using Equation 2.

$$C_{BST} = (Q_G + Q_{RR} + I_{HB} \times t_{ON(max)}) / \Delta V$$

where

- I<sub>HB</sub> is the quiescent current of the high-side gate driver
- t<sub>ON</sub>(maximum) is the maximum on-time period of the high-side gate driver
- Q<sub>RR</sub> is the reverse recovery charge of the bootstrap diode
- Q<sub>G</sub> is the gate charge of the high-side GaN FET
- ΔV is the permissible ripple in the bootstrap capacitor (< 100mV, typical)

A 0.1µF, 16V, 0402 ceramic capacitor is suitable for most applications. Place the bootstrap capacitor as close as possible to the HB and HS pins.

(2)



#### 8.2.2.3 Slew Rate Control

Figure 8-2 shows a switching application where the slew rate on the switch node may be controlled by using resistors  $R_{VCC}$  and  $R_{BST}$ .  $R_{VCC}$  may be used to slow down the turn-on of the Low Side GaN FET (for example, in a boost converter), and  $R_{BST}$  may be used to slow down the turn-on of the High Side GaN FET (for example, in a buck converter). Using these resistors allows the system engineer to optimize the tradeoff between higher efficiency (faster slew rates) and lower ringing (slower slew rates).



Figure 8-2. Slew Rate Control with  $R_{BST}$  and  $R_{VCC}$  Resistors



#### 8.2.2.4 Power Dissipation

Ensure that the power loss in the driver and the GaN FETs is maintained below the maximum power dissipation limit of the package at the operating temperature. The smaller the power loss in the driver and the GaN FETs, the higher the maximum operating frequency that can be achieved in the application. The total power dissipation of the LMG2100R026 device is the sum of the gate driver losses, the bootstrap diode power loss and the switching and conduction losses in the FETs.

The gate driver losses are incurred by charge and discharge of the capacitive load. It can be approximated using Equation 3.

$$P = 2 \times Q_G \times VCC \times f_{SW}$$

(3)

(5)

where

- Q<sub>G</sub> is the gate charge
- VCC is the bias supply
- f<sub>SW</sub> is the switching frequency

There are some additional losses in the gate drivers due to the internal CMOS stages used to buffer the outputs.

The bootstrap diode power loss is the sum of the forward bias power loss that occurs while charging the bootstrap capacitor and the reverse bias power loss that occurs during reverse recovery. Because each of these events happens once per cycle, the diode power loss is proportional to the operating frequency. Higher input voltages ( $V_{IN}$ ) to the half bridge also result in higher reverse recovery losses.

The power losses due to the GaN FETs can be divided into conduction losses and switching losses. Conduction losses are resistive losses and can be calculated using Equation 4.

$$P_{\text{COND}} = \left[ \left( I_{\text{RMS(HS)}} \right)^2 \times \text{RDS}_{(\text{on})\text{HS}} \right] + \left[ \left( I_{\text{RMS(LS)}} \right)^2 \times \text{RDS}_{(\text{on})\text{LS}} \right]$$
(4)

where

- R<sub>DS(on)HS</sub> is the high-side GaN FET on-resistance
- R<sub>DS(on)LS</sub> is the low-side GaN FET on-resistance
- I<sub>RMS(HS)</sub> is the high-side GaN FET RMS current
- I<sub>RMS(LS)</sub> and low-side GaN FET RMS current

The switching losses can be computed to a first order using Equation 5, where  $t_{TR}$  can be approximated by dividing  $V_{IN}$  by 25V/ns, which is a conservative estimate of the switched node slew rate.

$$P_{SW} = V_{IN} \times I_{OUT} \times t_{TR} \times f_{SW} + V_{IN} \times V_{IN} \times C_{OSS(ER)} \times f_{SW}$$

where

- t<sub>TR</sub> is sum of the switch node transition times from ON to OFF and from OFF to ON
- C<sub>OSS(ER)</sub> is the output capacitance of each GaN FET

Note that the low-side FET does not suffer from this loss. The third quadrant loss in the low-side device is ignored in this first order loss calculation.

As described previously, switching frequency has a direct effect on device power dissipation. Although the gate driver of the LMG2100R026 device is capable of driving the GaN FETs at frequencies up to 10MHz, careful consideration must be applied to ensure that the running conditions for the device meet the recommended operating temperature specification. Specifically, hard-switched topologies tend to generate more losses and self-heating than soft-switched applications.

The sum of the driver loss, the bootstrap diode loss, and the switching and conduction losses in the GaN FETs is the total power loss of the device. Careful board layout with an adequate amount of thermal vias close to the

Copyright © 2024 Texas Instruments Incorporated



power pads (VIN and PGND) allows optimum power dissipation from the package. A top-side mounted heat sink with airflow can also improve the package power dissipation.

#### 8.2.3 Application Curves



### 8.3 Power Supply Recommendations

The recommended bias supply voltage range for LMG2100R026 is from 4.75V to 5.25V. Note that the gate voltage of the low-side GaN FET is not clamped internally. Hence, it is important to keep the VCC bias supply within the recommended operating range to prevent exceeding the low-side GaN transistor gate breakdown voltage.

The UVLO protection feature also involves a hysteresis function. This means that once the device is operating in normal mode, if the VCC voltage drops, the device continues to operate in normal mode as far as the voltage drop does not exceeds the hysteresis specification,  $V_{CC(hyst)}$ . If the voltage drop is more than hysteresis specification, the device shuts down. Therefore, while operating at or near the 4.5V range, the voltage ripple on the auxiliary power supply output must be smaller than the hysteresis specification of LMG2100R026 to avoid triggering device-shutdown.

Place a local bypass capacitor between the VCC and AGND pins. This capacitor must be located as close as possible to the device. A low ESR, ceramic surface-mount capacitor is recommended. TI recommends using two capacitors across VCC and AGND: a 100nF ceramic surface-mount capacitor for high frequency filtering placed very close to VCC and AGND pin, and another surface-mount capacitor, 220nF to 10 $\mu$ F, for IC bias requirements.



# 8.4 Layout

#### 8.4.1 Layout Guidelines

To maximize the efficiency benefits of fast switching, it is extremely important to optimize the board layout such that the power loop impedance is minimal. When using a multilayer board (more than 2 layers), power loop parasitic impedance is minimized by having the return path to the input capacitor (between VIN and PGND), small and directly underneath the first layer as shown in Figure 8-7 and Figure 8-8. Loop inductance is reduced due to flux cancellation as the return current is directly underneath and flowing in the opposite direction.

Insufficient attention to the above power loop layout guidelines can result in excessive overshoot and undershoot on the switch node.

It is also critical that the VCC capacitors and the bootstrap capacitors are as close as possible to the device and in the first layer. Carefully consider the AGND connection of LMG2100R026 device. It must NOT be directly connected to PGND so that PGND noise does not directly shift AGND and cause spurious switching events due to noise injected in HI and LI signals.

Refer LMG2100 EVM for an actual layout based on these recommendations.

#### 8.4.2 Layout Examples

Placements shown in Figure 8-7 and in the cross section of Figure 8-8 show the suggested placement of the device with respect to sensitive passive components, such as VIN, bootstrap capacitors (HS and HB) and VSS capacitors. Use appropriate spacing in the layout to reduce creepage and maintain clearance requirements in accordance with the application pollution level. Inner layers if present can be more closely spaced due to negligible pollution.

The layout must be designed to minimize the capacitance at the SW node. Use as small an area of copper as possible to connect the device SW pin to the inductor, or transformer, or other output load. Furthermore, ensure that the ground plane or any other copper plane has a cutout so that there is no overlap with the SW node, as this would effectively form a capacitor on the printed circuit board. Additional capacitance on this node reduces the advantages of the advanced packaging approach of the LMG2100R026 and may result in reduced performance.



Figure 8-7. External Component Placement (Multi-layer PCB)









Figure 8-9. External Component Placement (Double Layer PCB)



Figure 8-10. Two-Layer Board Cross Section With Return Path

Two-layer boards are not recommended for use with LMG2100R026 device due to the larger power loop inductance. However, if design considerations allow only two board layers, place the input decoupling capacitors immediately behind the device on the back-side of the board to minimize loop inductance. Figure 8-9 and Figure 8-10 show a layout example for two-layer boards.



# 9 Device and Documentation Support

#### 9.1 Documentation Support

#### 9.1.1 Related Documentation

Layout Guidelines for LMG2100R044 GaN Power Stage Module

Using the LMG2100R044: GaN Half-Bridge Power Module Evaluation Module

#### 9.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 9.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 9.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 9.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

# **10 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Revision * (July 2024) to Revision A (October 2024)           | Page |
|---|---------------------------------------------------------------------------|------|
| • | Changed the document status From: Advance Information To: Production Data | 1    |



# 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

#### 11.1 Package Information

The LMG2100R026 device package is rated as an MSL2 package (Moisture Sensitivity Level 2). Refer to application report *AN-2029 Handling and Process Recommendations* for specific handling and process recommendations of an MSL2 package.



# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| LMG2100R026VBNR  | ACTIVE        | VQFN-FCRLF   | VBN                | 18   | 2500           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  |              | R026                    | Samples |
| XLMG2100R026VBNR | ACTIVE        | VQFN-FCRLF   | VBN                | 16   | 2500           | TBD             | Call TI                              | Call TI              | -40 to 125   |                         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

# PACKAGE OPTION ADDENDUM

24-Oct-2024



www.ti.com

# TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are not | minal |
|-------------------------|-------|
|-------------------------|-------|

| Device          |                | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMG2100R026VBNR | VQFN-<br>FCRLF | VBN                | 18 | 2500 | 330.0                    | 16.4                     | 5.3        | 7.8        | 1.2        | 8.0        | 16.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

23-Oct-2024



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LMG2100R026VBNR | VQFN-FCRLF   | VBN             | 18   | 2500 | 367.0       | 367.0      | 38.0        |

# PACKAGE OUTLINE

# VQFN-FCRLF - 0.85 mm max height

PLASTIC QUAD FLAT PACK- NO LEAD





NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



# VBN0018A

# **EXAMPLE BOARD LAYOUT**

# VQFN-FCRLF - 0.85 mm max height

PLASTIC QUAD FLAT PACK- NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271)



# **VBN0018A**

# **EXAMPLE STENCIL DESIGN**

# VQFN-FCRLF - 0.85 mm max height

PLASTIC QUAD FLAT PACK- NO LEAD



5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated