

# LMH2180 75 MHz Dual Clock Buffer

Check for Samples: LMH2180

## **FEATURES**

- (Typical Values are: V<sub>SUPPLY</sub> = 2.7V and C<sub>L</sub> = 10 pF, unless Otherwise Specified.)
- Small Signal Bandwidth 78 MHz
- Supply Voltage Range 2.4V to 5V
- Phase Noise ( $V_{IN} = 1 \ V_{PP}$ ,  $f_C = 38.4 \ MHz$ ,  $\Delta f = 1 \ kHz$ ) -123 dBc/Hz
- Slew Rate 106 V/μs
- Total Supply Current 2.3 mA
- Shutdown Current 30 μA
- Rail-to-Rail Input and Output
- Individual Buffer Enable Pins
- Rapid T<sub>on</sub> Technology
- Crosstalk Rejection Circuitry
- Packages:
  - 8-Pin WSON, Solder Bump and no Pullback
  - 8-Bump DSBGA
- Temperature Range -40°C to 85°C

### **APPLICATIONS**

- 3G Mobile Applications
- WLAN-WiMAX Modules
- TD SCDMA Multi-Mode MP3 and Camera
- GSM Modules
- Oscillator Modules

### DESCRIPTION

The LMH2180 is a high speed dual clock buffer designed for portable communications and applications requiring multiple accurate multi-clock systems. The LMH2180 integrates two 75 MHz low noise buffers with independent shutdown pins into a small package. The LMH2180 ensures superb system operation between the baseband and the oscillator signal path by eliminating crosstalk between the multiple clock signals.

Unique technology and design provides the LMH2180 with the ability to accurately drive both large capacitive and resistive loads. Low supply current combined with shutdown pins for each channel means the LMH2180 is ideal for battery powered applications. This part does not use an internal ground reference, thus providing additional system flexibility.

The flexible buffers provide system designers the capacity to manage complex clock signals in the latest wireless applications. Each buffer delivers 106 V/µs internal slew rate with independent shutdown and duty cycle precision. Each input is internally biased to 1V, removing the need for external resistors. Both channels have rail-to-rail inputs and outputs, a gain of one, and are AC coupled with the use of one capacitor.

Replacing a discrete buffer solution with the LMH2180 provides many benefits: simplified board layout, minimized parasitic components, simplified BOM, design durability across multiple applications, simplification of clock paths, and the ability to reduce the number of clock signal generators in the system. The LMH2180 is produced in the tiny packages minimizing the required PCB space.

# **TYPICAL APPLICATION**



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.



### **CONNECTION DIAGRAMS**



Figure 1. 8-Pin WSON Package See Package Number NGW0008A or NGQ0008A



Figure 2. 8-Bump DSBGA Package See Package Number YFQ0008AAA

#### PIN DESCRIPTIONS

| Pin No.<br>WSON | Pin No.<br>DSBGA | Pin Name        | Description               |
|-----------------|------------------|-----------------|---------------------------|
| 1               | А3               | $V_{DD}$        | Voltage supply connection |
| 2               | A2               | IN 1            | Input 1                   |
| 3               | A1               | IN 2            | Input 2                   |
| 4               | B1               | ENABLE 2        | Enable buffer 2           |
| 5               | C1               | V <sub>SS</sub> | Ground connection         |
| 6               | C2               | OUT 2           | Output 2                  |
| 7               | C3               | OUT 1           | Output 1                  |
| 8               | В3               | ENABLE 1        | Enable buffer 1           |



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# ABSOLUTE MAXIMUM RATINGS (1)(2)

| Supply Voltages (V <sup>+</sup> – V <sup>-</sup> ) | 5.5V           |
|----------------------------------------------------|----------------|
| ESD Tolerance                                      |                |
| Human Body <sup>(3)</sup>                          | 2000V          |
| Machine Model (4)                                  | 200V           |
| Charged Device Model                               | 1000V          |
| Storage Temperature Range                          | −65°C to 150°C |
| Junction Temperature <sup>(5)</sup>                | 150°C          |
| Soldering Information                              |                |
| Infrared or Convection (35 sec.)                   | 235°C          |
|                                                    |                |

- (1) "Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur, including inoperability and degradation of the device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or other conditions beyond those indicated in the Recommended Operating Conditions is not implied. The Recommended Operating Conditions indicate conditions at which the device is functional and the device should not be operated beyond such conditions. All voltages are measured with respect to the ground pin, unless otherwise specified.
- (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.
- (3) Human body model, applicable std. JESD22-A114C.
- (4) Machine model, applicable std. JESD22-A115-A.
- (5) The maximum power dissipation must be derated at elevated temperatures and is dictated by T<sub>J(MAX)</sub>, θ<sub>JA</sub>, and the ambient temperature T<sub>A</sub>. The maximum allowable power dissipation is P<sub>DMAX</sub> = (T<sub>JMAX</sub> T<sub>A</sub>) / θ<sub>JA</sub> or the number given in the *Absolute Maximum Ratings*, whichever is lower.



### OPERATING RATINGS (1)

| Supply Voltage (V <sup>+</sup> – V <sup>-</sup> ) | 2.4V to 5.0V  |
|---------------------------------------------------|---------------|
| Temperature Range (2)(3)                          | −40°C to 85°C |
| Package Thermal Resistance (2)(3)                 |               |
| 8-Pin WSON (θ <sub>JA</sub> )                     | 217°C/W       |
| 8-Bump DSBGA ( $\theta_{JA}$ )                    | 90°C/W        |

- (1) "Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur, including inoperability and degradation of the device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or other conditions beyond those indicated in the Recommended Operating Conditions is not implied. The Recommended Operating Conditions indicate conditions at which the device is functional and the device should not be operated beyond such conditions. All voltages are measured with respect to the ground pin, unless otherwise specified.
- (2) The Electrical Characteristics tables show performance under the specified Recommended Operating Conditions except as otherwise modified by the Electrical Characteristics Conditions and/or Notes. Typical values represent typical performance as measured by production tests. Individual parts may vary.
- (3) The maximum power dissipation must be derated at elevated temperatures and is dictated by T<sub>J(MAX)</sub>, θ<sub>JA</sub>, and the ambient temperature T<sub>A</sub>. The maximum allowable power dissipation is P<sub>DMAX</sub> = (T<sub>JMAX</sub> T<sub>A</sub>) / θ<sub>JA</sub> or the number given in the *Absolute Maximum Ratings*, whichever is lower.

## 2.7V ELECTRICAL CHARACTERISTICS

Unless otherwise specified, all limits are specified for  $T_A = 25^{\circ}\text{C}$ ,  $V_{DD} = 2.7\text{V}$ ,  $V_{SS} = 0\text{V}$ ,  $V_{CM} = 1\text{V}$ ,  $Enable_{1,2} = V_{DD}$ ,  $C_L = 10$  pF,  $R_L = 30 \text{ k}\Omega$ , Load is connected to  $V_{SS}$ ,  $C_{COUPLING} = 10$  nF. **Boldface** limits apply at temperature range extremes of operating condition. (1)

|                       | Parameter                    | Test Conditions                                               | Min <sup>(2)</sup> | Typ <sup>(3)</sup> | Max (2)           | Units              |
|-----------------------|------------------------------|---------------------------------------------------------------|--------------------|--------------------|-------------------|--------------------|
| Frequency             | y Domain Response            |                                                               |                    | !                  | !                 |                    |
| SSBW                  | Small Signal Bandwidth       | V <sub>IN</sub> = 100 mV <sub>PP</sub> ; −3 dB                |                    | 78                 |                   | MHz                |
| LSBW                  | Large Signal Bandwidth       | $V_{IN} = 1.0 V_{PP}; -3 dB$                                  |                    | 60                 |                   | MHz                |
| GFN                   | Gain Flatness < 0.1 dB       | f > 100 kHz                                                   |                    | 4.9                |                   | MHz                |
| Distortion            | and Noise Performance        |                                                               |                    |                    |                   |                    |
| φ <sub>n</sub>        | Phase Noise                  | $V_{IN} = 1 V_{PP}, f_C = 38.4 MHz, \Delta f = 1 kHz$         |                    | -123               |                   | dBc/Hz             |
|                       |                              | $V_{IN}$ = 1 $V_{PP}$ , $f_C$ = 38.4 MHz, $\Delta f$ = 10 kHz |                    | -132               |                   | dBc/Hz             |
| e <sub>n</sub>        | Input-Referred Voltage Noise | $f = 1 \text{ MHz}, R_{SOURCE} = 50\Omega$                    |                    | 13                 |                   | nV/√ <del>Hz</del> |
| I <sub>SOLATION</sub> | Output to Input              | $f = 1 \text{ MHz}, R_{\text{SOURCE}} = 50\Omega$             |                    | 84                 |                   | dB                 |
| CT                    | Crosstalk Rejection          | f = 38.4 MHz, V <sub>IN</sub> = 1 V <sub>PP</sub>             |                    | 41                 |                   | dB                 |
| Time Dom              | ain Response                 |                                                               |                    |                    |                   |                    |
| t <sub>r</sub>        | Rise Time                    | 0.1 V <sub>PP</sub> Step (10-90%)                             |                    | 6                  |                   | ns                 |
| t <sub>f</sub>        | Fall Time                    |                                                               |                    | 5                  |                   | ns                 |
| ts                    | Settling Time to 0.1%        | 1 V <sub>PP</sub> Step                                        |                    | 120                |                   | ns                 |
| OS                    | Overshoot                    | 0.1 V <sub>PP</sub> Step                                      |                    | 37                 |                   | %                  |
| SR                    | Slew Rate (4)                | V <sub>IN</sub> = 2 V <sub>PP</sub>                           |                    | 106                |                   | V/µs               |
| Static DC             | Performance                  |                                                               |                    |                    |                   |                    |
| I <sub>S</sub>        | Supply Current               | Enable <sub>1,2</sub> = V <sub>DD</sub> ; No Load             |                    | 2.3                | 2.7<br><b>2.9</b> | mA                 |
|                       |                              | $Enable_1 = V_DD$ , $Enable_2 = V_SS$ , $No$ Load             |                    | 1.3                | 1.5<br><b>1.6</b> | mA                 |
|                       |                              | Enable <sub>1,2</sub> = V <sub>SS</sub> ; No Load             |                    | 30                 | 41<br><b>46</b>   | μΑ                 |
| PSRR                  | Power Supply Rejection Ratio | DC (3.0V to 5.0V)                                             | 65<br><b>64</b>    | 68                 |                   | dB                 |

<sup>(1)</sup> The Electrical Characteristics tables show performance under the specified Recommended Operating Conditions except as otherwise modified by the Electrical Characteristics Conditions and/or Notes. Typical values represent typical performance as measured by production tests. Individual parts may vary.

4) Slew rate is the average of the rising and falling slew rates.

<sup>(2)</sup> Datasheet min/max limits are specified by test or statistical analysis.

<sup>(3)</sup> Typical values represent the most likely parametric norms at T<sub>A</sub> = +25°C, and at the Recommended Operation Conditions at the time of product characterization.



# 2.7V ELECTRICAL CHARACTERISTICS (continued)

Unless otherwise specified, all limits are specified for  $T_A = 25^{\circ}C$ ,  $V_{DD} = 2.7V$ ,  $V_{SS} = 0V$ ,  $V_{CM} = 1V$ ,  $Enable_{1,2} = V_{DD}$ ,  $C_L = 10$  pF,  $R_L = 30$  k $\Omega$ , Load is connected to  $V_{SS}$ ,  $C_{COUPLING} = 10$  nF. **Boldface** limits apply at temperature range extremes of operating condition.<sup>(1)</sup>

|                                              | Parameter                                         | Test Conditions                                  | Min <sup>(2)</sup>                     | Typ <sup>(3)</sup> | Max (2)         | Units |  |
|----------------------------------------------|---------------------------------------------------|--------------------------------------------------|----------------------------------------|--------------------|-----------------|-------|--|
| A <sub>CL</sub>                              | Small Signal Voltage Gain                         | $V_{IN} = 0.2 V_{PP}$                            | 0.95                                   | 1.0                | 1.05            | V/V   |  |
| V <sub>OS</sub>                              | Output Offset Voltage                             | Output Offset Voltage                            |                                        | -0.5               | 17<br><b>18</b> | mV    |  |
| TC V <sub>OS</sub>                           | Temperature Coefficient Output Offset Voltage (5) |                                                  |                                        | 2.8                |                 | μV/°C |  |
| R <sub>OUT</sub>                             | Output Resistance                                 | f = 100 kHz                                      |                                        | 0.6                |                 |       |  |
|                                              |                                                   | f = 38.4 MHz                                     |                                        | 166                |                 | Ω     |  |
|                                              |                                                   | disabled                                         | Hi                                     | gh Impedar         | ce              |       |  |
| Miscellan                                    | eous Performance                                  |                                                  |                                        |                    |                 |       |  |
| R <sub>IN</sub>                              | Input Resistance per Buffer                       | Enable = V <sub>DD</sub>                         |                                        | 137                |                 | 1.0   |  |
|                                              |                                                   | Enable = V <sub>SS</sub>                         |                                        | 137                |                 | kΩ    |  |
| C <sub>IN</sub> Input Capacitance per Buffer |                                                   | Enable = V <sub>DD</sub>                         |                                        | 1.3                |                 |       |  |
|                                              |                                                   | Enable = V <sub>SS</sub>                         |                                        | 1.3                |                 | pF    |  |
| Z <sub>IN</sub>                              | Input Impedance                                   | f = 38.4 MHz, Enable = V <sub>DD</sub>           |                                        | 4.5                |                 | kΩ    |  |
|                                              |                                                   | f = 38.4 MHz, Enable = V <sub>SS</sub>           |                                        | 4.2                |                 | K12   |  |
| Vo                                           | Output Swing Positive                             | $V_{IN} = V_{DD}$                                | 2.66<br><b>2.65</b>                    | 2.69               |                 | V     |  |
|                                              | Output Swing Negative                             | $V_{IN} = V_{SS}$                                |                                        | 19                 | 35<br><b>37</b> | mV    |  |
| I <sub>SC</sub>                              | Output Short-Circuit Current (6)(7)               | Sourcing, $V_{IN} = V_{DD}$ , $V_{OUT} = V_{SS}$ | -21<br>- <b>18</b>                     | -25                |                 |       |  |
|                                              |                                                   | Sinking, $V_{IN} = V_{SS}$ , $V_{OUT} = V_{DD}$  | $V_{IN} = V_{SS}, V_{OUT} = V_{DD}$ 23 |                    |                 | mA    |  |
| V <sub>en_hmin</sub>                         | Enable High Active Minimum Voltage                |                                                  |                                        | 1.2                |                 |       |  |
| V <sub>en_lmax</sub>                         | Enable Low Inactive Maximum Voltage               |                                                  |                                        | 0.6                |                 | V     |  |

- (5) Average Temperature Coefficient is determined by dividing the changing in a parameter at temperature extremes by the total temperature change.
- (6) Short-Circuit test is a momentary test. Continuous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C.
- (7) Positive current corresponds to current flowing into the device.

## **5V ELECTRICAL CHARACTERISTICS**

Unless otherwise specified, all limits are specified for  $T_A = 25^{\circ}C$ ,  $V_{DD} = 5V$ ,  $V_{SS} = 0V$ ,  $V_{CM} = 1V$ ,  $E_{DD} = 10$ ,  $E_{DD} = 10$ ,  $E_{CD} = 10$ ,  $E_{DD} = 10$ ,  $E_{CD} = 10$ ,  $E_{CD$ 

|                | Parameter               | Test Conditions                                                 | Min <sup>(2)</sup> | Typ <sup>(3)</sup> | Max (2) | Units  |
|----------------|-------------------------|-----------------------------------------------------------------|--------------------|--------------------|---------|--------|
| Frequenc       | cy Domain Response      |                                                                 |                    |                    |         |        |
| SSBW           | Small Signal Bandwidth  | $V_{IN} = 100 \text{ mV}_{PP}; -3 \text{ dB}$                   |                    | 87                 |         | MHz    |
| LSBW           | Large Signal Bandwidth  | $V_{IN} = 1.0 V_{PP}; -3 dB$                                    |                    | 68                 |         | MHz    |
| GFN            | Gain Flatness < 0.1 dB  | f > 100 kHz                                                     |                    | 25                 |         | MHz    |
| Distortio      | n and Noise Performance |                                                                 |                    |                    |         |        |
| φ <sub>n</sub> | Phase Noise             | $V_{IN} = 1 \ V_{PP}, \ f_C = 38.4 \ MHz, \ \Delta f = 1 \ kHz$ |                    | -123               |         | dBc/Hz |
|                |                         | $V_{IN}$ = 1 $V_{PP}$ , $f_C$ = 38.4 MHz, $\Delta f$ = 10 kHz   |                    | -132               |         | dBc/Hz |

<sup>(1)</sup> The Electrical Characteristics tables show performance under the specified Recommended Operating Conditions except as otherwise modified by the Electrical Characteristics Conditions and/or Notes. Typical values represent typical performance as measured by production tests. Individual parts may vary.

<sup>(2)</sup> Datasheet min/max limits are specified by test or statistical analysis.

<sup>(3)</sup> Typical values represent the most likely parametric norms at T<sub>A</sub> = +25°C, and at the Recommended Operation Conditions at the time of product characterization.



# **5V ELECTRICAL CHARACTERISTICS (continued)**

Unless otherwise specified, all limits are specified for  $T_A$  = 25°C,  $V_{DD}$  = 5V,  $V_{SS}$  = 0V,  $V_{CM}$  = 1V, Enable<sub>1,2</sub> =  $V_{DD}$ ,  $C_L$  = 10 pF,  $R_L$  = 30 k $\Omega$ , Load is connected to  $V_{SS}$ ,  $C_{COUPLING}$  = 10 nF. **Boldface** limits apply at temperature range extremes of operating condition.<sup>(1)</sup>

|                       | Parameter                                                    | Test Conditions                                                           | Min <sup>(2)</sup>  | Typ <sup>(3)</sup> | Max <sup>(2)</sup> | Units              |  |
|-----------------------|--------------------------------------------------------------|---------------------------------------------------------------------------|---------------------|--------------------|--------------------|--------------------|--|
| e <sub>n</sub>        | Input-Referred Voltage Noise                                 | $f = 1 \text{ MHz}, R_{SOURCE} = 50\Omega$                                |                     | 12                 |                    | nV/√ <del>Hz</del> |  |
| I <sub>SOLATION</sub> | Output to Input                                              | $f = 1 \text{ MHz}, R_{SOURCE} = 50\Omega$                                |                     | 84                 |                    | dB                 |  |
| СТ                    | Crosstalk Rejection                                          | f = 38.4 MHz, P <sub>IN</sub> = 0 dBm                                     |                     | 59                 |                    | dB                 |  |
| Time Dom              | ain Response                                                 |                                                                           | •                   | •                  | •                  | •                  |  |
| t <sub>r</sub>        | Rise Time                                                    | 0.1 V <sub>PP</sub> Step (10-90%)                                         |                     | 6                  |                    | ns                 |  |
| t <sub>f</sub>        | Fall Time                                                    |                                                                           |                     | 6                  |                    | ns                 |  |
| t <sub>s</sub>        | Settling Time to 0.1%                                        | 1 V <sub>PP</sub> Step                                                    |                     | 70                 |                    | ns                 |  |
| OS                    | Overshoot                                                    | 0.1V <sub>PP</sub> Step                                                   |                     | 13                 |                    | %                  |  |
| SR                    | Slew Rate (4)                                                | V <sub>IN</sub> = 2 V <sub>PP</sub>                                       |                     | 124                |                    | V/µs               |  |
| Static DC             | Performance                                                  |                                                                           | 1                   |                    |                    |                    |  |
| I <sub>S</sub>        | Supply Current                                               | Enable <sub>1,2</sub> = V <sub>DD</sub> ; No Load                         |                     | 3.4                | 4.0<br><b>4.1</b>  | mA                 |  |
|                       |                                                              | Enable <sub>1</sub> = $V_{DD}$ , Enable <sub>2</sub> = $V_{SS}$ ; No Load |                     | 1.8                | 2.2<br><b>2.3</b>  | mA                 |  |
|                       |                                                              | Enable <sub>1,2</sub> = V <sub>SS</sub> ; No Load                         |                     | 32                 | 43<br><b>49</b>    | μΑ                 |  |
| PSRR                  | Power Supply Rejection Ratio                                 | DC (3.0V to 5.0V)                                                         | 65<br><b>64</b>     | 68                 |                    | dB                 |  |
| A <sub>CL</sub>       | Small Signal Voltage Gain                                    | $V_{IN} = 0.2 V_{PP}$                                                     | 0.95                | 1.0                | 1.05               | V/V                |  |
| V <sub>OS</sub>       | Output Offset Voltage                                        |                                                                           |                     | -1.4               | 21<br><b>22</b>    | mV                 |  |
| TC V <sub>OS</sub>    | Temperature Coefficient Output Offset Voltage <sup>(5)</sup> |                                                                           |                     | 2.4                |                    | μV/°C              |  |
| $R_OUT$               | Output Resistance                                            | f = 100 kHz                                                               |                     | 0.5                |                    |                    |  |
|                       |                                                              | f = 38.4 MHz                                                              |                     | 126                |                    | Ω                  |  |
|                       |                                                              | disabled                                                                  | High Impedance      |                    |                    |                    |  |
| Miscellane            | eous Performance                                             |                                                                           |                     |                    |                    |                    |  |
| R <sub>IN</sub>       | Input Resistance per Buffer                                  | Enable = V <sub>DD</sub>                                                  |                     | 138                |                    | kΩ                 |  |
|                       |                                                              | Enable = V <sub>SS</sub>                                                  |                     | 138                |                    | K22                |  |
| $C_{IN}$              | Input Capacitance per Buffer                                 | Enable = V <sub>DD</sub>                                                  |                     | 1.3                |                    | nE                 |  |
|                       |                                                              | Enable = V <sub>SS</sub>                                                  |                     | 1.3                |                    | pF                 |  |
| $Z_{IN}$              | Input Impedance                                              | f = 38.4 MHz, Enable = V <sub>DD</sub>                                    |                     | 4.3                |                    | kΩ                 |  |
|                       |                                                              | f = 38.4 MHz, Enable = V <sub>SS</sub>                                    |                     | 4.2                |                    | K12                |  |
| Vo                    | Output Swing Positive                                        | $V_{IN} = V_{DD}$                                                         | 4.96<br><b>4.95</b> | 4.99               |                    | V                  |  |
|                       | Output Swing Negative                                        | $V_{IN} = V_{SS}$                                                         |                     | 10                 | 35<br><b>50</b>    | mV                 |  |
| I <sub>SC</sub>       | Output Short-Circuit Current (6)(7)                          | Sourcing, $V_{IN} = V_{DD}$ , $V_{OUT} = V_{SS}$                          | -80<br><b>-62</b>   | -90                |                    | mA                 |  |
|                       |                                                              | Sinking, $V_{IN} = V_{SS}$ , $V_{OUT} = V_{DD}$                           | 60<br><b>43</b>     | 65                 |                    | IIIA               |  |
| V <sub>en_hmin</sub>  | Enable High Active Minimum Voltage                           |                                                                           |                     | 1.2                |                    | \/                 |  |
| V <sub>en_Imax</sub>  | Enable Low Inactive Maximum Voltage                          |                                                                           |                     | 0.6                |                    | V                  |  |

<sup>(4)</sup> Slew rate is the average of the rising and falling slew rates.

Average Temperature Coefficient is determined by dividing the changing in a parameter at temperature extremes by the total temperature change.

Short-Circuit test is a momentary test. Continuous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C.

Positive current corresponds to current flowing into the device.



# **BLOCK DIAGRAM**





## TYPICAL PERFORMANCE CHARACTERISTICS

 $T_A = 25^{\circ}C$ ,  $V_{DD} = 2.7V$ ,  $V_{SS} = 0V$ ,  $E_{DD}$ ,  $E_{DD$ 



Figure 3.





Figure 5.



Figure 7.



Figure 4.

#### **Frequency Response Over Temperature**



Figure 6.

# Phase Response Over Temperature



Figure 8.



 $T_A = 25$ °C,  $V_{DD} = 2.7$ V,  $V_{SS} = 0$ V, Enable<sub>1.2</sub> =  $V_{DD}$ ,  $C_L = 10$  pF,  $R_L = 30$  k $\Omega$  and  $C_{COUPLING} = 10$  nF, unless otherwise specified. Large Signal Bandwidth







Figure 11.

### **Isolation Output to Input** vs. Frequency 100 90 80 70 ISOLATION (dB) 60 50 40 30 20 10 <sub>0</sub> ∟ 100k 10M 1M 100M FREQUENCY (Hz)

Figure 13.



Figure 10.



Figure 12.



Figure 14.



 $T_{\text{A}} = 25^{\circ}\text{C}, \ V_{\text{DD}} = 2.7\text{V}, \ V_{\text{SS}} = 0\text{V}, \ \text{Enable}_{1,2} = V_{\text{DD}}, \ C_{\text{L}} = 10 \ \text{pF}, \ R_{\text{L}} = 30 \ \text{k}\Omega \ \text{and} \ C_{\text{COUPLING}} = 10 \ \text{nF}, \ \text{unless otherwise specified}.$ 



Figure 15.



Figure 17.





Figure 16.



Figure 18.



Figure 20.



 $T_A = 25^{\circ}C$ ,  $V_{DD} = 2.7V$ ,  $V_{SS} = 0V$ ,  $E_{DD}$ ,  $E_{DD$ 



Figure 21.



Figure 23.





Figure 22.



Figure 24.



Figure 26.



 $T_A = 25^{\circ}C$ ,  $V_{DD} = 2.7V$ ,  $V_{SS} = 0V$ ,  $E_{DD}$ ,  $E_{DD$ 



Figure 27.



Figure 29.



Figure 31.



Figure 28.



Figure 30.



Figure 32.

Copyright © 2008–2013, Texas Instruments Incorporated



 $T_{A}=25^{\circ}C,\ V_{DD}=2.7V,\ V_{SS}=0V,\ Enable_{1,2}=V_{DD},\ C_{L}=10\ pF,\ R_{L}=30\ k\Omega\ and\ C_{COUPLING}=10\ nF,\ unless\ otherwise\ specified.$ 







Figure 35.



#### APPLICATION INFORMATION

#### **GENERAL**

The LMH2180 is designed to minimize the effects of spurious signals from the base chip to the oscillator. Also the influence of varying load resistance and capacitance to the oscillator is minimized, while the drive capability is increased.

The inputs of the LMH2180 are internally biased at 1V, making AC coupling possible without external bias resistors.

To optimize current consumption, a buffer that is not in use can be disabled by connecting it's enable pin to V<sub>SS</sub>.

The LMH2180 has no internal ground reference; therefore, either single or split supply configurations can be used.

The LMH2180 is an easy replacement for discrete circuitry. It simplifies board layout and minimizes the effect of layout related parasitic components.

## INPUT CONFIGURATION

The internal 1V input biasing allows AC coupling of the input signal. This biasing avoids the use of external resistors, as depicted in Figure 36. The biasing prevents a large DC load at the oscillators output that creates a load impedance and may affect it's oscillating frequency. As a result of this biasing, the maximum amplitude of the AC signal is  $2V_{PP}$ .

The coupling capacitance C1 should be large enough to let the AC signal pass. This is a unity gain buffer with rail-to-rail inputs and outputs.



Figure 36. Input Configuration

# **FREQUENCY PULLING**

Frequency pulling is the frequency variation of an oscillator caused by a varying load. In the typical application, the load of the oscillator is a fixed capacitor (C1) in series with the input impedance of the buffer.

To keep the input impedance as constant as possible, the input is biased at 1V, even when the part is disabled. A simplified schematic of the input configuration is shown in Figure 36.

### ISOLATION AND CROSSTALK

Output to input isolation prevents the clock signal of the oscillator from being affected by spurious signals generated by the digital blocks behind the output buffer. See Figure 13.

A block diagram of the isolation is shown in Figure 37. Crosstalk rejection between buffers prevents signals from affecting each other. Figure 37 shows a Baseband IC and a Bluetooth module as an example. See Figure 14 for more information.





Figure 37. Isolation Block Diagram

### **DRIVING CAPACITIVE LOADS**

Each buffer can drive a capacitive load. Be aware that every capacitor directly connected to the output becomes part of the loop of the buffer. In most applications the load consists of the capacitance of copper tracks and the input capacitance of the application blocks. Capacitance reduces the gain/phase margin and decreases the stability. This leads to peaking in the frequency response and in extreme situations oscillations can occur. To drive a large capacitive load it is recommended to include a series resistor between the buffer and the load capacitor. The best value for this isolation resistance can be found by experimentation.

The LMH2180 datasheet reflects measurements with capacitive loads of 10 pF at the output of the buffers. Most common applications will probably use a lower capacitive load, which will result in lower peaking and significantly greater bandwidth, see Figure 38.



Figure 38. Bandwidth and Peaking

### **PHASE NOISE**

A clock buffer adds noise to the clock signal. This noise causes uncertainty in the phase of the clock signal. This uncertainty is described by jitter (time domain) or phase noise (frequency domain). Communication systems, such as Wireless LAN, require a low jitter/phase noise clock signal to obtain a low Bit Error Rate. Figure 39 shows the frequency domain representation of a clock signal with frequency  $f_C$ . Without Phase Noise the entire signal power would only be located at the frequency  $f_C$ . Phase Noise spreads some of the power to adjacent frequencies. Phase Noise is usually specified in dBc/Hz at a given frequency offset  $\Delta f$  from the carrier, where dBc is the power level in dB relative to the carrier. The noise power is measured within a 1 Hz bandwidth.





Figure 39. Phase Noise

Figure 40 shows the setup used to measure the LMH2180 phase noise. The clock driving the LMH2180 is a state of the art 38.4MHz TCXO. Both the TCXO phase noise and the phase noise at the LMH2180 output were measured. At offset frequencies of 1 kHz and higher from the carrier, the TCXO phase noise is sufficiently low to accurately calculate the LMH2180 contribution to the phase noise at the output. The LMH6559, whose phase noise contribution can be neglected, is used to drive the  $50\Omega$  input impedance of the Signal Source Analyzer.

## LAYOUT DESIGN RECOMMENDATION

Careful consideration during circuit design and PCB layout will eliminate problems and will optimize the performance of the LMH2180. It is best to have the same ground plane on the PCB for all decoupling and other ground connections.

To ensure a clean supply voltage it is best to place decoupling capacitors close to the LMH2180, between  $V_{DD}$  and  $V_{SS}$ .

Another important issue is the value of the components, because this also determines the sensitivity to disturbances. Resistor values have to be low enough to avoid a significant noise contribution and large enough to avoid a significant increase in power consumption while loading inputs or outputs to heavily.



Figure 40. Measurement Setup

# SNAS419D - JANUARY 2008-REVISED MARCH 2013



# **REVISION HISTORY**

| Cł | nanges from Revision C (March 2013) to Revision D  | Pag | ge |
|----|----------------------------------------------------|-----|----|
| •  | Changed layout of National Data Sheet to TI format |     | 15 |

Product Folder Links: LMH2180

16





10-Dec-2020

### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                    |              |                         |         |
| LMH2180SD/NOPB   | ACTIVE | WSON         | NGQ                | 8    | 1000           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 85    | 2180S                   | Samples |
| LMH2180SDE/NOPB  | ACTIVE | WSON         | NGQ                | 8    | 250            | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 85    | 2180S                   | Samples |
| LMH2180TM/NOPB   | ACTIVE | DSBGA        | YFQ                | 8    | 250            | RoHS & Green | SNAGCU                        | Level-1-260C-UNLIM |              | Α                       | Samples |
| LMH2180TMX/NOPB  | ACTIVE | DSBGA        | YFQ                | 8    | 3000           | RoHS & Green | SNAGCU                        | Level-1-260C-UNLIM |              | A                       | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



# **PACKAGE OPTION ADDENDUM**

10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 26-Oct-2024

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMH2180SD/NOPB  | WSON            | NGQ                | 8 | 1000 | 178.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q1               |
| LMH2180SDE/NOPB | WSON            | NGQ                | 8 | 250  | 178.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q1               |
| LMH2180TM/NOPB  | DSBGA           | YFQ                | 8 | 250  | 178.0                    | 8.4                      | 1.35       | 1.35       | 0.76       | 4.0        | 8.0       | Q1               |
| LMH2180TMX/NOPB | DSBGA           | YFQ                | 8 | 3000 | 178.0                    | 8.4                      | 1.35       | 1.35       | 0.76       | 4.0        | 8.0       | Q1               |



www.ti.com 26-Oct-2024



# \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LMH2180SD/NOPB  | WSON         | NGQ             | 8    | 1000 | 208.0       | 191.0      | 35.0        |
| LMH2180SDE/NOPB | WSON         | NGQ             | 8    | 250  | 208.0       | 191.0      | 35.0        |
| LMH2180TM/NOPB  | DSBGA        | YFQ             | 8    | 250  | 208.0       | 191.0      | 35.0        |
| LMH2180TMX/NOPB | DSBGA        | YFQ             | 8    | 3000 | 208.0       | 191.0      | 35.0        |



PLASTIC SMALL OUTLINE - NO LEAD



## NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. B. This drawing is subject to change without notice.

# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated