# LMH6732 High Speed Op Amp with Adjustable Bandwidth 

Check for Samples: LMH6732

## FEATURES

- Exceptional Performance at Any Supply Current:
$\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{A}_{\mathrm{V}}=+2 \mathrm{~V} / \mathrm{V}, \mathrm{V}_{\mathrm{OUT}}=2 \mathrm{~V}_{\mathrm{PP}}$, Typical unless Noted:

| $\mathrm{I}_{\mathrm{cc}}$ <br> $(\mathrm{mA})$ | -3 SB <br> BW <br> $(\mathrm{MHz})$ | DG/DP <br> $(\% / \mathrm{deg})$. <br> PAL | Slew <br> Rate <br> $(\mathrm{V} / \mu \mathrm{s})$ | THD <br> 1 MHz <br> $(\mathrm{dBc})$ | Output <br> Current <br> $(\mathrm{mA})$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1.0 | 55 | $0.20 / 0.036$ | 400 | -70.0 | 9 |
| 3.4 | 180 | $0.022 / 0.017$ | 2100 | -78.5 | 45 |
| 9.0 | 540 | $0.025 / 0.010$ | 2700 | -79.6 | 115 |

- Ultra High Speed ( -3 dB BW) 1.5 GHz ( $\mathrm{I}_{\mathrm{CC}}=10 \mathrm{~mA}, 0.25 \mathrm{VP}$ )
- Single Resistor Adjustability of Supply Current
- Fast Enable/ Disable Capability 20ns ( $\mathrm{lcc}_{\mathrm{cc}}=9 \mathrm{~mA}$ )
- "Popless" Output on "Enable" 15mV ( $\mathrm{l}_{\mathrm{cc}}=1 \mathrm{~mA}$ )
- Ultra Low Disable Current <1 $\mu \mathrm{A}$
- Unity Gain Stable
- Improved Replacement for CLC505 \& CLC449


## APPLICATIONS

- Battery Powered Systems
- Video Switching and Distribution
- Remote Site Instrumentation
- Mobile Communications Gear


## DESCRIPTION

The LMH6732 is a high speed op amp with a unique combination of high performance, low power consumption, and flexibility of application. The supply current is adjustable, over a continuous range of more than 10 to 1 , with a single resistor, $\mathrm{R}_{\mathrm{p}}$. This feature allows the device to be used in a wide variety of high performance applications including device turn on/ turn off (Enable/ Disable) for power saving or multiplexing. Typical performance at any supply current is exceptional. The LMH6732's design has been optimized so that the output is well behaved, eliminating spurious outputs on "Enable".
The LMH6732's combination of high performance, low power consumption, and large signal performance makes it ideal for a wide variety of remote site equipment applications such as battery powered test instrumentation and communications gear. Other applications include video switching matrices, ATE and phased array radar systems.
The LMH6732 is available in the SOIC and SOT-23 packages. To reduce design times and assist in board layout, the LMH6732 is supported by an evaluation board.


Figure 2. Turn-On/Off Characteristics

[^0]These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## Absolute Maximum Ratings ${ }^{(1)(2)}$

| $\mathrm{V}_{\mathrm{S}}$ |  | $\pm 6.75 \mathrm{~V}$ |
| :---: | :---: | :---: |
| Iout |  | $\mathrm{See}^{(3)}$ |
| ICC |  | 14 mA |
| Common Mode Input Voltage |  | $\mathrm{V}^{-}$to $\mathrm{V}^{+}$ |
| Maximum Junction Temperature |  | $+150^{\circ} \mathrm{C}$ |
| Storage Temperature Range |  | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Soldering Information | Infrared or Convection (20 sec) | $235^{\circ} \mathrm{C}$ |
|  | Wave Soldering (10 sec) | $260^{\circ} \mathrm{C}$ |
| ESD Tolerance ${ }^{(4)}$ | Human Body Model | 2000 V |
|  | Machine Model | 200 V |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications, see the Electrical Characteristics tables.
(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications..
(3) The maximum output current ( $\mathrm{I}_{0}$ ) is determined by device power dissipation limitations.
(4) Human body model: $1.5 \mathrm{k} \Omega$ in series with 100 pF . Machine model: $0 \Omega$ in series with 200 pF .

Operating Ratings ${ }^{(1)}$

| Thermal Resistance |  |  |
| :--- | :---: | ---: |
| Package | $\theta_{\mathrm{JC}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ | $\theta_{\mathrm{JA}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ |
| 8-Pin SOIC | $65^{\circ} \mathrm{C} / \mathrm{W}$ | $166^{\circ} \mathrm{C} / \mathrm{W}$ |
| 6 -Pin SOT-23 | $120^{\circ} \mathrm{C} / \mathrm{W}$ | $198^{\circ} \mathrm{C} / \mathrm{W}$ |
| Operating Temperature |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Nominal Supply Voltage | $\pm 4.5 \mathrm{~V}$ to $\pm 6 \mathrm{~V}$ |  |
| Operating Supply Current | $0.5 \mathrm{~mA}<I_{\mathrm{CC}}<12 \mathrm{~mA}$ |  |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications, see the Electrical Characteristics tables.

## Electrical Characteristics $I_{C C}=9 \mathrm{~mA}^{(1)}$

$A_{V}=+2, R_{F}=700 \Omega, V_{S}= \pm 5 \mathrm{~V}, R_{L}=100 \Omega, R_{P}=39 \mathrm{k} \Omega$; Unless otherwise specified.

| Symbol | Parameter | Conditions | $\operatorname{Min}^{(2)}$ | Typ ${ }^{(2)}$ | Max ${ }^{(2)}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Frequency Domain Response |  |  |  |  |  |  |
| SSBW | -3dB Bandwidth | $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}_{\text {PP }}$ |  | 540 |  | MHz |
| LSBW | -3dB Bandwidth | $\mathrm{V}_{\text {OUT }}=4.0 \mathrm{~V}_{\text {PP }}$ |  | 315 |  | MHz |
| $\mathrm{GF}_{0.1 \mathrm{~dB}}$ | 0.1 dB Gain Flatness | $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}_{\text {PP }}$ |  | 180 |  | MHz |
| GFP | Frequency Response Peaking | DC to 200 MHz , $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}_{\text {PP }}$ |  | 0.01 |  | dB |
| GFR | Frequency Response Rolloff | DC to 200 MHz , $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}_{\text {PP }}$ |  | 0.15 |  | dB |
| LPD | Linear Phase Deviation | DC to 200 MHz , $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}_{\text {PP }}$ |  | 0.6 |  | deg |
|  |  | DC to $140 \mathrm{MHz}, \mathrm{V}_{\text {OUT }}=2 \mathrm{~V}_{\text {PP }}$ |  | 0.1 |  |  |
| DG | Differential Gain | $\mathrm{R}_{\mathrm{L}}=150 \Omega, 4.43 \mathrm{MHz}$ |  | 0.025 |  | \% |
| DP | Differential Phase | $\mathrm{R}_{\mathrm{L}}=150 \Omega, 4.43 \mathrm{MHz}$ |  | 0.010 |  | deg |
| Time Domain Response |  |  |  |  |  |  |
| TRS | Rise Time | 2V Step |  | 0.8 |  | ns |
| TRL | Fall Time | 2 V Step |  | 0.9 |  |  |
| $\mathrm{T}_{\text {S }}$ | Settling Time to 0.04\% | $\mathrm{A}_{\mathrm{V}}=-1,2 \mathrm{~V}$ Step |  | 18 |  | ns |
| OS | Overshoot | 2 V Step |  | 1 |  | \% |
| SR | Slew Rate | 5V Step, 40\% to 60\% ${ }^{(3)}$ |  | 2700 |  | V/us |
| Distortion And Noise Response |  |  |  |  |  |  |
| HD2 | 2nd Harmonic Distortion | $2 \mathrm{~V}_{\mathrm{Pp}}, 20 \mathrm{MHz}$ |  | -60 |  | dBc |
| HD3 | 3rd Harmonic Distortion | $2 \mathrm{~V}_{\mathrm{PP}}, 20 \mathrm{MHz}$ |  | -64 |  | dBc |
| THD | Total Harmonic Distortion | $2 \mathrm{~V}_{\text {PP, }} 1 \mathrm{MHz}$ |  | -79.6 |  | dBc |
| $\mathrm{V}_{\mathrm{N}}$ | Input Referred Voltage Noise | $>1 \mathrm{MHz}$ |  | 2.5 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Input Referred Inverting Noise Current | $>1 \mathrm{MHz}$ |  | 9.7 |  | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
| $\mathrm{I}_{\mathrm{NN}}$ | Input Referred Non-Inverting Noise Current | $>1 \mathrm{MHz}$ |  | 1.8 |  | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
| SNF | Noise Floor | $>1 \mathrm{MHz}$ |  | -154 |  | $\mathrm{dBm}_{1 \mathrm{~Hz}}$ |
| INV | Total Integrated Input Noise | 1 MHz to 200MHz |  | 60 |  | $\mu \mathrm{V}$ |

(1) Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that $T_{J}=T_{A}$. No ensured specification of parametric performance is indicated in the electrical tables under conditions of internal self-heating where $T_{J}>T_{A}$. Min/Max ratings are based on production testing unless otherwise specified.
(2) Typical numbers are the most likely parametric norm. Bold numbers refer to over temperature limits.
(3) Slew Rate is the average of the rising and falling edges.

## Electrical Characteristics $I_{C C}=9 \mathrm{~mA}^{(1)}$ (continued)

$A_{V}=+2, R_{F}=700 \Omega, V_{S}= \pm 5 \mathrm{~V}, R_{L}=100 \Omega, R_{P}=39 \mathrm{k} \Omega$; Unless otherwise specified.

| Symbol | Parameter | Conditions | $\mathbf{M i n}^{(2)}$ | Typ ${ }^{(2)}$ | Max ${ }^{(2)}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Static, DC Performance |  |  |  |  |  |  |
| $\mathrm{V}_{10}$ | Input Offset Voltage |  |  | $\pm 3.0$ | $\begin{gathered} \pm 8.0 \\ 9.9 \end{gathered}$ | mV |
| DV ${ }_{10}$ | Input Offset Voltage Average Drift | See ${ }^{(4)}$ |  | 16 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\mathrm{BN}}$ | Input Bias Current | Non Inverting ${ }^{(5)}$ |  | -2 | $\begin{aligned} & \pm 11 \\ & \pm 12 \\ & \hline \end{aligned}$ | $\mu \mathrm{A}$ |
| $\mathrm{DI}_{\mathrm{BN}}$ | Input Bias Current Average Drift | Non-Inverting ${ }^{(4)}$ |  | 5 |  | $\mathrm{nA} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\mathrm{BI}}$ | Input Bias Current | Inverting ${ }^{(5)}$ |  | -9 | $\begin{array}{r}  \pm 20 \\ \pm 30 \\ \hline \end{array}$ | $\mu \mathrm{A}$ |
| $\mathrm{DI}_{\mathrm{BI}}$ | Input Bias Current Average Drift | Inverting ${ }^{(4)}$ |  | -14 |  | $\mathrm{nA} /{ }^{\circ} \mathrm{C}$ |
| +PSRR | Positive Power Supply Rejection Ratio | DC | $\begin{aligned} & 52 \\ & 50 \\ & \hline \end{aligned}$ | 62 |  | dB |
| -PSRR | Negative Power Supply Rejection Ratio | DC | $\begin{aligned} & 51 \\ & 48 \\ & \hline \end{aligned}$ | 56 |  | dB |
| CMRR | Common Mode Rejection Ratio | DC | $\begin{aligned} & 49 \\ & 46 \end{aligned}$ | 52 |  | dB |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current | $\mathrm{R}_{\mathrm{L}}=\infty, \mathrm{R}_{\mathrm{P}}=39 \mathrm{k} \Omega$ | $\begin{aligned} & 7.5 \\ & 6.6 \end{aligned}$ | 9.0 | $\begin{aligned} & 10.5 \\ & 11.7 \end{aligned}$ | mA |
| $\mathrm{I}_{\mathrm{CCl}}$ | Supply Current During Shutdown |  |  | <1 |  | $\mu \mathrm{A}$ |
| Miscellaneous Performance |  |  |  |  |  |  |
| $\mathrm{R}_{\text {IN }}$ | Input Resistance | Non-Inverting |  | 4.7 |  | $\mathrm{M} \Omega$ |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | Non-Inverting |  | 1.8 |  | pF |
| $\mathrm{R}_{\text {OUT }}$ | Output Resistance | Closed Loop |  | 32 |  | $\mathrm{m} \Omega$ |
| $\mathrm{V}_{\text {O }}$ | Output Voltage Range | $\mathrm{R}_{\mathrm{L}}=\infty$ | $\begin{aligned} & \pm 3.60 \\ & \pm 3.55 \end{aligned}$ | $\pm 3.75$ |  |  |
| $\mathrm{V}_{\text {OL }}$ |  | $\mathrm{R}_{\mathrm{L}}=100 \Omega$ | $\begin{aligned} & \pm 2.90 \\ & \pm 2.85 \end{aligned}$ | $\pm 3.10$ |  |  |
| CMIR | Common Mode Input Range | Common Mode |  | $\pm 2.2$ |  | V |
| 10 | Output Current | $\begin{aligned} & \text { Closed Loop } \\ & -40 \mathrm{mV} \leq \mathrm{V}_{\mathrm{O}} \leq 40 \mathrm{mV} \\ & \hline \end{aligned}$ | $\pm 75$ | $\pm 115$ |  | mA |
| TON | Turn-on Time | $0.5 \mathrm{~V}_{\mathrm{PP}}$ Sine Wave, $90 \%$ of Full Value |  | 20 |  | ns |
| TOFF | Turn-off Time | $0.5 \mathrm{~V}_{\mathrm{PP}}$ Sine Wave, $<5 \%$ of Full Value |  | 9 |  | ns |
| $\mathrm{V}_{\mathrm{O} \text { glitch }}$ | Turn-on Glitch |  |  | 50 |  | mV |
| FDTH | Feed-Through | $f=10 \mathrm{MHz}, \mathrm{A}_{V}=+2$, Off State |  | -61 |  | dB |

(4) Drift determined by dividing the change in parameter distribution average at temperature extremes by the total temperature change
(5) Negative input current implies current flowing out of the device.

## Electrical Characteristics $I_{C C}=3.4 \mathrm{~mA}^{(1)}$

$A_{V}=+2, R_{F}=1 \mathrm{k} \Omega, V_{S}= \pm 5 \mathrm{~V}, R_{L}=100 \Omega, R_{P}=137 \mathrm{k} \Omega$; Unless otherwise specified.

| Symbol | Parameter | Conditions | $\operatorname{Min}_{(2)}$ | Typ | $\underset{(2)}{\operatorname{Max}}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Frequency Domain Response |  |  |  |  |  |  |
| SSBW | -3dB Bandwidth | $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}_{\text {PP }}$ |  | 180 |  | MHz |
| LSBW | -3dB Bandwidth | $\mathrm{V}_{\text {OUT }}=4.0 \mathrm{~V}_{\mathrm{PP}}$ |  | 100 |  | MHz |
| $\mathrm{GF}_{0.1 \mathrm{~dB}}$ | 0.1 dB Gain Flatness | $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}_{\text {PP }}$ |  | 50 |  | MHz |
| GFP | Frequency Response Peaking | DC to $75 \mathrm{MHz}, \mathrm{V}_{\text {OUT }}=2 \mathrm{~V}_{\text {PP }}$ |  | 0.15 |  | dB |
| GFR | Frequency Response Rolloff | DC to $75 \mathrm{MHz}, \mathrm{V}_{\text {OUT }}=2 \mathrm{~V}_{\text {PP }}$ |  | 0.05 |  | dB |
| LPD | Linear Phase Deviation | DC to $55 \mathrm{MHz}, \mathrm{V}_{\text {OUT }}=2 \mathrm{~V}_{\text {PP }}$ |  | 0.5 |  | deg |
|  |  | DC to $25 \mathrm{MHz}, \mathrm{V}_{\text {OUT }}=2 \mathrm{~V}_{\text {PP }}$ |  | 0.1 |  |  |
| DG | Differential Gain | $\mathrm{R}_{\mathrm{L}}=150 \Omega, 4.43 \mathrm{MHz}$ |  | 0.022 |  | \% |
| DP | Differential Phase | $\mathrm{R}_{\mathrm{L}}=150 \Omega, 4.43 \mathrm{MHz}$ |  | 0.017 |  | deg |
| Time Domain Response |  |  |  |  |  |  |
| TRS | Rise Time | 2V Step |  | 1.7 |  | ns |
| TRL | Fall Time | 2V Step |  | 2.1 |  |  |
| $\mathrm{T}_{\mathrm{S}}$ | Settling Time to 0.04\% | $\mathrm{A}_{\mathrm{V}}=-1,2 \mathrm{~V}$ Step |  | 18 |  | ns |
| OS | Overshoot | 2 V Step |  | 2 |  | \% |
| SR | Slew Rate | 5V Step, $40 \%$ to $60 \%{ }^{(3)}$ |  | 2100 |  | V/us |
| Distortion And Noise Response |  |  |  |  |  |  |
| HD2 | 2nd Harmonic Distortion | $2 \mathrm{~V}_{\mathrm{PP}}, 10 \mathrm{MHz}$ |  | -51 |  | dBc |
| HD3 | 3rd Harmonic Distortion | $2 \mathrm{~V}_{\mathrm{PP}}, 10 \mathrm{MHz}$ |  | -65 |  | dBc |
| THD | Total Harmonic Distortion | $2 \mathrm{~V}_{\text {PP }}, 1 \mathrm{MHz}$ |  | -78.5 |  | dBc |
| $\mathrm{V}_{\mathrm{N}}$ | Input Referred Voltage Noise | $>1 \mathrm{MHz}$ |  | 4.1 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Input Referred Inverting Noise Current | $>1 \mathrm{MHz}$ |  | 8.8 |  | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
| $\mathrm{I}_{\mathrm{NN}}$ | Input Referred Non-Inverting Noise Current | >1MHz |  | 1.1 |  | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
| SNF | Noise Floor | $>1 \mathrm{MHz}$ |  | -151 |  | $\mathrm{dBm}_{1 \mathrm{~Hz}}$ |
| INV | Total Integrated Input Noise | 1 MHz to 100 MHz |  | 60 |  | $\mu \mathrm{V}$ |

(1) Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that $T_{J}=T_{A}$. No ensured specification of parametric performance is indicated in the electrical tables under conditions of internal self-heating where $T_{J}>T_{A}$. Min/Max ratings are based on production testing unless otherwise specified.
(2) Typical numbers are the most likely parametric norm. Bold numbers refer to over temperature limits.
(3) Slew Rate is the average of the rising and falling edges.

## Electrical Characteristics $I_{C C}=3.4 \mathrm{~mA}^{(1)}$ (continued)

$A_{V}=+2, R_{F}=1 \mathrm{k} \Omega, V_{S}= \pm 5 \mathrm{~V}, R_{L}=100 \Omega, R_{P}=137 \mathrm{k} \Omega$; Unless otherwise specified.

| Symbol | Parameter | Conditions | $\operatorname{Min}_{(2)}$ | Typ | $\underset{(2)}{\operatorname{Max}}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Static, DC Performance |  |  |  |  |  |  |
| $\mathrm{V}_{10}$ | Input Offset Voltage |  |  | $\pm 2.5$ | $\begin{aligned} & \pm 7.0 \\ & \pm 8.5 \end{aligned}$ | mV |
| DV ${ }_{10}$ | Input Offset Voltage Average Drift | See ${ }^{(4)}$ |  | 10 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\mathrm{BN}}$ | Input Bias Current | Non Inverting ${ }^{(5)}$ |  | -0.4 | $\begin{aligned} & \pm 4 \\ & \pm 6 \end{aligned}$ | $\mu \mathrm{A}$ |
| $\mathrm{DI}_{\mathrm{BN}}$ | Input Bias Current Average Drift | Non-Inverting ${ }^{(4)}$ |  | 8 |  | $n A /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\mathrm{BI}}$ | Input Bias Current | Inverting ${ }^{(5)}$ |  | -1 | $\begin{aligned} & \pm 12 \\ & \pm 16 \end{aligned}$ | $\mu \mathrm{A}$ |
| $\mathrm{DI}_{\mathrm{BI}}$ | Input Bias Current Average Drift | Inverting ${ }^{(4)}$ |  | -3 |  | $n \mathrm{~A} /{ }^{\circ} \mathrm{C}$ |
| +PSRR | Positive Power Supply Rejection Ratio | DC | $\begin{aligned} & 52 \\ & 50 \end{aligned}$ | 64 |  | dB |
| -PSRR | Negative Power Supply Rejection Ratio | DC | $\begin{aligned} & 51 \\ & 50 \end{aligned}$ | 57 |  | dB |
| CMRR | Common Mode Rejection Ratio | DC | $\begin{aligned} & 49 \\ & 48 \end{aligned}$ | 55 |  | dB |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current | $\mathrm{R}_{\mathrm{L}}=\infty, \mathrm{R}_{\mathrm{P}}=137 \mathrm{k} \Omega$ | $\begin{aligned} & 2.8 \\ & 2.6 \end{aligned}$ | 3.4 | $\begin{aligned} & 3.9 \\ & 4.1 \end{aligned}$ | mA |
| $\mathrm{ICCl}^{\text {c }}$ | Supply Current During Shutdown |  |  | $<1$ |  | $\mu \mathrm{A}$ |
| Miscellaneous Performance |  |  |  |  |  |  |
| $\mathrm{R}_{\mathrm{IN}}$ | Input Resistance | Non-Inverting |  | 15 |  | M $\Omega$ |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | Non-Inverting |  | 1.7 |  | pF |
| R ${ }_{\text {OUT }}$ | Output Resistance | Closed Loop |  | 50 |  | $\mathrm{m} \Omega$ |
| $\mathrm{V}_{\mathrm{O}}$ | Output Voltage Range | $\mathrm{R}_{\mathrm{L}}=\infty$ | $\begin{array}{r}  \pm 3.60 \\ \pm 3.55 \\ \hline \end{array}$ | $\pm 3.78$ |  | V |
| $\mathrm{V}_{\text {OL }}$ |  | $\mathrm{R}_{\mathrm{L}}=100 \Omega$ | $\begin{aligned} & \pm 2.90 \\ & \pm 2.85 \end{aligned}$ | $\pm 3.10$ |  | V |
| CMIR | Common Mode Input Range | Common Mode |  | $\pm 2.2$ |  | V |
| $\mathrm{l}_{0}$ | Output Current | $\begin{aligned} & \text { Closed Loop } \\ & -20 \mathrm{mV} \leq \mathrm{V}_{\mathrm{O}} \leq 20 \mathrm{mV} \end{aligned}$ | $\pm 30$ | $\pm 45$ |  | mA |
| TON | Turn-on Time | $0.5 \mathrm{~V}_{\text {PP }}$ Sine Wave, $90 \%$ of Full Value |  | 42 |  |  |
| TOFF | Turn-off Time | $0.5 \mathrm{~V}_{\mathrm{PP}}$ Sine Wave, $<5 \%$ of Full Value |  | 10 |  | ns |
| $\mathrm{V}_{\text {O glith }}$ | Turn-on Glitch |  |  | 25 |  | mV |
| FDTH | Feed-Through | $\mathrm{f}=10 \mathrm{MHz}, \mathrm{A}_{V}=+2$, Off State |  | -61 |  | dB |

(4) Drift determined by dividing the change in parameter distribution average at temperature extremes by the total temperature change
(5) Negative input current implies current flowing out of the device.

## Electrical Characteristics $I_{C C}=1.0 \mathrm{~mA}^{(1)}$

$A_{V}=+2, R_{F}=1 \mathrm{k} \Omega, V_{S}= \pm 5 \mathrm{~V}, R_{L}=500 \Omega, R_{P}=412 \mathrm{k} \Omega$; Unless otherwise specified.

| Symbol | Parameter | Conditions | $\operatorname{Min}_{(2)}$ | Typ | $\operatorname{Max}_{(2)}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Frequency Domain Response |  |  |  |  |  |  |
| SSBW | -3dB Bandwidth | $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}_{\text {PP }}$ |  | 55 |  | MHz |
| LSBW | -3dB Bandwidth | $\mathrm{V}_{\text {OUT }}=4.0 \mathrm{~V}_{\mathrm{PP}}$ |  | 30 |  | MHz |
| GF ${ }_{0.1 \mathrm{~dB}}$ | 0.1 dB Gain Flatness | $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}_{\text {PP }}$ |  | 20 |  | MHz |
| GFP | Frequency Response Peaking | DC to $25 \mathrm{MHz}, \mathrm{V}_{\text {OUT }}=2 \mathrm{~V}_{\text {PP }}$ |  | 0.11 |  | dB |
| GFR | Frequency Response Rolloff | DC to $25 \mathrm{MHz}, \mathrm{V}_{\text {OUT }}=2 \mathrm{~V}_{\text {PP }}$ |  | 0.05 |  | dB |
| LPD | Linear Phase Deviation | DC to $20 \mathrm{MHz}, \mathrm{V}_{\text {OUT }}=2 \mathrm{~V}_{\text {PP }}$ |  | 1 |  | deg |
|  |  | DC to $14 \mathrm{MHz}, \mathrm{V}_{\text {OUT }}=2 \mathrm{~V}_{\text {PP }}$ |  | 0.3 |  |  |
| DG | Differential Gain | $\mathrm{R}_{\mathrm{L}}=500 \Omega, 4.43 \mathrm{MHz}$ |  | 0.020 |  | \% |
| DP | Differential Phase | $\mathrm{R}_{\mathrm{L}}=500 \Omega, 4.43 \mathrm{MHz}$ |  | 0.036 |  | deg |
| Time Domain Response |  |  |  |  |  |  |
| TRS | Rise Time | 2V Step |  | 3.7 |  | ns |
| TRL | Fall Time | 2V Step |  | 5.1 |  |  |
| $\mathrm{T}_{\mathrm{S}}$ | Settling Time to 0.04\% | $\mathrm{A}_{\mathrm{V}}=-1,2 \mathrm{~V}$ Step |  | 18 |  | ns |
| OS | Overshoot | 2 V Step |  | 2 |  | \% |
| SR | Slew Rate | 5V Step, $40 \%$ to $60 \%{ }^{(3)}$ |  | 400 |  | V/us |
| Distortion And Noise Response |  |  |  |  |  |  |
| HD2 | 2nd Harmonic Distortion | $2 \mathrm{~V}_{\text {PP }}, 5 \mathrm{MHz}$ |  | -43 |  | dBc |
| HD3 | 3rd Harmonic Distortion | $2 \mathrm{~V}_{\text {PP }}, 5 \mathrm{MHz}$ |  | -65 |  | dBc |
| THD | Total Harmonic Distortion | $2 \mathrm{~V}_{\text {PP }}, 1 \mathrm{MHz}$ |  | -70.0 |  | dBc |
| $\mathrm{V}_{\mathrm{N}}$ | Input Referred Voltage Noise | $>1 \mathrm{MHz}$ |  | 8.4 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Input Referred Inverting Noise Current | $>1 \mathrm{MHz}$ |  | 9.0 |  | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
| $\mathrm{I}_{\mathrm{NN}}$ | Input Referred Non-Inverting Noise Current | >1MHz |  | 0.8 |  | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
| SNF | Noise Floor | $>1 \mathrm{MHz}$ |  | -147 |  | $\mathrm{dBm}_{1 \mathrm{~Hz}}$ |
| INV | Total Integrated Input Noise | 1 MHz to 100 MHz |  | 29 |  | $\mu \mathrm{V}$ |

(1) Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that $T_{J}=T_{A}$. No ensured specification of parametric performance is indicated in the electrical tables under conditions of internal self-heating where $T_{J}>T_{A}$. Min/Max ratings are based on production testing unless otherwise specified.
(2) Typical numbers are the most likely parametric norm. Bold numbers refer to over temperature limits.
(3) Slew Rate is the average of the rising and falling edges.

## Electrical Characteristics $I_{C C}=1.0 \mathrm{~mA}^{(1)}$ (continued)

$A_{V}=+2, R_{F}=1 \mathrm{k} \Omega, V_{S}= \pm 5 \mathrm{~V}, R_{L}=500 \Omega, R_{P}=412 \mathrm{k} \Omega$; Unless otherwise specified.

| Symbol | Parameter | Conditions | $\operatorname{Min}_{(2)}$ | $\mathrm{Typ}_{(2)}$ | $\operatorname{Max}_{(2)}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Static, DC Performance |  |  |  |  |  |  |
| $\mathrm{V}_{10}$ | Input Offset Voltage |  |  | $\pm 1.6$ | $\begin{aligned} & \pm 6.0 \\ & \pm 7.3 \end{aligned}$ | mV |
| DV ${ }_{10}$ | Input Offset Voltage Average Drift | See ${ }^{(4)}$ |  | 4 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\mathrm{BN}}$ | Input Bias Current | Non Inverting ${ }^{(5)}$ |  | 0.04 | $\begin{aligned} & \pm 2.0 \\ & \pm 2.5 \end{aligned}$ | $\mu \mathrm{A}$ |
| $\mathrm{DI}_{\mathrm{BN}}$ | Input Bias Current Average Drift | Non-Inverting ${ }^{(4)}$ |  | -1 |  | $\mathrm{nA} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\mathrm{BI}}$ | Input Bias Current | Inverting ${ }^{(5)}$ |  | -0.1 | $\begin{aligned} & \pm 6 \\ & \pm 8 \end{aligned}$ | $\mu \mathrm{A}$ |
| $\mathrm{DI}_{\mathrm{BI}}$ | Input Bias Current Average Drift | Inverting ${ }^{(4)}$ |  | -3 |  | $\mathrm{nA} /{ }^{\circ} \mathrm{C}$ |
| +PSRR | Positive Power Supply Rejection Ratio | DC | $\begin{aligned} & 52 \\ & 51 \end{aligned}$ | 64 |  | dB |
| -PSRR | Negative Power Supply Rejection Ratio | DC | $\begin{array}{r} 51 \\ 49 \\ \hline \end{array}$ | 59 |  | dB |
| CMRR | Common Mode Rejection Ratio | DC | $\begin{aligned} & 49 \\ & 47 \end{aligned}$ | 55 |  | dB |
| ICC | Supply Current | $\mathrm{R}_{\mathrm{L}}=\infty, \mathrm{R}_{\mathrm{P}}=412 \mathrm{k} \Omega$ | $\begin{aligned} & 0.70 \\ & 0.66 \end{aligned}$ | 1.0 | $\begin{aligned} & 1.3 \\ & 1.4 \end{aligned}$ | mA |
| ICCl | Supply Current During Shutdown |  |  | $<1$ |  | $\mu \mathrm{A}$ |
| Miscellaneous Performance |  |  |  |  |  |  |
| $\mathrm{R}_{\mathrm{IN}}$ | Input Resistance | Non-Inverting |  | 46 |  | $\mathrm{M} \Omega$ |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | Non-Inverting |  | 1.7 |  | pF |
| R ${ }_{\text {OUT }}$ | Output Resistance | Closed Loop |  | 100 |  | $\mathrm{m} \Omega$ |
| $\mathrm{V}_{\text {O }}$ | Output Voltage Range | $\mathrm{R}_{\mathrm{L}}=\infty$ | $\begin{aligned} & \pm 3.60 \\ & \pm 3.55 \end{aligned}$ | $\pm 3.78$ |  |  |
| $\mathrm{V}_{\mathrm{OL}}$ |  | $\mathrm{R}_{\mathrm{L}}=500 \Omega$ | $\begin{aligned} & \pm 2.90 \\ & \pm 2.85 \end{aligned}$ | $\pm 3.10$ |  | V |
| CMIR | Common Mode Input Range | Common Mode |  | $\pm 2.2$ |  | V |
| 10 | Output Current | $\begin{aligned} & \text { Closed Loop } \\ & -15 \mathrm{mV} \leq \mathrm{V}_{\mathrm{O}} \leq 15 \mathrm{mV} \end{aligned}$ | $\pm 6$ | $\pm 9$ |  | mA |
| TON | Turn-on Time | $0.5 \mathrm{~V}_{\text {PP }}$ Sine Wave, $90 \%$ of Full Value |  | 95 |  |  |
| TOFF | Turn-off Time | $0.5 \mathrm{~V}_{\mathrm{PP}}$ Sine Wave, $<5 \%$ of Full Value |  | 40 |  | ns |
| $\mathrm{V}_{\mathrm{O}}$ glitch | Turn-on Glitch |  |  | 15 |  | mV |
| FDTH | Feed-Through | $\mathrm{f}=10 \mathrm{MHz}, \mathrm{A}_{V}=+2$, Off State |  | -61 |  | dB |

(4) Drift determined by dividing the change in parameter distribution average at temperature extremes by the total temperature change
(5) Negative input current implies current flowing out of the device.

## CONNECTION DIAGRAMS



Figure 3. 8-Pin SOIC (Top View)
See Package Number D (R-PDSO-G8)


Figure 4. 6-Pin SOT-23 (Top View) See Package Number DBV (R-PDSO-G6)

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 5.


Figure 8.

Figure 11.


Figure 6.
Frequency Response $\mathrm{I}_{\mathrm{CC}}=3.4 \mathrm{~mA}$


Figure 9.


Figure 12.

Frequency Response
$\mathrm{I}_{\mathrm{CC}}=1 \mathrm{~mA}$


Figure 7.


Figure 10.

Frequency Response
$\mathrm{I}_{\mathrm{cc}}=1 \mathrm{~mA}$


Figure 13.

LMH6732

## TYPICAL PERFORMANCE CHARACTERISTICS (continued)



Figure 14.


Figure 17.


Figure 20.


Figure 18.


Figure 21.

Frequency Response
$\mathrm{I}_{\mathrm{CC}}=1 \mathrm{~mA}$


Figure 16.

Figure 19.


Figure 22.

TYPICAL PERFORMANCE CHARACTERISTICS (continued)


Figure 23.


Figure 26.

$20 \mathrm{MHz} / \mathrm{DIV}$
Figure 29.


Figure 24.


Figure 27.
Frequency Response for Various $C_{L}$ $\mathrm{I}_{\mathrm{CC}}=3.4 \mathrm{~mA}$

$20 \mathrm{MHz} / \mathrm{DIV}$
Figure 30.


Figure 25.


Figure 28.
Frequency Response for Various $C_{L}$ $\mathrm{I}_{\mathrm{CC}}=1 \mathrm{~mA}$


Figure 31.

TYPICAL PERFORMANCE CHARACTERISTICS (continued)


Figure 32.


Figure 35.


Figure 38.

Small Signal Step Response
$\mathrm{I}_{\mathrm{CC}}=3.4 \mathrm{~mA}$


Figure 33.


Figure 36.


Figure 39.

Small Signal Step Response


Figure 34.


Figure 37.


Figure 40.

TYPICAL PERFORMANCE CHARACTERISTICS (continued)


Figure 41.


Figure 44.
Slew Rate vs. $\mathrm{I}_{\mathrm{CC}}$


Figure 47.

Turn-On/Off Characteristics
$I_{\mathrm{CC}}=1 \mathrm{~mA}$


Figure 45.
BW vs. $\mathrm{I}_{\mathrm{Cc}}$


Figure 48.


Figure 42.

Max Output Current vs. ICC


Figure 46.


Figure 49.

TYPICAL PERFORMANCE CHARACTERISTICS (continued)


Figure 50.


Figure 53.


Figure 56.


Figure 51.


Figure 54.


Figure 57.

Output Impedance vs. Frequency


Figure 52.
Settling Time


Figure 55.


Figure 58.

## APPLICATION INFORMATION



Figure 59. Recommended Non-Inverting Gain Circuit


Figure 60. Recommended Inverting Gain Circuit

## DESCRIPTION

The LMH6732 is an adjustable supply current, current-feedback operational amplifier. Supply current and consequently dynamic performance can be easily adjusted by selecting the value of a single external resistor $\left(\mathrm{R}_{\mathrm{P}}\right)$.

## NOTE

The following discussion uses the SOIC package pin numbers. For the corresponding SOT-23 package pin numbers, please refer to the Connection Diagrams section.

## SELECTING AN OPERATING POINT

The operating point is determined by the supply current which in turn is determined by current ( $\mathrm{I}_{\mathrm{P}}$ ) flowing out of pin 8 . As the supply current is increased, the following effects will be observed:

Texas Instruments

Table 1. Device Parameters Related to Supply Current

| Specification | Effect as ICC Increases |
| :--- | :--- |
| Bandwidth | Increases |
| Rise Time | Decreases |
| Enable/ Disable Speed | Increases |
| Output Drive | Increases |
| Input Bias Current | Increases |
| Input Impedance | Decreases (see Source impedance Discussion) |

Both the Electrical Characteristics pages and the TYPICAL PERFORMANCE CHARACTERISTICS section illustrate these effects to help make the supply current vs. performance trade-off. The supply current is adjustable over a continuous range of more than 10 to 1 with a single resistor, $\mathrm{R}_{\mathrm{p}}$, allowing for easy trade-off between power consumption and speed. Performance is specified and tested at $\mathrm{I}_{\mathrm{CC}}=1 \mathrm{~mA}, 3.4 \mathrm{~mA}$, and 9 mA . (Note: Some test conditions and especially the load resistances are different for the three supply current settlings.) The performance plots show typical performance for all three supply currents levels.
When making the supply current vs. performance trade-off, it is first a good idea to see if one of the standard operating points ( $I_{\mathrm{cc}}=1 \mathrm{~mA}, 3.4 \mathrm{~mA}$, or 9 mA ) fits the application. If it does, performance ensured on the specification pages will apply directly to your application. In addition, the value of $R_{p}$ may be obtained directly from the Electrical Characteristics pages.

## BEYOND 1GHz BANDWIDTH

As stated above, the LMH6732 speed can be increased by increasing the supply current. The -3 dB Bandwidth can even reach the unprecedented value of $1.5 \mathrm{GHz}\left(\mathrm{A}_{V}=+2, \mathrm{~V}_{\text {OUT }}=0.25 \mathrm{~V}_{\text {PP }}\right)$. Of course, this comes at the expense of power consumption (i.e. supply current). The relationship between -3dB BW and supply current is shown in Figure 48 to Figure 50. The supply current would nominally have to be set to around 10 mA to achieve this speed. The absolute maximum supply current setting for the LMH6732 is 14 mA . Beyond this value, the operation may become unpredictable.

## The following discussion will assist in selecting $\mathrm{I}_{\mathrm{cc}}$ for applications that cannot operate at one of the specified supply current settlings.

Use the typical performance plots for critical specifications to select the best $I_{C C}$. For parameters containing $\mathrm{Min} / \mathrm{Max}$ ratings in the data sheet tables, interpolate between the values of $\mathrm{I}_{\mathrm{CC}}$ in the plots \& specification tables to estimate the max/min values in the application.
The simplified schematic for the supply current setting path ( $I_{P}$ ) is shown below in Figure 61.


Figure 61. Supply Current Control's Simplified Schematic
The terminal marked " $R_{P}$ " is tied to a potential through a resistor $R_{p}$. The current flowing through $R_{p}\left(l_{P}\right)$ sets the LMH6732's supply current. Throughout the data sheet, the voltages applied to $\mathrm{R}_{\mathrm{p}}$ and $\mathrm{V}^{-}$are both considered to be -5 V . However, the two potentials do not necessarily have to be the same. This is beneficial in applications where non-standard supply voltages are used or when there is a need to power down the op amp via digital logic control.

The relationship between $\mathrm{I}_{\mathrm{CC}}$ and $\mathrm{I}_{\mathrm{P}}$ is given by:
$\mathrm{I}_{\mathrm{P}}=\mathrm{I}_{\mathrm{CC}} / 57$ (approximate ratio at $\mathrm{I}_{\mathrm{CC}}=3.4 \mathrm{~mA}$; consult Figure 45 for relationship at any $\mathrm{I}_{\mathrm{CC}}$ ).
Knowing $I_{p}$ leads to a direct calculation of $R_{p}$.
$R_{P}+5 k \Omega=\left[\left(V^{+}-1.6\right)-\mathrm{V}^{-}\right] / I_{P}$
$R_{p+}+5 k \Omega==8.4 / I_{P}$ (for $\mathrm{V}^{+}=5 \mathrm{~V}$ and $\mathrm{V}^{-}=-5 \mathrm{~V}$ ).
First, an operating point needs to be determined from the plots \& specifications as discussed above. From this, $\mathrm{I}_{\mathrm{P}}$ is obtained. Knowing $I_{p}$ and the potential $R_{p}$ is tied to, $R_{p}$ can be calculated.

## EXAMPLE

An application requires that $\mathrm{V}_{\mathrm{S}}= \pm 3 \mathrm{~V}$ and performance in the 1 mA operating point range. The required $\mathrm{I}_{\mathrm{p}}$ can therefore be determined as follows:
$\mathrm{I}_{\mathrm{P}}=21 \mu \mathrm{~A}$
$R_{P}$ is connected from pin 8 to $\mathrm{V}^{-}$. Calculate $R_{P}$ under these conditions:
$R_{P}+5 k \Omega=\left[\left(V^{+}-1.6\right)-V^{-}\right] / I_{P}$
$R_{P}+5 k \Omega=[(3 \mathrm{~V}-1.6 \mathrm{~V})-(-3 \mathrm{~V})] / 21 \mu \mathrm{~A}$
$R_{p}=205 \mathrm{k} \Omega$
The LMH6732 will have performance similar to $R_{P}=412 \mathrm{k} \Omega$ shown on the datasheet, but with $40 \%$ less power dissipation due to the reduced supply voltages. The op amp will also have a more restricted common-mode range and output swing.

## DYNAMIC SHUTDOWN CAPABILITY

The LMH6732 may be powered on and off very quickly by controlling the voltage applied to $\mathrm{R}_{\mathrm{p}}$. If $\mathrm{R}_{\mathrm{p}}$ is connected between pin 8 and the output of a CMOS gate powered from $\pm 5 \mathrm{~V}$ supplies, the gate can be used to turn the amplifier on and off. This is shown in Figure 62 below:


Figure 62. Dynamic Control of Power Consumption Using CMOS Logic
When the gate output is switched from high to low, the LMH6732 will turn on. In the off state, the supply current typically reduces to $1 \mu \mathrm{~A}$ or less. The LMH6732's "off state" supply current is reduced significantly compared to the CLC505. This extremely low supply current in the "off state" is quite advantageous since it allows for significant power saving and minimizes feed-through. To improve switching time, a speed up capacitor from the gate output to pin 8 is recommended. The value of this capacitor will depend on the $R_{p}$ value used and is best established experimentally. Turn-on and turn-off times of $<20 \mathrm{~ns}\left(\mathrm{l}_{\mathrm{cc}}=9 \mathrm{~mA}\right)$ are achievable with ordinary CMOS gates.

## EXAMPLE

An open collector logic device is used to dynamically control the power dissipation of the circuit. Here, the desired connection for $\mathrm{R}_{\mathrm{p}}$ is from pin 8 to the open collector logic device.

PIN NUMBERS SHOWN<br>FOR SOIC PACKAGE



Figure 63. Controlling Power On State with TTL Logic (Open Collector Output)
When the logic gate goes low, the LMH6732 is turned on. The LMH6732 $\mathrm{V}^{+}$connection would be to +5 V supply.
Performance desired is that given for $\mathrm{I}_{\mathrm{CC}}=3.4 \mathrm{~mA}$ under standard conditions. From the $\mathrm{I}_{\mathrm{CC}}$ vs. $\mathrm{I}_{\mathrm{P}}$ plot, $\mathrm{I}_{\mathrm{P}}=61 \mu \mathrm{~A}$. Then calculating $\mathrm{R}_{\mathrm{p}}$ :
$R_{P}+5 k \Omega=[(5 \mathrm{~V}-1.6 \mathrm{~V})-0] / 61 \mu \mathrm{~A}$
$R_{P}=51 \mathrm{k} \Omega$

## "POPLESS OUTPUT" \& OFF CONDITION OUTPUT STATE

The LMH6732 has been especially designed to have minimum glitches during turn-on and turn-off. This is advantageous in situations where the LMH6732 output is fed to another stage which could experience false autoranging, or even worse reset operation, due to these transient glitches. Example of this application would be an AGC circuit or an ADC with multiple ranges set to accommodate the largest input amplitude. For the LMH6732, these sorts of transients are typically less than 50 mV in amplitude (see Electrical Characteristics Tables for Typical values). Applications designed to utilize the CLC505's low output glitch would benefit from using the LMH6732 instead since the LMH6732's output glitch is improved to be even lower than the CLC505's. In the "Off State", the output stage is turned off and is in effect put into a high-Z state. In this sate, output can be forced by other active devices. No significant current will flow through the device output pin in this mode of operation.

## MUX APPLICATION

Since The LMH6732's output is essentially open in the "off" state, it is a good candidate for a fast 2:1 MUX. Figure 64 shows one such application along with the output waveform in Figure 65 displaying the switching between a continuous triangle wave and a single cycle sine wave (signals trigger locked to each other for stable scope photo). Switching speed of the MUX will be less than 50 ns and is governed by the "Ton" and "Toff" times for U 1 and U 2 at the supply current set by $\mathrm{R}_{\mathrm{P} 1}$ and $\mathrm{R}_{\mathrm{P} 2}$. Note that the "Control" input is a 5 V CMOS logic level.


Figure 64. 50 ns 2:1 MUX Schematic


Figure 65. MUX "V $\mathrm{V}_{\text {OUT" }}$ and "Control" Waveform

## DIFFERENTIAL GAIN AND PHASE

Differential gain and phase are measurements useful primarily in composite video channels. They are measured by monitoring the gain and phase changes of a high frequency carrier ( 3.58 MHz for NTSC and 4.43 MHz for PAL systems) as the output of the amplifier is swept over a range of DC voltages. Specifications for the LMH6732 include differential gain and phase. Test signals used are based on a $1 \mathrm{~V}_{\mathrm{PP}}$ video level. Test conditions used are the following:
DC sweep range: 0 to 100 IRE units (black to white)
Carrier: 4.43 MHz at 40 IRE units peak to peak
$A_{V}=+2, R_{L}=75 \Omega+75 \Omega$

## SOURCE IMPEDANCE

For best results, source impedance in the non-inverting circuit configuration (see Figure 59) should be kept below $5 \mathrm{k} \Omega$.

Above $5 \mathrm{k} \Omega$ it is possible for oscillation to occur, depending on other circuit board parasitics. For high signal source impedances, a resistor with a value of less than $5 \mathrm{k} \Omega$ may be used to terminate the non-inverting input to ground.

## FEEDBACK RESISTOR

In current-feedback op amps, the value of the feedback resistor plays a major role in determining amplifier dynamics. It is important to select the correct value. The LMH6732 provides optimum performance with feedback resistors as shown in Table 2 below. Selection of an incorrect value can lead to severe roll-off in frequency response, (if the resistor value is too large) or , peaking or oscillation (if the value is too low).

Table 2. Feedback Resistor Selection for Various Gain Settings and Icc's

| Gain (V/V) | $I_{C C}(\mathrm{~mA})$ |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: |
|  | 9 | 3.4 | 1 |  |
| $A_{V}=+1$ | 700 | 1k | 1k | $\Omega$ |
| $A_{V}=+2$ | 700 | 1k | 1k | $\Omega$ |
| $A_{V}=-1$ | 500 | 750 | 1k | $\Omega$ |
| $A_{V}=-2$ | 400 | 450 | 1k | $\Omega$ |
| $A_{V}=+6$ | 500 | 500 | 1k | $\Omega$ |
| $A_{V}=-6$ | 200 | 200 | 1k | $\Omega$ |
| $A_{V}=+21$ | 1k | 1k | 1k | $\Omega$ |
| $A_{V}=-20$ | 500 | 500 | 1k | $\Omega$ |

For $\mathrm{I}_{\mathrm{Cc}}>9 \mathrm{~mA}$ at any closed loop gain setting, a good starting point for $\mathrm{R}_{\mathrm{F}}$ would be the 9 mA value stated in Table 2 above. This value could then be readjusted, if necessary, to achieve the desired response.

## PRINTED CIRCUIT LAYOUT \& EVALUATION BOARDS

Generally, a good high frequency layout will keep power supply and ground traces away from the inverting input and output pins. Parasitic capacitances on these nodes to ground will cause frequency response peaking and possible circuit oscillations (see Application Note OA-15 (SNOA367) for more information).
Use the following evaluation boards as a guide for high frequency layout and as an aid in device testing and characterization:

| Device | Package | Evaluation Board <br> Part Number |
| :--- | :--- | :--- |
| LMH6732MF | SOT-23 | LMH730216 |
| LMH6732MA | SOIC | LMH730227 |

The supply current adjustment resistor, $\mathrm{R}_{\mathrm{p}}$, in both evaluation boards should be tied to the appropriate potential to get the desired supply current. To do so, leave R2 (LMH730216) [ R5 (LMH730227) ] uninstalled. Jumper "Dis" connector to V-. Install R1 (LMH730216) [ R4 (LMH730227) ] to set the supply current.

## REVISION HISTORY

[^1]
## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead finish/ Ball material <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking <br> (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LMH6732MA/NOPB | ACTIVE | SOIC | D | 8 | 95 | RoHS \& Green | SN | Level-1-260C-UNLIM | -40 to 85 | $\begin{aligned} & \text { LMH67 } \\ & \text { 32MA } \end{aligned}$ | Samples |
| LMH6732MF/NOPB | ACTIVE | SOT-23 | DBV | 6 | 1000 | RoHS \& Green | SN | Level-1-260C-UNLIM | -40 to 85 | A97A | Samples |
| LMH6732MFX/NOPB | ACTIVE | SOT-23 | DBV | 6 | 3000 | RoHS \& Green | SN | Level-1-260C-UNLIM | -40 to 85 | A97A | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: Tl defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
${ }^{(6)}$ Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer:The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

[^2]
## TAPE AND REEL INFORMATION


*All dimensions are nominal

| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> Diameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> $\mathbf{W 1}(\mathbf{m m})$ | A0 <br> $(\mathbf{m m})$ | B0 <br> $(\mathbf{m m})$ | K0 <br> $(\mathbf{m m})$ | P1 <br> $(\mathbf{m m})$ | W <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LMH6732MF/NOPB | SOT-23 | DBV | 6 | 1000 | 178.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 |
| LMH6732MFX/NOPB | SOT-23 | DBV | 6 | 3000 | 178.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 |

PACKAGE MATERIALS INFORMATION

*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length $(\mathbf{m m})$ | Width (mm) | Height $(\mathbf{m m})$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LMH6732MF/NOPB | SOT-23 | DBV | 6 | 1000 | 208.0 | 191.0 | 35.0 |
| LMH6732MFX/NOPB | SOT-23 | DBV | 6 | 3000 | 208.0 | 191.0 | 35.0 |

## TUBE



B - Alignment groove width
*All dimensions are nominal

| Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T $(\boldsymbol{\mu m})$ | B (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LMH6732MA/NOPB | D | SOIC | 8 | 95 | 495 | 8 | 4064 | 3.05 |



ALTERNATIVE PACKAGE SINGULATION VIEW

## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side.
4. Leads $1,2,3$ may be wider than leads $4,5,6$ for package orientation.
5. Refernce JEDEC MO-178.


SOLDER MASK DETAILS

NOTES: (continued)
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.


SOLDER PASTE EXAMPLE
BASED ON 0.125 mm THICK STENCIL
SCALE:15X

NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.


NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed . 006 [0.15] per side.
4. This dimension does not include interlead flash.
5. Reference JEDEC registration MS-012, variation AA.


SOLDER MASK DETAILS

NOTES: (continued)
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.


NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.
These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other Tl intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to Tl's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for TI products.
TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2024, Texas Instruments Incorporated


[^0]:    Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

[^1]:    - Changed layout of National Data Sheet to TI format

[^2]:    In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

