

# MSPM0L222x, MSPM0L122x Mixed-Signal Microcontrollers

# **1** Features

- Core
  - Arm<sup>®</sup> 32-bit Cortex<sup>®</sup>-M0+ CPU with memory protection unit, frequency up to 32MHz
- PSA-L1 Certified
- Operating characteristics
  - Extended temperature: –40°C up to 125°C
  - Wide supply voltage range: 1.62V to 3.6V
- Memories
  - Up to 256KB of flash memory with ECC
    - Dual-bank with address swap with OTA updates
  - 32KB of SRAM with ECC or parity
  - 32B backup memory<sup>1</sup>

## High-performance analog peripherals

- 12-bit 1.68Msps analog-to-digital converter (ADC), up to 26 external channels
- Configurable 1.4V or 2.5V internal shared voltage reference (VREF)
- Comparator (COMP) with 8-bit reference DAC
- Integrated temperature sensor

## User interface

 Ultra-low power segmented LCD controller supporting up to 8×51 and 4×55 LCD displays<sup>2</sup>

# Optimized low-power modes

- RUN:106µA/MHz (CoreMark)
- STOP: 54µA at 32kHz
- STANDBY<sub>1</sub> 1.2μA (VDD), 1.1μA (VBAT) with 32kHz, LFXT, RTC, and SRAM and registers fully retained
- SHUTDOWN: 80nA (VDD), 1.1µA (VBAT) with 32kHz, LFXT, RTC, and I/O wake-up

# Intelligent digital peripherals

- 7-channel DMA controller
- 15-channel event fabric signaling system
- Six timers supporting up to 18 PWM outputs, all operational down to STANDBY mode
  - One 16-bit advanced timer with deadband
  - One 32-bit general-purpose timer
  - Four 16-bit general-purpose timers
- Window-watchdog timer (WWDT)
- Independent watchdog timer (IWDT) residing in the VBAT island

# Communication interfaces

 Five UART modules, with two supporting LIN, IrDA, DALI, smart card, Manchester

- Three I<sup>2</sup>C modules supporting SMBus/PMBus and wakeup from STOP mode, with two supporting up to FM+ (1Mbps)
- Two SPI modules supporting up to 16Mbps
- Clock system
  - Internal 4MHz to 32MHz oscillator with up to ±1.2% accuracy (SYSOSC)
  - Internal 32kHz oscillator (LFOSC) with ±3% accuracy <sup>1</sup>
  - External 4MHz to 32MHz crystal oscillator (HFXT)
  - External 32kHz crystal oscillator (LFXT)<sup>1</sup>
  - External LF<sup>1</sup> and HF digital clock inputs
  - Digital clock output

# Data integrity and encryption

- AES accelerator with support for GCM/GMAC, CCM/CBC-MAC, CBC, CTR
- Secure Key Storage for up to four AES keys
- Flexible firewalls for protecting code and data
- True random number generator (TRNG)
- Cyclic redundancy checker (CRC-16, CRC-32)

# VBAT island (auxiliary supply) <sup>1</sup>

- Independent supply with dedicated VBAT pin
- Internal super-capacitor charger
- Real-time clock (RTC)
- Tamper detection with timestamp
- Independent watchdog timer (IWDT)
- Scratch Pad Memory (SPM)
- Flexible I/O features
  - Up to 73 total GPIOs
  - Up to 5 GPIOs supplied by VBAT pin<sup>1</sup>
- Development support
  - 2-pin serial wire debug (SWD)
- Package options
  - 80-pin LQFP
  - 64-pin LQFP
  - 48-pin LQFP, VQFN<sup>3</sup>
  - 32-pin VQFN<sup>3</sup>
  - 24-pin VQFN<sup>3</sup>
- Family members (also see *Device Comparison*)
  - MSPM0L2228: 256KB flash, LCD
  - MSPM0L2227: 128KB flash, LCD
  - MSPM0L1228: 256KB flash
  - MSPM0L1227: 128KB flash
- Development kits and software (also see *Tools* and *Software*)
  - LP-MSPM0L2228 LaunchPad<sup>™</sup> development kit
  - MSP Software Development Kit (SDK)
- <sup>1</sup> Part of the LFSS (Low Frequency Subsystem) supplied by the VBAT pin residing in the VBAT island
- <sup>2</sup> MSPM0L222x devices only
- <sup>3</sup> VQFN packages have wettable flanks.

An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.



# 2 Applications

- Grid infrastructure
- Factory automation and control

- Appliances
- Medical and healthcare
- Test and measurement

# 3 Description

MSPM0Lx22x microcontrollers (MCUs) are part of the highly integrated, ultra-low-power 32-bit MSPM0 MCU family based on the Arm<sup>®</sup> Cortex<sup>®</sup>-M0+ 32-bit core platform, operating at up to 32MHz frequency. These MCUs offer a blend of cost optimization and design flexibility for applications requiring 128KB to 256KB of flash memory in small packages (down to 4mm x 4mm) or high pin count packages (up to 80 pins). These devices include a VBAT backup island, an optional segmented LCD controller (on MSPM0L222x), cybersecurity enablers, and high-performance integrated analog, and provide excellent low-power performance across the operating temperature range.

Up to 256KB of embedded flash program memory with built-in error correction code (ECC) and up to 32KB SRAM with ECC and parity protection is provided. The flash memory is organized into two main banks to support field firmware updates, with address swap support provided between the two main banks. An additional 32-byte backup memory is provided in the VBAT island, supplied by the VBAT pin and retained even when the main supply (VDD) is lost.

The VBAT island provides a fully independent auxiliary power domain (separate from the main supply) which supplies low frequency modules from an alternate supply such as a battery, supercapacitor, or alternate voltage level (1.62V to 3.6V). The VBAT island includes the low-frequency clock system (LFOSC, LFXT), the real-time clock, the tamper detection, and timestamp logic, an independent watchdog timer, and a 32-byte backup memory. Up to five digital IOs are powered from the VBAT supply. A charging mode is provided to optionally trickle charge a supercapacitor on the VBAT pin from the primary (VDD) supply when VDD is greater than VBAT.

An ultra-low power segmented LCD controller (on MSPM0L2228 and MSPM0L2227 devices) supports driving LCD glass with up to 59 pins in a variety of mux and bias configurations, enabling low cost displays.

Flexible cybersecurity enablers can be used to support secure boot, secure in-field firmware updates, IP protection (execute-only memory), key storage, and more. Hardware acceleration is provided for a variety of AES symmetric cipher modes, as well as a TRNG entropy source. The cybersecurity architecture is Arm® PSA Level 1 certified.

A set of high-performance analog modules is provided, including a 12-bit 1.68Msps SAR ADC supporting up to 26 external channels. An analog comparator is provided to support low power or low latency monitoring of analog signals. An on-chip voltage reference (1.4V or 2.5V) can be used to provide a stable reference voltage to the ADC and comparator. Environmental monitoring of the die temperature using the internal temperature sensor, VDD voltage, and VBAT voltage is supported.

The TI MSPM0 family of low-power MCUs consists of devices with varying degrees of analog and digital integration allowing for customers find the MCU that meets their project's needs. The MSPM0 MCU platform combines the Arm Cortex-M0+ platform with a holistic ultra-low-power system architecture, allowing system designers to increase performance while reducing energy consumption.

MSPM0Lx22x MCUs are supported by an extensive hardware and software ecosystem with reference designs and code examples to get the design started quickly. Development kits include a LaunchPad available for purchase. TI also provides a free MSP Software Development Kit (SDK), which is available as a component of Code Composer Studio<sup>™</sup> IDE desktop and cloud version within the TI Resource Explorer. MSPM0 MCUs are also supported by extensive online collateral, training with MSP Academy, and online support through the TI E2E<sup>™</sup> support forums.

For complete module descriptions, see the MSPM0 L-Series 32MHz Microcontrollers Technical Reference Manual.



# CAUTION

System-level ESD protection must be applied in compliance with the device-level ESD specification to prevent electrical overstress or disturbing of data or code memory. See *MSP430™ System-Level ESD Considerations* for more information. The principles in this application note are applicable to MSPM0 MCUs.

| Device Information |                        |                             |  |  |  |  |  |  |  |
|--------------------|------------------------|-----------------------------|--|--|--|--|--|--|--|
| PART NUMBER        | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> |  |  |  |  |  |  |  |
| MSPM0L2228SPN      |                        |                             |  |  |  |  |  |  |  |
| MSPM0L2227SPN      |                        | 14mm x 14mm                 |  |  |  |  |  |  |  |
| MSPM0L1228SPN      | PN (LQFP, 80)          | 1411111 X 1411111           |  |  |  |  |  |  |  |
| MSPM0L1227SPN      |                        |                             |  |  |  |  |  |  |  |
| MSPM0L2228SPM      |                        |                             |  |  |  |  |  |  |  |
| MSPM0L2227SPM      |                        | 12 mm x 12 mm               |  |  |  |  |  |  |  |
| MSPM0L1228SPM      | PM (LQFP, 64)          | 12 11111 X 12 11111         |  |  |  |  |  |  |  |
| MSPM0L1227SPM      |                        |                             |  |  |  |  |  |  |  |
| MSPM0L2228SPT      |                        |                             |  |  |  |  |  |  |  |
| MSPM0L2227SPT      |                        | 9mm x 9mm                   |  |  |  |  |  |  |  |
| MSPM0L1228SPT      | PT (LQFP, 48)          | 9000 X 9000                 |  |  |  |  |  |  |  |
| MSPM0L1227SPT      |                        |                             |  |  |  |  |  |  |  |
| MSPM0L2228SRGZ     |                        |                             |  |  |  |  |  |  |  |
| MSPM0L2227SRGZ     |                        | 7mm x 7mm                   |  |  |  |  |  |  |  |
| MSPM0L1228SRGZ     | RGZ (VQFN, 48)         | /mm x /mm                   |  |  |  |  |  |  |  |
| MSPM0L1227SRGZ     |                        |                             |  |  |  |  |  |  |  |
| MSPM0L1228SRHB     |                        | 5mm x 5mm                   |  |  |  |  |  |  |  |
| MSPM0L1227SRHB     | RHB (VQFN, 32)         |                             |  |  |  |  |  |  |  |
| MSPM0L1228SRGE     |                        | 4mm x 4mm                   |  |  |  |  |  |  |  |
| MSPM0L1227SRGE     | RGE (VQFN, 24)         | 4mm x 4mm                   |  |  |  |  |  |  |  |

(1) For more information, see Section 12.

(2) The package size (length x width) is a nominal value and includes pins, where applicable



# **4** Functional Block Diagram

Figure 4-1 shows the functional block diagram.







# **Table of Contents**

|   | Features                             |    |
|---|--------------------------------------|----|
|   | Applications                         |    |
| 3 | Description                          | 2  |
|   | Functional Block Diagram             |    |
| 5 | Device Comparison                    | 6  |
|   | 5.1 Device Comparison Chart          | 6  |
| 6 | Pin Configuration and Functions      |    |
|   | 6.1 Pin Diagrams                     |    |
|   | 6.2 Pin Attributes                   |    |
|   | 6.3 Signal Descriptions              | 29 |
|   | 6.4 Connections for Unused Pins      |    |
| 7 | Specifications                       | 42 |
|   | 7.1 Absolute Maximum Ratings         | 42 |
|   | 7.2 ESD Ratings                      | 42 |
|   | 7.3 Recommended Operating Conditions |    |
|   | 7.4 Thermal Information              |    |
|   | 7.5 Supply Current Characteristics   |    |
|   | 7.6 Power Supply Sequencing          | 46 |
|   | 7.7 VBat Characteristics             |    |
|   | 7.8 Flash Memory Characteristics     |    |
|   | 7.9 Timing Characteristics           |    |
|   | 7.10 Clock Specifications            |    |
|   | 7.11 Digital IO                      | 51 |
|   | 7.12 Analog Mux VBOOST               |    |
|   | 7.13 ADC                             | 54 |
|   | 7.14 Temperature Sensor              |    |
|   | 7.15 VREF                            |    |
|   | 7.16 Comparator (COMP)               | 58 |
|   | 7.17 LCD                             |    |
|   | 7.18 /2C                             |    |
|   | 7.19 SPI                             |    |
|   | 7.20 UART                            |    |
|   | 7.21 TIMx                            |    |
|   | 7.22 TRNG                            |    |
|   | 7.23 Emulation and Debug             |    |
| 8 | Detailed Description                 |    |
|   | 8.1 Functional Block Diagram         |    |
|   | 8.2 CPU                              | 67 |
|   | 8.3 Operating Modes                  |    |
|   | 8.4 Security                         |    |
|   | 8.5 Power Management Unit (PMU)      |    |
|   | 8.6 Clock Module (CKM)               |    |
|   | 8.7 DMA                              | /1 |
|   |                                      |    |

| 8.8 Events                                 | 72               |
|--------------------------------------------|------------------|
| 8.9 Memory                                 | 73               |
| 8.10 Flash Memory                          | 76               |
| 8.11 SRAM                                  | 77               |
| 8.12 GPIO                                  | 77               |
| 8.13 IOMUX                                 | 77               |
| 8.14 ADC                                   | 77               |
| 8.15 Temperature Sensor                    | 78               |
| 8.16 LFSS                                  |                  |
| 8.17 VREF                                  | 79               |
| 8.18 COMP                                  | 79               |
| 8.19 TRNG                                  |                  |
| 8.20 AESADV                                | 80               |
| 8.21 Keystore                              | 80               |
| 8.22 CRC                                   |                  |
| 8.23 UART                                  | 81               |
| 8.24 I2C                                   | <mark>8</mark> 1 |
| 8.25 SPI                                   | 82               |
| 8.26 IWDT                                  | 82               |
| 8.27 WWDT                                  | 82               |
| 8.28 RTC_A                                 | 82               |
| 8.29 Timers (TIMx)                         | 83               |
| 8.30 LCD                                   |                  |
| 8.31 Device Analog Connections             |                  |
| 8.32 Input/Output Diagrams                 | 87               |
| 8.33 Serial Wire Debug Interface           |                  |
| 8.34 Bootstrap Loader (BSL)                |                  |
| 8.35 Device Factory Constants              |                  |
| 8.36 Identification                        |                  |
| 9 Applications, Implementation, and Layout |                  |
| 9.1 Typical Application                    |                  |
| 10 Device and Documentation Support        |                  |
| 10.1 Getting Started and Next Steps        | 92               |
| 10.2 Device Nomenclature                   |                  |
| 10.3 Tools and Software                    |                  |
| 10.4 Documentation Support                 |                  |
| 10.5 Support Resources                     |                  |
| 10.6 Trademarks                            |                  |
| 10.7 Electrostatic Discharge Caution       |                  |
| 10.8 Glossary                              |                  |
| 11 Revision History                        | 94               |
| 12 Mechanical, Packaging, and Orderable    |                  |
| Information                                | 95               |
|                                            |                  |



# 5 Device Comparison

| DEVICE NAME    | FLASH /<br>SRAM (KB) | QUAL       | LCD<br>Segments | VBAT <sup>(1)</sup> | ADC<br>CHANNELS | GPIO | PACKAGE       |  |  |  |  |
|----------------|----------------------|------------|-----------------|---------------------|-----------------|------|---------------|--|--|--|--|
| MSPM0L2228SPN  | 256 / 32             | S          | 59              | Yes                 | 26              | 73   |               |  |  |  |  |
| MSPM0L2227SPN  | 128 / 32             | S          | 59              | Yes                 | 26              | 73   | 80 LQFP       |  |  |  |  |
| MSPM0L1228SPN  | 256 / 32             | S          | -               | Yes                 | 26              | 73   | [14mm x 14mm] |  |  |  |  |
| MSPM0L1227SPN  | 128 / 32             | S          | -               | Yes                 | 26              | 73   |               |  |  |  |  |
| MSPM0L2228SPM  | 256 / 32             | S          | 45              | Yes                 | 26              | 59   |               |  |  |  |  |
| MSPM0L2227SPM  | 128 / 32             | S          | 45              | Yes                 | 26              | 59   | 64 LQFP       |  |  |  |  |
| MSPM0L1228SPM  | 256 / 32             | S          | -               | Yes                 | 26              | 59   | [12mm x 12mm] |  |  |  |  |
| MSPM0L1227SPM  | 128 / 32             | S          | -               | Yes                 | 26              | 59   |               |  |  |  |  |
| MSPM0L2228SPT  | 256 / 32             | S          | 31              | Yes                 | 21              | 43   |               |  |  |  |  |
| MSPM0L2227SPT  | 128 / 32             | S          | 31              | Yes                 | 21              | 43   | 48 LQFP       |  |  |  |  |
| MSPM0L1228SPT  | 256 / 32             | S          | -               | Yes                 | 21              | 43   | [9mm x 9mm]   |  |  |  |  |
| MSPM0L1227SPT  | 128 / 32             | S          | -               | Yes                 | 21              | 43   |               |  |  |  |  |
| MSPM0L2228SRGZ | 256 / 32             | S          | 31              | Yes                 | 21              | 43   |               |  |  |  |  |
| MSPM0L2227SRGZ | 128 / 32             | S          | 31              | Yes                 | 21              | 43   | 48 VQFN       |  |  |  |  |
| MSPM0L1228SRGZ | 256 / 32             | S          | -               | Yes                 | 21              | 43   | [7mm x 7mm]   |  |  |  |  |
| MSPM0L1227SRGZ | 128 / 32             | S          | -               | Yes                 | 21              | 43   |               |  |  |  |  |
| MSPM0L1228SRHB | 256 / 32             | S          | -               |                     | 13              | 28   | 32 VQFN       |  |  |  |  |
| MSPM0L1227SRHB | 128 / 32             | S          | -               |                     | 13              | 28   | [5mm x 5mm]   |  |  |  |  |
| MSPM0L1228SRGE | 256 / 32             | 256 / 32 S |                 |                     | 9               | 20   | 24 VQFN       |  |  |  |  |
| MSPM0L1227SRGE | 128 / 32             | S          | -               |                     | 9               | 20   | [4mm x 4mm]   |  |  |  |  |

#### Table 5-1. Device Comparison Table

(1) The VBAT pin for backup power domain is available in packages with 48 or more pins.

# **5.1 Device Comparison Chart**



Figure 5-1. Device Comparison Chart



# **6** Pin Configuration and Functions

The System Configuration tool provides a graphical interface to enable, configurable, and generate initialization code for pin multiplexing and simplifying pin settings. The pin diagrams shown in the data sheet show the primary peripheral functions, some of the integrated device features, and available clock signals to simplify the device pinout.

For full descriptions of the pin functions, see the Pin Attributes and Signal Descriptions sections.

## 6.1 Pin Diagrams

**Note** For full pin configuration and functions for each package option, refer to Pin Attributes and Signal Descriptions.







Figure 6-2. 64-pin PM (LQFP) Package

Copyright © 2024 Texas Instruments Incorporated

Product Folder Links: MSPM0L2228 MSPM0L2227 MSPM0L1228 MSPM0L1227





Figure 6-3. 48-pin PT (LQFP) Package





Figure 6-4. 48-pin RGZ (VQFN) Package





VBAT is internally shorted to VDD on 24 and 32 pin packages.

Figure 6-5. 32-pin RHB (VQFN) Package





VBAT is internally shorted to VDD on 24 and 32 pin packages.

#### Figure 6-6. 24-pin RGE (VQFN) Package

## 6.2 Pin Attributes

The following table describes the functions available on every pin for each device package.

**Note** Each digital I/O on a device is mapped to a specific Pin Control Management Register (PINCMx) that lets users configure the desired *Pin Function* using the PINCM.PF control bits.

Each digital I/O on a device is mapped to a specific Pin Control Management Register (PINCMx) which allows users to configure the desired Pin Function using the PINCM.PF control bits. The IOMUX only supports connecting one IOMUX-managed digital function to the pin at the same time. The PINCM.PF and PINCM.PC in IOMUX are recommended to be set to 0 when non-IOMUX managed functions (such as analog connections) are intended to be used on a pin. However, non-IOMUX managed signals (such as analog inputs and WAKE inputs) can be enabled on a pin at the same time that an IOMUX managed digital function is enabled on the pin, provided there is no contention between the functions. In this case, the designer must verify that no contention exists between the functions enabled on each pin.

| BUFFER TYPE                                    | INVERSION<br>CONTROL | DRIVE<br>STRENGTH<br>CONTROL | HYSTERESI<br>S<br>CONTROL | PULLUP<br>RESISTOR | PULLDOW<br>N<br>RESISTOR | WAKEUP<br>LOGIC | Power<br>Domain |  |  |  |  |  |
|------------------------------------------------|----------------------|------------------------------|---------------------------|--------------------|--------------------------|-----------------|-----------------|--|--|--|--|--|
| SDIO (standard drive)                          | Y                    |                              |                           | Y                  | Y                        |                 | VDD             |  |  |  |  |  |
| SDIO (standard drive) with wake <sup>(1)</sup> | Y                    |                              |                           | Y                  | Y                        | Y               | VDD             |  |  |  |  |  |
| HDIO (High drive)                              | Y                    | Y                            |                           | Y                  | Y                        | Y               | VDD             |  |  |  |  |  |
| ODIO (5V-tolerant open drain)                  | Y                    |                              | Y                         |                    | Y                        | Y               | VDD             |  |  |  |  |  |
| LFSSIO                                         | Y                    |                              |                           | Y                  | Y                        |                 | VBAT            |  |  |  |  |  |

#### Table 6-1. Digital IO Features by IO Type



| RGE<br>PIN | RHB<br>PIN | RGZ<br>PIN | PT<br>PIN | PM<br>PIN | ZXC<br>PIN | PN<br>PIN | PIN NAME/<br>IOMUX REG/<br>IOMUX ADDR | SIGNAL     | IOMUX<br>PF     | SIGNAL<br>TYPE       | BUFFER<br>TYPE |    |    |                   |    |    |    |    |   |     |           |           |    |           |
|------------|------------|------------|-----------|-----------|------------|-----------|---------------------------------------|------------|-----------------|----------------------|----------------|----|----|-------------------|----|----|----|----|---|-----|-----------|-----------|----|-----------|
|            |            |            |           |           |            |           |                                       | NRST       | (Non-IOMUX 1) 0 | I                    |                |    |    |                   |    |    |    |    |   |     |           |           |    |           |
| 2          | 3          | 4          | 4         | 38        | 14         | 6         | NRST                                  | WAKE       | (Non-IOMUX 2) 0 | I                    | RESET          |    |    |                   |    |    |    |    |   |     |           |           |    |           |
|            |            |            |           |           |            |           |                                       | PA0        | 1               | IO                   |                |    |    |                   |    |    |    |    |   |     |           |           |    |           |
|            |            |            |           |           |            |           |                                       | UART0_TX   | 2               | 0                    | -              |    |    |                   |    |    |    |    |   |     |           |           |    |           |
|            |            |            |           |           |            |           |                                       | I2C0_SDA   | 3               | IOD                  | -              |    |    |                   |    |    |    |    |   |     |           |           |    |           |
|            |            |            |           |           |            |           |                                       | TIMA0_C0   | 4               | IO                   |                |    |    |                   |    |    |    |    |   |     |           |           |    |           |
|            |            |            |           |           | 12         |           | PA0                                   | TIMA_FAL1  | 5               | I                    |                |    |    |                   |    |    |    |    |   |     |           |           |    |           |
| 24         | 1          | 1          | 1         | 33        |            | 12        | 12                                    | 12         | 1               | PINCM1               | FCC_IN         | 6  | I  | ODIO (5V-<br>tol) |    |    |    |    |   |     |           |           |    |           |
|            |            |            |           |           |            |           |                                       | 0x40428000 | TIMG8_C1        | 7                    | Ю              |    |    |                   |    |    |    |    |   |     |           |           |    |           |
|            |            |            |           |           |            |           |                                       |            | TIMG12_C0       | 8                    | Ю              |    |    |                   |    |    |    |    |   |     |           |           |    |           |
|            |            |            |           |           |            |           |                                       |            | TIMG0_C0        | 9                    | Ю              |    |    |                   |    |    |    |    |   |     |           |           |    |           |
|            |            |            |           |           |            |           |                                       | BSLSDA     | (Non-IOMUX 1) 0 | IOD                  |                |    |    |                   |    |    |    |    |   |     |           |           |    |           |
|            |            |            |           |           |            |           |                                       | WAKE       | (Non-IOMUX 2) 0 | Ι                    |                |    |    |                   |    |    |    |    |   |     |           |           |    |           |
|            |            |            |           |           |            |           |                                       | PA1        | 1               | Ю                    |                |    |    |                   |    |    |    |    |   |     |           |           |    |           |
|            |            |            |           |           |            |           |                                       | UART0_RX   | 2               | Ι                    |                |    |    |                   |    |    |    |    |   |     |           |           |    |           |
|            |            |            |           |           | I2C0_SCL   | 3         | IOD                                   |            |                 |                      |                |    |    |                   |    |    |    |    |   |     |           |           |    |           |
|            |            |            |           |           |            |           |                                       | TIMA0_C1   | 4               | ю                    |                |    |    |                   |    |    |    |    |   |     |           |           |    |           |
|            |            |            |           |           |            |           | DA 1                                  | TIMA_FAL2  | 5               | Ι                    |                |    |    |                   |    |    |    |    |   |     |           |           |    |           |
| 1          | 2          | 2          | 2         | 34        | 34         | 34        | 34                                    | 34         | 34              | 34                   | 34             | 34 | 34 | 34                | 34 | 34 | 34 | 13 | 2 | PA1 | TIMG8_IDX | 6         | Ι  | ODIO (5V- |
|            | 2          | 2          | 2         | 54        | 13         | Z         | Z                                     | 2          | 2               | PINCM2<br>0x40428004 | TIMG8_C0       | 7  | Ю  | tol)              |    |    |    |    |   |     |           |           |    |           |
|            |            |            |           |           |            |           |                                       |            |                 | TIMG12_C1            | 8              | Ю  |    |                   |    |    |    |    |   |     |           |           |    |           |
|            |            |            |           |           |            |           |                                       | TIMG0_C1   | 9               | Ю                    |                |    |    |                   |    |    |    |    |   |     |           |           |    |           |
|            |            |            |           |           |            |           |                                       | SPI0_CS3   | 10              | Ю                    |                |    |    |                   |    |    |    |    |   |     |           |           |    |           |
|            |            |            |           |           |            |           |                                       | BSLSCL     | (Non-IOMUX 1) 0 | IOD                  |                |    |    |                   |    |    |    |    |   |     |           |           |    |           |
|            |            |            |           |           |            |           |                                       | WAKE       | (Non-IOMUX 2) 0 | Ι                    |                |    |    |                   |    |    |    |    |   |     |           |           |    |           |
|            |            |            |           |           |            |           |                                       | PA2        | 1               | Ю                    |                |    |    |                   |    |    |    |    |   |     |           |           |    |           |
|            |            |            |           |           |            |           |                                       | TIMG8_C1   | 2               | Ю                    |                |    |    |                   |    |    |    |    |   |     |           |           |    |           |
|            |            |            |           |           |            |           |                                       | SPI0_CS0   | 3               | Ю                    |                |    |    |                   |    |    |    |    |   |     |           |           |    |           |
|            |            |            |           |           |            |           |                                       | TIMG5_C1   | 4               | Ю                    |                |    |    |                   |    |    |    |    |   |     |           |           |    |           |
|            |            |            |           |           |            |           |                                       | SPI1_CS0   | 5               | Ю                    |                |    |    |                   |    |    |    |    |   |     |           |           |    |           |
| 5          | 6          | 8          | 8         | 42        | H9         | 10        | PA2                                   | TIMA0_C3N  | 6               | 0                    | SDIO           |    |    |                   |    |    |    |    |   |     |           |           |    |           |
| 3          |            | 0          | 0         | 42        | 119        |           | PINCM7<br>0x40428018                  | TIMA0_C2N  | 7               | 0                    | (standard)     |    |    |                   |    |    |    |    |   |     |           |           |    |           |
|            |            |            |           |           | TIMA_FAL0  | 8         | Ι                                     |            |                 |                      |                |    |    |                   |    |    |    |    |   |     |           |           |    |           |
|            |            |            |           |           |            |           |                                       |            |                 | TIMA_FAL1            | 9              | Ι  |    |                   |    |    |    |    |   |     |           |           |    |           |
|            |            |            |           |           |            |           |                                       |            |                 |                      |                |    |    |                   |    |    |    |    |   |     |           | UART4_CTS | 10 | Ι         |
|            |            |            |           |           |            |           | TIMA0_C0                              | 11         | Ю               |                      |                |    |    |                   |    |    |    |    |   |     |           |           |    |           |
|            |            |            |           |           |            |           |                                       | ROSC       | (Non-IOMUX 1) 0 | А                    |                |    |    |                   |    |    |    |    |   |     |           |           |    |           |



| RGE<br>PIN | RHB<br>PIN     | RGZ<br>PIN | PT<br>PIN  | PM<br>PIN | ZXC<br>PIN | PN<br>PIN | , PM, PN, RHE<br>PIN NAME/<br>IOMUX REG/<br>IOMUX ADDR | SIGNAL<br>NAME | IOMUX           | SIGNAL<br>TYPE | BUFFER<br>TYPE |    |            |          |   |    |  |  |  |  |          |
|------------|----------------|------------|------------|-----------|------------|-----------|--------------------------------------------------------|----------------|-----------------|----------------|----------------|----|------------|----------|---|----|--|--|--|--|----------|
|            |                |            |            |           |            |           |                                                        | PA3            | 1               | IO             |                |    |            |          |   |    |  |  |  |  |          |
|            |                |            |            |           |            |           |                                                        | TIMG8_C0       | 2               | IO             |                |    |            |          |   |    |  |  |  |  |          |
|            |                |            |            |           |            |           |                                                        | SPI0_CS1       | 3               | IO             |                |    |            |          |   |    |  |  |  |  |          |
|            |                |            |            |           |            |           |                                                        | I2C1_SDA       | 4               | IOD            |                |    |            |          |   |    |  |  |  |  |          |
|            |                |            |            |           |            |           | 540                                                    | TIMA0_C1       | 5               | IO             |                |    |            |          |   |    |  |  |  |  |          |
| 6          | 7              | 9          | 9          | 43        | 18         | 11        | PA3<br>PINCM8                                          | COMP0_OUT      | 6               | 0              | LFSSIO         |    |            |          |   |    |  |  |  |  |          |
| U          |                |            | Ŭ          | 10        | 10         |           | 0x4042801c                                             | TIMG5_C0       | 7               | ю              | (standard)     |    |            |          |   |    |  |  |  |  |          |
|            |                |            |            |           |            |           |                                                        |                |                 |                | TIMA0_C2       | 8  | IO         |          |   |    |  |  |  |  |          |
|            |                |            |            |           |            |           |                                                        |                | UART2_CTS       | 9              | I              |    |            |          |   |    |  |  |  |  |          |
|            |                |            |            |           |            |           |                                                        | UART1_TX       | 10              | 0              |                |    |            |          |   |    |  |  |  |  |          |
|            |                |            |            |           |            |           |                                                        | SPI0_CS3       | 11              | IO             |                |    |            |          |   |    |  |  |  |  |          |
|            |                |            |            |           |            |           |                                                        | LFXIN          | (Non-IOMUX 1) 0 | A              |                |    |            |          |   |    |  |  |  |  |          |
|            |                |            |            |           |            |           |                                                        | PA4            | 1               | IO             |                |    |            |          |   |    |  |  |  |  |          |
|            |                |            |            |           |            |           |                                                        | TIMG8_C1       | 2               | IO             |                |    |            |          |   |    |  |  |  |  |          |
|            |                |            |            |           |            |           |                                                        | SPI0_POCI      | 3               | IO             |                |    |            |          |   |    |  |  |  |  |          |
|            |                |            |            |           |            |           |                                                        | I2C1_SCL       | 4               | IOD            |                |    |            |          |   |    |  |  |  |  |          |
|            |                |            |            |           |            |           |                                                        |                |                 | PA4            | TIMA0_C1N      | 5  | 0          |          |   |    |  |  |  |  |          |
| 7          | 8              | 10         | 10         | 44        | 19         | 12        | PA4<br>PINCM9                                          | LFCLK_IN       | 6               | I              | LFSSIO         |    |            |          |   |    |  |  |  |  |          |
|            |                |            | 10         |           | 10         | 12        | 12                                                     | 12             | 0x40428020      | TIMG5_C1       | 7              | ю  | (standard) |          |   |    |  |  |  |  |          |
|            |                |            |            |           |            |           |                                                        | TIMA0_C3       | 8               | ю              |                |    |            |          |   |    |  |  |  |  |          |
|            |                |            |            |           |            |           |                                                        |                |                 |                | UART2_RTS      | 9  | 0          | -        |   |    |  |  |  |  |          |
|            |                |            |            |           |            |           |                                                        |                |                 |                | UART1_RX       | 10 | I          |          |   |    |  |  |  |  |          |
|            |                |            |            |           |            |           |                                                        |                |                 |                |                |    |            |          |   |    |  |  |  |  | SPI0_CS0 |
|            |                |            |            |           |            |           |                                                        | LFXOUT         | (Non-IOMUX 1) 0 | А              |                |    |            |          |   |    |  |  |  |  |          |
|            |                |            |            |           |            |           |                                                        | PA5            | 1               | IO             |                |    |            |          |   |    |  |  |  |  |          |
|            |                |            |            |           |            |           |                                                        |                |                 |                |                |    |            | TIMG8_C0 | 2 | IO |  |  |  |  |          |
|            |                |            |            |           |            |           |                                                        | SPI0_PICO      | 3               | IO             |                |    |            |          |   |    |  |  |  |  |          |
|            |                |            |            |           |            |           |                                                        | I2C1_SDA       | 4               | IOD            |                |    |            |          |   |    |  |  |  |  |          |
|            |                |            |            |           |            |           | PA5                                                    | TIMG0_C0       | 5               | IO             |                |    |            |          |   |    |  |  |  |  |          |
|            | 9              | 11         | 11         | 45        | G9         | 13        | PA5<br>PINCM10                                         | FCC_IN         | 6               | I              | SDIO           |    |            |          |   |    |  |  |  |  |          |
|            |                |            |            |           |            |           | 0x40428024                                             | TIMG4_C0       | 7               | IO             | (standard)     |    |            |          |   |    |  |  |  |  |          |
|            |                |            |            |           |            |           |                                                        | TIMA_FAL1      | 8               | I              |                |    |            |          |   |    |  |  |  |  |          |
|            |                |            |            |           |            |           |                                                        | UART0_CTS      | 9               | I              |                |    |            |          |   |    |  |  |  |  |          |
|            |                |            |            |           |            |           |                                                        | UART4_RTS      | 10              | 0              | _              |    |            |          |   |    |  |  |  |  |          |
|            |                |            |            |           |            |           |                                                        | UART1_TX       | 11              | 0              | _              |    |            |          |   |    |  |  |  |  |          |
|            |                |            |            |           |            |           |                                                        | HFXIN          | (Non-IOMUX 1) 0 | A              |                |    |            |          |   |    |  |  |  |  |          |
|            |                |            |            |           |            |           |                                                        | PA6            | 1               | IO             | _              |    |            |          |   |    |  |  |  |  |          |
|            |                |            |            |           |            |           |                                                        | TIMG8_C1       | 2               | IO             | _              |    |            |          |   |    |  |  |  |  |          |
|            |                |            |            |           |            |           |                                                        | SPI0_SCK       | 3               | IO             | _              |    |            |          |   |    |  |  |  |  |          |
|            |                |            |            |           |            |           |                                                        | I2C1_SCL       | 4               | IOD            | _              |    |            |          |   |    |  |  |  |  |          |
|            |                |            |            |           |            |           | PA6                                                    | TIMG0_C1       | 5               | IO             | 4              |    |            |          |   |    |  |  |  |  |          |
|            | 10             | 12         | 12         | 46        | F9         | 14        | PINCM11                                                | HFCLK_IN       | 6               | I              | SDIO           |    |            |          |   |    |  |  |  |  |          |
|            | 10 12 12 46 F9 |            | 0x40428028 | TIMG4_C1  | 7          | IO        | (standard)                                             |                |                 |                |                |    |            |          |   |    |  |  |  |  |          |
|            |                |            |            | TIMA_FAL0 | 8          | I         | _                                                      |                |                 |                |                |    |            |          |   |    |  |  |  |  |          |
|            |                |            |            |           |            |           |                                                        |                | UART0_RTS       | 9              | 0              |    |            |          |   |    |  |  |  |  |          |
|            |                |            |            |           |            |           |                                                        |                | TIMA0_C2N       | 10             | 0              | 1  |            |          |   |    |  |  |  |  |          |
|            |                |            |            |           |            |           |                                                        |                |                 | UART1_RX       | 11             | I  |            |          |   |    |  |  |  |  |          |
|            |                |            |            |           |            |           |                                                        | HFXOUT         | (Non-IOMUX 1) 0 | А              |                |    |            |          |   |    |  |  |  |  |          |

14 Submit Document Feedback



13

8

17

17

55

E9

|            | Та         | able 6-2   | 2. Pin A  | ttribute  | es (ZXC    | , RGE     | , PM, PN, RHE                         | 8, PT, RGZ Pa  | ckages) (conti | nued)          |                |           |          |          |                       |          |     |   |            |    |      |                 |   |    |  |
|------------|------------|------------|-----------|-----------|------------|-----------|---------------------------------------|----------------|----------------|----------------|----------------|-----------|----------|----------|-----------------------|----------|-----|---|------------|----|------|-----------------|---|----|--|
| RGE<br>PIN | RHB<br>PIN | RGZ<br>PIN | PT<br>PIN | PM<br>PIN | ZXC<br>PIN | PN<br>PIN | PIN NAME/<br>IOMUX REG/<br>IOMUX ADDR | SIGNAL<br>NAME | IOMUX<br>PF    | SIGNAL<br>TYPE | BUFFER<br>TYPE |           |          |          |                       |          |     |   |            |    |      |                 |   |    |  |
|            |            |            |           |           |            |           |                                       | PA7            | 1              | Ю              |                |           |          |          |                       |          |     |   |            |    |      |                 |   |    |  |
|            |            |            |           |           |            |           |                                       | COMP0_OUT      | 2              | 0              |                |           |          |          |                       |          |     |   |            |    |      |                 |   |    |  |
|            |            |            |           |           |            |           | 47                                    | 17             | 47             | 17             |                |           | CLK_OUT  | 3        | 0                     | -        |     |   |            |    |      |                 |   |    |  |
|            |            |            |           |           |            |           |                                       |                |                |                |                |           |          | TIMG8_C0 | 4                     | ю        |     |   |            |    |      |                 |   |    |  |
|            |            |            |           |           |            |           |                                       |                |                |                |                |           |          | TIMA0_C2 | 5                     | ю        |     |   |            |    |      |                 |   |    |  |
|            | 11         | 13         | 13        | 49        | G8         |           |                                       |                |                |                | PA7            | TIMG8_IDX | 6        | Ι        | LFSSIO                |          |     |   |            |    |      |                 |   |    |  |
|            |            | 13         | 13        | 49        | 60         | 60        | 60                                    | 60             | Gø             | G8             | Gø             | Go        | 17       |          | PINCM14<br>0x40428034 | TIMG5_C1 | 7   | ю | (standard) |    |      |                 |   |    |  |
|            |            |            |           |           |            |           |                                       | TIMA0_C1       | 8              | ю              |                |           |          |          |                       |          |     |   |            |    |      |                 |   |    |  |
|            |            |            |           |           |            |           |                                       | SPI0_CS2       | 9              | ю              |                |           |          |          |                       |          |     |   |            |    |      |                 |   |    |  |
|            |            |            |           |           |            |           |                                       | FCC_IN         | 10             | Ι              |                |           |          |          |                       |          |     |   |            |    |      |                 |   |    |  |
|            |            |            |           |           |            |           |                                       |                |                |                |                |           |          |          |                       |          |     |   | SPI0_POCI  | 11 | IO   |                 |   |    |  |
|            |            |            |           |           |            |           |                                       |                |                |                |                |           |          |          |                       |          |     |   |            |    | TIO0 | (Non-IOMUX 1) 0 | I |    |  |
|            |            |            |           |           |            |           |                                       | PA8            | 1              | IO             |                |           |          |          |                       |          |     |   |            |    |      |                 |   |    |  |
|            |            |            |           |           |            |           |                                       | UART1_TX       | 2              | 0              |                |           |          |          |                       |          |     |   |            |    |      |                 |   |    |  |
|            |            |            |           |           |            |           |                                       |                |                |                |                |           |          |          |                       |          |     |   |            |    |      | SPI0_CS0        | 3 | IO |  |
|            |            |            |           |           |            |           |                                       |                |                |                |                |           |          |          | I2C0_SDA              | 4        | IOD | 1 |            |    |      |                 |   |    |  |
|            |            |            |           |           |            |           |                                       |                |                |                |                |           | TIMA0_C0 | 5        | IO                    | 1        |     |   |            |    |      |                 |   |    |  |
|            | 10         | 10         | 40        | 54        | 50         |           | PA8                                   | TIMA_FAL2      | 6              | I              | SDIO           |           |          |          |                       |          |     |   |            |    |      |                 |   |    |  |
|            | 12         | 16         | 16        | 54        | E6         | 22        | PINCM19<br>0x40428048                 | TIMA_FAL0      | 7              | I              | (standard)     |           |          |          |                       |          |     |   |            |    |      |                 |   |    |  |

0x40428048

PA9

PINCM20

0x4042804c

23

SPI0\_CS3

TIMG5\_C1

HFCLK\_IN

LCD0

PA9

UART0\_RTS

UART1\_RX

SPI0\_PICO

I2C0\_SCL

CLK\_OUT

TIMA0 C1

RTC\_OUT

TIMG5\_C0

UART4\_RTS

UART0\_CTS

LCD1

TIMA0\_CON

8

9

10

11

(Non-IOMUX 1) 0

1

2

3

4

5

6

7

8

9

10

11

(Non-IOMUX 1) 0

10

ю

I.

0

А

10

L

ю

IOD

0

0

10

0

ю

0

L

А

SDIO

(standard)



| RGE<br>PIN | RHB<br>PIN | RGZ<br>PIN | PT<br>PIN | PM<br>PIN | ZXC<br>PIN | PN<br>PIN | PIN NAME/<br>IOMUX REG/<br>IOMUX ADDR | SIGNAL     | IOMUX<br>PF     | SIGNAL<br>TYPE | BUFFER<br>TYPE    |                 |            |       |                 |   |   |  |          |           |     |                 |           |   |   |  |
|------------|------------|------------|-----------|-----------|------------|-----------|---------------------------------------|------------|-----------------|----------------|-------------------|-----------------|------------|-------|-----------------|---|---|--|----------|-----------|-----|-----------------|-----------|---|---|--|
|            |            |            |           |           |            |           |                                       | PA10       | 1               | IO             |                   |                 |            |       |                 |   |   |  |          |           |     |                 |           |   |   |  |
|            |            |            |           |           |            |           |                                       | UART0_TX   | 2               | 0              | -                 |                 |            |       |                 |   |   |  |          |           |     |                 |           |   |   |  |
|            |            |            |           |           |            |           |                                       | SPI0_POCI  | 3               | IO             | -                 |                 |            |       |                 |   |   |  |          |           |     |                 |           |   |   |  |
|            |            |            |           |           |            |           |                                       | I2C0_SDA   | 4               | IOD            | -                 |                 |            |       |                 |   |   |  |          |           |     |                 |           |   |   |  |
|            |            |            |           |           |            |           |                                       | TIMA0_C2   | 5               | IO             | -                 |                 |            |       |                 |   |   |  |          |           |     |                 |           |   |   |  |
|            |            |            |           |           |            |           | PA10                                  | CLK_OUT    | 6               | 0              |                   |                 |            |       |                 |   |   |  |          |           |     |                 |           |   |   |  |
| 9          | 14         | 18         | 18        | 56        | C9         | 28        | PINCM25                               | TIMG0_C0   | 7               | IO             | HDIO (high drive) |                 |            |       |                 |   |   |  |          |           |     |                 |           |   |   |  |
|            |            |            |           |           |            |           | 0x40428060                            | I2C1_SDA   | 8               | IOD            |                   |                 |            |       |                 |   |   |  |          |           |     |                 |           |   |   |  |
|            |            |            |           |           |            |           |                                       | TIMG12_C0  | 9               | Ю              |                   |                 |            |       |                 |   |   |  |          |           |     |                 |           |   |   |  |
|            |            |            |           |           |            |           |                                       | TIMA_FAL1  | 10              | Ι              |                   |                 |            |       |                 |   |   |  |          |           |     |                 |           |   |   |  |
|            |            |            |           |           |            |           |                                       |            |                 |                | BSLTX             | (Non-IOMUX 1) 0 | 0          |       |                 |   |   |  |          |           |     |                 |           |   |   |  |
|            |            |            |           |           |            |           |                                       |            |                 |                | WAKE              | (Non-IOMUX 2) 0 | Ι          |       |                 |   |   |  |          |           |     |                 |           |   |   |  |
|            |            |            |           |           |            |           |                                       | LCD2       | (Non-IOMUX 3) 0 | А              |                   |                 |            |       |                 |   |   |  |          |           |     |                 |           |   |   |  |
|            |            |            |           |           |            |           |                                       | PA11       | 1               | Ю              |                   |                 |            |       |                 |   |   |  |          |           |     |                 |           |   |   |  |
|            |            |            |           |           |            |           |                                       | UART0_RX   | 2               | Ι              |                   |                 |            |       |                 |   |   |  |          |           |     |                 |           |   |   |  |
|            |            |            |           |           |            |           |                                       |            |                 |                |                   |                 |            |       |                 |   |   |  | SPI0_SCK | 3         | Ю   |                 |           |   |   |  |
|            |            |            |           |           |            |           |                                       | I2C0_SCL   | 4               | IOD            | 1                 |                 |            |       |                 |   |   |  |          |           |     |                 |           |   |   |  |
|            |            |            |           |           |            |           |                                       | TIMA0_C2N  | 5               | 0              |                   |                 |            |       |                 |   |   |  |          |           |     |                 |           |   |   |  |
|            |            |            |           |           |            |           |                                       |            | PA11            | COMP0_OUT      | 6                 | 0               | HDIO (high |       |                 |   |   |  |          |           |     |                 |           |   |   |  |
| 10         | 15         | 19         | 19        | 57        | D9         | D9 29     | PINCM26                               | TIMG0_C1   | 7               | Ю              | drive)            |                 |            |       |                 |   |   |  |          |           |     |                 |           |   |   |  |
|            |            |            |           |           |            |           |                                       | 0x40428064 | I2C1_SCL        | 8              | IOD               | ,               |            |       |                 |   |   |  |          |           |     |                 |           |   |   |  |
|            |            |            |           |           |            |           |                                       |            |                 |                |                   |                 |            |       |                 |   |   |  |          |           |     |                 | TIMG12_C1 | 9 | Ю |  |
|            |            |            |           |           |            |           |                                       |            | TIMA_FAL0       | 10             | Ι                 |                 |            |       |                 |   |   |  |          |           |     |                 |           |   |   |  |
|            |            |            |           |           |            |           |                                       | BSLRX      | (Non-IOMUX 1) 0 | Ι              |                   |                 |            |       |                 |   |   |  |          |           |     |                 |           |   |   |  |
|            |            |            |           |           |            |           |                                       | WAKE       | (Non-IOMUX 2) 0 | Ι              |                   |                 |            |       |                 |   |   |  |          |           |     |                 |           |   |   |  |
|            |            |            |           |           |            |           |                                       | LCD3       | (Non-IOMUX 3) 0 | A              |                   |                 |            |       |                 |   |   |  |          |           |     |                 |           |   |   |  |
|            |            |            |           |           |            |           |                                       | PA12       | 1               | IO             |                   |                 |            |       |                 |   |   |  |          |           |     |                 |           |   |   |  |
|            |            |            |           |           |            |           |                                       | UART3_CTS  | 2               | Ι              | _                 |                 |            |       |                 |   |   |  |          |           |     |                 |           |   |   |  |
|            |            |            |           |           |            |           |                                       | SPI0_SCK   | 3               | IO             | _                 |                 |            |       |                 |   |   |  |          |           |     |                 |           |   |   |  |
|            |            |            |           |           |            |           |                                       | COMP0_OUT  | 4               | 0              | _                 |                 |            |       |                 |   |   |  |          |           |     |                 |           |   |   |  |
|            |            |            |           |           |            |           |                                       | TIMA0_C3   | 5               | IO             | _                 |                 |            |       |                 |   |   |  |          |           |     |                 |           |   |   |  |
|            |            |            |           |           |            |           | PA12                                  | FCC_IN     | 6               | I              | 1                 |                 |            |       |                 |   |   |  |          |           |     |                 |           |   |   |  |
|            | 16         | 27         | 27        | 5         | D5         | 41        | PINCM38                               | TIMG0_C0   | 7               | IO             | SDIO              |                 |            |       |                 |   |   |  |          |           |     |                 |           |   |   |  |
|            |            |            |           | -         | -          |           | 0x40428094                            | SPI1_CS1   | 8               | IO             | (standard)        |                 |            |       |                 |   |   |  |          |           |     |                 |           |   |   |  |
|            |            |            |           | SPI0_CS1  | 9          | IO        | -                                     |            |                 |                |                   |                 |            |       |                 |   |   |  |          |           |     |                 |           |   |   |  |
|            |            |            |           | UART2_CTS | 10         | I         | 4                                     |            |                 |                |                   |                 |            |       |                 |   |   |  |          |           |     |                 |           |   |   |  |
|            |            |            |           |           |            |           |                                       |            |                 |                |                   |                 |            |       |                 |   |   |  |          | UART1_CTS | 11  | I               | 4         |   |   |  |
|            |            |            |           |           |            |           |                                       |            |                 |                |                   |                 |            | LCD11 | (Non-IOMUX 1) 0 | A | 4 |  |          |           |     |                 |           |   |   |  |
|            |            |            |           |           |            |           |                                       |            |                 |                |                   |                 |            |       |                 |   |   |  |          |           | R33 | (Non-IOMUX 2) 0 | A         | - |   |  |
|            |            |            |           |           |            |           |                                       | A_18       | (Non-IOMUX 3) 0 | A              |                   |                 |            |       |                 |   |   |  |          |           |     |                 |           |   |   |  |

Copyright © 2024 Texas Instruments Incorporated

Product Folder Links: MSPM0L2228 MSPM0L2227 MSPM0L1228 MSPM0L1227



| RGE<br>PIN | RHB<br>PIN | RGZ<br>PIN | PT<br>PIN | PM<br>PIN | ZXC<br>PIN | PN<br>PIN | PIN NAME/<br>IOMUX REG/<br>IOMUX ADDR | SIGNAL<br>NAME  | IOMUX<br>PF     | SIGNAL<br>TYPE | BUFFER<br>TYPE     |            |          |       |                 |    |    |    |    |  |  |    |    |          |           |                       |          |   |
|------------|------------|------------|-----------|-----------|------------|-----------|---------------------------------------|-----------------|-----------------|----------------|--------------------|------------|----------|-------|-----------------|----|----|----|----|--|--|----|----|----------|-----------|-----------------------|----------|---|
|            |            |            |           |           |            |           |                                       | PA13            | 1               | IO             |                    |            |          |       |                 |    |    |    |    |  |  |    |    |          |           |                       |          |   |
|            |            |            |           |           |            |           |                                       | UART3_RTS       | 2               | 0              | -                  |            |          |       |                 |    |    |    |    |  |  |    |    |          |           |                       |          |   |
|            |            |            |           |           |            |           |                                       | SPI0_POCI       | 3               | IO             | -                  |            |          |       |                 |    |    |    |    |  |  |    |    |          |           |                       |          |   |
|            |            |            |           |           |            |           |                                       | UART3_RX        | 4               | I              |                    |            |          |       |                 |    |    |    |    |  |  |    |    |          |           |                       |          |   |
|            |            |            |           |           |            |           |                                       | TIMA0_C3N       | 5               | 0              |                    |            |          |       |                 |    |    |    |    |  |  |    |    |          |           |                       |          |   |
|            |            |            |           |           |            |           |                                       | RTC_OUT         | 6               | 0              |                    |            |          |       |                 |    |    |    |    |  |  |    |    |          |           |                       |          |   |
|            |            |            |           |           |            |           | PA13                                  | TIMG0_C1        | 7               | Ю              |                    |            |          |       |                 |    |    |    |    |  |  |    |    |          |           |                       |          |   |
|            | 17         | 28         | 28        | 6         | B5         | 42        | PINCM39                               | SPI1_CS0        | 8               | Ю              | SDIO<br>(standard) |            |          |       |                 |    |    |    |    |  |  |    |    |          |           |                       |          |   |
|            |            |            |           |           |            |           |                                       |                 |                 | 0>             |                    | 0x40428098 | SPI0_CS3 | 9     | Ю               | () |    |    |    |  |  |    |    |          |           |                       |          |   |
|            |            |            |           |           |            |           |                                       |                 |                 |                |                    |            |          |       | UART2_TX        | 10 | 0  |    |    |  |  |    |    |          |           |                       |          |   |
|            |            |            |           |           |            |           |                                       | UART1_RTS       | 11              | 0              |                    |            |          |       |                 |    |    |    |    |  |  |    |    |          |           |                       |          |   |
|            |            |            |           |           | I          |           | I                                     |                 |                 |                |                    |            |          | LCD12 | (Non-IOMUX 1) 0 | А  |    |    |    |  |  |    |    |          |           |                       |          |   |
|            |            |            |           |           |            |           |                                       |                 |                 | LCDCAP0        | (Non-IOMUX 2) 0    | А          |          |       |                 |    |    |    |    |  |  |    |    |          |           |                       |          |   |
|            |            |            |           |           |            |           |                                       |                 |                 |                |                    |            |          | A_17  | (Non-IOMUX 3) 0 | А  |    |    |    |  |  |    |    |          |           |                       |          |   |
|            |            |            |           |           |            |           |                                       | COMP0_IN2-      | (Non-IOMUX 4) 0 | А              |                    |            |          |       |                 |    |    |    |    |  |  |    |    |          |           |                       |          |   |
|            |            |            |           |           |            |           |                                       | PA14            | 1               | IO             |                    |            |          |       |                 |    |    |    |    |  |  |    |    |          |           |                       |          |   |
|            |            |            |           |           |            |           |                                       |                 |                 |                | UART0_CTS          | 2          | I        |       |                 |    |    |    |    |  |  |    |    |          |           |                       |          |   |
|            |            |            |           |           |            |           |                                       |                 |                 |                |                    |            |          |       |                 |    |    |    |    |  |  |    |    |          | SPI0_PICO | 3                     | IO       |   |
|            |            |            |           |           |            |           |                                       |                 |                 |                |                    |            |          |       |                 |    |    |    |    |  |  |    |    | UART3_TX | 4         | 0                     |          |   |
|            |            |            |           |           |            |           |                                       |                 |                 |                |                    |            |          |       |                 |    |    |    |    |  |  |    |    |          |           |                       |          |   |
|            |            |            |           |           |            |           |                                       | CLK_OUT         | 6               | 0              |                    |            |          |       |                 |    |    |    |    |  |  |    |    |          |           |                       |          |   |
|            | 10         |            |           | -         | A5 43      | A5 43     | .5 43                                 | A5 43           | PA14            | TIMG12_C1      | 7                  | IO         | SDIO     |       |                 |    |    |    |    |  |  |    |    |          |           |                       |          |   |
|            | 18         | 29         | 29        | 7         |            |           | A5 43                                 |                 | A5 43           | 43             | 43                 |            | 43       | 43    | 43              | 43 | 43 | 43 | 43 |  |  | 43 | 43 | 43       | 43        | PINCM40<br>0x4042809c | SPI1_CS2 | 8 |
|            |            |            |           |           |            |           |                                       |                 |                 |                |                    |            |          |       |                 |    |    |    |    |  |  |    |    |          |           |                       | 1        |   |
|            |            |            |           |           |            |           |                                       | UART2_RX        | 10              | I              |                    |            |          |       |                 |    |    |    |    |  |  |    |    |          |           |                       |          |   |
|            |            |            |           |           |            |           |                                       | LCD13           | (Non-IOMUX 1) 0 | А              | -                  |            |          |       |                 |    |    |    |    |  |  |    |    |          |           |                       |          |   |
|            |            |            |           |           |            |           |                                       | LCDCAP1         | (Non-IOMUX 2) 0 | А              | -                  |            |          |       |                 |    |    |    |    |  |  |    |    |          |           |                       |          |   |
|            |            |            |           |           |            |           |                                       | A_16            | (Non-IOMUX 3) 0 | А              | -                  |            |          |       |                 |    |    |    |    |  |  |    |    |          |           |                       |          |   |
|            |            |            |           |           |            |           |                                       | COMP0_IN2+      | (Non-IOMUX 4) 0 | А              | -                  |            |          |       |                 |    |    |    |    |  |  |    |    |          |           |                       |          |   |
|            |            |            |           |           |            |           |                                       | PA15            | 1               | IO             |                    |            |          |       |                 |    |    |    |    |  |  |    |    |          |           |                       |          |   |
|            |            |            |           |           |            |           |                                       | UART0_RTS       | 2               | 0              |                    |            |          |       |                 |    |    |    |    |  |  |    |    |          |           |                       |          |   |
|            |            |            |           |           |            |           |                                       | SPI1_CS2        | 3               | IO             |                    |            |          |       |                 |    |    |    |    |  |  |    |    |          |           |                       |          |   |
|            |            |            |           |           |            |           |                                       | I2C1_SCL        | 4               | IOD            | -                  |            |          |       |                 |    |    |    |    |  |  |    |    |          |           |                       |          |   |
|            |            |            |           |           |            |           |                                       | TIMA0_C2        | 5               | IO             | -                  |            |          |       |                 |    |    |    |    |  |  |    |    |          |           |                       |          |   |
|            |            |            |           |           |            |           | PA15                                  | I2C2_SCL        | 6               | IOD            | -                  |            |          |       |                 |    |    |    |    |  |  |    |    |          |           |                       |          |   |
| 11         | 19         | 30         | 30        | 8         | A4         | 44        | PINCM41                               | TIMG8_IDX       | 7               | I              | SDIO<br>(standard) |            |          |       |                 |    |    |    |    |  |  |    |    |          |           |                       |          |   |
|            |            |            |           |           |            |           | 0x404280a0                            | TIMG12_C0       | 8               | IO             |                    |            |          |       |                 |    |    |    |    |  |  |    |    |          |           |                       |          |   |
|            |            |            |           |           |            | LCDEN     | 9                                     | А               | 1               |                |                    |            |          |       |                 |    |    |    |    |  |  |    |    |          |           |                       |          |   |
|            |            |            |           |           |            |           |                                       | UART2_RTS       | 10              | 0              | 1                  |            |          |       |                 |    |    |    |    |  |  |    |    |          |           |                       |          |   |
|            |            |            |           |           |            |           | LCD14                                 | (Non-IOMUX 1) 0 | А               | 1              |                    |            |          |       |                 |    |    |    |    |  |  |    |    |          |           |                       |          |   |
|            |            |            |           |           |            |           |                                       | A_15            | (Non-IOMUX 2) 0 | А              | 1                  |            |          |       |                 |    |    |    |    |  |  |    |    |          |           |                       |          |   |
|            |            |            |           |           |            |           |                                       | COMP0_IN3+      | (Non-IOMUX 3) 0 | А              | 1                  |            |          |       |                 |    |    |    |    |  |  |    |    |          |           |                       |          |   |



| RGE<br>PIN | RHB<br>PIN | RGZ<br>PIN | PT<br>PIN | PM<br>PIN | ZXC<br>PIN | PN<br>PIN | PIN NAME/<br>IOMUX REG/<br>IOMUX ADDR | SIGNAL<br>NAME        | IOMUX<br>PF     | SIGNAL<br>TYPE | BUFFER<br>TYPE    |                   |    |       |                 |            |                 |           |          |    |      |   |
|------------|------------|------------|-----------|-----------|------------|-----------|---------------------------------------|-----------------------|-----------------|----------------|-------------------|-------------------|----|-------|-----------------|------------|-----------------|-----------|----------|----|------|---|
|            |            |            |           |           |            |           |                                       | PA16                  | 1               | IO             |                   |                   |    |       |                 |            |                 |           |          |    |      |   |
|            |            |            |           |           |            |           |                                       | COMP0_OUT             | 2               | 0              |                   |                   |    |       |                 |            |                 |           |          |    |      |   |
|            |            |            |           |           |            |           |                                       | SPI1_POCI             | 3               | IO             |                   |                   |    |       |                 |            |                 |           |          |    |      |   |
|            |            |            |           |           |            |           |                                       | I2C1_SDA              | 4               | IOD            |                   |                   |    |       |                 |            |                 |           |          |    |      |   |
|            |            |            |           |           |            |           |                                       | TIMA0_C2N             | 5               | 0              |                   |                   |    |       |                 |            |                 |           |          |    |      |   |
| 12         | 20         | 31         | 31        | 9         | B4         | 45        | PA16                                  | I2C2_SDA              | 6               | IOD            | SDIO              |                   |    |       |                 |            |                 |           |          |    |      |   |
| 12         | 20         |            | 51        | 5         | В4         | 54        | 40                                    | PINCM42<br>0x404280a4 | FCC_IN          | 7              | I                 | (standard)        |    |       |                 |            |                 |           |          |    |      |   |
|            |            |            |           |           |            |           |                                       |                       | TIMG12_C1       | 8              | IO                |                   |    |       |                 |            |                 |           |          |    |      |   |
|            |            |            |           |           |            |           | 1                                     |                       |                 |                | LCDSON            | 9                 | IO |       |                 |            |                 |           |          |    |      |   |
|            |            |            |           |           |            |           |                                       |                       | UART2_CTS       | 10             | I                 |                   |    |       |                 |            |                 |           |          |    |      |   |
|            |            |            |           |           |            |           |                                       | LCD15                 | (Non-IOMUX 1) 0 | A              |                   |                   |    |       |                 |            |                 |           |          |    |      |   |
|            |            |            |           |           |            |           |                                       | A_14                  | (Non-IOMUX 2) 0 | A              |                   |                   |    |       |                 |            |                 |           |          |    |      |   |
|            |            |            |           |           |            |           |                                       | PA17                  | 1               | IO             |                   |                   |    |       |                 |            |                 |           |          |    |      |   |
|            |            |            |           |           |            |           |                                       |                       | UART1_TX        | 2              | 0                 |                   |    |       |                 |            |                 |           |          |    |      |   |
|            |            |            |           |           |            |           |                                       |                       | SPI1_SCK        | 3              | IO                | _                 |    |       |                 |            |                 |           |          |    |      |   |
|            |            |            |           |           |            |           |                                       | I2C1_SCL              | 4               | IOD            | _                 |                   |    |       |                 |            |                 |           |          |    |      |   |
|            |            |            |           |           |            |           |                                       |                       | TIMA0_C3        | 5              | IO                | _                 |    |       |                 |            |                 |           |          |    |      |   |
|            |            |            |           |           | D4         | D4        |                                       |                       |                 | PA17           | TIMG5_C0          | 6                 | 10 | 0.010 |                 |            |                 |           |          |    |      |   |
| 13         | 21         | 32         | 32        | 10        |            |           | 54                                    | PA17<br>PINCM49       | TIMG8_C0        | 7              | IO                | SDIO<br>(standard |    |       |                 |            |                 |           |          |    |      |   |
|            |            | -          | -         | -         |            | 54        | 01                                    | 0x404280c0            | TIMG12_C0       | 8              | IO                | with wake)        |    |       |                 |            |                 |           |          |    |      |   |
|            |            |            |           |           |            |           |                                       | SPI0_CS1              | 9               | IO             | _                 |                   |    |       |                 |            |                 |           |          |    |      |   |
|            |            |            |           |           |            |           |                                       |                       |                 |                |                   |                   |    |       |                 |            |                 |           | LCDLFCLK | 10 | IO   | _ |
|            |            |            |           |           |            |           |                                       |                       |                 |                |                   |                   |    | WAKE  | (Non-IOMUX 1) 0 | I          | _               |           |          |    |      |   |
|            |            |            |           |           |            |           |                                       | LCD16                 | (Non-IOMUX 2) 0 | A              | _                 |                   |    |       |                 |            |                 |           |          |    |      |   |
|            |            |            |           |           |            |           |                                       | A_13                  | (Non-IOMUX 3) 0 | A              | _                 |                   |    |       |                 |            |                 |           |          |    |      |   |
|            |            |            |           |           |            |           |                                       |                       |                 |                |                   |                   |    |       |                 | COMP0_IN1- | (Non-IOMUX 4) 0 | A         |          |    |      |   |
|            |            |            |           |           |            |           |                                       |                       |                 |                | PA18              | 1                 | IO | _     |                 |            |                 |           |          |    |      |   |
|            |            |            |           |           |            |           |                                       |                       |                 | UART1_RX       | 2                 | 1                 | _  |       |                 |            |                 |           |          |    |      |   |
|            |            |            |           |           |            |           |                                       | SPI1_PICO             | 3               | 10             | _                 |                   |    |       |                 |            |                 |           |          |    |      |   |
|            |            |            |           |           |            |           |                                       | I2C1_SDA              | 4               | IOD            | _                 |                   |    |       |                 |            |                 |           |          |    |      |   |
|            |            |            |           |           |            |           |                                       | TIMA0_C3N             | 5               | 0<br>10        | -                 |                   |    |       |                 |            |                 |           |          |    |      |   |
|            |            |            |           |           |            |           |                                       | TIMG5_C1              |                 |                | -                 |                   |    |       |                 |            |                 |           |          |    |      |   |
| 14         | 22         | 33         | 33        | 11        | B3         | 55        | PA18                                  | TIMG8_C1<br>TIMG12_C1 | 7 8             | 10<br>10       | SDIO<br>(standard |                   |    |       |                 |            |                 |           |          |    |      |   |
| 14         |            |            | 55        |           |            |           | PINCM50<br>0x404280c4                 | SPI0_CS0              | 9               | 10             | with wake)        |                   |    |       |                 |            |                 |           |          |    |      |   |
|            |            |            |           |           |            |           |                                       |                       | 10              | A              | -                 |                   |    |       |                 |            |                 |           |          |    |      |   |
|            |            |            |           |           |            |           |                                       | BSL_invoke            | (Non-IOMUX 1) 0 |                | -                 |                   |    |       |                 |            |                 |           |          |    |      |   |
|            |            |            |           |           |            |           |                                       | WAKE                  | (Non-IOMUX 2) 0 |                | -                 |                   |    |       |                 |            |                 |           |          |    |      |   |
|            |            |            |           |           |            |           |                                       | LCD17                 | (Non-IOMUX 3) 0 | A              | -                 |                   |    |       |                 |            |                 |           |          |    |      |   |
|            |            |            |           |           |            |           |                                       | A_12                  | (Non-IOMUX 4) 0 | A              | -                 |                   |    |       |                 |            |                 |           |          |    |      |   |
|            |            |            |           |           |            |           |                                       | COMP0_IN1+            | (Non-IOMUX 5) 0 | A              | -                 |                   |    |       |                 |            |                 |           |          |    |      |   |
|            |            |            |           |           |            |           |                                       | PA19                  | 1               | 10             |                   |                   |    |       |                 |            |                 |           |          |    |      |   |
|            |            |            |           |           |            | A3 56     |                                       | SWDIO                 | 2               | 10             | -                 |                   |    |       |                 |            |                 |           |          |    |      |   |
|            |            |            |           |           |            |           |                                       |                       |                 |                |                   |                   |    |       |                 |            | PA19            | SPI1_POCI | 3        | 10 | SDIO |   |
| 15         | 23         | 34         | 34        | 12        | A3         |           | PINCM51                               | I2C1_SDA              | 4               | IOD            | (standard)        |                   |    |       |                 |            |                 |           |          |    |      |   |
|            |            |            |           |           |            |           | 0x404280c8                            | TIMA0_C2              | 5               | 10             | -                 |                   |    |       |                 |            |                 |           |          |    |      |   |
|            |            |            |           |           |            |           |                                       | TIMG0_C0              | 6               | 10             | -                 |                   |    |       |                 |            |                 |           |          |    |      |   |



| RGE<br>PIN | RHB<br>PIN | RGZ<br>PIN | PT<br>PIN | PM<br>PIN | ZXC<br>PIN | PN<br>PIN | PIN NAME/<br>IOMUX REG/<br>IOMUX ADDR | SIGNAL<br>NAME | IOMUX<br>PF     | SIGNAL<br>TYPE  | BUFFER<br>TYPE     |          |                 |   |       |                 |   |  |           |   |   |  |  |  |           |   |   |  |
|------------|------------|------------|-----------|-----------|------------|-----------|---------------------------------------|----------------|-----------------|-----------------|--------------------|----------|-----------------|---|-------|-----------------|---|--|-----------|---|---|--|--|--|-----------|---|---|--|
|            |            |            |           |           |            |           |                                       | PA20           | 1               | IO              |                    |          |                 |   |       |                 |   |  |           |   |   |  |  |  |           |   |   |  |
|            |            |            |           |           |            |           |                                       | SWCLK          | 2               | I               | -                  |          |                 |   |       |                 |   |  |           |   |   |  |  |  |           |   |   |  |
| 10         |            | 0.5        | 05        | 10        |            |           | PA20                                  | SPI1_SCK       | 3               | IO              | SDIO               |          |                 |   |       |                 |   |  |           |   |   |  |  |  |           |   |   |  |
| 16         | 24         | 35         | 35        | 13        | A2         | 57        | PINCM52<br>0x404280cc                 | I2C1_SCL       | 4               | IOD             | (standard)         |          |                 |   |       |                 |   |  |           |   |   |  |  |  |           |   |   |  |
|            |            |            |           |           |            |           | 0,40420000                            | TIMA0_C2N      | 5               | 0               | -                  |          |                 |   |       |                 |   |  |           |   |   |  |  |  |           |   |   |  |
|            |            |            |           |           |            |           |                                       | TIMG0_C1       | 6               | IO              |                    |          |                 |   |       |                 |   |  |           |   |   |  |  |  |           |   |   |  |
|            |            |            |           |           |            |           |                                       | PA21           | 1               | IO              |                    |          |                 |   |       |                 |   |  |           |   |   |  |  |  |           |   |   |  |
|            |            |            |           |           |            |           |                                       | UART2_TX       | 2               | 0               |                    |          |                 |   |       |                 |   |  |           |   |   |  |  |  |           |   |   |  |
|            |            |            |           |           |            |           |                                       |                | SPI0_CS3        | 3               | Ю                  | ]        |                 |   |       |                 |   |  |           |   |   |  |  |  |           |   |   |  |
|            |            |            |           |           |            |           |                                       |                |                 |                 | UART1_CTS          | 4        | I               |   |       |                 |   |  |           |   |   |  |  |  |           |   |   |  |
|            |            |            |           |           |            |           |                                       |                |                 |                 |                    | TIMA0_C0 | 5               | Ю |       |                 |   |  |           |   |   |  |  |  |           |   |   |  |
|            |            |            |           |           |            |           |                                       |                |                 | PA21            | TIMG4_C0           | 6        | Ю               |   |       |                 |   |  |           |   |   |  |  |  |           |   |   |  |
| 17         | 25         | 39         | 39        | 17        | E1         |           | PINCM56                               | SPI1_CS1       | 7               | Ю               | SDIO<br>(standard) |          |                 |   |       |                 |   |  |           |   |   |  |  |  |           |   |   |  |
|            |            |            |           |           |            |           | 0x404280dc                            | UART2_CTS      | 8               | I               |                    |          |                 |   |       |                 |   |  |           |   |   |  |  |  |           |   |   |  |
|            |            |            |           |           |            |           |                                       |                |                 | ĺ               |                    |          | UART4_RTS       | 9 | 0     |                 |   |  |           |   |   |  |  |  |           |   |   |  |
|            |            |            |           |           |            |           |                                       |                |                 |                 | TIMG8_C0           | 10       | Ю               |   |       |                 |   |  |           |   |   |  |  |  |           |   |   |  |
|            |            |            |           |           |            |           |                                       |                |                 |                 |                    |          |                 |   | LCD21 | (Non-IOMUX 1) 0 | А |  |           |   |   |  |  |  |           |   |   |  |
|            |            |            |           |           |            |           |                                       |                |                 |                 |                    | A_8      | (Non-IOMUX 2) 0 | А |       |                 |   |  |           |   |   |  |  |  |           |   |   |  |
|            |            |            |           |           |            |           |                                       | VREF-          | (Non-IOMUX 3) 0 | А               |                    |          |                 |   |       |                 |   |  |           |   |   |  |  |  |           |   |   |  |
|            |            |            |           |           |            |           |                                       |                |                 |                 |                    |          | PA22            | 1 | Ю     |                 |   |  |           |   |   |  |  |  |           |   |   |  |
|            |            |            |           |           |            |           |                                       |                |                 |                 |                    | UART2_RX | 2               | I |       |                 |   |  |           |   |   |  |  |  |           |   |   |  |
|            |            |            |           |           |            |           |                                       |                | SPI0_CS2        | 3               | Ю                  |          |                 |   |       |                 |   |  |           |   |   |  |  |  |           |   |   |  |
|            |            |            |           |           |            |           |                                       |                |                 |                 |                    |          |                 |   |       |                 |   |  |           |   |   |  |  |  | UART1_RTS | 4 | 0 |  |
|            |            |            |           |           |            |           | 62                                    |                |                 |                 |                    |          |                 |   |       |                 |   |  | TIMA0_C0N | 5 | 0 |  |  |  |           |   |   |  |
| 18         | 26         | 40         | 40        | 18        | B1         |           |                                       |                | PA22            | TIMG4_C1        | 6                  | Ю        | SDIO            |   |       |                 |   |  |           |   |   |  |  |  |           |   |   |  |
| 10         | 20         | 40         | 40        | 10        |            | 02        | PINCM57<br>0x404280e0                 | TIMA0_C1       | 7               | Ю               | (standard)         |          |                 |   |       |                 |   |  |           |   |   |  |  |  |           |   |   |  |
|            |            |            |           |           |            |           |                                       | CLK_OUT        | 8               | 0               |                    |          |                 |   |       |                 |   |  |           |   |   |  |  |  |           |   |   |  |
|            |            |            |           |           |            |           |                                       | I2C0_SCL       | 9               | IOD             |                    |          |                 |   |       |                 |   |  |           |   |   |  |  |  |           |   |   |  |
|            |            |            |           |           |            |           |                                       | TIMG8_C1       | 10              | Ю               |                    |          |                 |   |       |                 |   |  |           |   |   |  |  |  |           |   |   |  |
|            |            |            |           |           |            |           |                                       | LCD22          | (Non-IOMUX 1) 0 | А               |                    |          |                 |   |       |                 |   |  |           |   |   |  |  |  |           |   |   |  |
|            |            |            |           |           |            |           |                                       | A_7            | (Non-IOMUX 2) 0 | А               |                    |          |                 |   |       |                 |   |  |           |   |   |  |  |  |           |   |   |  |
|            |            |            |           |           |            |           |                                       | PA23           | 1               | Ю               |                    |          |                 |   |       |                 |   |  |           |   |   |  |  |  |           |   |   |  |
|            |            |            |           |           |            |           |                                       | UART2_TX       | 2               | 0               |                    |          |                 |   |       |                 |   |  |           |   |   |  |  |  |           |   |   |  |
|            |            |            |           |           |            |           |                                       | SPI0_CS3       | 3               | Ю               |                    |          |                 |   |       |                 |   |  |           |   |   |  |  |  |           |   |   |  |
|            |            |            |           |           |            |           |                                       | I2C2_SCL       | 4               | IOD             |                    |          |                 |   |       |                 |   |  |           |   |   |  |  |  |           |   |   |  |
|            |            |            |           |           |            |           |                                       | TIMA0_C3       | 5               | Ю               | 1                  |          |                 |   |       |                 |   |  |           |   |   |  |  |  |           |   |   |  |
| 19         | 27         | 12         | 43        | 24        | E1         | 70        | PA23                                  | TIMG8_C0       | 6               | IO              | SDIO               |          |                 |   |       |                 |   |  |           |   |   |  |  |  |           |   |   |  |
| 19         | 27         | 43         | 43        | 24        |            | F1 72     | PINCM67<br>0x40428108                 | TIMG5_C0       | 7               | IO              | (standard)         |          |                 |   |       |                 |   |  |           |   |   |  |  |  |           |   |   |  |
|            |            |            |           |           |            |           |                                       | UART3_CTS      | 8               | I               | ]                  |          |                 |   |       |                 |   |  |           |   |   |  |  |  |           |   |   |  |
|            |            |            |           |           |            |           |                                       |                | TIMG0_C0        | 9               | Ю                  | 1        |                 |   |       |                 |   |  |           |   |   |  |  |  |           |   |   |  |
|            |            |            |           |           |            |           |                                       |                |                 |                 |                    | SPI1_CS1 | 10              | Ю | 1     |                 |   |  |           |   |   |  |  |  |           |   |   |  |
|            |            |            |           |           |            |           |                                       |                | LCD25           | (Non-IOMUX 1) 0 | А                  |          |                 |   |       |                 |   |  |           |   |   |  |  |  |           |   |   |  |
|            |            |            |           |           |            |           |                                       | VREF+          | (Non-IOMUX 2) 0 | А               | 1                  |          |                 |   |       |                 |   |  |           |   |   |  |  |  |           |   |   |  |



| RGE<br>PIN | RHB<br>PIN | RGZ<br>PIN | PT<br>PIN | PM<br>PIN | ZXC<br>PIN | PN<br>PIN | PIN NAME/<br>IOMUX REG/<br>IOMUX ADDR | SIGNAL<br>NAME | IOMUX<br>PF     | SIGNAL | BUFFER<br>TYPE     |   |
|------------|------------|------------|-----------|-----------|------------|-----------|---------------------------------------|----------------|-----------------|--------|--------------------|---|
|            |            |            |           |           |            |           |                                       | PA24           | 1               | IO     |                    |   |
|            |            |            |           |           |            |           |                                       | UART2_RX       | 2               | I      | -                  |   |
|            |            |            |           |           |            |           |                                       | SPI0_CS2       | 3               | IO     |                    |   |
|            |            |            |           |           |            |           |                                       | I2C2_SDA       | 4               | IOD    |                    |   |
|            |            |            |           |           |            |           |                                       | TIMA0_C3N      | 5               | 0      |                    |   |
| 00         |            |            |           | 05        | <b>F</b> 4 | 70        | PA24                                  | TIMG8_C1       | 6               | IO     | SDIO               |   |
| 20         | 28         | 44         | 44        | 25        | F4         | 73        | PINCM68<br>0x4042810c                 | TIMG5_C1       | 7               | IO     | (standard)         |   |
|            |            |            |           |           |            |           | 0, 10 120 100                         | UART3_RTS      | 8               | 0      |                    |   |
|            |            |            |           |           |            |           |                                       | TIMG0_C1       | 9               | IO     |                    |   |
|            |            |            |           |           |            |           |                                       | SPI1_CS2       | 10              | IO     |                    |   |
|            |            |            |           |           |            |           |                                       | LCD26          | (Non-IOMUX 1) 0 | А      |                    |   |
|            |            |            |           |           |            |           |                                       | A_3            | (Non-IOMUX 2) 0 | А      |                    |   |
|            |            |            |           |           |            |           |                                       | PA25           | 1               | IO     |                    |   |
|            |            |            |           |           |            |           |                                       | UART3_RX       | 2               | I      |                    |   |
|            |            |            |           |           |            |           |                                       | SPI1_CS3       | 3               | IO     | 1                  |   |
|            |            |            |           |           |            |           |                                       | TIMG12_C1      | 4               | IO     |                    |   |
|            |            |            |           |           |            |           |                                       | TIMA0_C3       | 5               | IO     |                    |   |
| 04         |            | 45         | 15        |           | 50         |           | PA25                                  | TIMA0_C1N      | 6               | 0      | SDIO               |   |
| 21         | 29         | 45         | 45        | 26        | F2         | 74        | 74 PINCM69<br>0x40428110              | COMP0_OUT      | 7               | 0      | (standard)         |   |
|            |            |            |           |           |            |           |                                       | 0,10120110     | UART2_CTS       | 8      | I                  |   |
|            |            |            |           |           |            |           |                                       |                |                 |        | UART3_TX           | 9 |
|            |            |            |           |           |            |           |                                       | TIMG4_C0       | 10              | IO     |                    |   |
|            |            |            |           |           |            |           |                                       | LCD27          | (Non-IOMUX 1) 0 | А      |                    |   |
|            |            |            |           |           |            |           |                                       | A_2            | (Non-IOMUX 2) 0 | А      |                    |   |
|            |            |            |           |           |            |           |                                       | PA26           | 1               | Ю      |                    |   |
|            |            |            |           |           |            |           |                                       | UART3_TX       | 2               | 0      |                    |   |
|            |            |            |           |           |            |           |                                       | SPI1_CS0       | 3               | Ю      |                    |   |
|            |            |            |           |           |            |           |                                       | TIMG8_C0       | 4               | Ю      |                    |   |
|            |            |            |           |           |            |           |                                       | TIMA_FAL0      | 5               | Ι      |                    |   |
|            |            |            |           |           |            | H2 78     | PA26                                  | TIMA0_C3N      | 6               | 0      |                    |   |
| 22         | 30         | 46         | 46        | 30        | H2         |           | PINCM73                               | TIMG5_C0       | 7               | IO     | SDIO<br>(standard) |   |
|            |            |            |           |           |            |           | 0x40428120                            | UART2_RTS      | 8               | 0      |                    |   |
|            |            |            |           |           |            |           |                                       | UART3_RX       | 9               | I      | ]                  |   |
|            |            |            |           |           |            |           |                                       | TIMG4_C1       | 10              | IO     | ]                  |   |
|            |            |            |           |           |            |           |                                       | LCD28          | (Non-IOMUX 1) 0 | А      | 1                  |   |
|            |            |            |           |           |            |           |                                       | A_1            | (Non-IOMUX 2) 0 | А      | 1                  |   |
|            |            |            |           |           |            |           |                                       | COMP0_IN0+     | (Non-IOMUX 3) 0 | А      | 1                  |   |



| RGE<br>PIN | RHB<br>PIN | RGZ<br>PIN | PT<br>PIN | PM<br>PIN | ZXC<br>PIN | PN<br>PIN | PIN NAME/<br>IOMUX REG/<br>IOMUX ADDR | SIGNAL<br>NAME | IOMUX<br>PF     | SIGNAL<br>TYPE | BUFFER<br>TYPE       |
|------------|------------|------------|-----------|-----------|------------|-----------|---------------------------------------|----------------|-----------------|----------------|----------------------|
|            |            |            |           |           |            |           |                                       | PA27           | 1               | IO             |                      |
|            |            |            |           |           |            |           |                                       | UART3_RX       | 2               | I              |                      |
|            |            |            |           |           |            |           |                                       | SPI1_CS1       | 3               | IO             |                      |
|            |            |            |           |           |            |           |                                       | TIMG8_C1       | 4               | IO             |                      |
|            |            |            |           |           |            |           | <b>D</b> 407                          | TIMA_FAL2      | 5               | I              |                      |
|            | 31         | 47         | 47        | 31        | H1         | 79        | PA27<br>PINCM74                       | CLK_OUT        | 6               | 0              | SDIO                 |
|            |            |            | -11       |           |            | ,,,,      | 0x40428124                            | TIMG5_C1       | 7               | IO             | (standard)           |
|            |            |            |           |           |            |           |                                       | RTC_OUT        | 8               | 0              |                      |
|            |            |            |           |           |            |           |                                       | COMP0_OUT      | 9               | 0              |                      |
|            |            |            |           |           |            |           |                                       | LCD29          | (Non-IOMUX 1) 0 | A              |                      |
|            |            |            |           |           |            |           |                                       | A_0            | (Non-IOMUX 2) 0 | А              |                      |
|            |            |            |           |           |            |           |                                       | COMP0_IN0-     | (Non-IOMUX 3) 0 | А              |                      |
|            |            |            |           |           |            |           |                                       | PA28           | 1               | IO             |                      |
|            |            |            |           |           |            |           |                                       | UART0_TX       | 2               | 0              |                      |
|            |            |            |           |           |            |           |                                       | I2C0_SDA       | 3               | IOD            |                      |
|            |            |            |           |           |            |           | PA28                                  | TIMA0_C3       | 4               | IO             |                      |
|            |            | 3          | 3         | 35        | H3         | 3         | PINCM3                                | TIMA_FAL0      | 5               | I              | HDIO (higl<br>drive) |
|            |            |            |           |           |            |           | 0x40428008                            | TIMG5_C0       | 6               | IO             |                      |
|            |            |            |           |           |            |           |                                       | TIMA0_C1       | 7               | IO             |                      |
|            |            |            |           |           |            |           |                                       | WAKE           | (Non-IOMUX 1) 0 | I              |                      |
|            |            |            |           |           |            |           |                                       | LCD30          | (Non-IOMUX 2) 0 | А              |                      |
|            |            |            |           |           |            |           |                                       | PA29           | 1               | IO             | -                    |
|            |            |            |           |           |            |           |                                       | I2C1_SCL       | 2               | IOD            |                      |
|            |            |            |           |           |            |           |                                       | UART2_RTS      | 3               | 0              |                      |
|            |            |            |           |           |            |           | PA29                                  | TIMG8_C0       | 4               | IO             |                      |
|            |            |            |           | 36        | H4         | 4         | PINCM4                                | TIMG4_C0       | 5               | IO             | SDIO<br>(standard)   |
|            |            |            |           |           |            |           | 0x4042800c                            | I2C2_SCL       | 6               | IOD            |                      |
|            |            |            |           |           |            |           |                                       | UART0_CTS      | 7               | I              | _                    |
|            |            |            |           |           |            |           |                                       | SPI0_CS3       | 8               | IO             | _                    |
|            |            |            |           |           |            |           |                                       | LCD31          | (Non-IOMUX 1) 0 | A              | _                    |
|            |            |            |           |           |            |           |                                       | PA30           | 1               | IO             |                      |
|            |            |            |           |           |            |           |                                       | I2C1_SDA       | 2               | IOD            | -                    |
|            |            |            |           |           |            |           |                                       | UART2_CTS      | 3               | I              | -                    |
|            |            |            |           |           |            |           | PA30                                  | TIMG8_C1       | 4               | IO             |                      |
|            |            |            |           | 37        | H5         | 5         | PINCM5                                | TIMG4_C1       | 5               | IO             | SDIO<br>(standard)   |
|            |            |            |           |           |            |           | 0x40428010                            | I2C2_SDA       | 6               | IOD            |                      |
|            |            |            |           |           |            |           |                                       | UART0_RTS      | 7               | 0              | 1                    |
|            |            |            |           |           |            |           |                                       | SPI0_CS2       | 8               | IO             | 1                    |
|            |            |            |           |           |            |           |                                       | LCD32          | (Non-IOMUX 1) 0 | A              | 1                    |
|            |            |            |           |           |            |           |                                       | PB0            | 1               | IO             |                      |
|            |            |            |           |           |            |           |                                       | UART0_TX       | 2               | 0              | 1                    |
|            |            |            |           |           |            |           | PB0                                   | <br>SPI1_CS2   | 3               | IO             | 1                    |
|            |            |            |           | 47        | H6         | 15        | PINCM12                               | 12C0_SCL       | 4               | IOD            | SDIO                 |
|            |            |            |           |           |            |           | 0x4042802c                            | TIMA0_C2       | 5               | 10             | _ (standard)         |
|            |            |            |           |           |            |           |                                       | TIMG0_C0       | 6               | 10             | -                    |
|            |            |            |           |           |            |           |                                       | SPI0_CS3       | 7               | 10             | -                    |

Submit Document Feedback 21



| RGE<br>PIN | RHB<br>PIN | RGZ<br>PIN | PT<br>PIN | PM<br>PIN | ZXC<br>PIN | PN<br>PIN | PIN NAME/<br>IOMUX REG/<br>IOMUX ADDR | SIGNAL<br>NAME         | IOMUX<br>PF     | SIGNAL<br>TYPE | BUFFER<br>TYPE     |
|------------|------------|------------|-----------|-----------|------------|-----------|---------------------------------------|------------------------|-----------------|----------------|--------------------|
|            |            |            |           |           |            |           |                                       | PB1                    | 1               | Ю              |                    |
|            |            |            |           |           |            |           |                                       | UART0_RX               | 2               | Ι              |                    |
|            |            |            |           |           |            |           | PB1                                   | SPI1_CS3               | 3               | Ю              |                    |
|            |            |            |           | 48        | H7         | 16        | PINCM13                               | I2C0_SDA               | 4               | IOD            | SDIO<br>(standard) |
|            |            |            |           |           |            |           | 0x40428030                            | TIMA0_C2N              | 5               | 0              |                    |
|            |            |            |           |           |            |           |                                       | TIMG0_C1               | 6               | Ю              |                    |
|            |            |            |           |           |            |           |                                       | SPI0_CS2               | 7               | Ю              |                    |
|            |            |            |           |           |            |           |                                       | PB2                    | 1               | Ю              |                    |
|            |            |            |           |           |            |           |                                       | UART3_TX               | 2               | 0              |                    |
|            |            |            |           |           |            |           |                                       | UART2_CTS              | 3               | I              |                    |
|            |            |            |           |           |            |           |                                       | I2C1_SCL               | 4               | IOD            |                    |
|            |            |            |           |           |            |           |                                       | TIMA0_C3               | 5               | Ю              |                    |
|            |            | 14         | 14        | 50        | F8         | 18        | PB2                                   | UART1_CTS              | 6               | Ι              | LFSSIO             |
|            |            | 14         | 14        | 50        |            | 10        | PINCM15<br>0x40428038                 | TIMG4_C0               | 7               | 10             | (standard          |
|            |            |            |           |           |            |           |                                       | UART2_TX               | 8               | 0              |                    |
|            |            |            |           |           |            |           |                                       | TIMG12_C0              | 9               | Ю              |                    |
|            |            |            |           |           |            |           |                                       | HFCLK_IN               | 10              | I              |                    |
|            |            |            |           |           |            |           |                                       | SPI0_PICO              | 11              | Ю              | 1                  |
|            |            |            |           |           |            |           |                                       | TIO1                   | (Non-IOMUX 1) 0 | I              | 1                  |
|            |            |            |           |           |            |           |                                       | PB3                    | 1               | Ю              |                    |
|            |            |            |           |           |            |           |                                       | UART3_RX               | 2               | I              |                    |
|            |            |            |           |           |            |           |                                       | UART2_RTS              | 3               | 0              | 1                  |
|            |            |            |           |           |            |           |                                       | I2C1_SDA               | 4               | IOD            | -                  |
|            |            |            |           |           |            |           |                                       | TIMA0_C3N              | 5               | 0              |                    |
|            |            |            |           |           |            |           | PB3                                   | UART1_RTS              | 6               | 0              | LFSSIO             |
|            |            | 15         | 15        | 51        | F6         | 19        | PINCM16<br>0x4042803c                 | TIMG4_C1               | 7               | IO             | (standard)         |
|            |            |            |           |           |            |           | 0,40420030                            | UART2_RX               | 8               | I              | 1                  |
|            |            |            |           |           |            |           |                                       | TIMG12_C1              | 9               | IO             | -                  |
|            |            |            |           |           |            |           |                                       | TIMA0_C0               | 10              | IO             | -                  |
|            |            |            |           |           |            |           |                                       | SPI0_SCK               | 11              | IO             | -                  |
|            |            |            |           |           |            |           |                                       | TIO2                   | (Non-IOMUX 1) 0 | I              | -                  |
|            |            |            |           |           |            |           |                                       | PB4                    | 1               | IO             |                    |
|            |            |            |           |           |            |           |                                       | UART1_TX               | 2               | 0              | -                  |
|            |            |            |           |           |            |           |                                       | UART3_CTS              | 3               | I              | 1                  |
|            |            |            |           |           |            |           | PB4                                   | <br>TIMA0_C1           | 4               | IO             | SDIO               |
|            |            |            |           | 52        | H8         | 20        | PINCM17                               | TIMA0_C2               | 5               | IO             | (standard)         |
|            |            |            |           |           |            |           | 0x40428040                            | TIMG0_C0               | 6               | IO             | -                  |
|            |            |            |           |           |            |           |                                       | TIMG4_C0               | 7               | 10             | -                  |
|            |            |            |           |           |            | 21 F      |                                       | LCD33                  | (Non-IOMUX 1) 0 | A              | -                  |
|            |            |            |           |           |            |           |                                       | PB5                    | 1               | 10             |                    |
|            |            |            |           |           |            |           |                                       | UART1_RX               | 2               | 1              | 1                  |
|            |            |            |           |           |            |           |                                       | UART3_RTS              | 3               | 0              | 1                  |
|            |            |            |           |           |            |           | PB5                                   | TIMA0_C1N              | 4               | 0              |                    |
|            |            |            |           | 53        | E8         |           | PINCM18                               | TIMA0_C1N<br>TIMA0_C2N | 5               | 0              | SDIO<br>(standard) |
|            |            |            |           |           |            |           | 0x40428044                            |                        | 6               |                | -                  |
|            |            |            |           |           |            |           |                                       | TIMG0_C1<br>TIMG4_C1   | 7               | 10<br>10       |                    |
|            |            | 1          |           | 1         | 1          | 1         |                                       |                        | 1 (             | 0              |                    |



|  | 20 |    |    |    |    |            |           | 4               | 10  |                    |
|--|----|----|----|----|----|------------|-----------|-----------------|-----|--------------------|
|  | 20 |    |    |    |    |            | PB6       | 1               | IU  |                    |
|  | 20 |    |    |    |    |            | UART1_TX  | 2               | 0   |                    |
|  | 20 |    |    |    |    |            | SPI1_CS0  | 3               | Ю   |                    |
|  | 20 |    |    |    |    |            | I2C2_SCL  | 4               | IOD |                    |
|  | 20 |    |    |    |    | PB6        | TIMG8_C0  | 5               | Ю   | 0010               |
|  |    | 20 | 58 | D8 | 30 | PINCM27    | UART2_CTS | 6               | I   | SDIO<br>(standard) |
|  |    |    |    |    |    | 0x40428068 | TIMG4_C0  | 7               | Ю   |                    |
|  |    |    |    |    |    |            | TIMA_FAL2 | 8               | I   |                    |
|  |    |    |    |    |    |            | SPI0_CS1  | 9               | Ю   |                    |
|  |    |    |    |    |    |            | TIMG12_C0 | 10              | Ю   |                    |
|  |    |    |    |    |    |            | LCD4      | (Non-IOMUX 1) 0 | А   |                    |
|  |    |    |    |    |    |            | PB7       | 1               | Ю   |                    |
|  |    |    |    |    |    |            | UART1_RX  | 2               | Ι   |                    |
|  |    |    |    |    |    |            | SPI1_POCI | 3               | Ю   |                    |
|  |    |    |    |    |    |            | I2C2_SDA  | 4               | IOD |                    |
|  |    |    |    |    |    | PB7        | TIMG8_C1  | 5               | ю   | ]                  |
|  | 21 | 21 | 59 | C8 | 31 | PINCM28    | UART2_RTS | 6               | 0   | SDIO<br>(standard) |
|  |    |    |    |    |    | 0x4042806c | TIMG4_C1  | 7               | Ю   |                    |
|  |    |    |    |    |    |            | LCDLFCLK  | 8               | Ю   | 1                  |
|  |    |    |    |    |    |            | SPI0_CS2  | 9               | IO  |                    |
|  |    |    |    |    |    |            | TIMG12_C1 | 10              | IO  |                    |
|  |    |    |    |    |    |            | LCD5      | (Non-IOMUX 1) 0 | А   |                    |
|  |    |    |    |    |    |            | PB8       | 1               | IO  | SDIO<br>(standard) |
|  |    |    |    |    |    |            | UART1_CTS | 2               | I   |                    |
|  |    |    |    |    |    |            | SPI1_PICO | 3               | IO  |                    |
|  |    |    |    |    |    | PB8        | I2C2_SCL  | 4               | IOD |                    |
|  | 22 | 22 | 60 | B8 | 32 | PINCM29    | TIMA0_C0  | 5               | ю   |                    |
|  |    |    |    |    |    | 0x40428070 | COMP0_OUT | 6               | 0   |                    |
|  |    |    |    |    |    |            | TIMG4_C0  | 7               | ю   |                    |
|  |    |    |    |    |    |            | LCDSON    | 8               | IO  |                    |
|  |    |    |    |    |    |            | LCD6      | (Non-IOMUX 1) 0 | А   |                    |
|  |    |    |    |    |    |            | PB9       | 1               | IO  |                    |
|  |    |    |    |    |    |            | UART1_RTS | 2               | 0   | -                  |
|  |    |    |    |    |    |            | SPI1_SCK  | 3               | IO  |                    |
|  |    |    |    |    |    | PB9        | I2C2_SDA  | 4               | IOD |                    |
|  | 23 | 23 | 61 | D6 | 33 | PINCM30    | TIMA0_C0N | 5               | 0   | SDIO               |
|  |    |    |    |    |    | 0x40428074 | TIMA0_C1  | 6               | IO  | _ (standard)       |
|  |    |    |    |    |    |            | TIMG4_C1  | 7               | IO  | -                  |
|  |    |    |    |    |    |            |           | 8               | A   | _                  |
|  |    |    |    |    |    |            | LCD7      | (Non-IOMUX 1) 0 | A   | 1                  |
|  |    |    |    |    |    |            | PB10      | 1               | 10  |                    |
|  |    |    |    |    |    |            | TIMG0_C0  | 2               | IO  | 1                  |
|  |    |    |    |    |    |            | TIMG8_C0  | 3               | IO  | 1                  |
|  |    |    |    |    |    | PB10       | COMP0_OUT | 4               | 0   | SDIO               |
|  |    |    | 62 | B9 |    | PINCM31    | TIMG4_C0  | 5               | 10  | (standard)         |
|  |    |    |    |    |    | 0x40428078 | UART4_TX  | 6               | 0   | -                  |
|  |    |    |    |    |    |            | SPI1_CS3  | 7               | 10  | -                  |
|  |    |    |    |    |    |            | LCD35     | (Non-IOMUX 1) 0 | A   | -                  |

Copyright © 2024 Texas Instruments Incorporated

Submit Document Feedback 23



| RGE<br>PIN | RHB<br>PIN | RGZ<br>PIN | PT<br>PIN | PM<br>PIN | ZXC<br>PIN | PN<br>PIN | PIN NAME/<br>IOMUX REG/<br>IOMUX ADDR | SIGNAL<br>NAME       | IOMUX<br>PF                        | SIGNAL<br>TYPE | BUFFER<br>TYPE     |  |
|------------|------------|------------|-----------|-----------|------------|-----------|---------------------------------------|----------------------|------------------------------------|----------------|--------------------|--|
|            |            |            |           |           |            |           |                                       | PB11                 | 1                                  | IO             |                    |  |
|            |            |            |           |           |            |           |                                       | TIMG0_C1             | 2                                  | IO             |                    |  |
|            |            |            |           |           |            |           |                                       | TIMG8_C1             | 3                                  | Ю              | 1                  |  |
|            |            |            |           | 62        |            | 25        | PB11                                  | CLK_OUT              | 4                                  | 0              | SDIO               |  |
|            |            |            |           | 63        | A9         | 35        | PINCM32<br>0x4042807c                 | TIMG4_C1             | 5                                  | ю              | (standard)         |  |
|            |            |            |           |           |            |           |                                       | UART4_RX             | 6                                  | Ι              |                    |  |
|            |            |            |           |           |            |           |                                       | SPI1_CS2             | 7                                  | Ю              |                    |  |
|            |            |            |           |           |            |           |                                       | LCD36                | (Non-IOMUX 1) 0                    | А              |                    |  |
|            |            |            |           |           |            |           |                                       | PB12                 | 1                                  | Ю              |                    |  |
|            |            |            |           |           |            |           |                                       | UART3_TX             | 2                                  | 0              |                    |  |
|            |            |            |           |           |            |           | 0040                                  | TIMA0_C2             | 3                                  | Ю              |                    |  |
|            |            |            |           | 64        | A8         | 36        | PB12<br>PINCM33                       | TIMA_FAL1            | 4                                  | I              | SDIO               |  |
|            |            |            |           |           |            |           | 0x40428080                            | TIMA0_C1             | 5                                  | IO             | (standard)         |  |
|            |            |            |           |           |            |           |                                       | UART4_CTS            | 6                                  | Ι              | _                  |  |
|            |            |            |           |           |            |           |                                       | SPI1_CS1             | 7                                  | IO             | _                  |  |
|            |            |            |           |           |            |           |                                       | LCD37                | (Non-IOMUX 1) 0                    | A              |                    |  |
|            |            |            |           |           |            |           |                                       | PB13                 | 1                                  | IO             |                    |  |
|            |            |            |           |           |            | PB13      |                                       | UART3_RX             | 2                                  | l              | _                  |  |
|            |            |            |           |           |            |           | DR13                                  | TIMA0_C3             | 3                                  | IO             |                    |  |
|            |            |            |           | 1         | A7         | 37        | PINCM34                               | TIMG12_C0            | 4                                  | IO             | SDIO               |  |
|            |            |            |           |           |            |           | 0x40428084                            | TIMA0_C1N            | 5                                  | 0              | (standard)         |  |
|            |            |            |           |           |            |           |                                       | UART4_RTS            | 6                                  | 0              | _                  |  |
|            |            |            |           |           |            |           |                                       | SPI1_CS0             | 7                                  | IO             | _                  |  |
|            |            |            |           |           |            |           |                                       | LCD38                | (Non-IOMUX 1) 0                    | A              |                    |  |
|            |            |            |           |           |            |           |                                       | PB14                 | 1                                  | IO             | _                  |  |
|            |            |            |           |           |            |           |                                       | SPI1_CS3             | 2                                  | IO             | _                  |  |
|            |            |            |           |           |            |           |                                       | SPI1_POCI            | 3                                  | IO             | _                  |  |
|            |            |            |           |           |            |           | PB14                                  | TIMG12_C1            | 4                                  | IO             | _                  |  |
|            |            | 24         | 24        | 2         | B7         | 38        | PINCM35                               | TIMA0_C0             | 5                                  | IO             | SDIO<br>(standard) |  |
|            |            |            |           |           |            |           | 0x40428088                            | TIMG8_IDX            | 6                                  | 1              | (stanuaru)         |  |
|            |            |            |           |           |            |           |                                       | SPI0_CS3             | 7                                  | IO             | _                  |  |
|            |            |            |           |           |            |           |                                       | LCD8                 | (Non-IOMUX 1) 0                    | A              | _                  |  |
|            |            |            |           |           |            |           |                                       | R13                  | (Non-IOMUX 2) 0                    | A              | _                  |  |
|            |            |            |           |           |            |           |                                       | A_21                 | (Non-IOMUX 3) 0                    | A              |                    |  |
|            |            |            |           |           |            |           |                                       | PB15                 | 1                                  | 10             | -                  |  |
|            |            |            |           |           |            |           |                                       | UART2_TX             | 2                                  | 0              | -                  |  |
|            |            |            |           |           |            |           |                                       | SPI1_PICO            | 3                                  | 10             | -                  |  |
|            |            |            |           |           |            | 39        | PB15                                  | UART3_CTS            | 4 5                                | I<br>IO        | -                  |  |
|            |            | 25         | 25        | 3         | A6         |           | PINCM36                               | TIMG8_C0<br>TIMG5_C0 | 6                                  | 10             | SDIO<br>(standard) |  |
|            |            |            |           |           |            |           | 0x4042808c                            | I2C2_SCL             | 7                                  | IOD            | -                  |  |
|            |            |            |           |           |            |           |                                       |                      |                                    |                | -                  |  |
|            |            |            |           |           |            |           |                                       | LCD9                 | (Non-IOMUX 1) 0                    | A              | -                  |  |
|            |            |            |           |           |            |           |                                       | R24<br>A_20          | (Non-IOMUX 2) 0<br>(Non-IOMUX 3) 0 | A<br>A         | 4                  |  |

Copyright © 2024 Texas Instruments Incorporated

Product Folder Links: MSPM0L2228 MSPM0L2227 MSPM0L1228 MSPM0L1227



| RGE<br>PIN | RHB<br>PIN | RGZ<br>PIN | PT<br>PIN | PM<br>PIN | ZXC<br>PIN | PN<br>PIN | PIN NAME/<br>IOMUX REG/<br>IOMUX ADDR | SIGNAL<br>NAME | IOMUX<br>PF     | SIGNAL<br>TYPE | BUFFER<br>TYPE |
|------------|------------|------------|-----------|-----------|------------|-----------|---------------------------------------|----------------|-----------------|----------------|----------------|
|            |            |            |           |           |            |           |                                       | PB16           | 1               | IO             |                |
|            |            |            |           |           |            |           |                                       | UART2_RX       | 2               | I              |                |
|            |            |            |           |           |            |           |                                       | SPI1_SCK       | 3               | Ю              |                |
|            |            |            |           |           |            |           |                                       | UART3_RTS      | 4               | 0              |                |
|            |            | 26         | 26        | 4         | De         | 10        | PB16                                  | TIMG8_C1       | 5               | IO             | SDIO           |
|            |            | 26         | 26        | 4         | B6         | 40        | PINCM37<br>0x40428090                 | TIMG5_C1       | 6               | Ю              | (standard      |
|            |            |            |           |           |            |           |                                       | I2C2_SDA       | 7               | IOD            |                |
|            |            |            |           |           |            |           |                                       | LCD10          | (Non-IOMUX 1) 0 | А              |                |
|            |            |            |           |           |            |           |                                       | R23            | (Non-IOMUX 2) 0 | А              |                |
|            |            |            |           |           |            |           |                                       | A_19           | (Non-IOMUX 3) 0 | А              |                |
|            |            |            |           |           |            |           |                                       | PB17           | 1               | IO             |                |
|            |            |            |           |           |            |           |                                       | UART2_TX       | 2               | 0              |                |
|            |            |            |           |           |            |           |                                       | SPI0_PICO      | 3               | IO             |                |
|            |            |            |           |           |            |           |                                       | I2C0_SCL       | 4               | IOD            |                |
|            |            |            |           |           |            |           |                                       | TIMA0_C2       | 5               | IO             |                |
|            |            | 36         | 36        | 14        | B2         | FO        | PB17                                  | TIMG0_C0       | 6               | Ю              | SDIO           |
|            |            | 30         | 30        | 14        | BZ         | 58        | PINCM53<br>0x404280d0                 | SPI1_CS1       | 7               | IO             | (standard      |
|            |            |            |           |           |            |           | 0, 10 120000                          | UART4_TX       | 8               | 0              |                |
|            |            |            |           |           |            |           |                                       | TIMG4_C0       | 9               | IO             |                |
|            |            |            |           |           |            |           |                                       | LCDSON         | 10              | IO             |                |
|            |            |            |           |           |            |           |                                       | LCD18          | (Non-IOMUX 1) 0 | А              |                |
|            |            |            |           |           |            |           |                                       | A_11           | (Non-IOMUX 2) 0 | А              |                |
|            |            |            |           |           |            |           |                                       | PB18           | 1               | IO             | _              |
|            |            |            |           |           |            |           |                                       | UART2_RX       | 2               | I              |                |
|            |            |            |           |           |            |           |                                       | SPI0_SCK       | 3               | IO             |                |
|            |            |            |           |           |            |           |                                       | I2C0_SDA       | 4               | IOD            |                |
|            |            |            |           |           |            |           |                                       | TIMA0_C2N      | 5               | 0              |                |
|            |            |            |           |           |            |           | PB18                                  | TIMG0_C1       | 6               | IO             | SDIO           |
|            |            | 37         | 37        | 15        | C2         | 59        | PINCM54<br>0x404280d4                 | SPI1_CS2       | 7               | IO             | (standard      |
|            |            |            |           |           |            |           | 0,40420004                            | UART4_RX       | 8               | I              | _              |
|            |            |            |           |           |            |           |                                       | TIMG4_C1       | 9               | IO             | -              |
|            |            |            |           |           |            |           |                                       | LCDLFCLK       | 10              | IO             | -              |
|            |            |            |           |           |            |           |                                       | LCD19          | (Non-IOMUX 1) 0 | А              | -              |
|            |            |            |           |           |            |           |                                       | A_10           | (Non-IOMUX 2) 0 | А              | -              |
|            |            |            |           |           |            |           |                                       | PB19           | 1               | IO             |                |
|            |            |            |           |           |            |           |                                       | COMP0_OUT      | 2               | 0              |                |
|            |            |            |           |           |            |           |                                       | SPI0_POCI      | 3               | IO             | 1              |
|            |            |            |           |           |            |           |                                       | TIMG8_C1       | 4               | IO             | 1              |
|            |            |            |           |           |            | 60        |                                       | UART0_CTS      | 5               | I              |                |
|            |            |            |           |           |            |           | PB19                                  | TIMG5_C1       | 6               | IO             | SDIO           |
|            |            | 38         | 38        | 16        | E4         |           | PINCM55<br>0x404280d8                 | TIMG8_IDX      | 7               | I              | (standard      |
|            |            |            |           |           |            |           | 0740420000                            | UART2_CTS      | 8               | I              | 1              |
|            |            |            |           |           |            |           |                                       | UART4_CTS      | 9               | I              | 1              |
|            |            |            |           |           |            |           |                                       | <br>SPI1_CS3   | 10              | 10             | 1              |
|            |            |            |           |           |            |           |                                       | LCD20          | (Non-IOMUX 1) 0 | А              | 1              |
|            |            |            |           |           |            |           |                                       | A_9            | (Non-IOMUX 2) 0 | А              | 1              |

Submit Document Feedback 25



| RGE<br>PIN | RHB<br>PIN | RGZ<br>PIN | PT<br>PIN | PM<br>PIN | ZXC<br>PIN | PN<br>PIN | PIN NAME/<br>IOMUX REG/<br>IOMUX ADDR | SIGNAL<br>NAME | IOMUX<br>PF     | SIGNAL<br>TYPE | BUFFER<br>TYPE     |
|------------|------------|------------|-----------|-----------|------------|-----------|---------------------------------------|----------------|-----------------|----------------|--------------------|
|            |            |            |           |           |            |           |                                       | PB20           | 1               | IO             |                    |
|            |            |            |           |           |            |           |                                       | SPI0_CS2       | 2               | IO             | -                  |
|            |            |            |           |           |            |           |                                       | SPI1_CS0       | 3               | IO             | -                  |
|            |            |            |           |           |            |           |                                       | TIMG12_C0      | 4               | IO             |                    |
|            |            |            |           |           |            |           | PB20                                  | TIMA0_C2       | 5               | IO             |                    |
|            |            | 41         | 41        | 19        | C1         | 67        | PINCM62                               | TIMA_FAL1      | 6               | I              | SDIO<br>(standard) |
|            |            |            |           |           |            |           | 0x404280f4                            | TIMA0_C1       | 7               | IO             |                    |
|            |            |            |           |           |            |           |                                       | UART2_RTS      | 8               | 0              |                    |
|            |            |            |           |           |            |           |                                       | I2C0_SDA       | 9               | IOD            |                    |
|            |            |            |           |           |            |           |                                       | LCD23          | (Non-IOMUX 1) 0 | А              |                    |
|            |            |            |           |           |            |           |                                       | A_6            | (Non-IOMUX 2) 0 | А              |                    |
|            |            |            |           |           |            |           |                                       | PB21           | 1               | Ю              |                    |
|            |            |            |           |           |            |           |                                       | UART4_TX       | 2               | 0              |                    |
|            |            |            |           |           |            |           |                                       | SPI1_POCI      | 3               | IO             |                    |
|            |            |            |           | 20        | D1         | 68        | PB21                                  | I2C0_SCL       | 4               | IOD            | SDIO               |
|            |            |            |           | 20        |            | 00        | PINCM63<br>0x404280f8                 | TIMG8_C0       | 5               | IO             | (standard)         |
|            |            |            |           |           |            |           | 0.000                                 | UART1_TX       | 6               | 0              | 1                  |
|            |            |            |           |           |            |           |                                       | LCD39          | (Non-IOMUX 1) 0 | А              | 1                  |
|            |            |            |           |           |            |           |                                       | A_25           | (Non-IOMUX 2) 0 | А              | 1                  |
|            |            |            |           |           |            |           |                                       | PB22           | 1               | Ю              |                    |
|            |            |            |           |           |            |           |                                       | UART4_RX       | 2               | I              |                    |
|            |            |            |           |           |            |           |                                       | SPI1_PICO      | 3               | IO             |                    |
|            |            |            |           | 01        | <b>D</b> 2 |           | PB22                                  | I2C0_SDA       | 4               | IOD            | SDIO               |
|            |            |            |           | 21        | D2         | 69        | PINCM64<br>0x404280fc                 | TIMG8_C1       | 5               | IO             | (standard)         |
|            |            |            |           |           |            |           | 0, 10 120010                          | UART1_RX       | 6               | I              |                    |
|            |            |            |           |           |            |           |                                       | LCD40          | (Non-IOMUX 1) 0 | А              |                    |
|            |            |            |           |           |            |           |                                       | A_24           | (Non-IOMUX 2) 0 | А              |                    |
|            |            |            |           |           |            |           |                                       | PB23           | 1               | IO             |                    |
|            |            |            |           |           |            |           |                                       | UART1_CTS      | 2               | I              |                    |
|            |            |            |           | 22        | A 1        | 70        | PB23                                  | SPI1_SCK       | 3               | IO             | SDIO               |
|            |            |            |           | 22        | A1         | 70        | PINCM65<br>0x40428100                 | TIMA_FAL0      | 4               | I              | (standard)         |
|            |            |            |           |           |            |           | 0, 10 120 100                         | COMP0_OUT      | 5               | 0              |                    |
|            |            |            |           |           |            |           |                                       | LCD41          | (Non-IOMUX 1) 0 | А              | 1                  |
|            |            |            |           |           |            |           |                                       | PB24           | 1               | IO             |                    |
|            |            |            |           |           |            |           |                                       | SPI0_CS3       | 2               | IO             | 1                  |
|            |            |            |           |           |            | 71        |                                       | SPI0_CS1       | 3               | IO             | 1                  |
|            |            |            |           |           |            |           |                                       | TIMG12_C1      | 4               | IO             | 1                  |
|            |            | 40         | 40        | 22        | E2         |           | PB24                                  | TIMA0_C3       | 5               | IO             | SDIO               |
|            |            | 42         | 42        | 23        | E2         |           | PINCM66<br>0x40428104                 | TIMA0_C1N      | 6               | 0              | (standard)         |
|            |            |            |           |           |            |           |                                       | SPI1_CS1       | 7               | IO             | 1                  |
|            |            |            |           |           |            |           |                                       | UART2_RTS      | 8               | 0              | ]                  |
|            |            |            |           |           |            |           |                                       | LCD24          | (Non-IOMUX 1) 0 | А              | 1                  |
|            |            |            |           |           |            |           |                                       | A_5            | (Non-IOMUX 2) 0 | А              | _                  |

Copyright © 2024 Texas Instruments Incorporated

Product Folder Links: MSPM0L2228 MSPM0L2227 MSPM0L1228 MSPM0L1227



| RGE<br>PIN | RHB<br>PIN | RGZ<br>PIN | PT<br>PIN | PM<br>PIN | ZXC<br>PIN | PN<br>PIN | PIN NAME/<br>IOMUX REG/<br>IOMUX ADDR | SIGNAL<br>NAME  | IOMUX<br>PF     | SIGNAL<br>TYPE | BUFFER<br>TYPE |
|------------|------------|------------|-----------|-----------|------------|-----------|---------------------------------------|-----------------|-----------------|----------------|----------------|
|            |            |            |           |           |            |           |                                       | PB25            | 1               | IO             |                |
|            |            |            |           |           |            |           |                                       | UART0_CTS       | 2               | I              | 1              |
|            |            |            |           |           |            |           |                                       | SPI0_CS0        | 3               | IO             |                |
|            |            |            |           |           |            |           |                                       | TIMA_FAL0       | 4               | I              |                |
|            |            |            |           | 07        | 55         | 75        | PB25                                  | TIMA_FAL1       | 5               | I              | SDIO           |
|            |            |            |           | 27        | F5         | 75        | PINCM70<br>0x40428114                 | TIMA_FAL2       | 6               | I              | (standard)     |
|            |            |            |           |           |            |           |                                       | COMP0_OUT       | 7               | 0              |                |
|            |            |            |           |           |            |           |                                       | FCC_IN          | 8               | I              |                |
|            |            |            |           |           |            |           |                                       | LCD42           | (Non-IOMUX 1) 0 | А              |                |
|            |            |            |           |           |            |           |                                       | A_4             | (Non-IOMUX 2) 0 | А              |                |
|            |            |            |           |           |            |           |                                       | PB26            | 1               | IO             |                |
|            |            |            |           |           |            |           |                                       | UART0_RTS       | 2               | 0              | -              |
|            |            |            |           |           |            |           |                                       | SPI0_CS1        | 3               | IO             | 1              |
|            |            |            |           |           |            |           |                                       | TIMA0_C0        | 4               | IO             | -              |
|            |            |            |           |           |            |           | 6 PINCM71<br>0x40428118               | TIMA0_C3        | 5               | IO             | SDIO           |
|            |            |            |           | 28        | G2         | 76        |                                       | TIMG4_C0        | 6               | IO             | (standard)     |
|            |            |            |           |           |            |           |                                       | COMP0_OUT       | 7               | 0              | -              |
|            |            |            |           |           |            |           | FCC_IN                                | 8               | I               | _              |                |
|            |            |            |           |           |            |           | LCD43                                 | (Non-IOMUX 1) 0 | A               |                |                |
|            |            |            |           |           |            |           | A_23                                  | (Non-IOMUX 2) 0 | A               | -              |                |
|            |            |            |           |           |            |           |                                       | PB27            | 1               | IO             | _              |
|            |            |            |           |           |            |           |                                       | COMP0_OUT       | 2               | 0              |                |
|            |            |            |           |           |            |           |                                       | SPI1_CS1        | 3               | IO             |                |
|            |            |            |           |           |            |           | PB27                                  | TIMA0_C0N       | 4               | 0              | SDIO           |
|            |            |            |           | 29        | G1         | 77        | PINCM72                               | TIMA0_C3N       | 5               | 0              | (standard)     |
|            |            |            |           |           |            |           | 0x4042811c                            | TIMG4_C1        | 6               | IO             | -              |
|            |            |            |           |           |            |           |                                       | LCD44           | (Non-IOMUX 1) 0 | A              | -              |
|            |            |            |           |           |            |           |                                       | A_22            | (Non-IOMUX 2) 0 | А              | 1              |
|            |            |            |           |           |            |           |                                       | PB28            | 1               | 10             |                |
|            |            |            |           |           |            |           |                                       | I2C2_SCL        | 2               | IOD            | 1              |
|            |            |            |           |           |            |           | PB28                                  | <br>SPI1_CS0    | 3               | 10             | 1              |
|            |            |            |           |           |            | 24        | PINCM21                               | <br>TIMA_FAL0   | 4               | I              | SDIO           |
|            |            |            |           |           |            |           | 0x40428050                            | TIMA0_C0        | 5               | IO             | _ (standard)   |
|            |            |            |           |           |            |           |                                       | TIMG0_C0        | 6               | 10             | 1              |
|            |            |            |           |           |            | 25        |                                       | LCD45           | (Non-IOMUX 1) 0 | A              | 1              |
|            |            |            |           |           |            |           |                                       | PB29            | 1               | 10             |                |
|            |            |            |           |           |            |           |                                       | I2C2_SDA        | 2               | IOD            | 1              |
|            |            |            |           |           |            |           | PB29                                  | <br>SPI1_POCI   | 3               | 10             | 1              |
|            |            |            |           |           |            |           | PINCM22                               | TIMA_FAL1       | 4               |                | SDIO           |
|            |            |            |           |           |            |           | 0x40428054                            | TIMA0_CON       | 5               | 0              | (standard)     |
|            |            |            |           |           |            |           |                                       | TIMG0_C1        | 6               | 10             | 1              |
|            |            |            |           |           |            |           |                                       | LCD46           | (Non-IOMUX 1) 0 | A              | -              |



| RGE<br>PIN | RHB<br>PIN | RGZ<br>PIN | PT<br>PIN | PM<br>PIN | ZXC<br>PIN | PN<br>PIN | PIN NAME/<br>IOMUX REG/<br>IOMUX ADDR | SIGNAL<br>NAME | IOMUX<br>PF     | SIGNAL<br>TYPE | BUFFER<br>TYPE     |
|------------|------------|------------|-----------|-----------|------------|-----------|---------------------------------------|----------------|-----------------|----------------|--------------------|
|            |            |            |           |           |            |           |                                       | PB30           | 1               | Ю              |                    |
|            |            |            |           |           |            |           |                                       | UART1_CTS      | 2               | Ι              |                    |
|            |            |            |           |           |            |           | PB30                                  | SPI1_PICO      | 3               | Ю              | ]                  |
|            |            |            |           |           |            | 26        | PINCM23                               | TIMA_FAL2      | 4               | I              | SDIO<br>(standard) |
|            |            |            |           |           |            |           | 0x40428058                            | TIMA0_C1       | 5               | IO             |                    |
|            |            |            |           |           |            |           |                                       | TIMG4_C0       | 6               | IO             | 1                  |
|            |            |            |           |           |            |           |                                       | LCD47          | (Non-IOMUX 1) 0 | A              | 1                  |
|            |            |            |           |           |            |           |                                       | PB31           | 1               | IO             |                    |
|            |            |            |           |           |            |           |                                       | UART1_RTS      | 2               | 0              |                    |
|            |            |            |           |           |            |           | PB31                                  | SPI1_SCK       | 3               | IO             | 1                  |
|            |            |            |           |           |            | 27        | PINCM24                               | TIMG8_IDX      | 4               | I              | SDIO<br>(standard) |
|            |            |            |           |           |            |           | 0x4042805c                            | TIMA0_C1N      | 5               | 0              | (stanuaru)         |
|            |            |            |           |           |            |           |                                       | TIMG4_C1       | 6               | IO             | 1                  |
|            |            |            |           |           |            |           |                                       | LCD48          | (Non-IOMUX 1) 0 | А              | -                  |
|            |            |            |           |           |            |           |                                       | PC0            | 1               | IO             |                    |
|            |            |            |           |           |            |           |                                       | UART1_TX       | 2               | 0              | -                  |
|            |            |            |           |           |            |           | PC0                                   | SPI1_CS3       | 3               | IO             | SDIO               |
|            |            |            |           |           |            | 46        | PINCM43                               | TIMG8_C0       | 4               | IO             | (standard)         |
|            |            |            |           |           |            |           | 0x404280a8                            | TIMA0_C2       | 5               | IO             | -                  |
|            |            |            |           |           |            |           |                                       | LCD49          | (Non-IOMUX 1) 0 | A              |                    |
|            |            |            |           |           |            |           | PC1<br>PINCM44<br>0x404280ac          | PC1            | 1               | IO             |                    |
|            |            |            |           |           |            |           |                                       | UART1_RX       | 2               | I              | -                  |
|            |            |            |           |           |            |           |                                       | SPI1_CS2       | 3               | IO             | SDIO               |
|            |            |            |           |           |            | 47        |                                       | TIMG8_C1       | 4               | 10             | (standard)         |
|            |            |            |           |           |            |           |                                       | TIMA0_C2N      | 5               | 0              | -                  |
|            |            |            |           |           |            |           |                                       | LCD50          | (Non-IOMUX 1) 0 | A              | -                  |
|            |            |            |           |           |            |           |                                       | PC2            | 1               | 10             |                    |
|            |            |            |           |           |            |           |                                       | I2C2_SCL       | 2               | IOD            | -                  |
|            |            |            |           |           |            |           | DOD                                   | SPI1_CS0       | 3               | 10             | -                  |
|            |            |            |           |           |            | 50        | PC2                                   | TIMA_FAL0      | 4               | 1              | SDIO               |
|            |            |            |           |           |            |           | PINCM45<br>0x404280b0                 | TIMA0_C0       | 5               | 10             | (standard)         |
|            |            |            |           |           |            |           |                                       | TIMG0_C0       | 6               | 10             | -                  |
|            |            |            |           |           |            |           |                                       | LCD51          | (Non-IOMUX 1) 0 | A              | -                  |
|            |            |            |           |           |            |           |                                       | PC3            | 1               | 10             |                    |
|            |            |            |           |           |            |           |                                       | I2C2_SDA       | 2               | IOD            | -                  |
|            |            |            |           |           |            |           |                                       | SPI1_CS1       | 3               | 100            | -                  |
|            |            |            |           |           |            | E1        | PC3                                   |                | 4               |                | SDIO               |
|            |            |            |           |           |            | 51        | PINCM46<br>0x404280b4                 | TIMA_FAL1      | 5               | 1              | (standard)         |
|            |            |            |           |           |            | 52        |                                       | TIMA0_CON      | 6               | 0<br>10        | -                  |
|            |            |            |           |           |            |           |                                       | TIMG0_C1       |                 |                | -                  |
|            |            |            |           |           |            |           |                                       | LCD52          | (Non-IOMUX 1) 0 | A              |                    |
|            |            |            |           |           |            |           |                                       | PC4            | 1               | IO             | -                  |
|            |            |            |           |           |            |           |                                       | UART3_CTS      | 2               | 1              | -                  |
|            |            |            |           |           |            |           | PC4                                   | SPI1_CS2       | 3               | IO             | SDIO               |
|            |            |            |           |           |            |           | PINCM47<br>0x404280b8                 | TIMA_FAL2      | 4               | 1              | SDIO<br>(standard) |
|            |            |            |           |           |            |           | 00040420000                           | TIMA0_C1       | 5               | 10             | 4                  |
|            |            |            |           |           |            |           |                                       | TIMG4_C0       | 6               | IO             | 4                  |
|            |            |            |           |           |            |           |                                       | LCD53          | (Non-IOMUX 1) 0 | А              |                    |



| RGE<br>PIN | RHB<br>PIN | RGZ<br>PIN | PT<br>PIN | PM<br>PIN | ZXC<br>PIN | PN<br>PIN | PIN NAME/<br>IOMUX REG/<br>IOMUX ADDR | SIGNAL<br>NAME | IOMUX<br>PF     | SIGNAL<br>TYPE | BUFFER<br>TYPE     |
|------------|------------|------------|-----------|-----------|------------|-----------|---------------------------------------|----------------|-----------------|----------------|--------------------|
|            |            |            |           |           |            |           |                                       | PC5            | 1               | IO             |                    |
|            |            |            |           |           |            |           |                                       | UART3_RTS      | 2               | 0              |                    |
|            |            |            |           |           |            |           | PC5                                   | SPI1_CS3       | 3               | ю              |                    |
|            |            |            |           |           |            | 53        | PINCM48                               | TIMG8_IDX      | 4               | I              | SDIO<br>(standard) |
|            |            |            |           |           |            |           | 0x404280bc                            | TIMA0_C1N      | 5               | 0              |                    |
|            |            |            |           |           |            |           |                                       | TIMG4_C1       | 6               | IO             |                    |
|            |            |            |           |           |            |           |                                       | LCD54          | (Non-IOMUX 1) 0 | А              |                    |
|            |            |            |           |           |            |           |                                       | PC6            | 1               | Ю              |                    |
|            |            |            |           |           |            |           |                                       | UART3_TX       | 2               | 0              |                    |
|            |            |            |           |           |            | 63        | PC6                                   | SPI0_CS1       | 3               | Ю              | SDIO               |
|            |            |            |           |           |            | 03        | PINCM58<br>0x404280e4                 | TIMG8_C0       | 4               | Ю              | (standard)         |
|            |            |            |           |           |            |           |                                       | TIMA0_C0       | 5               | ю              |                    |
|            |            |            |           |           |            |           |                                       | LCD55          | (Non-IOMUX 1) 0 | А              |                    |
|            |            |            |           |           |            |           |                                       | PC7            | 1               | ю              |                    |
|            |            |            |           |           |            |           |                                       | UART3_RX       | 2               | I              |                    |
|            |            |            |           |           |            | 64        | PC7                                   | SPI0_CS0       | 3               | ю              | SDIO               |
|            |            |            |           |           |            | 04        | PINCM59<br>0x404280e8                 | TIMG8_C1       | 4               | ю              | (standard)         |
|            |            |            |           |           |            |           |                                       | TIMA0_C0N      | 5               | 0              |                    |
|            |            |            |           |           |            |           |                                       | LCD56          | (Non-IOMUX 1) 0 | А              |                    |
|            |            |            |           |           |            |           |                                       | PC8            | 1               | Ю              |                    |
|            |            |            |           |           |            |           |                                       | UART3_CTS      | 2               | Ι              |                    |
|            |            |            |           |           |            | 65        | PC8                                   | SPI1_CS2       | 3               | Ю              | SDIO               |
|            |            |            |           |           |            | 00        | PINCM60<br>0x404280ec                 | TIMG5_C0       | 4               | Ю              | (standard)         |
|            |            |            |           |           |            |           |                                       | TIMA0_C1       | 5               | Ю              |                    |
|            |            |            |           |           |            |           |                                       | LCD57          | (Non-IOMUX 1) 0 | А              |                    |
|            |            |            |           |           |            |           |                                       | PC9            | 1               | Ю              |                    |
|            |            |            |           |           |            |           | 200                                   | UART3_RTS      | 2               | 0              |                    |
|            |            |            |           |           |            | 66        | PC9                                   | SPI1_CS1       | 3               | Ю              | SDIO               |
|            |            |            |           |           |            | 00        | PINCM61<br>0x404280f0                 | TIMG5_C1       | 4               | Ю              | (standard)         |
|            |            |            |           |           |            |           |                                       | TIMA0_C1N      | 5               | 0              |                    |
|            |            |            |           |           |            |           |                                       | LCD58          | (Non-IOMUX 1) 0 | А              |                    |
| 3          | 4          | 5          | 5         | 39        | 15         | 7         | VBAT                                  | VBAT           | (Non-IOMUX 1) 0 | PWR            | PWR                |
| 23         | 32         | 48         | 48        | 32        | l1         | 80        | VCORE                                 | VCORE          | (Non-IOMUX 1) 0 | PWR            | PWR                |
| 3          | 4          | 6          | 6         | 40        | 16         | 8         | VDD                                   | VDD            | (Non-IOMUX 1) 0 | PWR            | PWR                |
|            |            |            |           |           |            | 49        | VDD2                                  | VDD2           | (Non-IOMUX 1) 0 | PWR            | PWR                |
| 4          | 5          | 7          | 7         | 41        | 17         | 9         | VSS                                   | VSS            | (Non-IOMUX 1) 0 | PWR            | PWR                |
|            |            |            |           |           |            | 48        | VSS2                                  | VSS2           | (Non-IOMUX 1) 0 | PWR            | PWR                |

## 6.3 Signal Descriptions

Many MSPM0 signals are made available on multiple device pins. The following list describes the column headers:

- 1. SIGNAL NAME: The name of the signal which can be connected to one of the specified pins.
- 2. **PIN TYPE**: The signal direction and signal type:
  - I = Input
  - O = Output
  - IO = Input, output, or simultaneous input and output
  - ID = Input with open-drain behavior

#### Copyright © 2024 Texas Instruments Incorporated

Submit Document Feedback 29



- OD = Output with open-drain behavior
- IOD = Input, output, or simultaneous input and output with open-drain behavior
- A = Analog
- PWR = Power function
- 3. **DESCRIPTION**: A description of the signal.
- 4. PIN: Associated pin number.

For additional information on the pin multiplexing scheme, refer to the IOMUX chapter of the *MSPM0 L-Series* 32MHz Microcontrollers Technical Reference Manual.

#### Note

The IOMUX only supports connecting one IOMUX-managed digital function to the pin at the same time. However, non-IOMUX managed signals (such as analog inputs and WAKE inputs) can be enabled on a pin at the same time that an IOMUX managed digital function is enabled on the pin. In this case, the designer must verify that no contention exists between the functions enabled on each pin.

#### Table 6-3. Analog to Digital Converter (ADC) Signal Descriptions

| SIGNAL<br>NAME | PIN<br>TYPE | DESCRIPTION                 | RGE            | RHB<br>PIN | RGZ<br>PIN | PT PIN | PM PIN | PN PIN |
|----------------|-------------|-----------------------------|----------------|------------|------------|--------|--------|--------|
| A_0            | A           | ADC analog input channel 0  |                | 31         | 47         | 47     | 31     | 79     |
| A_1            | A           | ADC analog input channel 1  | 22             | 30         | 46         | 46     | 30     | 78     |
| A_2            | A           | ADC analog input channel 2  | 21             | 29         | 45         | 45     | 26     | 74     |
| A_3            | A           | ADC analog input channel 3  | 20             | 28         | 44         | 44     | 25     | 73     |
| A_4            | A           | ADC analog input channel 4  |                |            |            |        | 27     | 75     |
| A_5            | A           | ADC analog input channel 5  |                |            | 42         | 42     | 23     | 71     |
| A_6            | A           | ADC analog input channel 6  |                |            | 41         | 41     | 19     | 67     |
| A_7            | A           | ADC analog input channel 7  | 18             | 26         | 40         | 40     | 18     | 62     |
| A_8            | A           | ADC analog input channel 8  | 17             | 25         | 39         | 39     | 17     | 61     |
| A_9            | A           | ADC analog input channel 9  |                |            | 38         | 38     | 16     | 60     |
| A_10           | A           | ADC analog input channel 10 |                |            | 37         | 37     | 15     | 59     |
| A_11           | A           | ADC analog input channel 11 |                |            | 36         | 36     | 14     | 58     |
| A_12           | A           | ADC analog input channel 12 | 14             | 22         | 33         | 33     | 11     | 55     |
| A_13           | A           | ADC analog input channel 13 | 13             | 21         | 32         | 32     | 10     | 54     |
| A_14           | A           | ADC analog input channel 14 | 12             | 20         | 31         | 31     | 9      | 45     |
| A_15           | A           | ADC analog input channel 15 | 11             | 19         | 30         | 30     | 8      | 44     |
| A_16           | A           | ADC analog input channel 16 |                | 18         | 29         | 29     | 7      | 43     |
| A_17           | A           | ADC analog input channel 17 |                | 17         | 28         | 28     | 6      | 42     |
| A_18           | A           | ADC analog input channel 18 |                | 16         | 27         | 27     | 5      | 41     |
| A_19           | A           | ADC analog input channel 19 |                |            | 26         | 26     | 4      | 40     |
| A_20           | A           | ADC analog input channel 20 |                |            | 25         | 25     | 3      | 39     |
| A_21           | A           | ADC analog input channel 21 |                |            | 24         | 24     | 2      | 38     |
| A_22           | A           | ADC analog input channel 22 |                |            |            |        | 29     | 77     |
| A_23           | A           | ADC analog input channel 23 |                |            |            |        | 28     | 76     |
| A_24           | A           | ADC analog input channel 24 |                |            |            |        | 21     | 69     |
| A_25           | A           | ADC analog input channel 25 |                |            |            |        | 20     | 68     |
| A_28           | A           |                             | Internal VRI   | EF Monito  | r          |        | •      |        |
| A_29           | A           |                             | nternal Temp S | Sense Mo   | nitor      |        |        |        |
| A_30           | А           |                             | Internal VB/   | AT Monito  | r          |        |        |        |



#### Table 6-3. Analog to Digital Converter (ADC) Signal Descriptions (continued)

| SIGNAL<br>NAME | PIN<br>TYPE | DESCRIPTION | RGE<br>PIN                      | RHB<br>PIN | RGZ<br>PIN | PT PIN | PM PIN | PN PIN |
|----------------|-------------|-------------|---------------------------------|------------|------------|--------|--------|--------|
| A_31           | А           | Interna     | Internal Supply/Battery Monitor |            |            |        |        |        |

#### Table 6-4. Bootstrap Loader (BSL) Signal Descriptions

| SIGNAL NAME | PIN<br>TYP<br>E | DESCRIPTION                                                                                                                                    | RGE PIN | RHB PIN | RGZ PIN | PT PIN | PM PIN | ZXC PIN | PN PIN |
|-------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------|---------|--------|--------|---------|--------|
| BSLRX       | I               | BSL UART receive signal<br>(RXD)                                                                                                               | 10      | 15      | 19      | 19     | 57     | D9      | 29     |
| BSLSCL      | IOD             | BSL I2C clock signal (SCL)                                                                                                                     | 1       | 2       | 2       | 2      | 34     | 13      | 2      |
| BSLSDA      | IOD             | BSL I2C data signal (SDA)                                                                                                                      | 24      | 1       | 1       | 1      | 33     | 12      | 1      |
| BSLTX       | 0               | BSL UART transmit signal<br>(TXD)                                                                                                              | 9       | 14      | 18      | 18     | 56     | C9      | 28     |
| BSL_invoke  | I               | BSL invoke signal (if BSL<br>is enabled, must be HIGH<br>during BOOTRST for a<br>BSL entry, and LOW during<br>BOOTRST to prevent BSL<br>entry) | 14      | 22      | 33      | 33     | 11     | B3      | 55     |

| SIGNAL<br>NAME | PIN<br>TYPE | DESCRIPTION                                                        | RGE<br>PIN | RHB<br>PIN                   | RGZ<br>PIN                   | PT PIN                       | PM PIN                       | PN PIN                       |
|----------------|-------------|--------------------------------------------------------------------|------------|------------------------------|------------------------------|------------------------------|------------------------------|------------------------------|
| CLK_OUT        | О           | CLK_OUT digital clock output from the PMCU                         | 13, 14     | 11, 13,<br>14, 18,<br>26, 31 |
| FCC_IN         | I           | Frequency clock counter (FCC) input signal                         | 1, 20      | 1, 11,<br>16, 20,<br>9       |
| HFCLK_IN       | I           | High frequency clock digital clock input signal                    |            | 10, 12                       | 10, 12                       | 10, 12                       | 10, 12                       | 10, 12                       |
| HFXIN          | А           | High frequency crystal oscillator (HFXT) signal                    |            | 9                            | 9                            | 9                            | 9                            | 9                            |
| HFXOUT         | А           | High frequency crystal oscillator (HFXT) signal                    |            | 10                           | 10                           | 10                           | 10                           | 10                           |
| LFCLK_IN       | I           | Low frequency clock digital clock input signal                     | 8          | 8                            | 8                            | 8                            | 8                            | 8                            |
| LFXIN          | A           | Low frequency crystal oscillator (LFXT) signal                     | 7          | 7                            | 7                            | 7                            | 7                            | 7                            |
| LFXOUT         | А           | Low frequency crystal oscillator (LFXT) signal                     | 8          | 8                            | 8                            | 8                            | 8                            | 8                            |
| ROSC           | А           | SYSOSC frequency correction loop<br>(FCL) external resistor signal | 6          | 6                            | 6                            | 6                            | 6                            | 6                            |

#### Table 6-5. Clock Module (CKM) Signal Descriptions

## Table 6-6. Comparator (COMP) Signal Descriptions

| SIGNAL<br>NAME | PIN<br>TYPE | DESCRIPTION                         | RGE<br>PIN   | RHB<br>PIN                         | RGZ<br>PIN                         | PT PIN                             | PM PIN                             | PN PIN                             |
|----------------|-------------|-------------------------------------|--------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|
| COMP0_OUT      | ο           | COMP0 digital output signal         | 15, 20,<br>7 | 11, 15,<br>16, 20,<br>29, 31,<br>7 |
| COMP0_IN0+     | А           | COMP0 non-inverting input channel 0 |              | 30                                 | 30                                 | 30                                 | 30                                 | 30                                 |
| COMP0_IN0-     | А           | COMP0 inverting input channel 0     |              | 31                                 | 31                                 | 31                                 | 31                                 | 31                                 |



| Table 6-6. Comparator (COMP) Signal Descriptions (continue |
|------------------------------------------------------------|
|------------------------------------------------------------|

| SIGNAL<br>NAME | PIN<br>TYPE | DESCRIPTION                         | RGE<br>PIN | RHB<br>PIN | RGZ<br>PIN | PT PIN | PM PIN | PN PIN |
|----------------|-------------|-------------------------------------|------------|------------|------------|--------|--------|--------|
| COMP0_IN1+     | А           | COMP0 non-inverting input channel 1 | 22         | 22         | 22         | 22     | 22     | 22     |
| COMP0_IN1-     | А           | COMP0 inverting input channel 1     | 21         | 21         | 21         | 21     | 21     | 21     |
| COMP0_IN2+     | А           | COMP0 non-inverting input channel 2 |            | 18         | 18         | 18     | 18     | 18     |
| COMP0_IN2-     | А           | COMP0 inverting input channel 2     |            | 17         | 17         | 17     | 17     | 17     |
| COMP0_IN3+     | А           | COMP0 non-inverting input channel 3 | 19         | 19         | 19         | 19     | 19     | 19     |

#### Table 6-7. General Purpose Input Output Module Signal Descriptions

|             | PIN |                             |         |         |         |        |        |         |        |
|-------------|-----|-----------------------------|---------|---------|---------|--------|--------|---------|--------|
| SIGNAL NAME | TYP | DESCRIPTION                 | RGE PIN | RHB PIN | RGZ PIN | PT PIN | PM PIN | ZXC PIN | PN PIN |
| PA0         | 10  | GPIO port A input/output 0  | 24      | 1       | 1       | 1      | 33     | 12      | 1      |
| PA1         | 10  | GPIO port A input/output 1  | 1       | 2       | 2       | 2      | 34     | 13      | 2      |
| PA2         | 10  | GPIO port A input/output 2  | 5       | 6       | 8       | 8      | 42     | H9      | 10     |
| PA3         | 10  | GPIO port A input/output 3  | 6       | 7       | 9       | 9      | 43     | 18      | 11     |
| PA4         | 10  | GPIO port A input/output 4  | 7       | 8       | 10      | 10     | 44     | 19      | 12     |
| PA5         | 10  | GPIO port A input/output 5  |         | 9       | 11      | 11     | 45     | G9      | 13     |
| PA6         | 10  | GPIO port A input/output 6  |         | 10      | 12      | 12     | 46     | F9      | 14     |
| PA7         | 10  | GPIO port A input/output 7  |         | 11      | 13      | 13     | 49     | G8      | 17     |
| PA8         | 10  | GPIO port A input/output 8  |         | 12      | 16      | 16     | 54     | E6      | 22     |
| PA9         | 10  | GPIO port A input/output 9  | 8       | 13      | 17      | 17     | 55     | E9      | 23     |
| PA10        | 10  | GPIO port A input/output 10 | 9       | 14      | 18      | 18     | 56     | C9      | 28     |
| PA11        | 10  | GPIO port A input/output 11 | 10      | 15      | 19      | 19     | 57     | D9      | 29     |
| PA12        | 10  | GPIO port A input/output 12 |         | 16      | 27      | 27     | 5      | D5      | 41     |
| PA13        | 10  | GPIO port A input/output 13 |         | 17      | 28      | 28     | 6      | B5      | 42     |
| PA14        | 10  | GPIO port A input/output 14 |         | 18      | 29      | 29     | 7      | A5      | 43     |
| PA15        | 10  | GPIO port A input/output 15 | 11      | 19      | 30      | 30     | 8      | A4      | 44     |
| PA16        | 10  | GPIO port A input/output 16 | 12      | 20      | 31      | 31     | 9      | B4      | 45     |
| PA17        | 10  | GPIO port A input/output 17 | 13      | 21      | 32      | 32     | 10     | D4      | 54     |
| PA18        | 10  | GPIO port A input/output 18 | 14      | 22      | 33      | 33     | 11     | B3      | 55     |
| PA19        | 10  | GPIO port A input/output 19 | 15      | 23      | 34      | 34     | 12     | A3      | 56     |
| PA20        | 10  | GPIO port A input/output 20 | 16      | 24      | 35      | 35     | 13     | A2      | 57     |
| PA21        | 10  | GPIO port A input/output 21 | 17      | 25      | 39      | 39     | 17     | E1      | 61     |
| PA22        | 10  | GPIO port A input/output 22 | 18      | 26      | 40      | 40     | 18     | B1      | 62     |
| PA23        | 10  | GPIO port A input/output 23 | 19      | 27      | 43      | 43     | 24     | F1      | 72     |
| PA24        | 10  | GPIO port A input/output 24 | 20      | 28      | 44      | 44     | 25     | F4      | 73     |
| PA25        | 10  | GPIO port A input/output 25 | 21      | 29      | 45      | 45     | 26     | F2      | 74     |
| PA26        | 10  | GPIO port A input/output 26 | 22      | 30      | 46      | 46     | 30     | H2      | 78     |
| PA27        | 10  | GPIO port A input/output 27 |         | 31      | 47      | 47     | 31     | H1      | 79     |
| PA28        | 10  | GPIO port A input/output 28 |         |         | 3       | 3      | 35     | H3      | 3      |
| PA29        | 10  | GPIO port A input/output 29 |         |         |         |        | 36     | H4      | 4      |
| PA30        | 10  | GPIO port A input/output 30 |         |         |         |        | 37     | H5      | 5      |
| PB0         | 10  | GPIO port B input/output 0  |         |         |         |        | 47     | H6      | 15     |
| PB1         | 10  | GPIO port B input/output 1  |         |         |         |        | 48     | H7      | 16     |
| PB2         | 10  | GPIO port B input/output 2  |         |         | 14      | 14     | 50     | F8      | 18     |
| PB3         | 10  | GPIO port B input/output 3  |         |         | 15      | 15     | 51     | F6      | 19     |



| Tabl        | <u>e 6-7.</u>   | General Purpose Inpu        | ut Output | Module  | Signal D | escriptio | ns (conti | nued)   |        |
|-------------|-----------------|-----------------------------|-----------|---------|----------|-----------|-----------|---------|--------|
| SIGNAL NAME | PIN<br>TYP<br>E | DESCRIPTION                 | RGE PIN   | RHB PIN | RGZ PIN  | PT PIN    | PM PIN    | ZXC PIN | PN PIN |
| PB4         | 10              | GPIO port B input/output 4  |           |         |          |           | 52        | H8      | 20     |
| PB5         | 10              | GPIO port B input/output 5  |           |         |          |           | 53        | E8      | 21     |
| PB6         | 10              | GPIO port B input/output 6  |           |         | 20       | 20        | 58        | D8      | 30     |
| PB7         | IO              | GPIO port B input/output 7  |           |         | 21       | 21        | 59        | C8      | 31     |
| PB8         | IO              | GPIO port B input/output 8  |           |         | 22       | 22        | 60        | B8      | 32     |
| PB9         | 10              | GPIO port B input/output 9  |           |         | 23       | 23        | 61        | D6      | 33     |
| PB10        | IO              | GPIO port B input/output 10 |           |         |          |           | 62        | B9      | 34     |
| PB11        | IO              | GPIO port B input/output 11 |           |         |          |           | 63        | A9      | 35     |
| PB12        | IO              | GPIO port B input/output 12 |           |         |          |           | 64        | A8      | 36     |
| PB13        | IO              | GPIO port B input/output 13 |           |         |          |           | 1         | A7      | 37     |
| PB14        | 10              | GPIO port B input/output 14 |           |         | 24       | 24        | 2         | B7      | 38     |
| PB15        | IO              | GPIO port B input/output 15 |           |         | 25       | 25        | 3         | A6      | 39     |
| PB16        | IO              | GPIO port B input/output 16 |           |         | 26       | 26        | 4         | B6      | 40     |
| PB17        | IO              | GPIO port B input/output 17 |           |         | 36       | 36        | 14        | B2      | 58     |
| PB18        | IO              | GPIO port B input/output 18 |           |         | 37       | 37        | 15        | C2      | 59     |
| PB19        | 10              | GPIO port B input/output 19 |           |         | 38       | 38        | 16        | E4      | 60     |
| PB20        | 10              | GPIO port B input/output 20 |           |         | 41       | 41        | 19        | C1      | 67     |
| PB21        | 10              | GPIO port B input/output 21 |           |         |          |           | 20        | D1      | 68     |
| PB22        | IO              | GPIO port B input/output 22 |           |         |          |           | 21        | D2      | 69     |
| PB23        | IO              | GPIO port B input/output 23 |           |         |          |           | 22        | A1      | 70     |
| PB24        | 10              | GPIO port B input/output 24 |           |         | 42       | 42        | 23        | E2      | 71     |
| PB25        | IO              | GPIO port B input/output 25 |           |         |          |           | 27        | F5      | 75     |
| PB26        | IO              | GPIO port B input/output 26 |           |         |          |           | 28        | G2      | 76     |
| PB27        | IO              | GPIO port B input/output 27 |           |         |          |           | 29        | G1      | 77     |
| PB28        | IO              | GPIO port B input/output 28 |           |         |          |           |           |         | 24     |
| PB29        | 10              | GPIO port B input/output 29 |           |         |          |           |           |         | 25     |
| PB30        | IO              | GPIO port B input/output 30 |           |         |          |           |           |         | 26     |
| PB31        | IO              | GPIO port B input/output 31 |           |         |          |           |           |         | 27     |
| PC0         | IO              | GPIO port C input/output 0  |           |         |          |           |           |         | 46     |
| PC1         | IO              | GPIO port C input/output 1  |           |         |          |           |           |         | 47     |
| PC2         | IO              | GPIO port C input/output 2  |           |         |          |           |           |         | 50     |
| PC3         | IO              | GPIO port C input/output 3  |           |         |          |           |           |         | 51     |
| PC4         | IO              | GPIO port C input/output 4  |           |         |          |           |           |         | 52     |
| PC5         | IO              | GPIO port C input/output 5  |           |         |          |           |           |         | 53     |
| PC6         | IO              | GPIO port C input/output 6  |           |         |          |           |           |         | 63     |
| PC7         | IO              | GPIO port C input/output 7  |           |         |          |           |           |         | 64     |
| PC8         | IO              | GPIO port C input/output 8  |           |         |          |           |           |         | 65     |
| PC9         | 10              | GPIO port C input/output 9  |           |         |          |           |           |         | 66     |

# Table 6-7. General Purpose Input Output Module Signal Descriptions (continued)

#### MSPM0L2228, MSPM0L2227 MSPM0L1228, MSPM0L1227 SLASF94A – MAY 2024 – REVISED OCTOBER 2024



| Table 6-8. IZC Signal Descriptions |                 |                                   |                      |                             |                                  |                                  |                                         |                                         |                                        |  |
|------------------------------------|-----------------|-----------------------------------|----------------------|-----------------------------|----------------------------------|----------------------------------|-----------------------------------------|-----------------------------------------|----------------------------------------|--|
| SIGNAL NAME                        | PIN<br>TYP<br>E | DESCRIPTION                       | RGE PIN              | RHB PIN                     | RGZ PIN                          | PT PIN                           | PM PIN                                  | ZXC PIN                                 | PN PIN                                 |  |
| I2C0_SCL                           | IOD             | I2C0 serial clock signal<br>(SCL) | 1, 10, 18,<br>8      | 13, 15, 2,<br>26            | 17, 19, 2,<br>36, 40             | 17, 19, 2,<br>36, 40             | 14, 18,<br>20, 34,<br>47, 55, 57        | B1, B2,<br>D1, D9,<br>E9, H6, I3        | 15, 2, 23,<br>29, 58,<br>62, 68        |  |
| I2C0_SDA                           | IOD             | I2C0 serial data signal<br>(SDA)  | 24, 9                | 1, 12, 14                   | 1, 16, 18,<br>3, 37, 41          | 1, 16, 18,<br>3, 37, 41          | 15, 19,<br>21, 33,<br>35, 48,<br>54, 56 | C1, C2,<br>C9, D2,<br>E6, H3,<br>H7, I2 | 1, 16, 22,<br>28, 3, 59,<br>67, 69     |  |
| I2C1_SCL                           | IOD             | I2C1 serial clock signal<br>(SCL) | 10, 11,<br>13, 16, 7 | 10, 15,<br>19, 21,<br>24, 8 | 10, 12,<br>14, 19,<br>30, 32, 35 | 10, 12,<br>14, 19,<br>30, 32, 35 | 10, 13,<br>36, 44,<br>46, 50,<br>57, 8  | A2, A4,<br>D4, D9,<br>F8, F9,<br>H4, I9 | 12, 14,<br>18, 29, 4,<br>44, 54, 57    |  |
| I2C1_SDA                           | IOD             | I2C1 serial data signal<br>(SDA)  | 12, 14,<br>15, 6, 9  | 14, 20,<br>22, 23, 7,<br>9  | 11, 15,<br>18, 31,<br>33, 34, 9  | 11, 15,<br>18, 31,<br>33, 34, 9  | 11, 12,<br>37, 43,<br>45, 51,<br>56, 9  | A3, B3,<br>B4, C9,<br>F6, G9,<br>H5, I8 | 11, 13,<br>19, 28,<br>45, 5, 55,<br>56 |  |
| I2C2_SCL                           | IOD             | I2C2 serial clock signal<br>(SCL) | 11, 19               | 19, 27                      | 20, 22,<br>25, 30, 43            | 20, 22,<br>25, 30, 43            | 24, 3, 36,<br>58, 60, 8                 | A4, A6,<br>B8, D8,<br>F1, H4            | 24, 30,<br>32, 39, 4,<br>44, 50, 72    |  |
| I2C2_SDA                           | IOD             | I2C2 serial data signal<br>(SDA)  | 12, 20               | 20, 28                      | 21, 23,<br>26, 31, 44            | 21, 23,<br>26, 31, 44            | 25, 37, 4,<br>59, 61, 9                 | B4, B6,<br>C8, D6,<br>F4, H5            | 25, 31,<br>33, 40,<br>45, 5, 51,<br>73 |  |

#### Table 6-8. I2C Signal Descriptions

#### Table 6-9. IOMUX Signal Descriptions

| SIGNAL NAME | PIN<br>TYP<br>E | DESCRIPTION                                        | RGE PIN | RHB PIN | RGZ PIN | PT PIN                           | PM PIN  | ZXC PIN | PN PIN                           |
|-------------|-----------------|----------------------------------------------------|---------|---------|---------|----------------------------------|---------|---------|----------------------------------|
| WAKE        | I               | Input signal to wake the device from SHUTDOWN mode |         |         |         | 1, 18, 19,<br>2, 3, 32,<br>33, 4 | 33, 34, |         | 1, 2, 28,<br>29, 3, 54,<br>55, 6 |

#### Table 6-10. Liquid Crystal Display (LCD) Signal Descriptions

| SIGNAL<br>NAME | PIN<br>TYPE | DESCRIPTION    | RGE<br>PIN | RHB<br>PIN | RGZ<br>PIN | PT PIN | PM PIN | PN PIN |
|----------------|-------------|----------------|------------|------------|------------|--------|--------|--------|
| LCD0           | А           | LCD segment 0  |            |            | 16         | 16     | 54     | 22     |
| LCD1           | А           | LCD segment 1  |            |            | 17         | 17     | 55     | 23     |
| LCD2           | А           | LCD segment 2  |            |            | 18         | 18     | 56     | 28     |
| LCD3           | A           | LCD segment 3  |            |            | 19         | 19     | 57     | 29     |
| LCD4           | A           | LCD segment 4  |            |            | 20         | 20     | 58     | 30     |
| LCD5           | А           | LCD segment 5  |            |            | 21         | 21     | 59     | 31     |
| LCD6           | А           | LCD segment 6  |            |            | 22         | 22     | 60     | 32     |
| LCD7           | А           | LCD segment 7  |            |            | 23         | 23     | 61     | 33     |
| LCD8           | A           | LCD segment 8  |            |            | 24         | 24     | 2      | 38     |
| LCD9           | A           | LCD segment 9  |            |            | 25         | 25     | 3      | 39     |
| LCD10          | А           | LCD segment 10 |            |            | 26         | 26     | 4      | 40     |
| LCD11          | А           | LCD segment 11 |            |            | 27         | 27     | 5      | 41     |
| LCD12          | А           | LCD segment 12 |            |            | 28         | 28     | 6      | 42     |
| LCD13          | A           | LCD segment 13 |            |            | 29         | 29     | 7      | 43     |
| LCD14          | A           | LCD segment 14 |            |            | 30         | 30     | 8      | 44     |
| LCD15          | А           | LCD segment 15 |            |            | 31         | 31     | 9      | 45     |



| SIGNAL  |             | quid Crystal Display (LCD) S | RGE | RHB | 1          | nueuj  |        |        |
|---------|-------------|------------------------------|-----|-----|------------|--------|--------|--------|
| NAME    | PIN<br>TYPE | DESCRIPTION                  | PIN | PIN | RGZ<br>PIN | PT PIN | PM PIN | PN PIN |
| LCD16   | A           | LCD segment 16               |     |     | 32         | 32     | 10     | 54     |
| LCD17   | A           | LCD segment 17               |     |     | 33         | 33     | 11     | 55     |
| LCD18   | A           | LCD segment 18               |     |     | 36         | 36     | 14     | 58     |
| LCD19   | A           | LCD segment 19               |     |     | 37         | 37     | 15     | 59     |
| LCD20   | A           | LCD segment 20               |     |     | 38         | 38     | 16     | 60     |
| LCD21   | A           | LCD segment 21               |     |     | 39         | 39     | 17     | 61     |
| LCD22   | A           | LCD segment 22               |     |     | 40         | 40     | 18     | 62     |
| LCD23   | A           | LCD segment 23               |     |     | 41         | 41     | 19     | 67     |
| LCD24   | A           | LCD segment 24               |     |     | 42         | 42     | 23     | 71     |
| LCD25   | A           | LCD segment 25               |     |     | 43         | 43     | 24     | 72     |
| LCD26   | A           | LCD segment 26               |     |     | 44         | 44     | 25     | 73     |
| LCD27   | A           | LCD segment 27               |     |     | 45         | 45     | 26     | 74     |
| LCD28   | A           | LCD segment 28               |     |     | 46         | 46     | 30     | 78     |
| LCD29   | A           | LCD segment 29               |     |     | 47         | 47     | 31     | 79     |
| LCD30   | A           | LCD segment 30               |     |     | 3          | 3      | 35     | 3      |
| LCD31   | A           | LCD segment 31               |     |     |            |        | 36     | 4      |
| LCD32   | A           | LCD segment 32               |     |     |            |        | 37     | 5      |
| LCD33   | A           | LCD segment 33               |     |     |            |        | 52     | 20     |
| LCD34   | A           | LCD segment 34               |     |     |            |        | 53     | 21     |
| LCD35   | A           | LCD segment 35               |     |     |            |        | 62     | 34     |
| LCD36   | A           | LCD segment 36               |     |     |            |        | 63     | 35     |
| LCD37   | A           | LCD segment 37               |     |     |            |        | 64     | 36     |
| LCD38   | A           | LCD segment 38               |     |     |            |        | 1      | 37     |
| LCD39   | A           | LCD segment 39               |     |     |            |        | 20     | 68     |
| LCD40   | A           | LCD segment 40               |     |     |            |        | 21     | 69     |
| LCD41   | A           | LCD segment 41               |     |     |            |        | 22     | 70     |
| LCD42   | A           | LCD segment 42               |     |     |            |        | 27     | 75     |
| LCD43   | A           | LCD segment 43               |     |     |            |        | 28     | 76     |
| LCD44   | A           | LCD segment 44               |     |     |            |        | 29     | 77     |
| LCD45   | A           | LCD segment 45               |     |     |            |        |        | 24     |
| LCD46   | A           | LCD segment 46               |     |     |            |        |        | 25     |
| LCD47   | A           | LCD segment 47               |     |     |            |        |        | 26     |
| LCD48   | A           | LCD segment 48               |     |     |            |        |        | 27     |
| LCD49   | A           | LCD segment 49               |     |     |            |        |        | 46     |
| LCD50   | A           | LCD segment 50               |     |     |            |        |        | 47     |
| LCD51   | A           | LCD segment 51               |     |     |            |        |        | 50     |
| LCD52   | A           | LCD segment 52               |     |     |            | 1      |        | 51     |
| LCD53   | A           | LCD segment 53               |     |     |            |        |        | 52     |
| LCD54   | A           | LCD segment 54               |     |     |            |        |        | 53     |
| LCD55   | A           | LCD segment 55               |     |     |            |        |        | 63     |
| LCD56   | A           | LCD segment 56               |     |     |            |        |        | 64     |
| LCD57   | A           | LCD segment 57               |     |     |            |        |        | 65     |
| LCD58   | A           | LCD segment 58               |     |     |            |        |        | 66     |
| LCDCAP0 | A           | LCD capacitor pin 0          |     |     | 28         | 28     | 6      | 42     |



#### Table 6-10. Liquid Crystal Display (LCD) Signal Descriptions (continued)

| SIGNAL<br>NAME | PIN<br>TYPE | DESCRIPTION         | RGE<br>PIN | RHB<br>PIN | RGZ<br>PIN    | PT PIN        | PM PIN        | PN PIN        |
|----------------|-------------|---------------------|------------|------------|---------------|---------------|---------------|---------------|
| LCDCAP1        | A           | LCD capacitor pin 1 |            |            | 29            | 29            | 7             | 43            |
| LCDEN          | А           | LCD enable signal   |            |            | 23, 30,<br>33 | 23, 30,<br>33 | 11, 61,<br>8  | 33, 44,<br>55 |
| LCDLFCLK       | Ю           | LCD LFCLK signal    |            |            | 21, 32,<br>37 | 21, 32,<br>37 | 10, 15,<br>59 | 31, 54,<br>59 |
| LCDSON         | Ю           | LCD SON signal      |            |            | 22, 31,<br>36 | 22, 31,<br>36 | 14, 60,<br>9  | 32, 45,<br>58 |
| R13            | A           | LCD R13 signal      |            |            | 24            | 24            | 2             | 38            |
| R23            | A           | LCD R23 signal      |            |            | 26            | 26            | 4             | 40            |
| R24            | A           | LCD R24 signal      |            |            | 25            | 25            | 3             | 39            |
| R33            | А           | LCD R33 signal      |            |            | 27            | 27            | 5             | 41            |

## Table 6-11. Power Management Unit (PMU) Signal Descriptions

| SIGNAL NAME | PIN<br>TYP<br>E | DESCRIPTION                    | RGE PIN | RHB PIN | RGZ PIN | PT PIN | PM PIN | ZXC PIN | PN PIN |
|-------------|-----------------|--------------------------------|---------|---------|---------|--------|--------|---------|--------|
| VBAT        | PW<br>R         | VBAT (backup island)<br>supply | 3       | 4       | 5       | 5      | 39     | 15      | 7      |
| VCORE       | PW<br>R         | VCORE capacitor<br>connection  | 23      | 32      | 48      | 48     | 32     | 11      | 80     |
| VDD         | PW<br>R         | VDD supply                     | 3       | 4       | 6       | 6      | 40     | 16      | 8      |
| VDD2        | PW<br>R         | VDD2 supply                    |         |         |         |        |        |         | 49     |
| VSS         | PW<br>R         | VSS (ground)                   | 4       | 5       | 7       | 7      | 41     | 17      | 9      |
| VSS2        | PW<br>R         | VSS (ground)                   |         |         |         |        |        |         | 48     |

#### Table 6-12. Real-time Clock (RTC) Signal Descriptions

| SIGNAL NAME | PIN<br>TYP<br>E | DESCRIPTION                      | RGE PIN | RHB PIN    | RGZ PIN    | PT PIN     | PM PIN    | ZXC PIN       | PN PIN     |
|-------------|-----------------|----------------------------------|---------|------------|------------|------------|-----------|---------------|------------|
| RTC_OUT     | 0               | Real-time clock output<br>signal | 8       | 13, 17, 31 | 17, 28, 47 | 17, 28, 47 | 31, 55, 6 | B5, E9,<br>H1 | 23, 42, 79 |

#### Table 6-13. Serial Peripheral Interface (SPI) Signal Descriptions

| SIGNAL NAME | PIN<br>TYP<br>E | DESCRIPTION                              | RGE PIN | RHB PIN          | RGZ PIN               | PT PIN                | PM PIN               | ZXC PIN                  | PN PIN                |
|-------------|-----------------|------------------------------------------|---------|------------------|-----------------------|-----------------------|----------------------|--------------------------|-----------------------|
| SPI0_PICO   | 10              | SPI0 peripheral in controller out signal | 8       | 13, 18, 9        | 11, 14,<br>17, 29, 36 | 11, 14,<br>17, 29, 36 | 14, 45,<br>50, 55, 7 | A5, B2,<br>E9, F8,<br>G9 | 13, 18,<br>23, 43, 58 |
| SPI0_POCI   | 10              | SPI0 peripheral out controller in signal | 7, 9    | 11, 14,<br>17, 8 | 10, 13,<br>18, 28, 38 | 10, 13,<br>18, 28, 38 | 16, 44,<br>49, 56, 6 | B5, C9,<br>E4, G8, I9    | 12, 17,<br>28, 42, 60 |
| SPI0_SCK    | 10              | SPI0 serial clock                        | 10      | 10, 15, 16       | 12, 15,<br>19, 27, 37 | 12, 15,<br>19, 27, 37 | 15, 46, 5,<br>51, 57 | C2, D5,<br>D9, F6,<br>F9 | 14, 19,<br>29, 41, 59 |
| SPI1_PICO   | 10              | SPI1 peripheral in controller out signal | 14      | 22               | 22, 25, 33            | 22, 25, 33            | 11, 21, 3,<br>60     | A6, B3,<br>B8, D2        | 26, 32,<br>39, 55, 69 |



#### Table 6-13. Serial Peripheral Interface (SPI) Signal Descriptions (continued)

|             |                 | -15. Senai i empilerai                   |                 |                         |                                    |                                    | (00110110                                     | <b>e</b> a)                                        |                                                    |
|-------------|-----------------|------------------------------------------|-----------------|-------------------------|------------------------------------|------------------------------------|-----------------------------------------------|----------------------------------------------------|----------------------------------------------------|
| SIGNAL NAME | PIN<br>TYP<br>E | DESCRIPTION                              | RGE PIN         | RHB PIN                 | RGZ PIN                            | PT PIN                             | PM PIN                                        | ZXC PIN                                            | PN PIN                                             |
| SPI1_POCI   | ю               | SPI1 peripheral out controller in signal | 12, 15          | 20, 23                  | 21, 24,<br>31, 34                  | 21, 24,<br>31, 34                  | 12, 2, 20,<br>59, 9                           | A3, B4,<br>B7, C8,<br>D1                           | 25, 31,<br>38, 45,<br>56, 68                       |
| SPI1_SCK    | ю               | SPI1 serial clock                        | 13, 16          | 21, 24                  | 23, 26,<br>32, 35                  | 23, 26,<br>32, 35                  | 10, 13,<br>22, 4, 61                          | A1, A2,<br>B6, D4,<br>D6                           | 27, 33,<br>40, 54,<br>57, 70                       |
| SPI0_CS0    | ю               | SPI0 chip select 0 signal                | 14, 5, 7        | 12, 22, 6,<br>8         | 10, 16,<br>33, 8                   | 10, 16,<br>33, 8                   | 11, 27,<br>42, 44, 54                         | B3, E6,<br>F5, H9, I9                              | 10, 12,<br>22, 55,<br>64, 75                       |
| SPI0_CS1    | ю               | SPI0 chip select 1 signal                | 13, 6           | 16, 21, 7               | 20, 27,<br>32, 42, 9               | 20, 27,<br>32, 42, 9               | 10, 23,<br>28, 43, 5,<br>58                   | D4, D5,<br>D8, E2,<br>G2, I8                       | 11, 30,<br>41, 54,<br>63, 71, 76                   |
| SPI0_CS2    | ю               | SPI0 chip select 2 signal                | 18, 20          | 11, 18,<br>26, 28       | 13, 21,<br>29, 40,<br>41, 44       | 13, 21,<br>29, 40,<br>41, 44       | 18, 19,<br>25, 37,<br>48, 49,<br>59, 7        | A5, B1,<br>C1, C8,<br>F4, G8,<br>H5, H7            | 16, 17,<br>31, 43, 5,<br>62, 67, 73                |
| SPI0_CS3    | IO              | SPI0 chip select 3 signal                | 1, 17, 19,<br>6 | 12, 17, 2,<br>25, 27, 7 | 16, 2, 24,<br>28, 39,<br>42, 43, 9 | 16, 2, 24,<br>28, 39,<br>42, 43, 9 | 17, 2, 23,<br>24, 34,<br>36, 43,<br>47, 54, 6 | B5, B7,<br>E1, E2,<br>E6, F1,<br>H4, H6,<br>I3, I8 | 11, 15, 2,<br>22, 38, 4,<br>42, 61,<br>71, 72      |
| SPI1_CS0    | ю               | SPI1 chip select 0 signal                | 22, 5           | 17, 30, 6               | 20, 28,<br>41, 46, 8               | 20, 28,<br>41, 46, 8               | 1, 19, 30,<br>42, 58, 6                       | A7, B5,<br>C1, D8,<br>H2, H9                       | 10, 24,<br>30, 37,<br>42, 50,<br>67, 78            |
| SPI1_CS1    | ю               | SPI1 chip select 1 signal                | 17, 19          | 16, 25,<br>27, 31       | 27, 36,<br>39, 42,<br>43, 47       | 27, 36,<br>39, 42,<br>43, 47       | 14, 17,<br>23, 24,<br>29, 31, 5,<br>64        | A8, B2,<br>D5, E1,<br>E2, F1,<br>G1, H1            | 36, 41,<br>51, 58,<br>61, 66,<br>71, 72,<br>77, 79 |
| SPI1_CS2    | ю               | SPI1 chip select 2 signal                | 11, 20          | 18, 19, 28              | 29, 30,<br>37, 44                  | 29, 30,<br>37, 44                  | 15, 25,<br>47, 63, 7,<br>8                    | A4, A5,<br>A9, C2,<br>F4, H6                       | 15, 35,<br>43, 44,<br>47, 52,<br>59, 65, 73        |
| SPI1_CS3    | ю               | SPI1 chip select 3 signal                | 21              | 29                      | 24, 38, 45                         | 24, 38, 45                         | 16, 2, 26,<br>48, 62                          | B7, B9,<br>E4, F2,<br>H7                           | 16, 34,<br>38, 46,<br>53, 60, 74                   |

#### Table 6-14. Serial Wire Debug (SWD) Signal Descriptions

| SIGNAL NAME | PIN<br>TYP<br>E | DESCRIPTION                                             | RGE PIN | RHB PIN | RGZ PIN | PT PIN | PM PIN | ZXC PIN | PN PIN |
|-------------|-----------------|---------------------------------------------------------|---------|---------|---------|--------|--------|---------|--------|
| SWCLK       | I               | Serial wire debug interface clock input signal          | 16      | 24      | 35      | 35     | 13     | A2      | 57     |
| SWDIO       | 10              | Serial wire debug interface<br>data input/output signal | 15      | 23      | 34      | 34     | 12     | A3      | 56     |

#### Table 6-15. System Controller (SYSCTL) Signal Descriptions

| SIGNAL NAME | PIN<br>TYP<br>E | DESCRIPTION                                                                | RGE PIN | RHB PIN | RGZ PIN | PT PIN | PM PIN | ZXC PIN | PN PIN |
|-------------|-----------------|----------------------------------------------------------------------------|---------|---------|---------|--------|--------|---------|--------|
| NRST        | I               | Active-low reset signal<br>(must be logic high for the<br>device to start) | 2       | 3       | 4       | 4      | 38     | 14      | 6      |

#### MSPM0L2228, MSPM0L2227 MSPM0L1228, MSPM0L1227 SLASF94A – MAY 2024 – REVISED OCTOBER 2024



|             | Table 6-16. Tamper IO (TIO) Signal Descriptions |                                   |         |         |         |        |        |         |        |  |  |  |
|-------------|-------------------------------------------------|-----------------------------------|---------|---------|---------|--------|--------|---------|--------|--|--|--|
| SIGNAL NAME | PIN<br>TYP<br>E                                 | DESCRIPTION                       | RGE PIN | RHB PIN | RGZ PIN | PT PIN | PM PIN | ZXC PIN | PN PIN |  |  |  |
| TIO0        | I                                               | Passive tamper detection signal 0 |         | 11      | 13      | 13     | 49     | G8      | 17     |  |  |  |
| TIO1        | I                                               | Passive tamper detection signal 1 |         |         | 14      | 14     | 50     | F8      | 18     |  |  |  |
| TIO2        | I                                               | Passive tamper detection signal 2 |         |         | 15      | 15     | 51     | F6      | 19     |  |  |  |

| SIGNAL NAME | PIN<br>TYP<br>E | DESCRIPTION                                     | RGE PIN          | RHB PIN              | RGZ PIN                             | PT PIN                              | PM PIN                                             | ZXC PIN                                            | PN PIN                                                       |  |
|-------------|-----------------|-------------------------------------------------|------------------|----------------------|-------------------------------------|-------------------------------------|----------------------------------------------------|----------------------------------------------------|--------------------------------------------------------------|--|
| TIMA0_C0    | ю               | TIMA0 capture/compare 0<br>signal               | 17, 24, 5        | 1, 12, 25,<br>6      | 1, 15, 16,<br>22, 24,<br>39, 8      | 1, 15, 16,<br>22, 24,<br>39, 8      | 17, 2, 28,<br>33, 42,<br>51, 54, 60                | B7, B8,<br>E1, E6,<br>F6, G2,<br>H9, I2            | 1, 10, 19,<br>22, 24,<br>32, 38,<br>50, 61,<br>63, 76        |  |
| TIMA0_C1    | ю               | TIMA0 capture/compare 1<br>signal               | 1, 18, 6, 8      | 11, 13, 2,<br>26, 7  | 13, 17, 2,<br>23, 3, 40,<br>41, 9   | 13, 17, 2,<br>23, 3, 40,<br>41, 9   | 18, 19,<br>34, 35,<br>43, 49,<br>52, 55,<br>61, 64 | A8, B1,<br>C1, D6,<br>E9, G8,<br>H3, H8,<br>I3, I8 | 11, 17, 2,<br>20, 23,<br>26, 3, 33,<br>36, 52,<br>62, 65, 67 |  |
| TIMA0_C2    | ю               | TIMA0 capture/compare 2<br>signal               | 11, 15, 6,<br>9  | 11, 14,<br>19, 23, 7 | 13, 18,<br>30, 34,<br>36, 41, 9     | 13, 18,<br>30, 34,<br>36, 41, 9     | 12, 14,<br>19, 43,<br>47, 49,<br>52, 56,<br>64, 8  | A3, A4,<br>A8, B2,<br>C1, C9,<br>G8, H6,<br>H8, I8 | 11, 15,<br>17, 20,<br>28, 36,<br>44, 46,<br>56, 58, 67       |  |
| TIMA0_C3    | ю               | TIMA0 capture/compare 3<br>signal               | 13, 19,<br>21, 7 | 16, 21,<br>27, 29, 8 | 10, 14,<br>27, 3, 32,<br>42, 43, 45 | 10, 14,<br>27, 3, 32,<br>42, 43, 45 | 1, 10, 23,<br>24, 26,<br>28, 35,<br>44, 5, 50      | A7, D4,<br>D5, E2,<br>F1, F2,<br>F8, G2,<br>H3, I9 | 12, 18, 3,<br>37, 41,<br>54, 71,<br>72, 74, 76               |  |
| TIMA0_CON   | 0               | TIMA0 capture/compare 0 complementary output    | 18, 8            | 13, 26               | 17, 23, 40                          | 17, 23, 40                          | 18, 29,<br>55, 61                                  | B1, D6,<br>E9, G1                                  | 23, 25,<br>33, 51,<br>62, 64, 77                             |  |
| TIMA0_C1N   | 0               | TIMA0 capture/compare 1<br>complementary output | 21, 7            | 29, 8                | 10, 42, 45                          | 10, 42, 45                          | 1, 23, 26,<br>44, 53                               | A7, E2,<br>E8, F2, I9                              | 12, 21,<br>27, 37,<br>53, 66,<br>71, 74                      |  |
| TIMA0_C2N   | 0               | TIMA0 capture/compare 2 complementary output    | 10, 12,<br>16, 5 | 10, 15,<br>20, 24, 6 | 12, 19,<br>31, 35,<br>37, 8         | 12, 19,<br>31, 35,<br>37, 8         | 13, 15,<br>42, 46,<br>48, 53,<br>57, 9             | A2, B4,<br>C2, D9,<br>E8, F9,<br>H7, H9            | 10, 14,<br>16, 21,<br>29, 45,<br>47, 57, 59                  |  |
| TIMA0_C3N   | 0               | TIMA0 capture/compare 3<br>complementary output | 14, 20,<br>22, 5 | 17, 22,<br>28, 30, 6 | 15, 28,<br>33, 44,<br>46, 8         | 15, 28,<br>33, 44,<br>46, 8         | 11, 25,<br>29, 30,<br>42, 51, 6                    | B3, B5,<br>F4, F6,<br>G1, H2,<br>H9                | 10, 19,<br>42, 55,<br>73, 77, 78                             |  |
| TIMA_FAL0   | I               | Timer fault input 0                             | 10, 22, 5        | 10, 12,<br>15, 30, 6 | 12, 16,<br>19, 3, 46,<br>8          | 12, 16,<br>19, 3, 46,<br>8          | 22, 27,<br>30, 35,<br>42, 46,<br>54, 57            | A1, D9,<br>E6, F5,<br>F9, H2,<br>H3, H9            | 10, 14,<br>22, 24,<br>29, 3, 50,<br>70, 75, 78               |  |
| TIMA_FAL1   | I               | Timer fault input 1                             | 24, 5, 9         | 1, 14, 6, 9          | 1, 11, 18,<br>41, 8                 | 1, 11, 18,<br>41, 8                 | 19, 27,<br>33, 42,<br>45, 56, 64                   | A8, C1,<br>C9, F5,<br>G9, H9, I2                   | 1, 10, 13,<br>25, 28,<br>36, 51,<br>67, 75                   |  |

### Table 6-17. Timer (TIMx) Signal Descriptions



### Table 6-17. Timer (TIMx) Signal Descriptions (continued)

| Table 6-17. Timer (TIMX) Signal Descriptions (continued) |                 |                                                |                         |                                   |                                                |                                                |                                                                  |                                                                   |                                                                         |  |
|----------------------------------------------------------|-----------------|------------------------------------------------|-------------------------|-----------------------------------|------------------------------------------------|------------------------------------------------|------------------------------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------------|--|
| SIGNAL NAME                                              | PIN<br>TYP<br>E | DESCRIPTION                                    | RGE PIN                 | RHB PIN                           | RGZ PIN                                        | PT PIN                                         | PM PIN                                                           | ZXC PIN                                                           | PN PIN                                                                  |  |
| TIMA_FAL2                                                | I               | Timer fault input 2                            | 1                       | 12, 2, 31                         | 16, 2, 20,<br>47                               | 16, 2, 20,<br>47                               | 27, 31,<br>34, 54, 58                                            | D8, E6,<br>F5, H1, I3                                             | 2, 22, 26,<br>30, 52,<br>75, 79                                         |  |
| TIMG8_IDX                                                | I               | TIMG8 quadrature encoder<br>index pulse signal | 1, 11                   | 11, 19, 2                         | 13, 2, 24,<br>30, 38                           | 13, 2, 24,<br>30, 38                           | 16, 2, 34,<br>49, 8                                              | A4, B7,<br>E4, G8, I3                                             | 17, 2, 27,<br>38, 44,<br>53, 60                                         |  |
| TIMG0_C0                                                 | ю               | TIMG0 capture/compare 0<br>signal              | 15, 19,<br>24, 9        | 1, 14, 16,<br>23, 27, 9           | 1, 11, 18,<br>27, 34,<br>36, 43                | 1, 11, 18,<br>27, 34,<br>36, 43                | 12, 14,<br>24, 33,<br>45, 47, 5,<br>52, 56, 62                   | A3, B2,<br>B9, C9,<br>D5, F1,<br>G9, H6,<br>H8, I2                | 1, 13, 15,<br>20, 24,<br>28, 34,<br>41, 50,<br>56, 58, 72               |  |
| TIMG0_C1                                                 | ю               | TIMG0 capture/compare 1<br>signal              | 1, 10, 16,<br>20        | 10, 15,<br>17, 2, 24,<br>28       | 12, 19, 2,<br>28, 35,<br>37, 44                | 12, 19, 2,<br>28, 35,<br>37, 44                | 13, 15,<br>25, 34,<br>46, 48,<br>53, 57, 6,<br>63                | A2, A9,<br>B5, C2,<br>D9, E8,<br>F4, F9,<br>H7, I3                | 14, 16, 2,<br>21, 25,<br>29, 35,<br>42, 51,<br>57, 59, 73               |  |
| TIMG12_C0                                                | ю               | TIMG12 capture/compare 0<br>signal             | 11, 13,<br>24, 9        | 1, 14, 18,<br>19, 21              | 1, 14, 18,<br>20, 29,<br>30, 32, 41            | 1, 14, 18,<br>20, 29,<br>30, 32, 41            | 1, 10, 19,<br>33, 50,<br>56, 58, 7,<br>8                         | A4, A5,<br>A7, C1,<br>C9, D4,<br>D8, F8, I2                       | 1, 18, 28,<br>30, 37,<br>43, 44,<br>54, 67                              |  |
| TIMG12_C1                                                | ю               | TIMG12 capture/compare 1<br>signal             | 1, 10, 12,<br>14, 21    | 15, 18, 2,<br>20, 22, 29          | 15, 19, 2,<br>21, 24,<br>29, 31,<br>33, 42, 45 | 15, 19, 2,<br>21, 24,<br>29, 31,<br>33, 42, 45 | 11, 2, 23,<br>26, 34,<br>51, 57,<br>59, 7, 9                     | A5, B3,<br>B4, B7,<br>C8, D9,<br>E2, F2,<br>F6, I3                | 19, 2, 29,<br>31, 38,<br>43, 45,<br>55, 71, 74                          |  |
| TIMG4_C0                                                 | ю               | TIMG4 capture/compare 0<br>signal              | 17, 21                  | 25, 29, 9                         | 11, 14,<br>20, 22,<br>36, 39, 45               | 11, 14,<br>20, 22,<br>36, 39, 45               | 14, 17,<br>26, 28,<br>36, 45,<br>50, 52,<br>58, 60, 62           | B2, B8,<br>B9, D8,<br>E1, F2,<br>F8, G2,<br>G9, H4,<br>H8         | 13, 18,<br>20, 26,<br>30, 32,<br>34, 4, 52,<br>58, 61,<br>74, 76        |  |
| TIMG4_C1                                                 | ю               | TIMG4 capture/compare 1<br>signal              | 18, 22                  | 10, 26, 30                        | 12, 15,<br>21, 23,<br>37, 40, 46               | 12, 15,<br>21, 23,<br>37, 40, 46               | 15, 18,<br>29, 30,<br>37, 46,<br>51, 53,<br>59, 61, 63           | A9, B1,<br>C2, C8,<br>D6, E8,<br>F6, F9,<br>G1, H2,<br>H5         | 14, 19,<br>21, 27,<br>31, 33,<br>35, 5, 53,<br>59, 62,<br>77, 78        |  |
| TIMG5_C0                                                 | ю               | TIMG5 capture/compare 0<br>signal              | 13, 19,<br>22, 6, 8     | 13, 21,<br>27, 30, 7              | 17, 25, 3,<br>32, 43,<br>46, 9                 | 17, 25, 3,<br>32, 43,<br>46, 9                 | 10, 24, 3,<br>30, 35,<br>43, 55                                  | A6, D4,<br>E9, F1,<br>H2, H3, I8                                  | 11, 23, 3,<br>39, 54,<br>65, 72, 78                                     |  |
| TIMG5_C1                                                 | ю               | TIMG5 capture/compare 1<br>signal              | 14, 20, 5,<br>7         | 11, 12,<br>22, 28,<br>31, 6, 8    | 10, 13,<br>16, 26,<br>33, 38,<br>44, 47, 8     | 10, 13,<br>16, 26,<br>33, 38,<br>44, 47, 8     | 11, 16,<br>25, 31, 4,<br>42, 44,<br>49, 54                       | B3, B6,<br>E4, E6,<br>F4, G8,<br>H1, H9, I9                       | 10, 12,<br>17, 22,<br>40, 55,<br>60, 66,<br>73, 79                      |  |
| TIMG8_C0                                                 | ю               | TIMG8 capture/compare 0<br>signal              | 1, 13, 17,<br>19, 22, 6 | 11, 2, 21,<br>25, 27,<br>30, 7, 9 | 11, 13, 2,<br>20, 25,<br>32, 39,<br>43, 46, 9  | 11, 13, 2,<br>20, 25,<br>32, 39,<br>43, 46, 9  | 10, 17,<br>20, 24, 3,<br>30, 34,<br>36, 43,<br>45, 49,<br>58, 62 | A6, B9,<br>D1, D4,<br>D8, E1,<br>F1, G8,<br>G9, H2,<br>H4, I3, I8 | 11, 13,<br>17, 2, 30,<br>34, 39, 4,<br>46, 54,<br>61, 63,<br>68, 72, 78 |  |



#### Table 6-17. Timer (TIMx) Signal Descriptions (continued)

| SIGNAL NAME | PIN<br>TYP<br>E | DESCRIPTION                       | RGE PIN                    | RHB PIN                           | RGZ PIN                                              | PT PIN                                               | PM PIN                                                               | ZXC PIN                                                                  | PN PIN                                                                         |
|-------------|-----------------|-----------------------------------|----------------------------|-----------------------------------|------------------------------------------------------|------------------------------------------------------|----------------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------------|
| TIMG8_C1    | ю               | TIMG8 capture/compare 1<br>signal | 14, 18,<br>20, 24, 5,<br>7 | 1, 10, 22,<br>26, 28,<br>31, 6, 8 | 1, 10, 12,<br>21, 26,<br>33, 38,<br>40, 44,<br>47, 8 | 1, 10, 12,<br>21, 26,<br>33, 38,<br>40, 44,<br>47, 8 | 11, 16,<br>18, 21,<br>25, 31,<br>33, 37, 4,<br>42, 44,<br>46, 59, 63 | A9, B1,<br>B3, B6,<br>C8, D2,<br>E4, F4,<br>F9, H1,<br>H5, H9,<br>I2, I9 | 1, 10, 12,<br>14, 31,<br>35, 40,<br>47, 5, 55,<br>60, 62,<br>64, 69,<br>73, 79 |

## Table 6-18. Universal Asynchronous Receiver Transmitter (UART) Signal Descriptions

| SIGNAL NAME | PIN<br>TYP<br>E | DESCRIPTION                    | RGE PIN          | RHB PIN              | RGZ PIN                                | PT PIN                                 | PM PIN                                    | ZXC PIN                                     | PN PIN                                     |
|-------------|-----------------|--------------------------------|------------------|----------------------|----------------------------------------|----------------------------------------|-------------------------------------------|---------------------------------------------|--------------------------------------------|
| UART0_CTS   | I               | UART0 clear to send signal     | 8                | 13, 18, 9            | 11, 17,<br>29, 38                      | 11, 17,<br>29, 38                      | 16, 27,<br>36, 45,<br>55, 7               | A5, E4,<br>E9, F5,<br>G9, H4                | 13, 23, 4,<br>43, 60, 75                   |
| UART0_RTS   | 0               | UART0 ready to send signal     | 11               | 10, 12, 19           | 12, 16, 30                             | 12, 16, 30                             | 28, 37,<br>46, 54, 8                      | A4, E6,<br>F9, G2,<br>H5                    | 14, 22,<br>44, 5, 76                       |
| UART0_RX    | I               | UART0 receive signal<br>(RXD)  | 1, 10            | 15, 2                | 19, 2                                  | 19, 2                                  | 34, 48, 57                                | D9, H7, I3                                  | 16, 2, 29                                  |
| UART0_TX    | 0               | UART0 transmit signal<br>(TXD) | 24, 9            | 1, 14                | 1, 18, 3                               | 1, 18, 3                               | 33, 35,<br>47, 56                         | C9, H3,<br>H6, I2                           | 1, 15, 28,<br>3                            |
| UART1_CTS   | I               | UART1 clear to send signal     | 17               | 16, 25               | 14, 22,<br>27, 39                      | 14, 22,<br>27, 39                      | 17, 22, 5,<br>50, 60                      | A1, B8,<br>D5, E1,<br>F8                    | 18, 26,<br>32, 41,<br>61, 70               |
| UART1_RTS   | 0               | UART1 ready to send signal     | 18               | 17, 26               | 15, 23,<br>28, 40                      | 15, 23,<br>28, 40                      | 18, 51, 6,<br>61                          | B1, B5,<br>D6, F6                           | 19, 27,<br>33, 42, 62                      |
| UART1_RX    | I               | UART1 receive signal<br>(RXD)  | 14, 7, 8         | 10, 13,<br>22, 8     | 10, 12,<br>17, 21, 33                  | 10, 12,<br>17, 21, 33                  | 11, 21,<br>44, 46,<br>53, 55, 59          | B3, C8,<br>D2, E8,<br>E9, F9, I9            | 12, 14,<br>21, 23,<br>31, 47,<br>55, 69    |
| UART1_TX    | 0               | UART1 transmit signal<br>(TXD) | 13, 6            | 12, 21, 7,<br>9      | 11, 16,<br>20, 32, 9                   | 11, 16,<br>20, 32, 9                   | 10, 20,<br>43, 45,<br>52, 54, 58          | D1, D4,<br>D8, E6,<br>G9, H8, I8            | 11, 13,<br>20, 22,<br>30, 46,<br>54, 68    |
| UART2_CTS   | I               | UART2 clear to send signal     | 12, 17,<br>21, 6 | 16, 20,<br>25, 29, 7 | 14, 20,<br>27, 31,<br>38, 39,<br>45, 9 | 14, 20,<br>27, 31,<br>38, 39,<br>45, 9 | 16, 17,<br>26, 37,<br>43, 5, 50,<br>58, 9 | B4, D5,<br>D8, E1,<br>E4, F2,<br>F8, H5, I8 | 11, 18,<br>30, 41,<br>45, 5, 60,<br>61, 74 |
| UART2_RTS   | 0               | UART2 ready to send signal     | 11, 22, 7        | 19, 30, 8            | 10, 15,<br>21, 30,<br>41, 42, 46       | 10, 15,<br>21, 30,<br>41, 42, 46       | 19, 23,<br>30, 36,<br>44, 51,<br>59, 8    | A4, C1,<br>C8, E2,<br>F6, H2,<br>H4, I9     | 12, 19,<br>31, 4, 44,<br>67, 71, 78        |
| UART2_RX    | I               | UART2 receive signal<br>(RXD)  | 18, 20           | 18, 26, 28           | 15, 26,<br>29, 37,<br>40, 44           | 15, 26,<br>29, 37,<br>40, 44           | 15, 18,<br>25, 4, 51,<br>7                | A5, B1,<br>B6, C2,<br>F4, F6                | 19, 40,<br>43, 59,<br>62, 73               |
| UART2_TX    | 0               | UART2 transmit signal<br>(TXD) | 17, 19           | 17, 25, 27           | 14, 25,<br>28, 36,<br>39, 43           | 14, 25,<br>28, 36,<br>39, 43           | 14, 17,<br>24, 3, 50,<br>6                | A6, B2,<br>B5, E1,<br>F1, F8                | 18, 39,<br>42, 58,<br>61, 72               |
| UART3_CTS   | I               | UART3 clear to send signal     | 19               | 16, 27               | 25, 27, 43                             | 25, 27, 43                             | 24, 3, 5,<br>52                           | A6, D5,<br>F1, H8                           | 20, 39,<br>41, 52,<br>65, 72               |
| UART3_RTS   | 0               | UART3 ready to send signal     | 20               | 17, 28               | 26, 28, 44                             | 26, 28, 44                             | 25, 4, 53,<br>6                           | B5, B6,<br>E8, F4                           | 21, 40,<br>42, 53,<br>66, 73               |

40 Submit Document Feedback

#### Table 6-18. Universal Asynchronous Receiver Transmitter (UART) Signal Descriptions (continued)

| SIGNAL NAME | PIN<br>TYP<br>E | DESCRIPTION                    | RGE PIN | RHB PIN           | RGZ PIN               | PT PIN                | PM PIN                  | ZXC PIN                      | PN PIN                           |
|-------------|-----------------|--------------------------------|---------|-------------------|-----------------------|-----------------------|-------------------------|------------------------------|----------------------------------|
| UART3_RX    | I               | UART3 receive signal<br>(RXD)  | 21, 22  | 17, 29,<br>30, 31 | 15, 28,<br>45, 46, 47 | 15, 28,<br>45, 46, 47 | 1, 26, 30,<br>31, 51, 6 | A7, B5,<br>F2, F6,<br>H1, H2 | 19, 37,<br>42, 64,<br>74, 78, 79 |
| UART3_TX    | 0               | UART3 transmit signal<br>(TXD) | 21, 22  | 18, 29, 30        | 14, 29,<br>45, 46     | 14, 29,<br>45, 46     | 26, 30,<br>50, 64, 7    | A5, A8,<br>F2, F8,<br>H2     | 18, 36,<br>43, 63,<br>74, 78     |
| UART4_CTS   | I               | UART4 clear to send signal     | 5       | 6                 | 38, 8                 | 38, 8                 | 16, 42, 64              | A8, E4,<br>H9                | 10, 36, 60                       |
| UART4_RTS   | 0               | UART4 ready to send signal     | 17, 8   | 13, 25, 9         | 11, 17, 39            | 11, 17, 39            | 1, 17, 45,<br>55        | A7, E1,<br>E9, G9            | 13, 23,<br>37, 61                |
| UART4_RX    | I               | UART4 receive signal<br>(RXD)  |         |                   | 37                    | 37                    | 15, 21, 63              | A9, C2,<br>D2                | 35, 59, 69                       |
| UART4_TX    | 0               | UART4 transmit signal<br>(TXD) |         |                   | 36                    | 36                    | 14, 20, 62              | B2, B9,<br>D1                | 34, 58, 68                       |

#### Table 6-19. Voltage Reference Signal Descriptions

| SIGNAL<br>NAME | PIN<br>TYPE | DESCRIPTION                      | RGE<br>PIN | RHB<br>PIN | RGZ<br>PIN | PT PIN | PM PIN | PN PIN |
|----------------|-------------|----------------------------------|------------|------------|------------|--------|--------|--------|
| VREF+          | А           | Voltage reference positive input | 19         | 27         | 43         | 43     | 24     | 72     |
| VREF-          | А           | Voltage reference negative input | 17         | 25         | 39         | 39     | 17     | 61     |

### 6.4 Connections for Unused Pins

 Table 6-20 lists the correct termination of unused pins.

#### Table 6-20. Connection of Unused Pins

| PIN <sup>(1)</sup> | POTENTIAL | COMMENT                                                                                                                                             |
|--------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| PAx , PBx, and PCx |           | Set corresponding pin functions to GPIO (PINCMx.PF = 0x1) and configure unused pins to output low or input with internal pullup/ pulldown resistor. |
| NRST               |           | NRST is an active-low reset signal; it must be pulled high to VCC or the device will not start, for more information refer to Section 9.1           |

(1) Any unused pin with a function that is shared with general-purpose I/O should follow the "PAx, PBx, and PCx" unused pin connection guidelines.



# 7 Specifications

## 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                   |                         |                                                                            | MIN  | MAX                                | UNIT |
|-------------------|-------------------------|----------------------------------------------------------------------------|------|------------------------------------|------|
| VDD               | Supply voltage          | At VDD pin                                                                 | -0.3 | 4.1                                | V    |
| VBAT              | Battery Backup Supply   | At VBAT pin, with respect to VSS                                           | -0.3 | 4.1                                | V    |
| VI                | Input voltage           | Applied to any 5-V tolerant open-drain pins                                | -0.3 | 5.5                                | V    |
| VI                | Input voltage           | Applied to any common tolerance pins                                       | -0.3 | V <sub>DD</sub> + 0.3<br>(4.1 MAX) | V    |
| I <sub>VDD</sub>  | Current of VDD pin      | Current into VDD pin (source), VDD >= 2.7V                                 |      | 80                                 | mA   |
| I <sub>VBAT</sub> | Current of VBAT pin     | Current into VBAT pin (source), VBAT >= 2.7V                               |      | 20                                 | mA   |
| I <sub>VSS</sub>  | Current of VSS pin      | Current out of VSS pin (sink), VDD, VBAT>=2.7V                             |      | 80                                 | mA   |
| I <sub>IO</sub>   | Current of SD IO pin    | Current sunk or sourced by SD IO pin, VDD>=2.7V                            |      | 6                                  | mA   |
| I <sub>IO</sub>   | Current of HS IO pin    | Current sunk or sourced by HS IO pin, VDD >=2.7V                           |      | 6                                  | mA   |
| I <sub>IO</sub>   | Current of HD IO pin    | Current sunk or sourced by HD IO pin                                       |      | 20                                 | mA   |
| I <sub>IO</sub>   | Current of OD IO pin    | Current sunk by OD IO pin                                                  |      | 20                                 | mA   |
| I <sub>D</sub>    | Supported diode current | Diode current on pin supporting LCD function                               | -2   | 0.4                                | mA   |
| I <sub>D</sub>    | Supported diode current | Diode current on pin not supporting LCD function (excluding Open Drain IO) | -2   | 0.05                               | mA   |
| TJ                |                         | Junction temperature                                                       | -40  | 130                                | °C   |
| T <sub>stg</sub>  |                         | Storage temperature                                                        | -40  | 150                                | °C   |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

### 7.2 ESD Ratings

|                                            |  |                                                                                          | VALUE | UNIT |
|--------------------------------------------|--|------------------------------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> Electrostatic discharge |  | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup>          | ±2000 | M    |
|                                            |  | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±500  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                    |                                                                         | MIN                 | NOM  | MAX | UNIT |
|--------------------|-------------------------------------------------------------------------|---------------------|------|-----|------|
| VDD <sup>(4)</sup> | Supply voltage                                                          | 1.62 <sup>(5)</sup> |      | 3.6 | V    |
| VBAT               | At VBAT pin, with respect to VSS                                        | 1.62 <sup>(5)</sup> |      | 3.6 | V    |
| VCORE              | Voltage on VCORE pin <sup>(2)</sup>                                     |                     | 1.35 |     | V    |
| C <sub>VDD</sub>   | Capacitor connected betwen VDD and VSS <sup>(1)</sup>                   |                     | 10   |     | uF   |
| C <sub>VBAT</sub>  | Capacitor connected between VBAT and VSS                                |                     | 1    |     | μF   |
| C <sub>VCORE</sub> | Capacitor connected between VCORE and VSS <sup>(1)</sup> <sup>(2)</sup> |                     | 470  |     | nF   |
| T <sub>A</sub>     | Ambient temperature                                                     | -40                 |      | 125 | °C   |
| TJ                 | Max junction temperature                                                |                     |      | 130 | °C   |



### 7.3 Recommended Operating Conditions (continued)

over operating free-air temperature range (unless otherwise noted)

|       |                                                                        | MIN | NOM | MAX | UNIT   |
|-------|------------------------------------------------------------------------|-----|-----|-----|--------|
| f     | MCLK, CPUCLK, ULPCLK frequency with 1 flash wait state <sup>(3)</sup>  |     |     | 32  | MHz    |
| IMCLK | MCLK, CPUCLK, ULPCLK frequency with 0 flash wait states <sup>(3)</sup> |     |     | 24  | IVITIZ |

(1) Connect C<sub>VDD</sub>, C<sub>VBAT</sub> and C<sub>VCORE</sub> between VDD/VSS, VBAT/VSS and VCORE/VSS, respectively, as close to the device pins as possible. A low-ESR capacitor with at least the specified value and tolerance of ±20% or better is required for C<sub>VDD</sub>, C<sub>VBAT</sub> and C<sub>VCORE</sub>.

(2) The VCORE pin must only be connected to C<sub>VCORE</sub>. Do not supply any voltage or apply any external load to the VCORE pin.

(3) Wait states are managed automatically by the system controller (SYSCTL), and do not need to be configured by application software unless MCLK is sourced from a high speed clock source (HSCLK sourced from HFCLK)

(4) There is no dependency on MCLK frequency with respect to VDD recommended operating range.

(5) Functionality is guaranteed down to V<sub>BOR0-(min)</sub>.

### 7.4 Thermal Information

|                       | THERMAL METRIC <sup>(1)</sup>                | PACKAGE           | VALUE | UNIT |
|-----------------------|----------------------------------------------|-------------------|-------|------|
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       |                   | 60.6  | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    |                   | 20.5  | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         |                   | 40.3  | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | LQFP-80 (PN)      | 1.1   | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter |                   | 39.7  | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance |                   | N/A   | °C/W |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       |                   | 63.9  | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    |                   | 23.8  | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         |                   | 35.3  | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | LQFP-64 (PM)      | 2.2   | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter |                   | 35    | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance |                   | N/A   | °C/W |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       |                   | 30.1  | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    |                   | 20.7  | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | <br>VQFN-48 (RGZ) | 12.5  | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | VQFN-48 (RGZ)     | 0.3   | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter |                   | 12.4  | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance |                   | 4.2   | °C/W |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       |                   | 69.2  | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    |                   | 27.4  | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         |                   | 32.6  | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | LQFP-48 (PT)      | 2.6   | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter |                   | 32.3  | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance |                   | N/A   | °C/W |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       |                   | 32.1  | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    |                   | 23.6  | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         |                   | 13.0  | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   |                   | 0.3   | °C/W |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter |                   | 13.0  | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance |                   | 3.3   | °C/W |

#### MSPM0L2228, MSPM0L2227 MSPM0L1228, MSPM0L1227 SLASF94A – MAY 2024 – REVISED OCTOBER 2024



# 7.4 Thermal Information (continued)

|                       | THERMAL METRIC <sup>(1)</sup>                | PACKAGE       | VALUE | UNIT |
|-----------------------|----------------------------------------------|---------------|-------|------|
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       |               | 44.7  | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    |               | 38.1  | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | VQFN-24 (RGE) | 21.9  | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   |               | 1.1   | °C/W |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter |               | 21.9  | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | -             | 7.1   | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



# 7.5 Supply Current Characteristics

### 7.5.1 RUN/SLEEP Modes

| VDD=3.3V. All inputs tied to 0V or VDD | Outputs do not source or sink any cur | rent All peripherals are disabled    |
|----------------------------------------|---------------------------------------|--------------------------------------|
|                                        | Outputs do not source or sink any cur | rent. All periprierais are disabled. |

|                                 | PARAMETER                                    | MCLK  | -40  | °C   | 25   | °C   | 85   | °C   | 105  | 5°C  | 125  | 5°C  | UNIT   |
|---------------------------------|----------------------------------------------|-------|------|------|------|------|------|------|------|------|------|------|--------|
|                                 | FARAMETER                                    | WICER | TYP  | MAX  | UNIT   |
| RUN Mode                        | •                                            |       |      |      |      |      |      |      |      |      |      |      |        |
|                                 | MCLK=SYSOSC, CoreMark,<br>execute from flash | 32MHz | 3.3  |      | 3.4  |      | 3.4  |      | 3.5  |      | 3.5  |      |        |
| IDD <sub>RUN</sub>              |                                              | 4MHz  | 0.6  |      | 0.7  |      | 0.7  |      | 0.8  |      | 0.8  |      | mA     |
|                                 | MCLK=SYSOSC, CoreMark,<br>execute from SRAM  | 32MHz | 2.9  |      | 3.0  |      | 3.0  |      | 3.1  |      | 3.1  |      |        |
|                                 |                                              | 4MHz  | 0.6  |      | 0.6  |      | 0.7  |      | 0.7  |      | 0.7  |      |        |
|                                 | MCLK=SYSOSC, While(1), execute<br>from flash | 32MHz | 57   | 62   | 57   | 65   | 58   | 68   | 60   | 70   | 61   | 75   |        |
| IDD <sub>RUN</sub> ,<br>per MHz | MCLK=SYSOSC, CoreMark,<br>execute from flash | 32MHz | 103  |      | 106  |      | 106  |      | 109  |      | 109  |      | uA/Mhz |
|                                 | MCLK=SYSOSC, CoreMark,<br>execute from flash | 4MHz  | 150  |      | 175  |      | 175  |      | 200  |      | 200  |      |        |
| SLEEP Mo                        | de                                           |       |      |      |      |      |      |      |      |      |      |      |        |
| IDD <sub>SLEEP</sub>            | MCLK=LFCLK, CPU is halted                    | 32KHz | 252  | 310  | 259  | 320  | 284  | 370  | 317  | 585  | 370  | 800  | uA     |
| IDD <sub>SLEEP</sub>            | MCLK=SYSOSC, CPU is halted                   | 32MHz | 1240 | 1312 | 1255 | 1328 | 1275 | 1405 | 1305 | 1552 | 1350 | 1699 | uA     |
| SLEEP                           |                                              | 4MHz  | 408  | 461  | 416  | 474  | 438  | 589  | 477  | 737  | 517  | 885  |        |

## 7.5.2 STOP/STANDBY Modes

VDD=3.3V, VBAT=3.3V. All inputs in VDD Island tied to 0V or VDD, All inputs in VBAT Island tied to 0V or VBAT. Outputs do not source or sink any current. All peripherals not noted are disabled.

|                                        | PARAMETER                                                     | ULPCLK | -40 | °C  | 25  | °C  | 85  | °C  | 105 | 5°C | 12  | 5°C | UNIT |
|----------------------------------------|---------------------------------------------------------------|--------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------|
|                                        | PARAMETER                                                     | ULPULK | TYP | MAX | UNIT |
| STOP Mode                              | )                                                             |        |     |     |     |     |     |     |     |     |     |     |      |
| IDD <sub>STOP0</sub>                   | SYSOSC=32MHz,<br>USE4MHZSTOP=0,<br>DISABLESTOP=0              | -4MHz  | 342 | 359 | 347 | 362 | 352 | 367 | 361 | 380 | 369 | 392 |      |
| IDD <sub>STOP1</sub>                   | SYSOSC=4MHz,<br>USE4MHZSTOP=1,<br>DISABLESTOP=0               |        | 180 | 192 | 186 | 197 | 191 | 203 | 200 | 217 | 209 | 230 | uA   |
| IDD <sub>STOP2</sub>                   | SYSOSC off, DISABLESTOP=1,<br>ULPCLK=LFCLK                    | 32kHz  | 51  | 55  | 54  | 58  | 58  | 64  | 66  | 79  | 74  | 93  |      |
| STANDBY I                              | Mode                                                          |        |     |     |     |     |     |     |     |     |     |     |      |
| VDD Island<br>IDD <sub>STBY0</sub>     | STOPCLKSTBY=0, TIMG0 enabled                                  |        | 1.5 | 2.2 | 1.6 | 2.3 | 4.0 | 7   | 12  | 22  | 20  | 36  |      |
| VDD Island<br>IDD <sub>STBY1</sub>     | STOPCLKSTBY=1, TIMG0 enabled                                  | 32kHz  | 1   | 2   | 1.2 | 2   | 3.5 | 6.5 | 11  | 21  | 19  | 35  | uA   |
| VDD Island<br>IDD <sub>STBY1</sub>     | STOPCLKSTBY=1, GPIOA enabled                                  |        | 1   | 2   | 1.2 | 2   | 3.5 | 6.5 | 11  | 21  | 19  | 35  |      |
| VBAT<br>Island<br>IDD <sub>STBY1</sub> | LF-XT and RTC is running                                      |        | 1.1 | 1.6 | 1.1 | 1.7 | 1.2 | 1.8 | 1.8 | 2.7 | 2.0 | 3.6 |      |
| VBAT<br>Island<br>IDD <sub>STBY1</sub> | LFOSC and IWDG is running                                     | 32kHz  | 1.1 | 1.6 | 1.1 | 1.7 | 1.2 | 1.8 | 1.8 | 2.7 | 2.0 | 3.6 | uA   |
| IDD <sub>STBY0</sub>                   | Idd <sub>Q</sub> ( <sub>VBAT</sub> ) + Idd <sub>Q</sub> (SoC) |        | 2.6 | 3.8 | 2.7 | 4   | 5.2 | 9   | 14  | 25  | 22  | 40  |      |

Copyright © 2024 Texas Instruments Incorporated

Submit Document Feedback 45



### 7.5.3 SHUTDOWN Mode

VDD=3.3V, VBAT=3.3V. All inputs in VDD Island tied to 0V or VDD, All inputs in VBAT Island tied to 0V or VBAT. Outputs do not source or sink any current. Core regulator is powered down.

| PARAMETER                         |                                 | VDD         | -40°C   | 25°C    | 85°C    | 105°C   | 125°C   | UNIT |
|-----------------------------------|---------------------------------|-------------|---------|---------|---------|---------|---------|------|
|                                   |                                 | <b>V</b> 00 | TYP MAX | UNIT |
| VDD Island<br>IDD <sub>SHDN</sub> | Supply current in SHUTDOWN mode | 3.3V        | 40      | 80      | 700     | 2600    | 4500    | nA   |

# 7.6 Power Supply Sequencing

### 7.6.1 Power Supply Ramp

Figure 7-1 gives the relationship of POR- POR+, BOR0-, and BOR0+ during power-up and power-down.









### 7.6.2 POR and BOR

over operating free-air temperature range (unless otherwise noted)

|         | PARAMETER                      | TEST CONDITIONS | MIN  | TYP | MAX | UNIT |
|---------|--------------------------------|-----------------|------|-----|-----|------|
| VDD     | Power supply range             |                 | 1.62 |     | 3.6 | V    |
| dVDD/dt | VDD (supply voltage) slew rate | Rising          |      |     | 0.1 | V/us |

46 Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

Product Folder Links: MSPM0L2228 MSPM0L2227 MSPM0L1228 MSPM0L1227



### 7.6.2 POR and BOR (continued)

over operating free-air temperature range (unless otherwise noted)

|                             | PARAMETER                                       | TEST CONDITIONS                      | MIN  | TYP  | MAX  | UNIT |
|-----------------------------|-------------------------------------------------|--------------------------------------|------|------|------|------|
| dVDD/dt                     | VDD (supply voltage) slew rate                  | Falling <sup>(2)</sup>               |      |      | 0.01 | V/us |
| dVDD/dt                     | VDD (supply voltage) slew rate                  | Falling, STANDBY                     |      |      | 0.1  | V/ms |
| V <sub>POR+</sub>           | Power-on reset voltage level                    | Rising <sup>(1)</sup>                | 0.95 | 1.30 | 1.56 | V    |
| V <sub>POR-</sub>           | Power-on reset voltage level                    | Falling <sup>(1)</sup>               | 0.9  | 1.25 | 1.53 | V    |
| V <sub>HYS, POR</sub>       | POR hysteresis                                  | (1)                                  | 25   | 45   | 70   | mV   |
| V <sub>BOR0+,</sub><br>COLD | Brown-out reset voltage level 0 (default level) | Cold start, rising <sup>(1)</sup>    | 1.48 | 1.54 | 1.61 | V    |
| V <sub>BOR0+</sub>          | Brown-out reset voltage level 0 (default level) | Rising <sup>(1)</sup> <sup>(2)</sup> | 1.56 | 1.59 | 1.62 | V    |
| V <sub>BOR0-</sub>          | Brown-out reset voltage level 0 (default level) | Falling <sup>(1) (2)</sup>           | 1.55 | 1.58 | 1.61 | V    |
| VBOR0, STBY                 | Brown-out reset voltage level 0 (default level) | STANDBY mode <sup>(1)</sup>          | 1.51 | 1.56 | 1.61 | V    |
| V <sub>BOR1+</sub>          | Brown-out-reset voltage level 1                 | Rising <sup>(1)</sup> <sup>(2)</sup> | 2.13 | 2.17 | 2.21 | V    |
| V <sub>BOR1-</sub>          | Brown-out-reset voltage level 1                 | Falling <sup>(1) (2)</sup>           | 2.10 | 2.14 | 2.18 | V    |
| VBOR1, STBY                 | Brown-out-reset voltage level 1                 | STANDBY mode <sup>(1)</sup>          | 2.06 | 2.13 | 2.20 | V    |
| V <sub>BOR2+</sub>          | Brown-out-reset voltage level 2                 | Rising <sup>(1)</sup> <sup>(2)</sup> | 2.73 | 2.77 | 2.82 | V    |
| V <sub>BOR2-</sub>          | Brown-out-reset voltage level 2                 | Falling <sup>(1) (2)</sup>           | 2.7  | 2.74 | 2.79 | V    |
| VBOR2, STBY                 | Brown-out-reset voltage level 2                 | STANDBY mode <sup>(1)</sup>          | 2.62 | 2.71 | 2.8  | V    |
| V <sub>BOR3+</sub>          | Brown-out-reset voltage level 3                 | Rising <sup>(1)</sup> <sup>(2)</sup> | 2.88 | 2.96 | 3.04 | V    |
| V <sub>BOR3-</sub>          | Brown-out-reset voltage level 3                 | Falling <sup>(1) (2)</sup>           | 2.85 | 2.93 | 3.01 | V    |
| VBOR3, STBY                 | Brown-out-reset voltage level 3                 | STANDBY mode <sup>(1)</sup>          | 2.82 | 2.92 | 3.02 | V    |
| V <sub>HYS,BOR</sub>        | Brown-out reset hysteresis                      | Level 0 <sup>(1)</sup>               |      | 15   | 21   | mV   |
| V <sub>HYS,BOR</sub>        | Brown-out reset hysteresis                      | Levels 1-3 <sup>(1)</sup>            |      | 34   | 40   | mV   |
| T <sub>PD, BOR</sub>        | BOR propagation delay                           | RUN/SLEEP/STOP<br>mode               |      |      | 10   | us   |
| T <sub>PD, BOR</sub>        | BOR propagation delay                           | STANDBY mode                         |      |      | 100  | us   |

(1)  $|dVDD/dt| \le 3V/s$ 

(2) Device operating in RUN, SLEEP, or STOP mode.

## 7.7 VBat Characteristics

over operating free-air temperature range (unless otherwise noted)

|                                       | PARAMETER                       | TEST CONDITIONS                   | MIN  | TYP  | MAX  | UNIT |
|---------------------------------------|---------------------------------|-----------------------------------|------|------|------|------|
| VBAT                                  | Power supply range              |                                   | 1.62 |      | 3.6  | V    |
| dVBAT/dt                              | VBAT (supply voltage) slew rate | Rising                            |      |      | 0.1  | V/us |
| dVBAT/dt                              | VBAT (supply voltage) slew rate | Falling,standby                   |      |      | 0.1  | V/ms |
| V <sub>POR+</sub><br>(VBAT)           | Power-on reset voltage level    | Rising <sup>(1)</sup>             | 0.95 | 1.3  | 1.55 | V    |
| V <sub>POR-</sub><br>(VBAT)           | Power-on reset voltage level    | Falling <sup>(1)</sup>            | 0.9  | 1.25 | 1.52 | V    |
| V <sub>HYS,</sub><br>POR(VBAT)        | POR hysteresis                  |                                   | 25   | 45   | 70   | mV   |
| V <sub>BOR0+,</sub><br>COLD(VBAT<br>) | Brown-out reset voltage level   | Cold start, rising <sup>(1)</sup> | 1.48 | 1.54 | 1.62 | V    |
| V <sub>BOR0+</sub><br>(VBAT)          | Brown-out reset voltage level   | Rising <sup>(1)</sup>             | 1.56 | 1.58 | 1.62 | V    |
| V <sub>BOR0-</sub><br>(VBAT)          | Brown-out reset voltage level   | Falling <sup>(1)</sup>            | 1.51 | 1.56 | 1.61 | V    |
| T <sub>PU(VBAT)</sub>                 | Cold power up time              |                                   |      | 1.2  |      | ms   |



### 7.7 VBat Characteristics (continued)

over operating free-air temperature range (unless otherwise noted)

|                             | PARAMETER                                                                      | TEST CONDITIONS                                                                          | MIN | ТҮР | MAX | UNIT |
|-----------------------------|--------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Icharge                     | Charging peak current                                                          | VDD=3.3, VBAT=0V                                                                         |     | 1.7 |     | mA   |
| Rswitch                     | Internal switch resistance between VBAT and VDD                                |                                                                                          | 0.9 | 1.4 | 2.7 | kΩ   |
| I(trip)                     | Min current for internal comparator to detect reverse current from VBAT to VDD | VDD sinking , 1.6 <vbat<3.3< td=""><td>100</td><td></td><td></td><td>μA</td></vbat<3.3<> | 100 |     |     | μA   |
| VBAT <sub>HYS</sub><br>,bor | Brown-out reset hysteresis                                                     | Level 0 <sup>(1)</sup>                                                                   |     | 15  | 21  | mV   |

(1)  $|dVBAT/dt| \le 3V/s$ 

### 7.8 Flash Memory Characteristics

over operating free-air temperature range (unless otherwise noted)

|                              | PARAMETER                                                         | TEST CONDITIONS           | MIN  | TYP | MAX | UNIT               |
|------------------------------|-------------------------------------------------------------------|---------------------------|------|-----|-----|--------------------|
| Supply                       |                                                                   | 1                         |      |     |     |                    |
| VDD <sub>PGM/ERASE</sub>     | Program and erase supply voltage                                  |                           | 1.62 |     | 3.6 | V                  |
| IDD <sub>ERASE</sub>         | Supply current from VDD during erase operation                    | Supply current delta      |      |     | 10  | mA                 |
| IDD <sub>PGM</sub>           | Supply current from VDD during program operation                  | Supply current delta      |      |     | 10  | mA                 |
| Endurance                    |                                                                   | · · · · ·                 |      |     |     |                    |
| NWEC <sub>(LOWER)</sub>      | Erase/program cycle endurance (lower 32kB flash) <sup>(1)</sup>   |                           | 100  |     |     | k cycles           |
| NWEC <sub>(UPPER)</sub>      | Erase/program cycle endurance (remaining flash) <sup>(1)</sup>    |                           | 10   |     |     | k cycles           |
| NE <sub>(MAX)</sub>          | Total erase operations before failure <sup>(2)</sup>              |                           | 802  |     |     | k erase operations |
| NW <sub>(MAX)</sub>          | Write operations per word line before sector erase <sup>(3)</sup> |                           |      |     | 83  | write operations   |
| Retention                    |                                                                   | · · · ·                   |      |     |     |                    |
| t <sub>RET_85</sub>          | Flash memory data retention                                       | -40°C <= Tj <= 85°C       | 60   |     |     | years              |
| t <sub>RET_105</sub>         | Flash memory data retention                                       | -40°C <= Tj <= 105°C      | 11.4 |     |     | years              |
| Program and Era              | ase Timing                                                        |                           |      |     |     |                    |
| t <sub>PROG</sub> (WORD, 64) | Program time for flash word <sup>(4) (6)</sup>                    |                           |      | 50  | 275 | μs                 |
| t <sub>PROG</sub> (SEC, 64)  | Program time for 1kB sector <sup>(5)</sup> <sup>(6)</sup>         |                           |      | 6.4 |     | ms                 |
| t <sub>ERASE (SEC)</sub>     | Sector erase time                                                 | <10k erase/program cycles |      | 20  | 200 | ms                 |
| t <sub>ERASE (BANK)</sub>    | Bank erase time                                                   | <10k erase/program cycles |      | 22  | 220 | ms                 |

(1) The lower 32kB flash address space supports higher erase/program endurance to enable EEPROM emulation applications. On devices with <=32kB flash memory, the entire flash memory supports NWEC<sub>(LOWER)</sub> erase/program cycles.

(2) Total number of cumulative erase operations supported by the flash before failure. A sector erase or bank erase operation is considered to be one erase operation.

(3) Maximum number of write operations allowed per word line before the word line must be erased. If additional writes to the same word line are required, a sector erase is required once the maximum number of write operations per word line is reached.

(4) Program time is defined as the time from when the program command is triggered until the command completion interrupt flag is set in the flash controller.

(5) Sector program time is defined as the time from when the first word program command is triggered until the final word program command completes and the interrupt flag is set in the flash controller. This time includes the time needed for software to load each flash word (after the first flash word) into the flash controller during programming of the sector.

(6) Flash word size is 64 data bits (8 bytes). On devices with ECC, the total flash word size is 72 bits (64 data bits plus 8 ECC bits).



### 7.9 Timing Characteristics

VDD=3.3V, T<sub>a</sub>= $25^{\circ}C$  (unless otherwise noted)

|                             | PARAMETER                                                         | TEST CONDITIONS    | MIN TYP | MAX l | UNIT |
|-----------------------------|-------------------------------------------------------------------|--------------------|---------|-------|------|
| Wakeup                      | Timing                                                            |                    |         |       |      |
|                             | Wakeup time from SLEEP0 to RUN <sup>(1)</sup>                     |                    | 1.5     |       |      |
| t <sub>WAKE,</sub><br>SLEEP | Wakeup time from SLEEP1 to RUN <sup>(1)</sup>                     |                    | 2.1     |       | us   |
| SLEEP                       | Wakeup time from SLEEP2 to RUN <sup>(1)</sup>                     |                    | 2.5     |       |      |
|                             | Wakeup time from STOP0 to RUN<br>(SYSOSC enabled) <sup>(1)</sup>  |                    | 12.5    |       |      |
| t <sub>WAKE,</sub><br>STOP  | Wakeup time from STOP1 to RUN<br>(SYSOSC enabled) <sup>(1)</sup>  |                    | 14.6    |       | us   |
|                             | Wakeup time from STOP2 to RUN<br>(SYSOSC disabled) <sup>(1)</sup> |                    | 13.5    |       |      |
| t <sub>WAKE,</sub>          | Wakeup time from STANDBY0 to RUN (1)                              |                    | 15.7    |       |      |
| STBY                        | Wakeup time from STANDBY1 to RUN                                  |                    | 15.7    |       | us   |
| t <sub>WAKEUP,</sub>        | Wakeup time from SHUTDOWN to                                      | Fast boot enabled  | 300     |       | us   |
|                             | RUN <sup>(2)</sup>                                                | Fast boot disabled | 322     |       | us   |
| Asynchr                     | onous Fast Clock Request Timing                                   |                    | ·       | i     |      |
|                             |                                                                   | Mode is SLEEP2     | 0.9     |       |      |
| t                           | Delay time from edge of asynchronous                              | Mode is STOP1      | 2.4     |       | us   |
| t <sub>DELAY</sub>          | request to first 32MHz MCLK edge                                  | Mode is STOP2      | 0.9     |       | us   |
|                             |                                                                   | Mode is STANDBY1   | 3.2     |       |      |
| Startup 7                   | Timing                                                            |                    |         |       |      |
| t <sub>START,</sub>         | Device cold startup time from reset/                              | Fast boot enabled  | 304     |       |      |
| RESET                       | power-up <sup>(3)</sup>                                           | Fast boot disabled | 370     |       | us   |
| NRST Ti                     | ming                                                              |                    |         |       |      |
| t <sub>RST,</sub>           | Pulse length on NRST pin to generate                              | ULPCLK≥4MHz        | 1.5     |       | us   |
| BOOTRST                     |                                                                   | ULPCLK=32kHz       | 80      |       | uə   |
| t <sub>RST, POR</sub>       | Pulse length on NRST pin to generate POR                          |                    | 1       |       | S    |

(1) The wake-up time is measured from the edge of an external wake-up signal (GPIO wake-up event) to the time that the first instruction of the user program is executed, with glitch filter disabled (FILTEREN=0x0) and fast wake enabled (FASTWAKEONLY=1).

(2) The wake-up time is measured from the edge of an external wake-up signal (IOMUX wake-up event) to the time that first instruction of the user program is executed.

(3) The start-up time is measured from the time that VDD crosses VBOR0- (cold start-up) to the time that the first instruction of the user program is executed.

## 7.10 Clock Specifications

### 7.10.1 System Oscillator (SYSOSC)

over operating free-air temperature range (unless otherwise noted)

|                     | PARAMETER                        | TEST CONDITIONS                              | MIN | ТҮР | MAX | UNIT |
|---------------------|----------------------------------|----------------------------------------------|-----|-----|-----|------|
| f <sub>SYSOSC</sub> | Factory trimmed SYSOSC frequency | SYSOSCCFG.FREQ=00 (BASE)                     |     | 32  |     |      |
| f <sub>SYSOSC</sub> |                                  | SYSOSCCFG.FREQ=01                            |     | 4   |     |      |
| f <sub>sysosc</sub> | Licor trimmod SVSOSC froquency   | SYSOSCCFG.FREQ=10,<br>SYSOSCTRIMUSER.FREQ=10 |     | 24  |     | MHz  |
| f <sub>SYSOSC</sub> |                                  | SYSOSCCFG.FREQ=10,<br>SYSOSCTRIMUSER.FREQ=01 |     | 16  |     |      |



### 7.10.1 System Oscillator (SYSOSC) (continued)

over operating free-air temperature range (unless otherwise noted)

|                                | PARAMETER                                                                                                                                                   | TEST CONDITIONS                                                             | MIN   | TYP | MAX  | UNIT |
|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-------|-----|------|------|
|                                | SYSOSC frequency accuracy when                                                                                                                              | SETUSEFCL=1, T <sub>a</sub> = 25 °C                                         | -0.41 |     | 0.58 |      |
| £                              | frequency correction loop (FCL) is                                                                                                                          | SETUSEFCL=1, -40 °C ≤ T <sub>a</sub> ≤ 85 °C                                | -0.8  |     | 0.93 | %    |
| f <sub>SYSOSC</sub>            | enabled and an ideal ROSC resistor is assumed <sup>(1) (2)</sup>                                                                                            | SETUSEFCL=1, -40 °C $\leq$ T <sub>a</sub> $\leq$ 105 °C                     | -0.8  |     | 1.1  | %    |
|                                | assumed (1)(2)                                                                                                                                              | SETUSEFCL=1, -40 °C $\leq$ T <sub>a</sub> $\leq$ 125 °C                     | -0.8  |     | 1.3  |      |
|                                |                                                                                                                                                             | SETUSEFCL=1, ±0.1% 25ppm R <sub>OSC,</sub><br>T <sub>a</sub> = 25 °C        | -0.5  |     | 0.7  |      |
| f <sub>sysosc</sub>            | SYSOSC accuracy when frequency<br>correction loop (FCL) is enabled with<br>ROSC resistor put at ROSC pin, for<br>factory trimmed frequencies <sup>(1)</sup> | SETUSEFCL=1, ±0.1% 25ppm $R_{OSC,}$ -40 °C $\leq T_a \leq 85$ °C            | -1.1  |     | 1.2  | %    |
| ISYSOSC                        |                                                                                                                                                             | SETUSEFCL=1, ±0.1% 25ppm $R_{OSC,}$ -40 °C ≤ $T_a \le 105$ °C               | -1.1  |     | 1.4  | 70   |
|                                |                                                                                                                                                             | SETUSEFCL=1, ±0.1% 25ppm R <sub>OSC</sub> , -40 °C $\leq T_a \leq 125$ °C   | -1.5  |     | 1.4  |      |
| f <sub>sysosc</sub>            | SYSOSC frequency accuracy when<br>frequency correction loop (FCL) is<br>enabled when the internal ROSC resistor<br>is used <sup>(4)</sup>                   | SETUSEFCL=1 -40 °C ≤ Ta ≤ 125 °C                                            | -2    |     | 1.4  | %    |
| f <sub>SYSOSC</sub>            | SYSOSC raw accuracy with FCL disabled, 32MHz                                                                                                                | SETUSEFCL=0,SYSOSCCFG.FREQ=00<br>-40 °C $\leq T_a \leq 125$ °C              | -2.6  |     | 1.8  | %    |
| f <sub>SYSOSC</sub>            | SYSOSC raw accuracy with FCL disabled, 4MHz                                                                                                                 | SETUSEFCL=0,SYSOSCCFG.FREQ=01<br>-40 °C $\leq$ T <sub>a</sub> $\leq$ 125 °C | -2.7  |     | 2.3  | %    |
| R <sub>OSC</sub>               | External resistor between ROSC pin and VSS $^{\left(1\right)}$                                                                                              | SETUSEFCL=1                                                                 |       | 100 |      | kΩ   |
| t <sub>settle,</sub><br>sysosc | Settling time to target accuracy <sup>(3)</sup>                                                                                                             | SETUSEFCL=1, ±0.1% 25ppm R <sub>OSC</sub> <sup>(1)</sup>                    |       |     | 30   | us   |
| f <sub>settle,</sub><br>sysosc | $f_{SYSOSC}$ accuracy during $t_{settle}$ <sup>(3)</sup>                                                                                                    | SETUSEFCL=1 <sup>(1)</sup> , ±0.1% 25ppm R <sub>OSC</sub>                   | -11   |     |      | %    |

(1) The SYSOSC frequency correction loop (FCL) enables high SYSOSC accuracy via an external reference resistor (ROSC) which must be connected between the device ROSC pin and VSS when using the FCL. Accuracies are shown for a ±0.1% ±25ppm ROSC; relaxed tolerance resistors may also be used (with reduced SYSOSC accuracy). See the SYSOSC section of the technical reference manual for details on computing SYSOSC accuracy for various ROSC accuracies. ROSC does not need to be populated if the FCL is not enabled.

(2) Represents the device accuracy only. The tolerance and temperature drift of the ROSC resistor used must be combined with this spec to determine final accuracy. Performance for a ±0.1% ±25ppm ROSC is given as a reference point.

(3) When SYSOSC is waking up (for example, when exiting a low power mode) and FCL is enabled, the SYSOSC will initially undershoot the target frequency fSYSOSC by an additional error of up to fsettle,SYSOSC for the time tsettle,SYSOSC, after which the target accuracy is achieved.

(4) The SYSOSC frequency correction loop (FCL) enables high SYSOSC accuracy via an internal reference resistor when using the FCL. See the SYSOSC section of the technical reference manual for details on computing SYSOSC accuracy.

### 7.10.2 Low Frequency Oscillator (LFOSC)

over operating free-air temperature range (unless otherwise noted)

|                              | PARAMETER                 | TEST CONDITIONS                  | MIN | ТҮР   | MAX | UNIT |
|------------------------------|---------------------------|----------------------------------|-----|-------|-----|------|
| firesc                       | LFOSC frequency           |                                  |     | 32768 |     | Hz   |
|                              | LFOSC accuracy            | -40 °C ≤ T <sub>a</sub> ≤ 125 °C | -5  |       | 5   | %    |
|                              |                           | -40 °C ≤ T <sub>a</sub> ≤ 85 °C  | -3  |       | 3   | %    |
| ILFOSC                       | LFOSC current consumption |                                  |     | 300   |     | nA   |
| t <sub>start,</sub><br>LFOSC | LFOSC start-up time       |                                  |     | 1.7   |     | ms   |

50 Submit Document Feedback



### 7.10.3 Low Frequency Crystal/Clock

over operating free-air temperature range (unless otherwise noted)

|                          | PARAMETER                                            | TEST CONDITIONS      | MIN   | TYP   | MAX   | UNIT |
|--------------------------|------------------------------------------------------|----------------------|-------|-------|-------|------|
| Low frequ                | uency crystal oscillator (LFXT)                      |                      |       |       |       |      |
| f <sub>LFXT</sub>        | LFXT frequency                                       |                      |       | 32768 |       | Hz   |
| DC <sub>LFXT</sub>       | LFXT duty cycle                                      |                      | 30    |       | 70    | %    |
| OA <sub>LFXT</sub>       | LFXT crystal oscillation allowance                   |                      |       | 419   |       | kΩ   |
| C <sub>L, eff</sub>      | Integrated effective load capacitance <sup>(1)</sup> |                      |       | 1     |       | pF   |
| t <sub>start, LFXT</sub> | LFXT start-up time                                   |                      |       | 483   | 640   | ms   |
| I <sub>LFXT</sub>        | LFXT current consumption                             | XT1DRIVE=0, LOWCAP=1 |       | 200   |       | nA   |
| Low frequ                | uency digital clock input (LFCLK_IN)                 |                      |       |       |       |      |
| f <sub>LFIN</sub>        | LFCLK_IN frequency <sup>(2)</sup>                    | SETUSEEXLF=1         | 29491 | 32768 | 36045 | Hz   |
| DC <sub>LFIN</sub>       | LFCLK_IN duty cycle <sup>(2)</sup>                   | SETUSEEXLF=1         | 40    |       | 60    | %    |
| LFCLK M                  | onitor                                               |                      |       |       |       |      |
| f <sub>FAULTLF</sub>     | LFCLK monitor fault frequency <sup>(3)</sup>         | MONITOR=1            | 2800  | 4200  | 8400  | Hz   |

(1) This includes parasitic bond and package capacitance ( $\approx$ 2pF per pin), calculated as C<sub>LFXIN</sub>×C<sub>LFXOUT</sub>/(C<sub>LFXIN</sub>+C<sub>LFXOUT</sub>), where C<sub>LFXIN</sub> and C<sub>LFXOUT</sub> are the total capacitance at LFXIN and LFXOUT, respectively.

(2) The digital clock input (LFCLK\_IN) accepts a logic level square wave clock.

(3) The LFCLK monitor may be used to monitor the LFXT or LFCLK\_IN. It will always fault below the MIN fault frequency, and will never fault above the MAX fault frequency.

### 7.10.4 High Frequency Crystal/Clock

over operating free-air temperature range (unless otherwise noted)

|                          | PARAMETER                                            | TEST CONDITIONS                                                                                                 | MIN   | TYP | MAX | UNIT |
|--------------------------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-------|-----|-----|------|
| High freq                | uency crystal oscillator (HFXT)                      | -                                                                                                               |       |     |     |      |
|                          |                                                      | HFXTRSEL=00                                                                                                     | 4     |     | 8   |      |
| f <sub>HFXT</sub>        | HFXT frequency                                       | HFXTRSEL=01                                                                                                     | 8.01  |     | 16  | MHz  |
|                          |                                                      | HFXTRSEL=10                                                                                                     | 16.01 |     | 32  |      |
|                          | HFXT duty cycle                                      | HFXTRSEL=00                                                                                                     | 40    |     | 65  |      |
|                          |                                                      | HFXTRSEL=01                                                                                                     | 40    |     | 60  | %    |
| DC <sub>HFXT</sub>       |                                                      | HFXTRSEL=10                                                                                                     | 40    |     | 60  | 70   |
|                          |                                                      | HFXTRSEL=11                                                                                                     | 40    |     | 60  |      |
| OA <sub>HFXT</sub>       | HFXT crystal oscillation allowance                   | HFXTRSEL=00 (4 to 8MHz range)                                                                                   |       | 2   |     | kΩ   |
| C <sub>L, eff</sub>      | Integrated effective load capacitance <sup>(1)</sup> |                                                                                                                 |       | 1   |     | pF   |
| t <sub>start, HFXT</sub> | HFXT start-up time <sup>(2)</sup>                    | HFXTRSEL=11, 32MHz crystal                                                                                      |       | 0.5 |     | ms   |
|                          |                                                      | $f_{HFXT}$ =4MHz, $R_m$ =300 $\Omega$ , $C_L$ =12pF                                                             |       | 75  |     |      |
| I <sub>HFXT</sub>        | HFXT current consumption                             | $f_{HFXT}$ =32MHz, R <sub>m</sub> =30Ω, C <sub>L</sub> =12pF,<br>C <sub>m</sub> =6.26fF, L <sub>m</sub> =1.76mH |       | 600 |     | uA   |
| High freq                | uency digital clock input (HFCLK_IN)                 |                                                                                                                 |       |     |     |      |
| f <sub>HFIN</sub>        | HFCLK_IN frequency <sup>(3)</sup>                    | USEEXTHFCLK=1                                                                                                   | 4     |     | 32  | MHz  |
| DC <sub>HFIN</sub>       | HFCLK_IN duty cycle <sup>(3)</sup>                   | USEEXTHFCLK=1                                                                                                   | 40    |     | 60  | %    |
|                          | 1                                                    | 1                                                                                                               |       |     |     |      |

(1) This includes parasitic bond and package capacitance (≈2pF per pin), calculated as C<sub>HFXIN</sub>×C<sub>HFXOUT</sub>/(C<sub>HFXIN</sub>+C<sub>HFXOUT</sub>), where C<sub>HFXIN</sub> and C<sub>HFXOUT</sub> are the total capacitance at HFXIN and HFXOUT, respectively.

(2) The HFXT startup time (t<sub>start, HFXT</sub>) is measured from the time the HFXT is enabled until stable oscillation for a typical crystal. Start-up time is dependent upon crystal frequency and crystal specifications. Refer to the HFXT section of the MSPM0 G-Series 80-MHz Microcontrollers Technical Reference Manual.

(3) The digital clock input (HFCLK\_IN) accepts a logic level square wave clock.

# 7.11 Digital IO



### 7.11.1 Electrical Characteristics

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted). All specifications for SDIO in VDD Power Domain are also applicable to LFSSIO in the VBAT Power Domain.

|                  | PARAMETER                 | -                                                      | TEST CONDITIONS                                                                                                                  | MIN      | TYP | MAX     | UNIT |
|------------------|---------------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|----------|-----|---------|------|
|                  |                           | ODIO (1)                                               | VDD≥1.62V                                                                                                                        | 0.7*VDD  |     | 5.5     | V    |
| VIH              | High level input voltage  |                                                        | VDD≥2.7V                                                                                                                         | 2        |     | 5.5     | V    |
| • 111            |                           | All I/O except<br>ODIO & Reset                         | VDD≥1.62V                                                                                                                        | 0.7*VDD  |     | VDD+0.3 | V    |
|                  |                           | ODIO                                                   | VDD≥1.62V                                                                                                                        | -0.3     |     | 0.3*VDD | V    |
| VIL              | Low level input voltage   | ODIO                                                   | VDD≥2.7V                                                                                                                         | -0.3     |     | 0.8     | V    |
| - 12             | g.                        | All I/O except<br>ODIO & Reset                         | VDD≥1.62V                                                                                                                        | -0.3     |     | 0.3*VDD | V    |
|                  |                           | ODIO                                                   |                                                                                                                                  | 0.05*VDD |     |         | V    |
| V <sub>HYS</sub> | Hysteresis                | All I/O except<br>ODIO                                 |                                                                                                                                  | 0.1*VDD  |     |         | V    |
| l <sub>lkg</sub> | High-Z leakage current    | non-LCD pins<br>SDIO <sup>(2) (3)</sup>                |                                                                                                                                  |          |     | 50      | nA   |
| l <sub>lkg</sub> | High-Z leakage current    | All LCD pins<br>except PA12<br>SDIO <sup>(2) (3)</sup> |                                                                                                                                  |          |     | 100     | nA   |
| l <sub>lkg</sub> | High-Z leakage current    | PA12 LCD pin<br>SDIO <sup>(2) (3)</sup>                |                                                                                                                                  |          |     | 300     | nA   |
| R <sub>PU</sub>  | Pull up resistance        | All I/O except<br>ODIO                                 |                                                                                                                                  |          | 40  |         | kΩ   |
| R <sub>PD</sub>  | Pull down resistance      |                                                        |                                                                                                                                  |          | 40  |         | kΩ   |
| CI               | Input capacitance         |                                                        |                                                                                                                                  |          | 5   |         | pF   |
|                  |                           | SDIO                                                   | VDD≥2.7V,  I <sub>IO</sub>   <sub>,max</sub> =6mA<br>VDD≥1.71V,  I <sub>IO</sub>   <sub>,max</sub> =2mA<br>T <sub>j</sub> ≤85 °C | VDD-0.4  |     |         | V    |
| V <sub>OH</sub>  |                           | 010                                                    | VDD≥2.7V,  I <sub>IO</sub>   <sub>,max</sub> =6mA<br>VDD≥1.71V,  I <sub>IO</sub>   <sub>,max</sub> =2mA<br>T <sub>j</sub> >85 °C | VDD-0.45 |     |         | V    |
|                  | High level output voltage |                                                        | VDD≥2.7V, DRV=1,  <br>IIO ,max=20mAVDD≥1.71V, DRV=1,<br> IIO ,max=10mA                                                           | VDD-0.4  |     |         | V    |
|                  |                           | HDIO                                                   | VDD≥2.7V, DRV=0,  <br>IIO ,max=6mAVDD≥1.71V, DRV=0,  <br>IIO ,max=2mA                                                            | VDD-0.45 |     |         | V    |

Copyright © 2024 Texas Instruments Incorporated

Product Folder Links: MSPM0L2228 MSPM0L2227 MSPM0L1228 MSPM0L1227

### 7.11.1 Electrical Characteristics (continued)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted). All specifications for SDIO in VDD Power Domain are also applicable to LFSSIO in the VBAT Power Domain.

|     | PARAMETER                                |                                                                                                                                     | TEST CONDITIONS                                                                                                                                                                                                                                          | MIN | TYP  | MAX  | UNIT |
|-----|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|------|
|     |                                          | SDIO                                                                                                                                | VDD≥2.7V,  I <sub>IO</sub>   <sub>,max</sub> =6mA<br>VDD≥1.71V,  I <sub>IO</sub>   <sub>,max</sub> =2mA<br>Tj≤85 °C                                                                                                                                      |     |      | 0.4  |      |
|     | 5010                                     | VDD≥2.7V,  I <sub>IO</sub>   <sub>,max</sub> =6mA<br>VDD≥1.71V,  I <sub>IO</sub>   <sub>,max</sub> =2mA<br>T <sub>j&gt;</sub> 85 °C |                                                                                                                                                                                                                                                          |     | 0.45 |      |      |
|     | V <sub>OL</sub> Low level output voltage |                                                                                                                                     | $ \begin{array}{l} \mbox{VDD}{\geq}2.7\mbox{V}, \mbox{DRV}{=}1, \   \\ \mbox{IIO},\mbox{max}{=}20\mbox{mAVDD}{\geq}1.7\mbox{IV}, \mbox{DRV}{=}1, \\ \mbox{IIO},\mbox{max}{=}10\mbox{mA} \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \$                           |     |      | 0.4  | V    |
| VOL |                                          | HDIO                                                                                                                                | $ \begin{array}{l} \label{eq:VDD} VDD \ge 2.7V, DRV = 1,   \\ IIO ,max = 20mAVDD \ge 1.71V, DRV = 1, \\  IIO ,max = 10mA  VDD \ge 2.7V, \\ DRV = 0,  I_{IO} ,max = 6mAVDD \ge 1.71V, \\ DRV = 0,  I_{IO} ,max = 2mA \ T_j > 85 \ ^{\circ}C \end{array} $ |     |      | 0.45 | V    |
|     |                                          | ODIO                                                                                                                                | VDD≥2.7V, I <sub>OL,max</sub> =8mA<br>VDD≥1.71V, I <sub>OL,max</sub> =4mA<br>Tj≤85 °C                                                                                                                                                                    |     |      | 0.4  |      |
|     |                                          | טופט                                                                                                                                | VDD≥2.7V, I <sub>OL,max</sub> =8mA<br>VDD≥1.71V, I <sub>OL,max</sub> =4mA<br>T <sub>j</sub> >85 °C                                                                                                                                                       |     |      | 0.45 |      |

(1) I/O Types: ODIO = 5V Tolerant Open-Drain , SDIO = Standard-Drive , HDIO = High-Drive

(2) The leakage current is measured with VSS or VDD applied to the corresponding pin(s), unless otherwise noted.

(3) The leakage of the digital port pins is measured individually. The port pin is selected for input and the pullup/pulldown resistor is disabled.

### 7.11.2 Switching Characteristics

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted). All specifications for SDIO in VDD Power Domain are also applicable to LFSSIO in the VBAT Power Domain.

| PARAMETER                      |                       |                                 | TEST CONDITIONS                                 |            | TYP MAX              | UNIT |
|--------------------------------|-----------------------|---------------------------------|-------------------------------------------------|------------|----------------------|------|
| f <sub>max</sub>               | Port output frequency | SDIO <sup>(1)</sup>             | $VDD \ge 1.71V, C_L = 20pF$                     |            | 16                   |      |
| f <sub>max</sub>               | Port output frequency | SDIO <sup>(1)</sup>             | VDD ≥ 2.7V, CL= 20pF                            |            | 32                   | MHz  |
| f <sub>max</sub>               | Port output frequency | ODIO                            | VDD ≥ 1.71V, FM <sup>+</sup> , CL= 20pF - 100pF |            | 1                    |      |
| t <sub>r</sub> ,t <sub>f</sub> | Output rise/fall time | All output ports<br>except ODIO | VDD ≥ 1.71V                                     |            | 0.3*f <sub>max</sub> | s    |
| t <sub>f</sub>                 | Output fall time      | ODIO                            | VDD ≥ 1.71V, FM <sup>+</sup> , CL= 20pF-100pF   | 20*VDD/5.5 | 120                  | ns   |

(1) I/O Types: ODIO = 5V Tolerant Open-Drain , SDIO = Standard-Drive , HSIO = High-Speed , HDIO = High-Drive

## 7.12 Analog Mux VBOOST

over operating free-air temperature range (unless otherwise noted)

|                         | PARAMETER            | TEST CONDITIONS                                          | MIN | TYP  | MAX | UNIT |
|-------------------------|----------------------|----------------------------------------------------------|-----|------|-----|------|
| I <sub>VBST</sub>       | VBOOST current adder | MCLK/ULPCLK is<br>LFCLK                                  |     | 0.8  |     | uA   |
| I <sub>VBST</sub>       | VBOOST current adder | MCLK/ULPCLK is<br>not LFCLK, SYSOSC<br>frequency is 4MHz |     | 10.6 |     | uA   |
| t <sub>START,VBST</sub> | VBOOST startup time  |                                                          |     | 12   | 20  | us   |



# 7.13 ADC

#### 7.13.1 Electrical Characteristics

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted), all TYP values are measured at 25°C and all accuracy parameters are measured using 12-bit resolution mode (unless otherwise noted)

|                                   | PARAMETER                                          | TEST CONDITIONS                                                                                                                                                                               | MIN  | TYP  | MAX  | UNIT |
|-----------------------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| Vin <sub>(ADC)</sub>              | Analog input voltage range <sup>(1)</sup>          | Applies to all ADC analog input pins                                                                                                                                                          | 0    |      | VDD  | V    |
|                                   |                                                    | V <sub>R+</sub> sourced from VDD                                                                                                                                                              |      | VDD  |      | V    |
| V <sub>R+</sub>                   | Positive ADC reference voltage                     | V <sub>R+</sub> sourced from external reference pin (VREF+)                                                                                                                                   | 1.4  |      | VDD  | V    |
|                                   |                                                    | V <sub>R+</sub> sourced from internal reference (VREF)                                                                                                                                        |      | VREF |      | V    |
| V <sub>R-</sub>                   | Negative ADC reference voltage                     |                                                                                                                                                                                               |      | 0    |      | V    |
| Fs                                | ADC sampling frequency                             | RES = 0x0 (12-bit mode), External Reference                                                                                                                                                   |      |      | 1.68 | Msps |
| . (2)                             | Operating supply current                           | F <sub>S</sub> = 1.68MSPS, Internal reference OFF, V <sub>R+</sub> = VDD                                                                                                                      |      | 460  | 600  |      |
| I <sub>(ADC)</sub> <sup>(2)</sup> | into VDD terminal                                  | $F_S$ = 200ksps, Internal reference ON, $V_{R+}$ = VREF = 2.5V                                                                                                                                |      | 320  | 435  | μA   |
| C <sub>S/H</sub>                  | ADC sample-and-hold capacitance                    |                                                                                                                                                                                               |      | 3.3  |      | pF   |
| Rin                               | ADC input resistance                               |                                                                                                                                                                                               |      | 0.5  |      | kΩ   |
|                                   |                                                    | Fin = 10kHz, External reference <sup>(3)</sup>                                                                                                                                                | 11.0 | 11.1 |      | L.14 |
| ENOB                              | Effective number of bits                           | Fin = 10kHz, Internal reference, V <sub>R+</sub> = VREF = 2.5V                                                                                                                                | 10   | 10.2 |      | bit  |
|                                   |                                                    | Fin = 10kHz, External reference <sup>(3)</sup>                                                                                                                                                | 68   | 71   |      | dB   |
| SNR                               | Signal-to-noise ratio                              | Fin = 10kHz, Internal reference, V <sub>R+</sub> = VREF = 2.5V                                                                                                                                | 63   | 65   | 5    | đВ   |
|                                   |                                                    | External reference <sup>(3)</sup> , VDD = VDD <sub>(min)</sub> to VDD <sub>(max)</sub>                                                                                                        | 63   | 68   |      |      |
| PSRR <sub>DC</sub>                | Power supply rejection ratio, DC                   | $\label{eq:VDD} \begin{array}{l} \text{VDD} = \text{VDD}_{(min)} \text{ to } \text{VDD}_{(max)} \\ \text{Internal reference, } \text{V}_{\text{R+}} = \text{VREF} = 2.5 \text{V} \end{array}$ | 50   | 60   |      | dB   |
|                                   |                                                    | External reference $^{(3)}$ , $\Delta VDD = 0.1 V$ at 1 kHz                                                                                                                                   |      | 61   |      |      |
| PSRR <sub>AC</sub>                | Power supply rejection ratio, AC                   | $\Delta$ VDD = 0.1 V at 1 kHz<br>Internal reference, V <sub>R+</sub> = VREF = 2.5V                                                                                                            |      | 49   |      | dB   |
| T <sub>wakeup</sub>               | ADC Wakeup Time                                    | Assumes internal reference is active                                                                                                                                                          |      |      | 5    | us   |
| V <sub>SupplyMon</sub>            | Supply Monitor voltage divider<br>(VDD/3) accuracy | ADC input channel: Supply Monitor <sup>(4)</sup>                                                                                                                                              | -1.5 |      | +1.5 | %    |
| I <sub>SupplyMon</sub>            | Supply Monitor voltage divider current consumption | ADC input channel: Supply Monitor                                                                                                                                                             |      | 10   |      | uA   |
| V <sub>VBATmon</sub>              | VBAT Monitor voltage divider<br>(VBAT/3) accuracy  | ADC input channel: VBAT Monitor (4)                                                                                                                                                           | -1.5 |      | +1.5 | %    |
| I <sub>VBATmon</sub>              | VBAT Monitor voltage divider current consumption   | ADC input channel: VBAT Monitor                                                                                                                                                               |      | 10   |      | uA   |

(1) The analog input voltage range must be within the selected ADC reference voltage range  $V_{R+}$  to  $V_{R-}$  for valid conversion results.

(2) The internal reference (VREF) supply current is not included in current consumption parameter I<sub>(ADC)</sub>.

(3) All external reference specifications are measured with V<sub>R+</sub> = VREF+ = VDD = 3.3V and V<sub>R-</sub> = VREF- = VSS = 0V and external 1uF cap on VREF+ pin

(4) Analog power supply monitor. Analog input on channel 31 for VDD monitor and channel 30 for VBAT monitor is disconnected and is internally connected to the voltage divider which is VDD/3. Both the supply monitors are measured with external reference

### 7.13.2 Switching Characteristics

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                        | PARAMETER                                   |                                                   | TEST CONDITIONS                                |     | TYP | MAX | UNIT             |
|----------------------------------------|---------------------------------------------|---------------------------------------------------|------------------------------------------------|-----|-----|-----|------------------|
| f <sub>ADCCLK</sub>                    | ADC clock frequency                         |                                                   |                                                | 4   |     | 32  | MHz              |
| t <sub>ADC trigger</sub>               | Software trigger minimum width              |                                                   |                                                | 3   |     |     | ADCCLK<br>cycles |
| t <sub>Sample</sub>                    | Sampling time                               | 12-bit mode, $R_S = 50\Omega$ , $C_{pext} = 10pF$ |                                                | 156 |     |     | ns               |
| t <sub>Sample_VREF</sub>               | Sample time with VREF                       |                                                   | ADC CHANNEL=28,12-bit<br>mode,VDD as reference | 4   |     |     | μs               |
| t <sub>Sample_SupplyMon(</sub><br>VDD) | Sample time with Supply Monitor (VDD/3) (1) |                                                   |                                                | 5   |     |     | μs               |



#### 7.13.2 Switching Characteristics (continued)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER                                                                                         | र                     | TEST CONDITIONS | MIN | TYP MAX |    |
|---------------------------------------------------------------------------------------------------|-----------------------|-----------------|-----|---------|----|
| $\begin{array}{c c} t_{Sample\_SupplyMon(} & Sample time with \\ v_{BAT)} & 3)^{(1)} \end{array}$ | Supply Monitor (VBAT/ |                 | 5   |         | μs |

(1) Analog power supply monitor. Analog input on channel 31 for VDD monitor and channel 30 for VBAT monitor is disconnected and is internally connected to the voltage divider which is VDD/3.

#### 7.13.3 Linearity Parameters

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted), all TYP values are measured at 25°C and all linearity parameters are measured using 12-bit resolution mode (unless otherwise noted) <sup>(1)</sup>

|                | PARAMETER TEST CONDITIONS                                         |                                   | MIN                               | TYP MAX | UNIT |     |
|----------------|-------------------------------------------------------------------|-----------------------------------|-----------------------------------|---------|------|-----|
| Ej             | Integral linearity error (INL)                                    | External reference <sup>(2)</sup> | External reference (2)            | -2.0    | +2.0 | LSB |
| Ek             | Differential linearity error (DNL)<br>Guaranteed no missing codes | External reference <sup>(2)</sup> | External reference <sup>(2)</sup> | -1.0    | +1.0 | LSB |
| Eo             | Offset error                                                      | External reference <sup>(2)</sup> | xternal reference <sup>(2)</sup>  |         | 3.5  | mV  |
| E <sub>G</sub> | Gain error                                                        | xternal reference <sup>(2)</sup>  |                                   | -4      | 4    | LSB |

(1) Total Unadjusted Error (TUE) can be calculated from  $E_I$ ,  $E_O$ , and  $E_G$  using the following formula: TUE =  $\sqrt{(E_I^2 + |E_O|^2 + E_G^2)}$ Note: You must convert all of the errors into the same unit, usually LSB, for the above equation to be accurate

(2) All external reference specifications are measured with  $V_{R+} = VREF + = VDD$  and  $V_{R-} = VSS = 0V$ , external 1uF cap on VREF+ Pin and HW Averaging feature will only be supported since PG2.0.

#### 7.13.4 Typical Connection Diagram



#### Figure 7-3. ADC Input Network

- 1. Refer to ADC Electrical Characteristics for the values of R<sub>in</sub> and C<sub>S/H</sub>
- 2. Refer to Digital IO Electrical Characteristics for the value of CI
- 3. C<sub>par</sub> and R<sub>par</sub> represent the parasitic capacitance and resistance of the external ADC input circuitry

Use the following equations to solve for the minimum sampling time (T) required for an ADC conversion:

- 1. Tau =  $(R_{par} + R_{in})^* C_{S/H} + R_{par}^* (C_{par} + C_I)$
- 2. K= ln(2<sup>n</sup>/Settling error) ln( $(C_{par} + C_l)/C_{S/H}$ )
- 3. T (Min sampling time) = K\*Tau

## 7.14 Temperature Sensor

over operating free-air temperature range (unless otherwise noted)

|                    | PARAMETER                               | TEST CONDITIONS                                                                                                  | MIN  | TYP  | MAX  | UNIT  |
|--------------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| TS <sub>TRIM</sub> | Factory trim temperature <sup>(1)</sup> | ADC and VREF configuration: RES=0<br>(12-bit mode), VRSEL= 2h (VREF =<br>1.4V), ADC t <sub>sample</sub> = 12.5uS | 27   | 30   | 33   | °C    |
| TS <sub>c</sub>    | Temperature coefficient                 | -40°C ≤ T <sub>j</sub> ≤ 130°C                                                                                   | -1.9 | -1.8 | -1.7 | mV/°C |

Copyright © 2024 Texas Instruments Incorporated



### 7.14 Temperature Sensor (continued)

over operating free-air temperature range (unless otherwise noted)

|                      | PARAMETER                                       | TEST CONDITIONS                                                                             | MIN | TYP | MAX  | UNIT |
|----------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------|-----|-----|------|------|
| t <sub>SET, TS</sub> | Temperature sensor settling time <sup>(2)</sup> | ADC and VREF configuration: RES=0<br>(12-bit mode), VRSEL=2h (VREF=1.4V),<br>ADC CHANNEL=29 |     |     | 12.5 | us   |

(1) Higher absolute accuracy may be achieved through user calibration. Please refer to temperature sensor chapter in detailed description section.

(2) This is the minimum required ADC sampling time when measuring the temperature sensor.



# 7.15 VREF

## 7.15.1 Electrical Characteristics ADC

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                      | PARAMETER                                      | 1                                                        | TEST CONDITIONS                                    | MIN | TYP | MAX | UNIT   |
|----------------------|------------------------------------------------|----------------------------------------------------------|----------------------------------------------------|-----|-----|-----|--------|
| I <sub>VREF</sub>    | VREF operating supply current                  | BUFCONFIG =<br>{0, 1}, No load                           | BUFCONFIG = {0, 1}, No load                        |     | 80  | 100 | μA     |
| TC <sub>VREF</sub>   | Temperature coefficient of VREF <sup>(1)</sup> | BUFCONFIG =<br>{0, 1}                                    | BUFCONFIG = {0, 1}                                 |     |     | 75  | ppm/°C |
| TC <sub>drift</sub>  | Long term VREF drift                           | Time = 1000<br>hours,<br>BUFCONFIG =<br>{0, 1}, T = 25°C | Time = 1000 hours, BUFCONFIG =<br>{0, 1}, T = 25°C |     |     | 300 | ppm    |
| PSRR <sub>DC</sub>   | VREF Power supply rejection ratio, DC          | VDD = 1.7 V to<br>VDDmax,<br>BUFCONFIG = 1               | VDD = 1.7 V to VDDmax,<br>BUFCONFIG = 1            | 60  | 70  |     | dB     |
| PSRR <sub>DC</sub>   | VREF Power supply rejection ratio, DC          | VDD = 2.7 V to<br>VDDmax,<br>BUFCONFIG = 0               | VDD = 2.7 V to VDDmax,<br>BUFCONFIG = 0            | 50  | 60  |     | dB     |
| V <sub>noise</sub>   | RMS noise at VREF output (0.1 Hz to 100 MHz)   | BUFFCONFIG =<br>1                                        | BUFFCONFIG = 1                                     |     | 500 |     | μVrms  |
| V <sub>noise</sub>   | RMS noise at VREF output (0.1 Hz to 100 MHz)   | BUFFCONFIG =<br>0                                        | BUFFCONFIG = 0                                     |     | 750 |     | μVrms  |
| ADC F <sub>S</sub>   | Max supported ADC sampling frequency           | Using VREF as<br>ADC reference                           | Using VREF as ADC reference                        |     |     | 200 | ksps   |
| T <sub>startup</sub> | VREF startup time                              | BUFCONFIG =<br>{0, 1} , VDD =<br>2.8 V                   | BUFCONFIG = {0, 1} , VDD = 2.8 V                   |     |     | 15  | us     |

(1) The temperature coefficient of the VREF output is the sum of TC<sub>VRBUF</sub> and the temperature coefficient of the internal bandgap reference.

### 7.15.2 Electrical Characteristics (Comparator)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                                      | 1                                                       | EST CONDITIONS                                     | MIN | TYP | MAX | UNIT   |
|---------------------|------------------------------------------------|---------------------------------------------------------|----------------------------------------------------|-----|-----|-----|--------|
| I <sub>VREF</sub>   | VREF operating supply current                  | BUFCONFIG =<br>{0, 1}, No load                          | BUFCONFIG = {0, 1}, No load                        |     | 80  | 100 | μA     |
| TC <sub>VREF</sub>  | Temperature coefficient of VREF <sup>(1)</sup> | BUFCONFIG =<br>{0, 1}                                   | BUFCONFIG = {0, 1}                                 |     |     | 75  | ppm/°C |
| TC <sub>drift</sub> | Long term VREF drift                           | Time = 1000<br>hours,<br>BUFCONFIG =<br>{0, 1}, T = 25℃ | Time = 1000 hours, BUFCONFIG =<br>{0, 1}, T = 25°C |     |     | 300 | ppm    |
| PSRR <sub>DC</sub>  | VREF Power supply rejection ratio,<br>DC       | VDD = 1.7 V to<br>VDDmax,<br>BUFCONFIG = 1              | VDD = 1.7 V to VDDmax,<br>BUFCONFIG = 1            |     | 69  |     | dB     |
| PSRR <sub>DC</sub>  | VREF Power supply rejection ratio,<br>DC       | VDD = 2.7 V to<br>VDDmax,<br>BUFCONFIG = 0              | VDD = 2.7 V to VDDmax,<br>BUFCONFIG = 0            |     | 60  |     | dB     |
| V <sub>noise</sub>  | RMS noise at VREF output (0.1 Hz to 100 MHz)   | BUFFCONFIG =<br>1                                       | BUFFCONFIG = 1                                     |     | 500 |     | µVrms  |
| V <sub>noise</sub>  | RMS noise at VREF output (0.1 Hz to 100 MHz)   | BUFFCONFIG =<br>0                                       | BUFFCONFIG = 0                                     |     | 750 |     | µVrms  |



#### 7.15.2 Electrical Characteristics (Comparator) (continued)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER            |                   | TEST CONDITIONS                        |                                  | MIN | TYP | MAX | UNIT |
|----------------------|-------------------|----------------------------------------|----------------------------------|-----|-----|-----|------|
| T <sub>startup</sub> | VREF startup time | BUFCONFIG =<br>{0, 1} , VDD =<br>2.8 V | BUFCONFIG = {0, 1} , VDD = 2.8 V |     |     | 15  | us   |

(1) The temperature coefficient of the VREF output is the sum of TC<sub>VRBUF</sub> and the temperature coefficient of the internal bandgap reference.

#### 7.15.3 Voltage Characterisitcs (ADC)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                    | PARAMETER                                           | TEST CONDITIONS | MIN  | ТҮР | MAX  | UNIT |
|--------------------|-----------------------------------------------------|-----------------|------|-----|------|------|
| VDD <sub>min</sub> | Minimum supply voltage needed for<br>VREF operation | BUFCONFIG = 0   | 2.7  |     |      | V    |
| VDD <sub>min</sub> | Minimum supply voltage needed for<br>VREF operation | BUFCONFIG = 1   | 1.62 |     |      | V    |
| VREF               | Voltage reference output voltage                    | BUFCONFIG = 0   | 2.46 | 2.5 | 2.54 | V    |
| VREF               | Voltage reference output voltage                    | BUFCONFIG = 1   | 1.38 | 1.4 | 1.42 | V    |

#### 7.15.4 Voltage Characterisitcs (Comparator)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                    | PARAMETER                                           | TEST CONDITIONS | MIN  | ТҮР | MAX  | UNIT |
|--------------------|-----------------------------------------------------|-----------------|------|-----|------|------|
| VDD <sub>min</sub> | Minimum supply voltage needed for<br>VREF operation | BUFCONFIG = 0   | 2.7  |     |      | V    |
| VDD <sub>min</sub> | Minimum supply voltage needed for<br>VREF operation | BUFCONFIG = 1   | 1.62 |     |      | V    |
| VREF               | Voltage reference output voltage                    | BUFCONFIG = 0   | 2.46 | 2.5 | 2.54 | V    |
| VREF               | Voltage reference output voltage                    | BUFCONFIG = 1   | 1.38 | 1.4 | 1.42 | V    |

## 7.16 Comparator (COMP)

#### 7.16.1 Comparator Electrical Characteristics

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                      | TEST CONDITIONS                                                           | MIN | TYP | MAX | UNIT |
|---------------------|--------------------------------|---------------------------------------------------------------------------|-----|-----|-----|------|
| Comparat            | tor Electrical Characteristics |                                                                           |     |     |     |      |
| Vcm                 | Common mode input range        |                                                                           | 0   |     | VDD | V    |
| V <sub>offset</sub> | Input offset voltage           |                                                                           |     |     | ±20 | mV   |
|                     |                                | HYST = 00h                                                                |     | 0.4 |     |      |
| V <sub>hys</sub>    |                                | HYST = 01h                                                                |     | 10  |     | mV   |
|                     | DC input hysteresis            | HYST = 02h                                                                |     | 20  |     |      |
|                     |                                | HYST = 03h                                                                |     | 30  |     |      |
|                     | Propagation delay, response    | Output Filter off, Overdrive = 100 mV, High Speed<br>Mode                 |     | 32  | 50  | ns   |
| t <sub>PD_ls</sub>  | time                           | Output Filter off, Overdrive = 100 mV, Low Power<br>Mode                  |     | 1.2 | 4   | μs   |
|                     | Comparator enable time         | Startup time to reach propagation delay<br>specification, High Speed Mode |     |     | 5   | μs   |
| t <sub>en</sub>     |                                | Startup time to reach propagation delay specification, Low Power Mode     |     |     | 10  | μs   |



#### 7.16.1 Comparator Electrical Characteristics (continued)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                         | PARAMETER                                         | TEST CONDITIONS                                                                                                           | MIN    | TYP                 | MAX | UNIT     |
|-------------------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|--------|---------------------|-----|----------|
|                         |                                                   | Vcm = VDD/2, 100mV overdrive, DAC output as a<br>voltage reference, VDD is reference for DAC, High<br>Speed Mode          |        | 130                 | 200 | μA       |
| I <sub>comp</sub>       | Comparator current consumption.                   | Vcm = VDD/2, 100mV overdrive, DAC output as a<br>voltage reference, VDD is reference for DAC, Low<br>Power Mode           |        | 0.85                | 2.7 | μA       |
|                         |                                                   | Vcm = VDD/2, 100mV overdrive, comparator only.<br>High Speed Mode                                                         | ly. 12 |                     | 180 | μA       |
|                         |                                                   | Vcm = VDD/2, 100mV overdrive, comparator<br>only, Low Power Mode                                                          | 0.7    |                     | 2.1 | μA       |
| I <sub>comp</sub>       | Comparator +VREF current consumption in low power | Vcm = VDD/2, 100mV overdrive, DAC output as<br>a voltage reference, Internal VREF is reference for<br>DAC, Low Power Mode |        | 1.5                 |     | uA       |
| 8-bit DAC El            | ectrical Characteristics                          |                                                                                                                           | ·      |                     |     |          |
| V <sub>dac</sub>        | DAC output range                                  |                                                                                                                           | 0      |                     | VDD | V        |
| V <sub>dac-code</sub>   | 8-bit DAC output voltage for a given code         | VIN = reference voltage into 8-bit DAC, code n = 0 to 255                                                                 | (r     | VIN ×<br>n+1) / 256 |     | V        |
| INL                     | Integral nonlinearity of 8-bit DAC                |                                                                                                                           | -1     |                     | 1   | LSB      |
| DNL                     | Differential nonlinearity of 8-<br>bit DAC        |                                                                                                                           | -1     |                     | 1   | LSB      |
| Gain error              | Gain error of 8-bit DAC                           | Reference voltage = VDD                                                                                                   | -2     |                     | 2   | % of FSR |
| Offset error            | Offset error of 8-bit DAC                         |                                                                                                                           | -5     |                     | 5   | mV       |
| t <sub>dac_settle</sub> | 8-bit DAC settling time in static mode            | DACCODE0 = 0 $\rightarrow$ 255, DAC output accurate to 1 LSB                                                              |        | 1.5                 |     | μs       |

# 7.17 LCD

over operating free-air temperature range (unless otherwise noted)

|                                     | PARAMETERS                                                                               | TEST CONDITIONS                                                                                                                                                                         | MIN  | TYP  | MAX | UNIT |
|-------------------------------------|------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-----|------|
| LCD Electric                        | cal Characteristics                                                                      |                                                                                                                                                                                         |      |      |     |      |
| V <sub>CC, LCD, CP</sub><br>en, 3.6 | Supply voltage range, charge pump enabled, $V_{LCD} \leq 3.6 V$                          | $\label{eq:loss} \begin{array}{l} \mbox{LCDCPEN} = 1,0000 < \mbox{VLCDx} \leq 1111, \\ \mbox{LCDREFEN} = 1 \mbox{ (charge pump enabled,} \\ \mbox{VLCD} \leq 3.6 \mbox{ V} \end{array}$ | 1.62 |      | 3.6 | V    |
| Delta VLCD                          | 1/4 bias mode                                                                            | $\label{eq:loss} \begin{array}{l} \mbox{LCDCPEN} = 1,0000 < \mbox{VLCDx} \leq 1111, \\ \mbox{LCDREFEN} = 1 \mbox{ (charge pump enabled,} \\ \mbox{VLCD} \leq 3.6 \mbox{ V} \end{array}$ |      | 60   |     | mV   |
| Delta VLCD                          | 1/3 bias mode                                                                            | LCDCPEN = 1, 0000 < VLCDx ≤ 1111,<br>LCDREFEN = 1 (charge pump enabled,<br>VLCD ≤ 3.6 V)                                                                                                |      | 75   |     | mV   |
| V <sub>CC, LCD, ext.</sub><br>bias  | Supply voltage range, external<br>biasing, charge pump enabled                           | LCDCPEN = 1, LCDREFEN = 0                                                                                                                                                               | 1.62 |      | 3.6 | V    |
| V <sub>CC, LCD,</sub><br>VLCDEXT    | Supply voltage range, external<br>LCD voltage, external biasing,<br>charge pump disabled | LCDCPEN = 0, LCDSELVDD = 0                                                                                                                                                              | 1.62 |      | 3.6 | V    |
| V <sub>R33</sub>                    | External LCD voltage at R33,<br>external biasing, charge pump<br>disabled                | LCDCPEN = 0, LCDSELVDD = 0                                                                                                                                                              | 1.62 |      | 3.6 | V    |
| V <sub>R33</sub>                    | LCD voltage at R33, internal biasing, charge pump enabled                                | LCDCPEN=1, LCDSELCDD=0,<br>LCDREFEN=1                                                                                                                                                   | 2.4  |      | 3.8 | V    |
| C <sub>LCDCAP</sub>                 |                                                                                          | +/=20% tolerance is recommended, ceramic<br>caps X5R (Between LCDCAP0 and<br>LCDCAP1)                                                                                                   |      | 0.47 |     | μF   |
| C <sub>R33</sub>                    |                                                                                          | +/=20% tolerance is recommended, ceramic caps X5R                                                                                                                                       |      | 0.47 |     | μF   |

Copyright © 2024 Texas Instruments Incorporated

Submit Document Feedback 59



## 7.17 LCD (continued)

over operating free-air temperature range (unless otherwise noted)

|                           | PARAMETERS                                                                                                                                                                                                             | TEST CONDITIONS                                                                                                                                   | MIN | TYP    | MAX | UNIT  |
|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------|-----|-------|
| C <sub>R23</sub>          |                                                                                                                                                                                                                        | +/=20% tolerance is recommended, ceramic caps X5R                                                                                                 |     | 0.47   |     | μF    |
| C <sub>R24</sub>          |                                                                                                                                                                                                                        | +/=20% tolerance is recommended, ceramic caps X5R                                                                                                 |     | 0.47   |     | μF    |
| C <sub>R13</sub>          |                                                                                                                                                                                                                        | +/=20% tolerance is recommended, ceramic caps X5R                                                                                                 |     | 0.47   |     | μF    |
| f <sub>Frame</sub>        | LCD frame frequency range                                                                                                                                                                                              | $f_{LCD} = 2 \times mux \times f_{FRAME}$ with mux = 1 (static), 2, 3, 4, 8                                                                       | 16  | 32     | 64  | Hz    |
| f <sub>LFCLK, in</sub>    | LFCLK input frequency range                                                                                                                                                                                            | +/-10% accurate                                                                                                                                   |     | 32.768 |     | kHz   |
| C <sub>Panel</sub>        | Panel capacitance                                                                                                                                                                                                      | 32-Hz frame frequency                                                                                                                             |     |        | 20  | nF    |
| V <sub>R33</sub>          | Analog input voltage at R33                                                                                                                                                                                            | LCDCPEN = 0, LCDSELVDD = 0,<br>LCDREFEN = 0                                                                                                       | 1.6 |        | 3.6 | V     |
| V <sub>R23, 1/3bias</sub> | Analog input voltage at R23 with 1/3 biasing                                                                                                                                                                           | LCDCPEN = 0, LCDSELVDD = 0,<br>LCDREFEN = 0                                                                                                       | 1.1 |        | 2.4 | V     |
| V <sub>R23, 1/4bias</sub> | Analog input voltage at R23 with 1/4 biasing                                                                                                                                                                           | LCDCPEN = 0, LCDSELVDD = 0,<br>LCDREFEN = 0                                                                                                       | 1.2 |        | 2.7 | V     |
| V <sub>R24, 1/4bias</sub> | Analog input voltage at R24 with 1/4 biasing                                                                                                                                                                           | LCDCPEN = 0, LCDSELVDD = 0,<br>LCDREFEN = 0                                                                                                       | 0.8 |        | 1.8 | V     |
| V <sub>R13, 1/3bias</sub> | Analog input voltage at R13 with 1/3 biasing                                                                                                                                                                           | LCDCPEN = 0, LCDSELVDD = 0,<br>LCDREFEN = 0                                                                                                       | 0   |        | 1.2 | V     |
| V <sub>R14, 1/4bias</sub> | Analog input voltage at R14 with 1/4 biasing                                                                                                                                                                           | LCDCPEN = 0, LCDSELVDD = 0,<br>LCDREFEN = 0                                                                                                       | 0   |        | 0.9 | V     |
| V <sub>LCDREF/R13</sub>   | External LCD reference voltage<br>applied at LCDREF/R13 for 1/4<br>bias mode                                                                                                                                           | LCDCPEN = 1, LCDSELVDD = 0,<br>LCDREFEN = 0                                                                                                       | 0.6 |        | 0.9 | V     |
| V <sub>LCDREF/R13</sub>   | External LCD reference voltage<br>applied at LCDREF/R13 for 1/3<br>bias mode                                                                                                                                           | LCDCPEN = 1, LCDSELVDD = 0,<br>LCDREFEN = 0                                                                                                       | 0.8 |        | 1.2 | V     |
| Tamb                      | Operating Temperature Range                                                                                                                                                                                            |                                                                                                                                                   | -40 | 25     | 125 | deg C |
| IDD LCD                   | Stand by power - External Biasing<br>(Mode 0), Vboost = OFF. External<br>resistor ladder. 5% matched<br>tolerance and less than 1%<br>individual tolerance                                                             | Vdd>=2.4V,LCDCPEN =0,<br>LCDSELVDD=0,LCDSEL_VDD_R33=0,LCD<br>INTBIASEN=0,LVDVERFEN=0, Vboost=<br>OFF, External Supply on                          |     | 100    |     | nA    |
| IDD LCD                   | Stand by power - External Biasing<br>(Mode 0), Vboost = ON, External<br>resistor ladder. Current through<br>resistor ladder is not accounted in<br>spec. 5% matched tolerance and<br>less than 1% individual tolerance | Vdd<2.4V,LCDCPEN =0,<br>LCDSELVDD=0,LCDSEL_VDD_R33=0,LCD<br>INTBIASEN=0,LVDVERFEN=0, Vboost=<br>ON, External Supply on                            |     | 150    |     | nA    |
| IDD LCD                   | Stand by power - Internal Biasing<br>(Mode 1). Enable VDD connection<br>to R33 pin and add external<br>resistor ladder.Current through<br>resistor ladder is not accounted in<br>spec                                  | LCDCPEN =0,<br>LCDSELVDD=1,LCDSEL_VDD_R33=0,LCD<br>INTBIASEN=0, LCDVREFEN =0( Internal<br>reference disabled),Vboost= OFF, External<br>Supply Off |     | 54     |     | uA    |
| IDD LCD                   | Stand by power -<br>External Biasing (Mode 2).<br>Check for LCD_HP_LP=0/1 and<br>LCDBIASSEL=0/1                                                                                                                        | LCDCPEN =0,<br>LCDSELVDD=0,LCDSEL_VDD_R33=0,LCD<br>INTBIASEN=1, LCDVREFEN =0( Internal<br>reference disabled),Vboost= OFF, External<br>Supply on  |     | 100    |     | nA    |



# 7.17 LCD (continued)

over operating free-air temperature range (unless otherwise noted)

|         | PARAMETERS                                                                                                                                                                 | TEST CONDITIONS                                                                                                                                                 | MIN | TYP | MAX | UNIT |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| IDD LCD | Stand by power - Internal<br>Biasing (Mode 3). Check<br>for LCD_HP_LP=0/1 and<br>LCDBIASSEL=0/1. AVDD<br>connected to internal ladder used<br>to generate voltages         | LCDCPEN =0,<br>LCDSELVDD=0,LCDSEL_VDD_R33=1,LCD<br>INTBIASEN=1, LCDVREFEN =0( Internal<br>reference disabled),Vboost= OFF, External<br>Supply off               |     | 57  |     | uA   |
| IDD LCD | Stand by power - External<br>Biasing (Mode 4). Check for<br>LCDBIASSEL=0/1. Vext connected<br>to R33. CP used to generate<br>voltage fractions                             | LCDCPEN =1,<br>LCDSELVDD=0,LCDSEL_VDD_R33=0,LCD<br>INTBIASEN=0, LCDVREFEN =0( Internal<br>reference disabled),Vboost= OFF, External<br>Supply on                |     | 200 |     | nA   |
| IDD LCD | Stand by power - Internal<br>Biasing (Mode 5). Check<br>for LCDBIASSEL=0/1.AVDD<br>connected to R33. CP used<br>to generate voltage fractions.<br>LOADCAP0/1 are connected | LCDCPEN =1,LCDCPFSELx=0x2<br>LCDSELVDD=1,LCDSEL_VDD_R33=1,LCD<br>INTBIASEN=0, LCDVREFEN =0( Internal<br>reference disabled),Vboost= OFF, External<br>Supply off |     | 300 |     | nA   |
| IDD LCD | Stand by power - External Biasing<br>(Mode 6). CP used to generate<br>1/3 and 1/4 voltage fractions. Vext<br>connected to R13. LOADCAP0/1<br>are connected                 | LCDCPEN =1,<br>LCDSELVDD=0,LCDSEL_VDD_R33=1,LCD<br>INTBIASEN=0, LCDVREFEN =0( Internal<br>reference disabled),Vboost= OFF, External<br>Supply on                |     | 200 |     | nA   |
| IDD LCD | Stand by power - Internal<br>Biasing (Mode 7). CP used to<br>generate 1/3 and 1/4 voltage<br>fractions. LOADCAP0/1 are<br>connected. Vboost = OFF                          | LCDCPEN<br>=1,LCDCPFSELx=0x2,VLCDx=3V<br>LCDSELVDD=0,LCDSEL_VDD_R33=1,LCD<br>INTBIASEN=0, LCDVREFEN =1( Internal<br>reference enabled),LCDREFMODE =0/1          |     | 1.2 |     | μA   |
| IDD LCD | Stand by power - Internal<br>Biasing (Mode 7). CP used to<br>generate 1/3 and 1/4 voltage<br>fractions. LOADCAP0/1 are<br>connected. Vboost = ON                           | LCDCPEN<br>=1,LCDCPFSELx=0x2,VLCDx=3V<br>LCDSELVDD=0,LCDSEL_VDD_R33=1,LCD<br>INTBIASEN=0, LCDVREFEN =1( Internal<br>reference enabled),LCDREFMODE =0/1          |     | 1.5 |     | μA   |

# 7.18 /2C

## 7.18.1 I2C Characteristics

over operating free-air temperature range (unless otherwise noted)

|                     | PARAMETERS                                       | TEST CONDITIONS      | Standard | mode | Fast me | ode | Fast mode plus |      | UNIT |
|---------------------|--------------------------------------------------|----------------------|----------|------|---------|-----|----------------|------|------|
|                     | PARAMETERS                                       | TEST CONDITIONS      | MIN      | MAX  | MIN     | MAX | MIN            | MAX  | UNIT |
| f <sub>I2C</sub>    | I2C input clock frequency                        | I2C in Power Domain0 | 2        | 32   | 8       | 32  | 20             | 32   | MHz  |
| f <sub>SCL</sub>    | SCL clock frequency                              |                      | 0.025    | 0.1  |         | 0.4 |                | 1    | MHz  |
| t <sub>HD,STA</sub> | Hold time (repeated) START                       |                      | 4        |      | 0.6     |     | 0.26           |      | us   |
| t <sub>LOW</sub>    | LOW period of the SCL clock                      |                      | 4.7      |      | 1.3     |     | 0.5            |      | us   |
| t <sub>HIGH</sub>   | High period of the SCL clock                     |                      | 4        |      | 0.6     |     | 0.26           |      | us   |
| t <sub>SU,STA</sub> | Setup time for a repeated START                  |                      | 4.7      |      | 0.6     |     | 0.26           |      | us   |
| t <sub>HD,DAT</sub> | Data hold time                                   |                      | 0        |      | 0       |     | 0              |      | ns   |
| t <sub>SU,DAT</sub> | Data setup time                                  |                      | 250      |      | 100     |     | 50             |      | ns   |
| t <sub>SU,STO</sub> | Setup time for STOP                              |                      | 4        |      | 0.6     |     | 0.26           |      | us   |
| t <sub>BUF</sub>    | bus free time between a STOP and START condition |                      | 4.7      |      | 1.3     |     | 0.5            |      | us   |
| t <sub>VD;DAT</sub> | data valid time                                  |                      |          | 3.45 |         | 0.9 |                | 0.45 | us   |



#### 7.18.1 I2C Characteristics (continued)

over operating free-air temperature range (unless otherwise noted)

|                            | PARAMETERS                  | TEST CONDITIONS | Standard | mode | Fast m | ode | Fast mod | e plus | UNIT |
|----------------------------|-----------------------------|-----------------|----------|------|--------|-----|----------|--------|------|
| FARAMETERS                 |                             |                 | MIN      | MAX  | MIN    | MAX | MIN      | MAX    | UNIT |
| $t_{\text{VD};\text{ACK}}$ | data valid acknowledge time |                 |          | 3.45 |        | 0.9 |          | 0.45   | us   |

### 7.18.2 I2C Filter

over operating free-air temperature range (unless otherwise noted)

| PARAMETERS                                 |             | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|--------------------------------------------|-------------|-----------------|-----|-----|-----|------|
| fsp Pulse duration of spikes suppressed by |             | AGFSELx = 0     |     | 6   |     | ns   |
|                                            |             | AGFSELx = 1     |     | 14  | 35  | ns   |
|                                            | AGFSELx = 2 |                 | 22  | 60  | ns  |      |
|                                            |             | AGFSELx = 3     |     | 35  | 90  | ns   |

### 7.18.3 I<sup>2</sup>C Timing Diagram



Figure 7-4. I2C Timing Diagram

## 7.19 SPI

#### 7.19.1 SPI

over operating free-air temperature range (unless otherwise noted)

|                       | PARAMETERS                                 | TEST CONDITIONS                                                 | MIN              | ТҮР      | MAX              | UNIT |
|-----------------------|--------------------------------------------|-----------------------------------------------------------------|------------------|----------|------------------|------|
| SPI                   |                                            | •                                                               | - 1              |          |                  |      |
| f <sub>SPI</sub>      | SPI clock frequency                        | Clock max speed = 32MHz<br>1.62 < VDD < 3.6V<br>Controller mode |                  |          | 16               | MHz  |
| f <sub>SPI</sub>      | SPI clock frequency                        | Clock max speed = 32MHz<br>1.62 < VDD < 3.6V<br>Peripheral mode |                  |          | 16               | MHz  |
| DC <sub>SCK</sub>     | SCK Duty Cycle                             |                                                                 | 40               | 50       | 60               | %    |
| Controller            |                                            |                                                                 |                  |          |                  |      |
| t <sub>SCLK_H/L</sub> | SCLK High or Low time                      |                                                                 | (tSPI/2) -<br>1  | tSPI / 2 | (tSPI/2) +<br>1  | ns   |
| t <sub>CS.LEAD</sub>  | CS lead-time, CS active to clock           | SPH=0                                                           | 1 SPI<br>Clock   |          |                  | ns   |
| t <sub>CS.LEAD</sub>  | CS lead-time, CS active to clock           | SPH=1                                                           | 1/2 SPI<br>Clock |          |                  | ns   |
| t <sub>CS.LAG</sub>   | CS lag time, Last clock to CS inactive     |                                                                 | 1 SPI<br>Clock   |          |                  | ns   |
| t <sub>CS.ACC</sub>   | CS access time, CS active to PICO data out |                                                                 |                  |          | 1/2 SPI<br>Clock | ns   |

62 Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

Product Folder Links: MSPM0L2228 MSPM0L2227 MSPM0L1228 MSPM0L1227



## 7.19.1 SPI (continued)

over operating free-air temperature range (unless otherwise noted)

|                       | PARAMETERS                                          | TEST CONDITIONS                             | MIN | TYP | MAX            | UNIT |
|-----------------------|-----------------------------------------------------|---------------------------------------------|-----|-----|----------------|------|
| t <sub>CS.DIS</sub>   | CS disable time, CS inactive to PICO high inpedance |                                             |     |     | 1 SPI<br>Clock | ns   |
| t <sub>su.ci</sub>    | POCI input data setup time <sup>(1)</sup>           | 2.7 < VDD < 3.6V, delayed sampling enabled  | 1   |     |                | ns   |
| t <sub>su.cı</sub>    | POCI input data setup time <sup>(1)</sup>           | 1.62 < VDD < 2.7V, delayed sampling enabled | 1   |     |                | ns   |
| t <sub>su.ci</sub>    | POCI input data setup time <sup>(1)</sup>           | 2.7 < VDD < 3.6V, no delayed sampling       | 29  |     |                | ns   |
| t <sub>su.ci</sub>    | POCI input data setup time <sup>(1)</sup>           | 1.62 < VDD < 2.7V, no delayed sampling      | 37  |     |                | ns   |
| t <sub>HD.CI</sub>    | POCI input data hold time                           | delayed sampling enabled                    | 24  |     |                | ns   |
| t <sub>HD.CI</sub>    | POCI input data hold time                           | no delayed sampling enabled                 | 0   |     |                | ns   |
| t <sub>VALID.CO</sub> | PICO output data valid time <sup>(2)</sup>          |                                             |     |     | 10             | ns   |
| t <sub>HD.CO</sub>    | PICO output data hold time (3)                      |                                             | 6   |     |                | ns   |
| Peripheral            |                                                     |                                             |     |     |                |      |
| t <sub>CS.LEAD</sub>  | CS lead-time, CS active to clock                    |                                             | 11  |     |                | ns   |
| t <sub>CS.LAG</sub>   | CS lag time, Last clock to CS inactive              |                                             | 1   |     |                | ns   |
| t <sub>CS.ACC</sub>   | CS access time, CS active to POCI data out          |                                             |     |     | 26             | ns   |
| t <sub>CS.DIS</sub>   | CS disable time, CS inactive to POCI high impedance |                                             |     |     | 26             | ns   |
| t <sub>SU.PI</sub>    | PICO input data setup time                          |                                             | 7   |     |                | ns   |
| t <sub>HD.PI</sub>    | PICO input data hold time                           |                                             | 0   |     |                | ns   |
| t <sub>VALID.PO</sub> | POCI output data valid time <sup>(2)</sup>          | 2.7 < VDD < 3.6V                            |     |     | 25             | ns   |
| t <sub>VALID.PO</sub> | POCI output data valid time <sup>(2)</sup>          | 1.62 < VDD < 2.7V                           |     |     | 31             | ns   |
| t <sub>HD.PO</sub>    | POCI output data hold time <sup>(3)</sup>           |                                             | 5   |     |                | ns   |

(1) The POCI input data setup time can be fully compensated when delayed sampling feature is enabled.

(2) Specifies the time to drive the next valid data to the output after the output changing SCLK clock edge

(3) Specifies how long data on the output is valid after the output changing SCLK clock edge

## 7.19.2 SPI Timing Diagram











# 7.20 UART

over operating free-air temperature range (unless otherwise noted)

|                     | PARAMETERS                                          | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|---------------------|-----------------------------------------------------|-----------------|-----|-----|-----|------|
| f <sub>UART</sub>   | UART input clock frequency                          |                 |     |     | 32  | MHz  |
| f <sub>BITCLK</sub> | BITCLK clock frequency(equals baud rate in MBaud)   |                 |     |     | 4   | MHz  |
| t <sub>SP</sub>     | Pulse duration of spikes suppressed by input filter | AGFSELx = 0     |     | 6   |     | ns   |
| t <sub>SP</sub>     | Pulse duration of spikes suppressed by input filter | AGFSELx = 1     |     | 14  | 35  | ns   |
| t <sub>SP</sub>     | Pulse duration of spikes suppressed by input filter | AGFSELx = 2     |     | 22  | 60  | ns   |
| t <sub>SP</sub>     | Pulse duration of spikes suppressed by input filter | AGFSELx = 3     |     | 35  | 90  | ns   |

# 7.21 TIMx

over operating free-air temperature range (unless otherwise noted)

|                      | PARAMETERS                  | TEST CONDITIONS              | MIN     | TYP MAX        | UNIT                 |
|----------------------|-----------------------------|------------------------------|---------|----------------|----------------------|
| +                    | Timer resolution time       | f <sub>TIMxCLK</sub> = 32MHz | 31.25   |                | ns                   |
| t <sub>res</sub>     | Timer resolution time       |                              | 1       |                | t <sub>TIMxCLK</sub> |
| t <sub>res</sub>     | Timer resolution time       | TIMx with 16bit counter      |         | 16             | bit                  |
| t <sub>res</sub>     | Timer resolution time       | TIMx with 32bit counter      |         | 32             | bit                  |
|                      |                             | f <sub>TIMxCLK</sub> = 32MHz | 0.03125 | 134.21         | s                    |
| t <sub>COUNTER</sub> | 32-bit counter clock period |                              | 1       | 42949672<br>96 | 1 TTIM COLIK         |
|                      | 16-bit counter clock period | f <sub>TIMxCLK</sub> = 32MHz | 0.03125 | 2048           | us                   |
| t <sub>COUNTER</sub> |                             |                              | 1       | 65536          | t <sub>TIMxCLK</sub> |

# 7.22 TRNG



### 7.22.1 TRNG Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                      | PARAMETER           | TEST CONDITIONS    | MIN | ТҮР | MAX | UNIT |
|----------------------|---------------------|--------------------|-----|-----|-----|------|
| TRNG <sub>IACT</sub> | TRNG active current | TRNG clock = 20MHz |     | 115 |     | μA   |

#### 7.22.2 TRNG Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

|                         | PARAMETER                           | TEST CONDITIONS                             | MIN | TYP  | MAX | UNIT |
|-------------------------|-------------------------------------|---------------------------------------------|-----|------|-----|------|
| TRNGCLK <sub>F</sub>    | TRNG input clock frequency          |                                             | 9.5 | 10   | 25  | MHz  |
| TRNG <sub>STARTUP</sub> | TRNG startup time                   |                                             |     | 520  |     | μs   |
| TRNG <sub>LAT32</sub>   | Latency to generate 32 random bits  | Decimation ratio = 4, TRNG clock =<br>20MHz |     | 6.4  |     | μs   |
| TRNG <sub>LAT256</sub>  | Latency to generate 256 random bits | Decimation ratio = 4, TRNG clock =<br>20MHz |     | 51.2 |     | μs   |

# 7.23 Emulation and Debug

#### 7.23.1 SWD Timing

over operating free-air temperature range (unless otherwise noted)

|                  | PARAMETER     | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|------------------|---------------|-----------------|-----|-----|-----|------|
| f <sub>SWD</sub> | SWD frequency |                 |     |     | 10  | MHz  |



# 8 Detailed Description

The following sections describe all of the components that make up the devices in this data sheet. The peripherals integrated into these devices are configured by software through Memory Mapped Registers (MMRs). For more details, see the corresponding chapter of the *MSPM0 L-Series 32MHz Microcontrollers Technical Reference Manual*.

#### 8.1 Functional Block Diagram

Figure 8-1 shows the functional block diagram.

66 Submit Document Feedback







## 8.2 CPU

The CPU subsystem (MCPUSS) implements an Arm Cortex-M0+ CPU, an instruction pre-fetch/cache, a system timer, a memory protection unit, and interrupt management features. The Arm Cortex-M0+ is a cost-optimized,

Copyright © 2024 Texas Instruments Incorporated



32-bit CPU which delivers high performance and low power to embedded applications. Key features of the CPU Sub System include:

- Arm Cortex-M0+ CPU supporting clock frequencies up to 32kHz
  - ARMv6-M Thumb instruction set (little endian) with single-cycle 32×32 multiply instruction
  - Single-cycle access to GPIO registers through Arm single-cycle IO port
- Pre-fetch logic to improve sequential code execution, and I-cache with four 64-bit cache lines
- System timer (SysTick) with 24-bit down counter and automatic reload
- Memory protection unit (MPU) with 8 programmable regions
- Nested vectored interrupt controller (NVIC) with 4 programmable priority levels and tail-chaining
- Interrupt groups for expanding the total interrupt sources, with jump index for low interrupt latency

### 8.3 Operating Modes

MSPM0 MCUs provide five main operating modes (power modes) to allow for optimization of the device power consumption based on application requirements. In order of decreasing power, the modes are: RUN, SLEEP, STOP, STANDBY, and SHUTDOWN. The CPU is active executing code in RUN mode. Peripheral interrupt events can wake the device from SLEEP, STOP, or STANDBY mode to the RUN mode. SHUTDOWN mode completely disables the internal core regulator to minimize power consumption, and wake is only possible via NRST, SWD, or a logic level match on certain IOs. RUN, SLEEP, STOP, and STANDBY modes also include several configurable policy options (for example, RUN.x) for balancing performance with power consumption.

To further balance performance and power consumption, MSPM0 devices implement two power domains: **PD1** (for the CPU, memories, and high performance peripherals), and **PD0** (for low speed, low power peripherals).

- **PD1** is always powered in RUN and SLEEP modes, but is disabled in all other modes.
- PD0 is always powered in RUN, SLEEP, STOP, and STANDBY modes.
- PD1 and PD0 are both disabled in SHUTDOWN mode.
- PDB (for VBAT island) is operational irrespective of mode.

### 8.3.1 Functionality by Operating Mode (MSPM0Lx22x)

Supported functionality in each operating mode is given in Table 8-1.

Functional key:

- EN: The function is enabled in the specified mode.
- **DIS**: The function is disabled (either clock or power gated) in the specified mode, but the function's configuration is retained.
- **OPT**: The function is optional in the specified mode, and remains enabled if configured to be enabled.
- **NS**: The function is not automatically disabled in the specified mode but is not supported.
- **OFF**: The function is fully powered off in the specified mode, and no configuration information is retained. When waking up from an OFF state, all module registers must be re-configured to the desired settings by application software.

|             |                  |                    | RUN  | <u> </u> | SLEEP  |        |        | STOP               |       |       | STANDBY  |          | z        |
|-------------|------------------|--------------------|------|----------|--------|--------|--------|--------------------|-------|-------|----------|----------|----------|
| OPERAT      | ING MODE         | RUNO               | RUN1 | RUN2     | SLEEPO | SLEEP1 | SLEEP2 | STOP0              | STOP1 | STOP2 | STANDBY0 | STANDBY1 | SHUTDOWN |
|             | SYSOSC           | EN                 | EN   | DIS      | EN     | EN     | DIS    | OPT <sup>(1)</sup> | EN    | DIS   | DIS      | DIS      | OFF      |
| Oscillators | LFOSC or<br>LFXT | EN (LFOSC or LFXT) |      |          |        |        |        |                    |       | EN    |          |          |          |
|             | HFXT             | OPT                | DIS  | DIS      | OPT    | DIS    | DIS    | DIS                | DIS   | DIS   | DIS      | DIS      | OFF      |

#### Table 8-1. Supported Functionality by Operating Mode



|                    | Та                                                                    | able 8-1  | l. Supp | orted F | unction | nality b | y Opera | ating M             |          | ontinue    | d)       |          |          |
|--------------------|-----------------------------------------------------------------------|-----------|---------|---------|---------|----------|---------|---------------------|----------|------------|----------|----------|----------|
|                    |                                                                       |           | RUN     |         |         | SLEEP    |         |                     | STOP     |            | STAI     | NDBY     | z        |
| OPERATING MODE     |                                                                       | RUNO      | RUN1    | RUN2    | SLEEP0  | SLEEP1   | SLEEP2  | STOP0               | STOP1    | STOP2      | STANDBY0 | STANDBY1 | SHUTDOWN |
|                    | CPUCLK                                                                | 32MHz     | 32kHz   | 32kHz   |         |          |         | D                   | IS       |            |          |          | OFF      |
|                    | MCLK to PD1                                                           | 32MHz     | 32kHz   | 32kHz   | 32MHz   | 32kHz    | 32kHz   |                     |          | DIS        |          |          | OFF      |
|                    | ULPCLK to<br>PD0                                                      | 32MHz     | 32kHz   | 32kHz   | 32MHz   | 32kHz    | 32kHz   | 4MHz <sup>(1)</sup> | 4MHz     | 321        | κHz      | DIS      | OFF      |
|                    | ULPCLK to<br>TIMG0,<br>TIMG4,<br>TIMG5,<br>TIMG8,<br>TIMG12,<br>TIMA0 | 32MHz     | 32kHz   | 32kHz   | 32MHz   | 32kHz    | 32kHz   | 4MHz <sup>(1)</sup> | 4MHz     |            | 32kHz    |          | OFF      |
| Clocks             | MFCLK                                                                 | OPT       | D       | IS      | OPT     | D        | IS      | OI                  | РТ       |            | DIS      |          | OFF      |
| CIUCKS             | MFPCLK                                                                | OPT       | D       | IS      | OPT     | D        | IS      | OI                  | РТ       | DIS        |          |          | OFF      |
|                    | LFCLK                                                                 | 32kHz DIS |         |         |         |          |         |                     |          |            | OFF      |          |          |
|                    | LFCLK to<br>TIMG0,<br>TIMG4,<br>TIMG5,<br>TIMG8,<br>TIMG12,<br>TIMA0  | 32kHz     |         |         |         |          |         |                     |          |            | OFF      |          |          |
|                    | LFCLK<br>Monitor                                                      | OPT       |         |         |         |          |         |                     |          |            |          |          | OFF      |
|                    | MCLK Monitor                                                          | OPT DIS   |         |         |         |          |         |                     |          |            |          | OFF      |          |
|                    | POR monitor                                                           | EN        |         |         |         |          |         |                     |          |            |          |          |          |
| PMU                | BOR monitor                                                           | EN        |         |         |         |          |         |                     |          |            |          | OFF      |          |
|                    | Core regulator                                                        |           |         | FULL    | DRIVE   |          |         | REI                 | DUCED DF | RIVE       | LOW      | DRIVE    | OFF      |
|                    | POR monitor EN                                                        |           |         |         |         |          |         |                     |          |            |          |          |          |
| VBAT               | BOR monitor                                                           | EN        |         |         |         |          |         |                     |          |            |          |          |          |
|                    | Core regulator                                                        |           |         |         |         |          | E       | N                   |          |            |          |          |          |
|                    | CPU                                                                   | EN DIS    |         |         |         |          |         |                     |          |            | OFF      |          |          |
| Core               | DMA                                                                   |           |         | 0       | PT      |          |         |                     | DIS (tr  | iggers sup | ported)  |          | OFF      |
| Functions          | Flash                                                                 | EN DIS    |         |         |         |          |         |                     |          | OFF        |          |          |          |
|                    | SRAM                                                                  | EN DIS    |         |         |         |          |         |                     |          |            | OFF      |          |          |
|                    | CRC                                                                   |           |         |         |         |          | OPT     |                     |          |            |          |          | OFF      |
| PD1<br>Peripherals | SPI0, SPI1                                                            |           |         |         |         |          | OPT     |                     |          |            |          |          | OFF      |
| . c.prioraio       | AESADV                                                                | OPT       |         |         |         |          |         |                     |          |            | OFF      |          |          |

#### MSPM0L2228, MSPM0L2227 MSPM0L1228, MSPM0L1227 SLASF94A – MAY 2024 – REVISED OCTOBER 2024



| Table 8-1. Supported Functionality by Operating Mode (continued) |                                                 |                                                                                   |                        |      |        |        |                        |       |       |       |          |                    |          |
|------------------------------------------------------------------|-------------------------------------------------|-----------------------------------------------------------------------------------|------------------------|------|--------|--------|------------------------|-------|-------|-------|----------|--------------------|----------|
|                                                                  |                                                 |                                                                                   | RUN                    |      |        | SLEEP  |                        |       | STOP  |       | STA      | NDBY               | z        |
| OPERATING MODE                                                   |                                                 | RUNO                                                                              | RUN1                   | RUN2 | SLEEP0 | SLEEP1 | SLEEP2                 | STOP0 | STOP1 | STOP2 | STANDBY0 | STANDBY1           | SHUTDOWN |
|                                                                  | Keystore                                        |                                                                                   |                        |      |        |        | OPT                    |       |       |       |          |                    | OFF      |
|                                                                  | UART0,<br>UART1,<br>UART2,<br>UART3,<br>UART4   |                                                                                   | OPT OPT <sup>(2)</sup> |      |        |        |                        |       |       |       |          | OFF                |          |
|                                                                  | I2C0, I2C1                                      |                                                                                   |                        |      |        | 0      | PT                     |       |       |       |          | OPT <sup>(2)</sup> | OFF      |
| PD0<br>Peripherals                                               | TIMG0,<br>TIMG4,<br>TIMG5,<br>TIMG8,<br>TIMG12  |                                                                                   | OPT                    |      |        |        |                        |       |       |       |          | OFF                |          |
|                                                                  | TIMA0                                           | OPT                                                                               |                        |      |        |        |                        |       |       |       |          |                    | OFF      |
|                                                                  | COMP0                                           | OPT                                                                               |                        |      |        |        |                        |       |       |       |          | OFF                |          |
|                                                                  | LCD                                             | OPT                                                                               |                        |      |        |        |                        |       |       |       |          | OFF                |          |
|                                                                  | GPIOA,<br>GPIOB,<br>GPIOC <sup>(3)</sup> OPT OP |                                                                                   |                        |      |        |        | OPT <sup>(2)</sup>     | OFF   |       |       |          |                    |          |
|                                                                  | WWDT0                                           |                                                                                   |                        |      |        | 0      | PT                     |       |       |       |          | DIS                | OFF      |
|                                                                  | IWDT                                            |                                                                                   |                        |      |        |        | OPT                    |       |       |       |          |                    | OPT      |
| LFSS                                                             | RTC_A                                           | OPT                                                                               |                        |      |        |        |                        |       | OPT   |       |          |                    |          |
| Peripherals                                                      | Tamper I/O,<br>SPM                              | OPT                                                                               |                        |      |        |        |                        |       | OPT   |       |          |                    |          |
|                                                                  | TRNG                                            | OPT                                                                               |                        |      |        |        |                        |       |       |       |          | OFF                |          |
|                                                                  | ADC0 <sup>(3)</sup>                             | OPT NS (triggers supported)                                                       |                        |      |        |        |                        |       |       |       | OFF      |                    |          |
| Analog                                                           | COMP0                                           | OPT         OPT (ULP)         OPT         OPT (ULP)         OPT         OPT (ULP) |                        |      |        |        |                        |       |       |       | OFF      |                    |          |
|                                                                  | Temperature<br>Sensor OPT OFF                   |                                                                                   |                        |      |        |        |                        | FF    | OFF   |       |          |                    |          |
| IOMUX and IC                                                     | ) Wakeup                                        | EN                                                                                |                        |      |        |        |                        |       |       |       |          | DIS w/<br>WAKE     |          |
| Wake Sources                                                     | Wake Sources N/A ANY IRQ PD0 IRQ                |                                                                                   |                        |      |        |        | IOMUX,<br>NRST,<br>SWD |       |       |       |          |                    |          |

(1) If STOP0 is entered from RUN1 (SYSOSC enabled but MCLK sourced from LFCLK), SYSOSC remains enabled as in RUN1, and ULPCLK remains at 32kHz as in RUN1. If STOP0 is entered from RUN2 (SYSOSC was disabled and MCLK was sourced from LFCLK), SYSOSC remains disabled as in RUN2, and ULPCLK remains at 32kHz as in RUN2.

(2) When using the STANDBY1 policy for STANDBY, all TIMx instances and the RTC are clocked. Other PD0 peripherals can generate an asynchronous fast clock request upon external activity but are not actively clocked.

(3) For ADCx and GPIO Ports A, B and C, the digital logic is in PD0 and the register interface is in PD1. These peripherals support fast single-cycle register access when PD1 is active and also support basic operation down to STANDBY mode where PD0 is still active.

### 8.4 Security

This PSA-L1 certified device offers several security features, including:

- Debug security
- Device identify
- Crypto acceleration
- True random number generation
- Flash write-erase protection
- Flash read-execute protection
- Flash IP protection
- SRAM write-execute mutual exclusion
- Secure boot
- Secure firmware update

70 Submit Document Feedback



- · Secure key storage
- Customer secure code

For more details, see the Security chapter of the *MSPM0 L-Series 32MHz Microcontrollers Technical Reference Manual.* 

# 8.5 Power Management Unit (PMU)

The power management unit (PMU) generates the internally regulated core supplies for the device and provides supervision of the external supply (VDD). The PMU also contains the bandgap voltage reference used by the PMU itself as well as analog peripherals. Key features of the PMU include:

- Power-on reset (POR) supply monitor
- Brown-out reset (BOR) supply monitor with early warning capability using three programmable thresholds
- Core regulator with support for RUN, SLEEP, STOP, and STANDBY mode to dynamically balance performance with power consumption
- Parity-protected trim to immediately generate a power-on reset (POR) in the event that a power management trim is corrupted

For more details, see the PMU chapter of the MSPM0 L-Series 32MHz Microcontrollers Technical Reference Manual.

### 8.6 Clock Module (CKM)

The clock module provides the following oscillators:

- LFOSC: Internal low-frequency oscillator (32kHz)
- **SYSOSC**: Internal high-frequency oscillator (4MHz or 32MHz with factory trim, 16MHz or 24MHz with user trim)
- LFXT/LFCKIN : low-frequency external crystal oscillator or digital clock input (32kHz)
- HFXT/HFCKIN: high-frequency external crystal oscillator or digital clock input (4MHz to 32MHz)

The following clocks are distributed by the clock module for use by the processor, bus, and peripherals:

- MCLK: Main system clock for PD1 peripherals, derived from SYSOSC, LFCLK, or HSCLK, active in RUN and SLEEP modes
- **CPUCLK**: Clock for the processor (derived from MCLK), active in RUN mode
- ULPCLK: Ultra-low power clock for PD0 peripherals, active in RUN, SLEEP, STOP, and STANDBY modes
- MFCLK: 4MHz fixed mid-frequency clock for peripherals, available in RUN, SLEEP, and STOP modes
- MFPCLK: 4MHz fixed mid-frequency precision clock, available in RUN, SLEEP, and STOP modes
- LFCLK: 32kHz fixed low-frequency clock for peripherals or MCLK, active in RUN, SLEEP, STOP, and STANDBY modes
- ADCCLK: ADC clock, available in RUN, SLEEP and STOP modes
- CLK\_OUT: Used to output a clock externally, available in RUN, SLEEP, STOP, and STANDBY modes
- HFCLK: High frequency clock derived from HFXT or HFCLK\_IN, available in RUN and SLEEP mode
- **HSCLK**: High speed clock derived from HFCLK or the SYSPLL, available in RUN and SLEEP mode

For more details, see the CKM chapter of the MSPM0 L-Series 32MHz Microcontrollers Technical Reference Manual.

### 8.7 DMA

The direct memory access (DMA) controller allows movement of data from one memory address to another without CPU intervention. For example, the DMA can be used to move data from ADC conversion memory to SRAM. The DMA reduces system power consumption by allowing the CPU to remain in low power mode, without having to awaken to move data to or from a peripheral.

The DMA in these devices support the following key features:

- 7 independent DMA transfer channels
- Configurable DMA channel priorities



- Byte (8-bit), short word (16-bit), word (32-bit) and long word (64-bit) or mixed byte and word transfer capability
- Transfer counter block size supports up to 64k transfers of any data type
- Configurable DMA transfer trigger selection
- · Active channel interruption to service other channels
- · Early interrupt generation for ping-pong buffer architecture
- Cascading channels upon completion of activity on another channel
- Stride mode to support data re-organization, such as 3-phase metering applications

Table 8-2 lists the available triggers for the DMA which are configured using the DMATCTL.DMATSEL control bits in the DMA memory mapped registers.

| DMACTL.DMATSEL | TRIGGER SOURCE                | DMACTL.DMATSEL | TRIGGER SOURCE    |  |  |
|----------------|-------------------------------|----------------|-------------------|--|--|
| 0              | Software                      | 13             | SPI1 Publisher 1  |  |  |
| 1              | Generic Subscriber 0 (FSUB_0) | 14             | SPI1 Publisher 2  |  |  |
| 2              | Generic Subscriber 0 (FSUB_1) | 15             | UART0 Publisher 1 |  |  |
| 3              | AES Publisher 1               | 16             | UART0 Publisher 2 |  |  |
| 4              | AES Publisher 1               | 17             | UART1 Publisher 1 |  |  |
| 5              | I2C0 Publisher 1              | 18             | UART1 Publisher 2 |  |  |
| 6              | I2C0 Publisher 2              | 19             | UART2 Publisher 1 |  |  |
| 7              | I2C1 Publisher 1              | 20             | UART2 Publisher 2 |  |  |
| 8              | I2C1 Publisher 2              | 21             | UART3 Publisher 1 |  |  |
| 9              | I2C2 Publisher 1              | 22             | UART3 Publisher 2 |  |  |
| 10             | I2C2 Publisher 2              | 23             | UART4 Publisher 1 |  |  |
| 11             | SPI0 Publisher 1              | 24             | UART4 Publisher 2 |  |  |
| 12             | SPI1 Publisher 2              | 25             | ADC0 Publisher 2  |  |  |

#### Table 8-2. DMA Trigger Mapping

For more details, see the DMA chapter of the MSPM0 L-Series 32MHz Microcontrollers Technical Reference Manual.

### 8.8 Events

The event manager transfers digital events from one entity (for example, a peripheral) to another (for example, a second peripheral, the DMA, or the CPU). The event manager implements event transfer through a defined set of event publishers (generators) and subscribers (receivers) which are interconnected through an event fabric containing a combination of static and programmable routes.

Events which are transferred by the event manager include:

- Peripheral event transferred to the CPU as an interrupt request (IRQ) (Static Event)
  - Example: RTC interrupt is sent to the CPU
- Peripheral event transferred to the DMA as a DMA trigger (DMA Event)
  - Example: UART data receive trigger to DMA to request a DMA transfer
- Peripheral event transferred to another peripheral to directly trigger an action in hardware (Generic Event)
  - Example: TIMx timer peripheral publishes a periodic event to the ADC subscriber port, and the ADC uses the event to trigger start-of-sampling

For more details, see the EVENT chapter of the *MSPM0 L-Series 32MHz Microcontrollers Technical Reference Manual.* 



### Table 8-3. Generic Event Channels

A generic route is either a point-to-point (1:1) route or a point-to-two (1:2) splitter route in which the peripheral publishing the event is configured to use one of several available generic route channels to publish its event to another entity (or entities, in the case of a splitter route), where an entity may be another peripheral, a generic DMA trigger event, or a generic CPU event.

| CHANID | Generic Route Channel Selection     | Channel Type     |  |  |
|--------|-------------------------------------|------------------|--|--|
| 0      | No generic event channel selected   | N/A              |  |  |
| 1      | Generic event channel 1 selected    | 1:1              |  |  |
| 2      | Generic event channel 2 selected    | 1:1              |  |  |
| 3      | Generic event channel 3 selected    | 1:1              |  |  |
| 4      | Generic event channel 4 selected    | 1:1              |  |  |
| 5      | Generic event channel 5 selected    | 1:1              |  |  |
| 6      | Generic event channel 6 selected    | 1:1              |  |  |
| 7      | Generic event channel 7 selected    | 1:1              |  |  |
| 8      | Generic event channel 8 selected    | 1:1              |  |  |
| 9      | Generic event channel 9 selected    | 1:1              |  |  |
| 10     | Generic event channel 10 selected   | 1:1              |  |  |
| 11     | Generic event channel 11 selected   | 1:1              |  |  |
| 12     | Generic event channel 12 selected   | 1 : 2 (splitter) |  |  |
| 13     | Generic event channel 13 selected 1 |                  |  |  |
| 14     | Generic event channel 14 selected   | 1 : 2 (splitter) |  |  |
| 15     | Generic event channel 15 selected   | 1 : 2 (splitter) |  |  |

#### 8.9 Memory

#### 8.9.1 Memory Organization

Table 8-4 summarizes the memory map of the devices. For more information about the memory region detail, see the *Platform Memory Map* section in the *MSPM0 Lx22x-Series 32MHz Microcontrollers Technical Reference Manual*.

| MEMORY REGION       | SUBREGION            | MSP0L1227, MSPM0L2227      | MSPM0L1228, MSPM0L2228     |
|---------------------|----------------------|----------------------------|----------------------------|
|                     | MAIN ECC Corrected   | 64KB <sup>(1)</sup>        | 128KB <sup>(1)</sup>       |
| Code (Flash Bank 0) |                      | 0x0000.0000 to 0x0000.FFFF | 0x0000.0000 to 0x0001.FFFF |
|                     | MAIN ECC Uncorrected | 0x0040.0000 to 0x0040.FFFF | 0x0040.0000 to 0x0041.FFFF |
|                     | Flash ECC code       | 0x0080.0000 to 0x0080.FFFF | 0x0080.0000 to 0x0081.FFFF |
|                     | MAIN ECC Corrected   | 64KB <sup>(1)</sup>        | 128KB <sup>(1)</sup>       |
| Code (Fleeb Book 1) |                      | 0x0001.0000 to 0x0001.FFFF | 0x0002.0000 to 0x0003.FFFF |
| Code (Flash Bank 1) | MAIN ECC Uncorrected | 0x0041.0000 to 0x0041.FFFF | 0x0042.0000 to 0x0043.FFFF |
|                     | Flash ECC code       | 0x0081.0000 to 0x0081.FFFF | 0x0082.0000 to 0x0083.FFFF |
|                     | SRAM "ECC Checked"   | 32KB                       | 32KB                       |
|                     |                      | 0x2000.0000 to 0x2000.7FFF | 0x2000.0000 to 0x2000.7FFF |
| SRAM (SRAM)         | Parity checked       | 0x2010.0000 to 0x2010.7FFF | 0x2010.0000 to 0x2010.7FFF |
|                     | Un-checked           | 0x2020.0000 to 0x2020.7FFF | 0x2020.0000 to 0x2020.7FFF |
|                     | ECC/parity<br>code   | 0x2030.0000 to 0x2030.7FFF | 0x2030.0000 to 0x2030.7FFF |

#### Table 8-4. Memory Organization

Copyright © 2024 Texas Instruments Incorporated



| Table 8-4. Memory Organization (continued) |                                            |                            |                            |  |  |  |  |  |
|--------------------------------------------|--------------------------------------------|----------------------------|----------------------------|--|--|--|--|--|
| MEMORY REGION                              | SUBREGION                                  | MSP0L1227, MSPM0L2227      | MSPM0L1228, MSPM0L2228     |  |  |  |  |  |
|                                            | Peripherals                                | 0x4000.4000 to 0x4087.1FFF | 0x4000.4000 to 0x4087.1FFF |  |  |  |  |  |
|                                            | Configuration NVM (NONMAIN)<br>Corrected   | 0x41C0.0000 to 0x41C0.03FF | 0x41C0.0000 to 0x41C0.03FF |  |  |  |  |  |
|                                            | Configuration NVM (NONMAIN)<br>Uncorrected | 0x41C1.0000 to 0x41C1.03FF | 0x41C1.0000 to 0x41C1.03FF |  |  |  |  |  |
| Peripheral                                 | Configuration NVM (NONMAIN)<br>ECC code    | 0x41C2.0000 to 0x41C2.03FF | 0x41C2.0000 to 0x41C2.03FF |  |  |  |  |  |
|                                            | FACTORY Corrected                          | 0x41C4.0000 to 0x41C4.01FF | 0x41C4.0000 to 0x41C4.01FF |  |  |  |  |  |
|                                            | FACTORY Uncorrected                        | 0x41C5.0000 to 0x41C5.01FF | 0x41C5.0000 to 0x41C5.01FF |  |  |  |  |  |
|                                            | FACTORY ECC code                           | 0x41C6.0000 to 0x41C6.01FF | 0x41C6.0000 to 0x41C6.01FF |  |  |  |  |  |
| Sı                                         | ubsystem                                   | 0x6000.0000 to 0x7FFF.FFFF | 0x6000.0000 to 0x7FFF.FFFF |  |  |  |  |  |
| Sys                                        | stem PPB                                   | 0xE000.0000 to 0xE00F.FFFF | 0xE000.0000 to 0xE00F.FFFF |  |  |  |  |  |

(1) First 32KB flash memory (address 0x0000.0000 to 0x0000.8000) has up to 100000 program/erase cycles.

#### 8.9.2 Peripheral File Map

Table 8-5 lists the available peripherals and the register base address for each.

| PERIPHERAL NAME | BASE ADDRESS | SIZE   |
|-----------------|--------------|--------|
| ADC0            | 0x40004000   | 0x2000 |
| COMP0           | 0x40008000   | 0x2000 |
| VREF            | 0x40030000   | 0x2000 |
| LCD             | 0x40070000   | 0x2000 |
| WWDT0           | 0x40080000   | 0x2000 |
| TIMG0           | 0x40084000   | 0x2000 |
| TIMG4           | 0x4008C000   | 0x2000 |
| TIMG5           | 0x4008E000   | 0x2000 |
| TIMG8           | 0x40090000   | 0x2000 |
| LFSS (SPM, TIO) | 0x40094000   | 0x2000 |
| RTC_A           | 0x40095100   | 0xFD   |
| IWDT            | 0x40095300   | 0xFD   |
| GPIOA           | 0x400A0000   | 0x2000 |
| GPIOB           | 0x400A2000   | 0x2000 |
| GPIOC           | 0x400A4000   | 0x2000 |
| KEYSTORE        | 0x400AC000   | 0x2000 |
| SYSCTL          | 0x400AF000   | 0x4000 |
| DEBUGSS         | 0x400C7000   | 0x2000 |
| EVENT           | 0x400C9000   | 0x3000 |
| NVM             | 0x400CD000   | 0x2000 |
| I2C0            | 0x400F0000   | 0x2000 |
| I2C1            | 0x400F2000   | 0x2000 |
| I2C2            | 0x400F4000   | 0x2000 |
| UART2           | 0x40100000   | 0x2000 |
| UART3           | 0x40102000   | 0x2000 |
| UART4           | 0x40104000   | 0x2000 |
| UART0           | 0x40108000   | 0x2000 |
| UART1           | 0x4010A000   | 0x2000 |

#### Table 8-5. Peripherals Summarv

74 Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



### Table 8-5. Peripherals Summary (continued)

| PERIPHERAL NAME     | BASE ADDRESS | SIZE   |
|---------------------|--------------|--------|
| MCPUSS              | 0x40400000   | 0x2000 |
| WUC                 | 0x40424000   | 0x2000 |
| IOMUX               | 0x40428000   | 0x2000 |
| DMA                 | 0x4042A000   | 0x2000 |
| CRC                 | 0x40440000   | 0x2000 |
| AESADV              | 0x40442000   | 0x2000 |
| TRNG                | 0x40444000   | 0x2000 |
| SPI0                | 0x40468000   | 0x2000 |
| SPI1                | 0x4046A000   | 0x2000 |
| ADC0 <sup>(1)</sup> | 0x4055A000   | 0x2000 |
| TIMA0               | 0x40860000   | 0x2000 |
| TIMG12              | 0x40870000   | 0x2000 |



### 8.9.3 Peripheral Interrupt Vector

Table 8-6 shows the IRQ number and the interrupt group number for each peripheral in this device.

| Peripheral Name  | NVIC IRQ | Group IIDX |
|------------------|----------|------------|
| WWDT0            | 0        | 0          |
| DEBUGSS          | 0        | 2          |
| FLASHCTL         | 0        | 3          |
| EVENT SUB PORT 0 | 0        | 4          |
| EVENT SUB PORT 1 | 0        | 5          |
| SYSCTL           | 0        | 6          |
| GPIOA            | 1        | 0          |
| GPIOB            | 1        | 1          |
| COMP0            | 1        | 2          |
| TRNG             | 1        | 5          |
| GPIOC            | 1        | 6          |
| TIMG12           | 2        | -          |
| UART4            | 3        | -          |
| ADC0             | 4        | -          |
| SPI0             | 9        | -          |
| SPI1             | 10       | -          |
| UART2            | 13       | -          |
| UART3            | 14       | -          |
| UART0            | 15       | -          |
| UART1            | 16       | -          |
| TIMA0            | 18       | -          |
| TIMG8            | 20       | -          |
| TIMG0            | 21       | -          |
| TIMG4            | 22       | -          |
| TIMG5            | 23       | -          |
| I2C0             | 24       | -          |
| I2C1             | 25       | -          |
| I2C2             | 26       | -          |
| AESADV           | 28       | -          |
| LCD0             | 29       | -          |
| LFSS             | 30       | -          |
| DMA0             | 31       | -          |

### 8.10 Flash Memory

A dual bank of nonvolatile flash memory (up to 128KB or 256KB total) is provided for storing executable program code and application data.

Key features of the flash include:

- Hardware ECC protection (encode and decode) with single bit error correction and double-bit error detection
- · In-circuit program and erase operations supported across the entire recommended supply range
- Small 1KB sector sizes (minimum erase resolution of 1KB)
- Up to 100000 program/erase cycles on the lower 32KB of the flash memory, with up to 10000 program/erase cycles on the remaining flash memory (devices with 32KB support 100000 cycles on the entire flash memory)



For more details, see the NVM chapter of the MSPM0 L-Series 32MHz Microcontrollers Technical Reference Manual.

### 8.11 SRAM

MSPM0 MCUs include a low power, high performance SRAM memory with zero wait state access across the supported CPU frequency range of the device. MSPM0 MCUs also provide up to 128KB of ECC protected SRAM with hardware parity. SRAM memory may be used for storing volatile information such as the call stack, heap, global data, and code. The SRAM memory content is fully retained in RUN, SLEEP, STOP, and STANDBY modes and is lost in shutdown mode.

A write-execute mutual exclusion mechanism is provided to allow the application to partition the SRAM into two sections: a read-write (RW) partition and a read-execute (RX) partition. The RX partition occupies the upper portion of the SRAM address space. Write protection is useful when placing executable code into SRAM as it provides a level of protection against unintentional overwrites of code by either the CPU or DMA. Placing code in SRAM can improve performance of critical loops by enabling zero wait state operation and lower power consumption.

#### 8.12 GPIO

The general purpose input/output (GPIO) peripheral provides the user with a means to write data out and read data in to and from the device pins. Through the use of the Port A, Port B and Port C GPIO peripherals, these devices support up to 60 GPIO pins.

The key features of the GPIO module include:

- 0 wait state MMR access from CPU
- Set/Clear/Toggle multiple bits without the need of a read-modify-write construct in software
- GPIOs with "Standard with Wake" drive functionality able to wake the device from SHUTDOWN mode
- "FastWake" feature enables low-power wakeup from STOP and STANDBY modes for any GPIO port
- User controlled input filtering

For more details, see the GPIO chapter of the MSPM0 L-Series 32MHz Microcontrollers Technical Reference Manual.

#### 8.13 IOMUX

The IOMUX peripheral enables IO pad configuration and controls digital data flow to and from the device pins. The key features of the IOMUX include:

- IO Pad configuration registers allow for programmable drive strength, speed, pullup-down, and more
- Digital pin muxing allows for multiple peripheral signals to be routed to the same IO pad
- · Pin functions and capabilities are user-configured using the PINCM register

For more details, see the IOMUX chapter of the *MSPM0 L-Series 32MHz Microcontrollers Technical Reference Manual.* 

#### 8.14 ADC

The 12-bit analog-to-digital converter (ADC) module in these devices support fast 12-bit conversions with singleended inputs.

ADC features include:

- 12-bit output resolution at up to 1.68Msps with greater than 11-bit ENOB
- Hardware averaging enables 14-bit conversion resolution at 105ksps
- Up to 26 external input channels
- Internal channels for temperature sensing, supply monitoring, and analog signal chain
- Software selectable reference:
  - Configurable internal dedicated ADC reference voltage of 1.4V and 2.5V (VREF)
  - MCU supply voltage (VDD)
  - External reference supplied to the ADC through the VREF+ and VREF- pins



### · Operates in RUN, SLEEP, and STOP modes and supports triggers from STANDBY mode

| Channel [0:15] | Signal Name (ADC0) <sup>(1) (2)</sup> | Channel [16:31] | Signal Name (ADC0) <sup>(1) (2)</sup> |  |  |
|----------------|---------------------------------------|-----------------|---------------------------------------|--|--|
| 0              | A0_0                                  | 16              | A0_16                                 |  |  |
| 1              | A0_1 17 A0_17                         |                 |                                       |  |  |
| 2              | A0_2                                  | 18              | A0_18                                 |  |  |
| 3              | A0_3                                  | 19              | A0_19                                 |  |  |
| 4              | A0_4                                  | 20              | A0_20                                 |  |  |
| 5              | A0_5                                  | 21              | A0_21                                 |  |  |
| 6              | A0_6                                  | 22              | A0_22                                 |  |  |
| 7              | A0_7                                  | 23              | A0_23                                 |  |  |
| 8              | A0_8                                  | 24              | A0_24                                 |  |  |
| 9              | A0_9                                  | 25              | A0_25                                 |  |  |
| 10             | A0_10                                 | 26              | -                                     |  |  |
| 11             | A0_11                                 | 27              | -                                     |  |  |
| 12             | A0_12                                 | 28              | VREF                                  |  |  |
| 13             | A0_13                                 | 29              | Temperature Sensor                    |  |  |
| 14             | A0_14                                 | 30              | VBAT Monitor                          |  |  |
| 15             | A0_15                                 | 31              | Supply/Battery Monitor                |  |  |

# Table 8-7. ADC Channel Mapping

(1) Italicized signal names are purely internal to the device. These signals are used for internal peripheral interconnections.

(2) For more information about device analog connections, refer to Section 8.31

For more details, see the ADC chapter of the *MSPM0 L-Series 32MHz Microcontrollers Technical Reference Manual.* 

### 8.15 Temperature Sensor

The temperature sensor provides a voltage output that changes linearly with device temperature. The temperature sensor output is internally connected to one of ADC input channels to enable a temperature-to-digital conversion.

A unit-specific single-point calibration value for the temperature sensor is provided in the factory constants memory region. This calibration value represents the ADC conversion result (in ADC code format) corresponding to the temperature sensor being measured in 12-bit mode with the 1.4V internal VREF at the factory trim temperature ( $TS_{TRIM}$ ). This calibration value can be used with the temperature sensor temperature coefficient ( $TS_c$ ) to estimate the device temperature. See the temperature sensor section of the *MSPM0 L-Series 32MHz Microcontrollers Technical Reference Manual* for guidance on estimating the device temperature with the factory trim value.

### 8.16 LFSS

The Low-Frequency Subsystem (LFSS) combines several functional peripherals under one shared subsystem. These peripherals are clocked by the low-frequency clock (LFCLK) or need to be active during low-power modes. In this device, LFSS is powered by a separate battery backup domain called VBAT. The low-frequency clock has a typical frequency of 32kHz and is mainly intended for long-term timekeeping.

LFSS in this device contains following components:

- A dedicated battery backup domain supply and dedicated pin (VBAT)
- Real-time clock (RTC\_A) with additional prescalar extension and timestamp captures
- An asynchronous Independent Watchdog Timer (IWDT)
- Tamper detection input / output (TIO) module
- Tamper detection with timestamp
- A small scratchpad memory storage (SPM)
- Heartbeat generator



For more details, see the LFSS chapter of the MSPM0 L-Series 32MHz Microcontrollers Technical Reference Manual.

#### 8.17 VREF

#### VREF for ADC

The voltage reference module (VREF) contains a configurable voltage reference buffer dedicated for the onboard ADC. The devices also support connection of an external reference for applications in which higher accuracy is required.

VREF features include:

- 1.4V and 2.5V user-selectable internal references. Same reference voltage will be selected for ADC and COMP
- Internal reference supports ADC operation at 200ksps
- Support for bringing in an external reference on VREF+ and VREF- device pins
- Requires a decoupling capacitor placed on VREF+ pin and VREF- pins for proper operation. See VREF specification section for more details

#### **VREF for COMP**

The voltage reference module (VREF) contains a configurable voltage reference buffer dedicated for the onboard COMP. The devices also support connection of an external reference for applications in which higher accuracy is required.

VREF features include:

- 1.4V and 2.5V user-selectable internal reference for COMP. Same reference voltage will be selected for ADC and COMP.
- Supports low power mode operation of COMP+VREF in standby mode.
- Support for bringing in an external reference on VREF+ and VREF- device pins.
- Requires a decoupling capacitor placed on VREF+ pin and VREF- pins for proper operation. See VREF specification section for more details.

For more details, see the VREF chapter of the *MSPM0 L-Series 32MHz Microcontrollers Technical Reference Manual.* 

#### 8.18 COMP

The comparator peripheral in the device compares the voltage levels on two inputs terminals and provides a digital output based on this comparison. It supports the following key features:

- Programmable hysteresis
- Programmable reference voltage:
  - External reference voltage (VREF IO)
  - Dedicated Internal reference voltage (1.4V, 2.5V) available in RUN/SLEEP/STOP/STANDBY modes.
  - Integrated 8-bit reference DAC
- Configurable operation modes:
  - High speed mode
  - Lower power mode
- Programmable output glitch filter delay
- Support output wake up device from all low power modes
- Output connected to advanced timer fault handling mechanism
- The IPSEL and IMSEL bits in comparator registers can be used to select the comparator channel inputs from device pins or from internal analog modules.

Copyright © 2024 Texas Instruments Incorporated



#### Table 8-8. COMP0 Input Channel Selection

| IPSEL / IMSEL BITS | POSITIVE TERMINAL INPUT | NEGATIVE TERMINAL INPUT |
|--------------------|-------------------------|-------------------------|
| 0x0                | COMP0_IN0+              | COMP0_IN0-              |
| 0x1                | COMP0_IN1+              | COMP0_IN1-              |
| 0x2                | COMP0_IN2+              | COMP0_IN2-              |
| 0x3                | COMP0_IN3+              | -                       |
| 0x5                | -                       | Temp Sensor output      |

For more information about device analog connections, refer to Section 8.31.

For more details, see the COMP chapter of the *MSPM0 L-Series 32MHz Microcontrollers Technical Reference Manual*.

#### 8.19 TRNG

The true random number generator (TRNG) utilizes an internal circuit to generate 32-bit random numbers. The TRNG is intended to be used as a source to a deterministic random number generator (DRNG) to build a FIPS-140-2 compliant system. Key features of the TRNG include:

- Generation of 32-bit random numbers
- A new 32-bit number can be generated every 32 × 4 = 128 TRNG clock cycles
- Built-in health tests
- Available in RUN and SLEEP modes

For more details, see the TRNG chapter of the *MSPM0 L-Series 32MHz Microcontrollers Technical Reference Manual.* 

#### 8.20 AESADV

The AES advanced (AESADV) accelerator module performs encryption and decryption of 128-bit data blocks with a 128-bit or 256-bit key in hardware according to the advanced encryption standard (AES). AES is a symmetric-key block cipher algorithm specified in FIPS PUB 197.

The AESADV accelerator features include:

- AES operation with 128-bit and 256-bit keys
- Key scheduling in hardware
- Enc/decrypt only modes: CBC, CFB-1, CFB-8, CFB-128, OFB-128, CTR/ICM
- · Authentication only modes: CBC-MAC, CMAC
- AES-CCM (using AES-CTR mode and AES-CBC-MAC)
- AES-GCM (using AES-CTR mode and GHASH, supports basic GHASH operation when selecting no encryption)
- · AES-CCM and AES-GCM modes support continuation with hold/resume of payload data
- 32-bit word access to provide key data, input data, and output data
- AESADV ready interrupt
- DMA triggers for input/output data
- Supported in RUN and SLEEP (see the Operating Modes section of the device technical reference manual)

For more details, see the AESADV chapter of the *MSPM0 L-Series 32MHz Microcontrollers Technical Reference Manual.* 

#### 8.21 Keystore

The Keystore controller provides secure management of the Advanced Encryption Engine (AES) keys. The use-model of the keystore controller is to securely deposit keys into it during the execution of customer secure code, and have the AES engine access them subsequently in a secure manner without leaking any key data to observers. Both 128 and 256-bit keys can be stored in the keystore's key slots. The keystore and its interaction with the AES engine are designed for secure operation including thwarting partial key modification attacks.

80 Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

Product Folder Links: MSPM0L2228 MSPM0L2227 MSPM0L1228 MSPM0L1227





For more details, see the KEYSTORE chapter of the MSPM0 L-Series 32MHz Microcontrollers Technical Reference Manual.

### 8.22 CRC

The cyclical redundancy check (CRC) module provides a signature for an input data sequence. Key features of the CRC module include:

- Support for 16-bit CRC based on CRC16-CCITT
- Support for 32-bit CRC based on CRC32-ISO3309
- Support for bit reversal

For more details, see the CRC chapter of the MSPM0 L-Series 32MHz Microcontrollers Technical Reference Manual.

### 8.23 UART

The UART peripherals (UART0, UART1, UART2, UART3, UART4) provide the following key features:

- Standard asynchronous communication bits for start, stop, and parity
- Fully programmable serial interface
  - 5, 6, 7 or 8 data bits
  - Even, odd, stick, or no-parity bit generation and detection
  - 1 or 2 stop bit generation
  - Line-break detection
  - Glitch filter on the input signals
  - Programmable baud rate generation with oversampling by 16, 8 or 3
  - Local Interconnect Network (LIN) mode support
- Separated transmit and receive FIFOs support DMA data transfer
- · Support transmit and receive loopback mode operation
- See Table 8-9 for detail information on supported protocols.

#### Table 8-9. UART Features

| UART Features                       | UART0, UART1 (Extend) | UART2, UART3, UART4 (Main) |  |  |  |  |  |  |
|-------------------------------------|-----------------------|----------------------------|--|--|--|--|--|--|
| Active in Stop and Standby Mode     | Yes                   | Yes                        |  |  |  |  |  |  |
| Separate transmit and receive FIFOs | Yes                   | Yes                        |  |  |  |  |  |  |
| Support hardware flow control       | Yes                   | Yes                        |  |  |  |  |  |  |
| Support 9-bit configuration         | Yes                   | Yes                        |  |  |  |  |  |  |
| Support LIN mode                    | Yes                   | -                          |  |  |  |  |  |  |
| Support DALI                        | Yes                   | -                          |  |  |  |  |  |  |
| Support IrDA                        | Yes                   | -                          |  |  |  |  |  |  |
| Support ISO7816 Smart Card          | Yes                   | -                          |  |  |  |  |  |  |
| Support Manchester coding           | Yes                   | -                          |  |  |  |  |  |  |
|                                     |                       |                            |  |  |  |  |  |  |

For more details, see the UART chapter of the MSPM0 L-Series 32MHz Microcontrollers Technical Reference Manual.

### 8.24 I2C

The inter-integrated circuit interface (I<sup>2</sup>C) peripherals in these devices provide bidirectional data transfer with other I2C devices on the bus and support the following key features:

- 7-bit and 10-bit addressing mode with multiple 7-bit target addresses
- Multiple-controller transmitter or receiver mode
- Target receiver or transmitter mode with configurable clock stretching
- Support Standard-mode (Sm), with a bit rate up to 100kbps
- Support Fast-mode (Fm), with a bit rate up to 400kbps
- Support Fast-mode Plus (Fm+), with a bit rate up to 1Mbps



- Separated transmit and receive FIFOs support DMA data transfer
- Support SMBus 3.0 with PEC, ARP, timeout detection and host support
- Wakeup from low power mode on address match
- Support analog and digital glitch filter for input signal glitch suppression

For more details, see the I2C chapter of the MSPM0 L-Series 32MHz Microcontrollers Technical Reference Manual.

### 8.25 SPI

The serial peripheral interface (SPI) peripherals in these devices support the following key features:

- Support ULPCLK/2 bit rate and up to 16Mbits/s in both controller and peripheral mode
- Configurable as a controller or a peripheral
- Configurable chip select for both controller and peripheral
- · Programmable clock prescaler and bit rate
- Programmable data frame size from 4 bits to 16 bits (controller mode)
- Programmable data frame size from 7 bits to 16 bits (peripheral mode)
- Separated transmit and receive FIFOs support DMA data transfer
- Supports TI mode, Motorola mode, and National Microwire format

For more details, see the SPI chapter of the MSPM0 L-Series 32MHz Microcontrollers Technical Reference Manual.

### 8.26 IWDT

The independent watchdog timer (IWDT) in the LFSS is a device-independent supervisor which monitors code execution and overall hang up scenarios of the device. Due to the nature of LFSS, this IWDT has its own system independent power and clock source. If the application software does not successfully reset the watchdog within the programmed time, the watchdog generates a POR reset to the device.

Key features of the IWDT include:

- A 25-bit counter
- Counter driven from LFOSC (fixed 32kHz clock path) with a programmable clock divider
- Eight selectable watchdog timer periods (2ms to 2hr)

For more details, see the IWDT chapter of the *MSPM0 L-Series 32MHz Microcontrollers Technical Reference Manual.* 

### 8.27 WWDT

The windowed watchdog timer (WWDT) can be used to supervise the operation of the device, specifically code execution. The WWDT can be used to generate a reset or an interrupt if the application software does not successfully reset the watchdog within a specified window of time. Key features of the WWDT include:

- 25-bit counter
- Programmable clock divider
- Eight software selectable watchdog timer periods
- Eight software selectable window sizes
- Support for stopping the WWDT automatically when entering a sleep mode
- Interval timer mode for applications which do not require watchdog functionality

For more details, see the WWDT chapter of the *MSPM0 L-Series 32MHz Microcontrollers Technical Reference Manual*.

### 8.28 RTC\_A

The RTC\_A instance of the real-time clock operates off of a 32kHz input clock source (typically a low frequency crystal) and provides a time base to the application with multiple options for interrupts to the CPU. RTC\_A provides common key features in relation to the Low-Frequency Subsystem (LFSS).

82 Submit Document Feedback



Common key features of RTC\_A include:

- · Counters for seconds, minutes, hours, day of the week, day of the month, month, and year
- Binary or BCD format
- Leap-year handling
- One customizable alarm interrupt based on minute, hour, day of the week, and day of the month
- Interval alarm interrupt to wake every minute, every hour, at midnight, or at noon
- Interval alarm interrupt providing periodic wake-up at 4096, 2048, 1024, 512, 256, or 128Hz
- Interval alarm interrupt providing periodic wake-up at 64, 32, 16, 8, 4, 2, 1, and 0.5Hz
- Calibration for crystal offset error (up to ±240ppm)
- Compensation for temperature drift (up to ±240ppm)
- RTC clock output to pin for calibration
- Three bit prescaler for heartbeat function with interrupt generation
- RTC external clock selection of untrimmed 32kHz, trimmed 512Hz, 256Hz, or 1Hz
- RTC time stamp capture upon detection of a timer stamp event, including tamper (TIO) event and VDD fail event
- RTC counter lock function

Table 8-10 shows the RTC features supported in this device.

#### Table 8-10. RTC Instances and Key Features

| RTC Features                                                                                             | RTC_A |
|----------------------------------------------------------------------------------------------------------|-------|
| Power enable register                                                                                    | -     |
| Real-time clock and calendar mode providing seconds, minutes, hours, day of week, day of month, and year | Yes   |
| Selectable binary or binary-coded decimal (BCD) format                                                   | Yes   |
| Leap-year correction (valid for year 1901 through 2099)                                                  | Yes   |
| Two customizable calendar alarm interrupts based on minute, hour, day of the week, and day of the month  | Yes   |
| Interval alarm interrupt to wake every minute, every hour, at midnight, or at noon                       | Yes   |
| Periodic interrupt to wake at 4096, 2048, 1024, 512, 256, or 128Hz                                       | Yes   |
| Periodic interrupt to wake at 64, 32, 16, 8, 4, 2, 1, and 0.5Hz                                          | Yes   |
| Interrupt capability down to STANDBY mode with STOPCLKSTBY                                               | Yes   |
| Calibration for crystal offset error and crystal temperature drift (up to ±240ppm total)                 | Yes   |
| RTC clock output to pin for calibration (GPIO)                                                           | Yes   |
| RTC clock output to pin for calibration (TIO)                                                            | Yes   |
| Three bit prescaler for heartbeat function with interrupt generation                                     | Yes   |
| RTC external clock selection of untrimmed 32kHz, trimmed 512Hz, 256Hz or 1Hz                             | Yes   |
| RTC time stamp capture upon detection of a timer stamp event, including:                                 | Yes   |
| TIO event                                                                                                |       |
| VDD fail event                                                                                           |       |
| RTC counter lock function                                                                                | Yes   |

For more details, see the RTC chapter of the MSPM0 L-Series 32MHz Microcontrollers Technical Reference Manual.

### 8.29 Timers (TIMx)

There are two timer peripherals in these devices support that following key features: TIMGx (general-purpose timer) and TIMAx (advanced timer). TIMGx is a subset of TIMAx, which means these timers share many common features that are compatible in software. For specific configuration, see Table 8-11:

Specific features for the general-purpose timer (TIMGx) include:

- 16-bit and 32-bit timers with up, down or up-down counting modes, with repeat-reload mode
- Selectable and configurable clock source



- · 8-bit programmable prescaler to divide the counter clock frequency
- Two independent CC channels for
  - Output compare
  - Input capture
  - PWM output
  - One-shot mode
- Support quadrature encoder interface (QEI) for positioning and movement sensing available in TIMG8
- Support synchronization and cross trigger among different TIMx instances in the same power domain
- Support interrupt/DMA trigger generation and cross peripherals (such as ADC) trigger capability
- Cross trigger event logic for Hall sensor inputs (TIMG8)

Specific features for the advanced timer (TIMAx) include:

- 16-bit timer with up, down or up-down counting modes, with repeat-reload mode
- Selectable and configurable clock source
- 8-bit programmable prescaler to divide the counter clock frequency
- · Repeat counter to generate an interrupt or event only after a given number of cycles of the counter
- Up to four independent CC channels for
  - Output compare
  - Input capture
  - PWM output
  - One-shot mode
- Two additional capture/compare channels for internal events (CC4/CC5)
- Shadow register for load and CC register available in TIMA0
- Complementary output PWM
- Asymmetric PWM with programmable dead band insertion
- Fault handling mechanism to ensure the output signals in a safe user-defined state when a fault condition is encountered
- Support synchronization and cross trigger among different TIMx instances in the same power domain
- Support interrupt and DMA trigger generation and cross peripherals (such as ADC) trigger capability
- Two additional capture/compare channels for internal events

| Instance | Power<br>Domain | Counter<br>Resolutio<br>n | Prescaler | Repeat<br>Counter | CCP<br>Channels<br>(External/<br>Internal) | External<br>PWM<br>Channels | Phase<br>Load | Shadow<br>Load | Shadow<br>CCs | Deadband | Fault<br>Handler | QEI / Hall<br>Input<br>Mode |
|----------|-----------------|---------------------------|-----------|-------------------|--------------------------------------------|-----------------------------|---------------|----------------|---------------|----------|------------------|-----------------------------|
| TIMG0    | PD0             | 16-bit                    | 8-bit     | -                 | 2                                          | 2                           | -             | -              | -             | -        | -                | -                           |
| TIMG4    | PD0             | 16-bit                    | 8-bit     | -                 | 2                                          | 2                           | -             | Yes            | Yes           | -        | -                | -                           |
| TIMG5    | PD0             | 16-bit                    | 8-bit     | -                 | 2                                          | 2                           | -             | Yes            | Yes           | -        | -                | -                           |
| TIMG8    | PD0             | 16-bit                    | 8-bit     | -                 | 2                                          | 2                           | -             | -              | -             | -        | -                | Yes                         |
| TIMG12   | PD0             | 32-bit                    | -         | -                 | 2                                          | 2                           | -             | -              | Yes           | -        | -                | -                           |
| TIMA0    | PD0             | 16-bit                    | 8-bit     | Yes               | 4/2                                        | 8                           | Yes           | Yes            | Yes           | Yes      | Yes              | -                           |

#### Table 8-11. TIMx Instance Configuration

#### Table 8-12. TIMx Cross Trigger Map (PD0)

| TSEL.ETSEL<br>Selection | TIMA0        | TIMG0                           | TIMG4           | TIMG5            | TIMG8        | TIMG12       |  |  |  |  |  |
|-------------------------|--------------|---------------------------------|-----------------|------------------|--------------|--------------|--|--|--|--|--|
| 0                       | TIMA0.TRIGO  | TIMA0.TRIGO                     | TIMA0.TRIGO     | TIMA0.TRIGO      | TIMA0.TRIGO  | TIMA0.TRIGO  |  |  |  |  |  |
| 1                       | TIMG0.TRIGO  | TIMG0.TRIGO                     | TIMG0.TRIGO     | TIMG0.TRIGO      | TIMG0.TRIGO  | TIMG0.TRIGO  |  |  |  |  |  |
| 2                       | TIMG4.TRIGO  | TIMG4.TRIGO                     | TIMG4.TRIGO     | TIMG4.TRIGO      | TIMG4.TRIGO  | TIMG4.TRIGO  |  |  |  |  |  |
| 3                       | TIMG5.TRIGO  | TIMG5.TRIGO                     | TIMG5.TRIGO     | TIMG5.TRIGO      | TIMG5.TRIGO  | TIMG5.TRIGO  |  |  |  |  |  |
| 4                       | TIMG8.TRIGO  | TIMG8.TRIGO                     | TIMG8.TRIGO     | TIMG8.TRIGO      | TIMG8.TRIGO  | TIMG8.TRIGO  |  |  |  |  |  |
| 5                       | TIMG12.TRIGO | TIMG12.TRIGO                    | TIMG12.TRIGO    | TIMG12.TRIGO     | TIMG12.TRIGO | TIMG12.TRIGO |  |  |  |  |  |
| 6 to 15                 | Reserved     |                                 |                 |                  |              |              |  |  |  |  |  |
| 16                      |              | Event Subscriber Port 0 (FSUB0) |                 |                  |              |              |  |  |  |  |  |
| 17                      |              |                                 | Event Subscribe | r Port 1 (FSUB1) |              |              |  |  |  |  |  |

Copyright © 2024 Texas Instruments Incorporated



#### Table 8-12. TIMx Cross Trigger Map (PD0) (continued)

| TSEL.ETSEL<br>Selection | TIMA0 | TIMG0 | TIMG4 | TIMG5 | TIMG8 | TIMG12 |
|-------------------------|-------|-------|-------|-------|-------|--------|
| 18-31                   |       |       | Rese  | erved |       |        |

For more details, see the TIMx chapter of the MSPM0 L-Series 32MHz Microcontrollers Technical Reference Manual.

The following tests can be applied as functional safety mechanisms for this module (to provide diagnostic coverage on a specific function):

- TIM1
- TIM2
- TIM3
- TIM4
- TIM5
- TIM6

#### 8.30 LCD

The Liquid Crystal Display (LCD) controller directly drives LCD displays through the segment (SEG) and common (COM) voltage signals. The controller can support 2-mux to 8-mux LCD glasses. The main features of the LCD controller are:

- Display memory
- Standby mode support
- Configurable SEG and COM pins
- Automatic signal generation
- Configurable frame frequency
- · Blinking of individual segments with separate blinking memory for static and 2-4 mux LCD
- Blinking of complete display for 5-8 mux LCDs
- Regulated charge pump up to 3.6V (typical)
- Internal resistor divider for generating bias voltages
- Internal charge pump for generating bias voltages
- · Contrast control by software
- Ability to use LCD IOs as GPIOs or analog signals when pins are not used for LCD operation
- Supports static, 1/3 and 1/4 bias modes. 1/2 bias mode is not supported.

For more details, see the LCD chapter of the MSPM0 L-Series 32MHz Microcontrollers Technical Reference Manual.



### 8.31 Device Analog Connections

Figure 8-2 shows the internal analog connection of the device.



Figure 8-2. Device Analog Connection



### 8.32 Input/Output Diagrams

The IOMUX manages the selection of which peripheral function is to be used on a digital IO. It also provides the controls for the output driver, input path, and the wake-up logic for wakeup from SHUTDOWN mode. For more information, refer to the IOMUX section of the *MSPM0 L-Series 32MHz Microcontrollers Technical Reference Manual*.

The mixed-signal IO pin slice diagram for a full featured IO pin is shown in Figure 8-3. Not all pins will have analog functions, wake-up logic, drive strength control, and pullup or pulldown resistors available. See the device-specific data sheet for detailed information on what features are supported for a specific pin.







### 8.33 Serial Wire Debug Interface

A serial wire debug (SWD) two-wire interface is provided via an Arm compatible serial wire debug port (SW-DP) to enable access to multiple debug functions within the device.

| Table 8-13. Serial wire Debug Pin Requirements and Functions |              |                                          |  |  |  |  |  |  |  |  |
|--------------------------------------------------------------|--------------|------------------------------------------|--|--|--|--|--|--|--|--|
| DEVICE SIGNAL                                                | DIRECTION    | SWD FUNCTION                             |  |  |  |  |  |  |  |  |
| SWCLK                                                        | Input        | Serial wire clock from debug probe       |  |  |  |  |  |  |  |  |
| SWDIO                                                        | Input/Output | Bi-directional (shared) serial wire data |  |  |  |  |  |  |  |  |

For a complete description of the debug functionality offered on MSPM0 devices, see the Debug chapter of the *MSPM0 L-Series 32MHz Microcontrollers Technical Reference Manual*.

### 8.34 Bootstrap Loader (BSL)

The bootstrap loader (BSL) enables configuration of the device as well as programming of the device memory through a UART or I2C serial interface. Access to the device memory and configuration through the BSL is protected by a 256-bit user-defined password, and it is possible to completely disable the BSL in the device configuration, if desired. The BSL is enabled by default from TI to support use of the BSL for production programming.

A minimum of two pins are required to use the BSL: the BSLRX and BSLTX signals (for UART), or the BSLSCL and BSLSDA signals (for I<sup>2</sup>C). Additionally, one or two additional pins (BSL\_invoke and NRST) may be used for controlled invocation of the bootloader by an external host.

If enabled, the BSL may be invoked (started) in the following ways:

- The BSL is invoked during the boot process if the BSL\_invoke pin state matches the defined BSL\_invoke logic level. If the device fast boot mode is enabled, this invocation check is skipped. An external host can force the device into the BSL by asserting the invoke condition and applying a reset pulse to the NRST pin to trigger a BOOTRST, after which the device will verify the invoke condition during the reboot process and start the BSL if the invoke condition matches the expected logic level.
- The BSL is automatically invoked during the boot process if the reset vector and stack pointer are left unprogrammed. As a result, a blank device from TI will invoke the BSL during the boot process without any need to provide a hardware invoke condition on the BSL\_invoke pin. This enables production programming using just the serial interface signals.
- The BSL may be invoked at runtime from application software by issuing a SYSRST with BSL entry command.

| Tab           |                   |                                                                                                           |  |  |  |  |  |  |  |  |  |
|---------------|-------------------|-----------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| DEVICE SIGNAL | CONNECTION        | BSL FUNCTION                                                                                              |  |  |  |  |  |  |  |  |  |
| BSLRX         | Required for UART | UART receive signal (RXD), an input                                                                       |  |  |  |  |  |  |  |  |  |
| BSLTX         | Required for UART | UART transmit signal (TXD) an output                                                                      |  |  |  |  |  |  |  |  |  |
| BSLSCL        | Required for I2C  | I <sup>2</sup> C BSL clock signal (SCL)                                                                   |  |  |  |  |  |  |  |  |  |
| BSLSDA        | Required for I2C  | I <sup>2</sup> C BSL data signal (SDA)                                                                    |  |  |  |  |  |  |  |  |  |
| BSL_invoke    | Optional          | Active-high digital input used to start the BSL during boot                                               |  |  |  |  |  |  |  |  |  |
| NRST          | Optional          | Active-low reset pin used to trigger a reset<br>and subsequent check of the invoke signal<br>(BSL_invoke) |  |  |  |  |  |  |  |  |  |

Table 8-14. BSL Pin Requirements and Functions

For a complete description of the BSL functionality and command set, see the MSPM0 boot strap loader user's guide.

### 8.35 Device Factory Constants

All devices include a memory-mapped FACTORY region which provides read-only data describing the capabilities of a device as well as any factory-provided trim information for use by application software. Please



refer to Factory Constants chapter of the *MSPM0 L-Series 32MHz Microcontrollers Technical Reference Manual* for more information.

### Table 8-15. DEVICEID

DEVICEID address is 0x41C4.0004, PARTNUM is bit 12 to 27, MANUFACTURER is bit 1 to 11.

| Device                 | PARTNUM | MANUFACTURER |
|------------------------|---------|--------------|
| MSPM0L1227, MSPM0L2227 | 0xBB9F  | 0x17         |
| MSPM0L1228, MSPM0L2228 | 0xBB9F  | 0x17         |

#### Table 8-16. USERID

USERID address is 0x41C4.0008, PART is bit 0 to 15, VARIANT is bit 16 to 23

| Device          | Part   | Variant |
|-----------------|--------|---------|
| MSPM0L1227SRGER | 0x7C32 | 0xF1    |
| MSPM0L1227SRGZR | 0x7C32 | 0xD5    |
| MSPM0L1227SRHBR | 0x7C32 | 0xC2    |
| MSPM0L1227SPTR  | 0x7C32 | 0xC9    |
| MSPM0L1227SPMR  | 0x7C32 | 0x1C    |
| MSPM0L1227SPNR  | 0x7C32 | 0x39    |
| MSPM0L1228SRGER | 0x33F7 | 0x13    |
| MSPM0L1228SRHBR | 0x33F7 | 0x3A    |
| MSPM0L1228SRGZR | 0x33F7 | 0xBC    |
| MSPM0L1228SPTR  | 0x33F7 | 0xF8    |
| MSPM0L1228SPMR  | 0x33F7 | 0xCE    |
| MSPM0L1228SPNR  | 0x33F7 | 0x7     |
| MSPM0L2227SRGZR | 0x5E8F | 0x90    |
| MSPM0L2227SPTR  | 0x5E8F | 0xA     |
| MSPM0L2227SPMR  | 0x5E8F | 0x6D    |
| MSPM0L2227SPNR  | 0x5E8F | 0x68    |
| MSPM0L2228SRGZR | 0x2C38 | 0xB8    |
| MSPM0L2228SPTR  | 0x2C38 | 0x25    |
| MSPM0L2228SPMR  | 0x2C38 | 0x6E    |
| MSPM0L2228SPNR  | 0x2C38 | 0x3C    |

#### 8.36 Identification

#### **Revision and Device Identification**

The hardware revision and device identification values are stored in the memory-mapped FACTORY region, refer to Device Factory Constants section, which provides read-only data describing the capabilities of a device as well as any factory-provided trim information for use by application software. Refer to the Factory Constants chapter of the *MSPM0 L-Series 32MHz Microcontrollers Technical Reference Manual* for more information.

The device revision and identification information are also included as part of the top-side marking on the device package. The device-specific errata sheet describes these markings (see Section 10.4).

Copyright © 2024 Texas Instruments Incorporated



### 9 Applications, Implementation, and Layout

### 9.1 Typical Application

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 9.1.1 Schematic

TI recommends connecting a combination of a  $10\mu$ F and a  $0.1\mu$ F low-ESR ceramic decoupling capacitor to the VDD and VSS pins. Higher-value capacitors may be used but can impact supply rail ramp-up time. Decoupling capacitors must be placed as close as possible to the pins that they decouple (within a few millimeters).

The NRST reset pin is required to connect an external  $47k\Omega$  pullup resistor with a 10nF pulldown capacitor.

The SYSOSC frequency correction loop (FCL) circuit utilizes an external  $100k\Omega$  resistor, populated between the ROSC pin and VSS, to stabilize the SYSOSC frequency by providing a precision reference current for the SYSOSC. This resistor needs to be 0.1% accurate and is not required if the SYSOSC FCL is not enabled.

For devices supporting external crystals, external bypass capacitors for the crystal oscillator pins are required. Refer to *MSPM0 L-Series 32MHz Microcontrollers Technical Reference Manual* which explains how to calculate the capacitor value.

A 0.47µF tank capacitor is required for the VCORE pin and needs to be placed close to the device with minimum distance to the device ground.

For 5V-tolerant open drain IOs (ODIO), a pullup resistor is required to output a logic high signal. This is required for  $I^2C$  and UART functions if the ODIO are used.





Figure 9-1. Typical Application Schematic



### **10 Device and Documentation Support**

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

### 10.1 Getting Started and Next Steps

For more information on the MSP low-power microcontrollers and the tools and libraries that are available to help with development, visit the Texas Instruments *Arm Cortex-M0+ MCUs* page.

### **10.2 Device Nomenclature**

To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of all MSP MCU devices and support tools. . Each MSP MCU commercial family member has one of two prefixes: MSP or X. These prefixes represent evolutionary stages of product development from engineering prototypes (X) through fully qualified production devices (MSP).

X – Experimental device that is not necessarily representative of the final device's electrical specifications

MSP - Fully qualified production device

X devices are shipped against the following disclaimer:

"Developmental product is intended for internal evaluation purposes." MSP devices have been characterized fully, and the quality and reliability of the device have been demonstrated fully. TI's standard warranty applies. Predictions show that prototype devices (X) have a greater failure rate than the standard production devices. TI recommends that these devices not be used in any production system because their expected end-use failure rate still is undefined. Only qualified production devices are to be used.

TI device nomenclature also includes a suffix with the device family name. This suffix indicates the temperature range, package type, and distribution format. Figure 10-1 provides a legend for reading the complete device name.



#### Figure 10-1. Device Nomenclature

#### Table 10-1. Device Nomenclature

| Processor Family    | MSP = Mixed-signal processor<br>X= Experimental silicon            |  |
|---------------------|--------------------------------------------------------------------|--|
| MCU Platform        | M0 = Arm based 32-bit M0+                                          |  |
| Product Family      | L = 32MHz frequency                                                |  |
| Device Subfamily    | 1227 = ADC, CMP, VBAT<br>222x = ADC, CMP, VBAT, LCD                |  |
| Flash Memory        | 7 = 128KB<br>8 = 256KB                                             |  |
| Temperature Range   | $S = -40^{\circ}C$ to $125^{\circ}C$                               |  |
| Package Type        | See the Device Comparison section and https://www.ti.com/packaging |  |
| Distribution Format | R = Large reel<br>No marking = Tube or tray                        |  |

Copyright © 2024 Texas Instruments Incorporated



For orderable part numbers of MSP devices in different package types, see the Package Option Addendum of this document, ti.com, or contact your TI sales representative.

### 10.3 Tools and Software

#### **Design Kits and Evaluation Modules**

| MSPM0 LaunchPad (LP)<br>Boards: LP-MSPM0L2228 | Empowers you to immediately start developing on the industry's best integrated<br>analog and most cost-optimized general purpose MSPM0 MCU family.<br>Exposes all device pins and functionality; includes some built-in circuitry, out-<br>of-box software demos, and on-board XDS110 debug probe for programming/<br>debugging/EnergyTrace.<br>The LP ecosystem includes dozens of BoosterPack stackable plug-in modules |
|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                               | to extend functionality.                                                                                                                                                                                                                                                                                                                                                                                                  |
| Embedded Software                             |                                                                                                                                                                                                                                                                                                                                                                                                                           |
| MSPM0 Software<br>Development Kit (SDK)       | Contains software drivers, middleware libraries, documentation, tools, and code examples that create a familiar and easy user experience for all MSPM0 devices.                                                                                                                                                                                                                                                           |
| Software Development Tools                    |                                                                                                                                                                                                                                                                                                                                                                                                                           |
| TI Cloud Tools                                | Start your evaluation and development on a web browser without any installation. Cloud tools also have a downloadable, offline version.                                                                                                                                                                                                                                                                                   |
| TI Resource Explorer                          | Online portal to TI SDKs. Accessible in CCS IDE or in TI Cloud Tools.                                                                                                                                                                                                                                                                                                                                                     |
| SysConfig                                     | Intuitive GUI to configure device and peripherals, resolve system conflicts, generate configuration code, and automate pin mux settings. Accessible in CCS IDE or in TI Cloud Tools. (offline version)                                                                                                                                                                                                                    |
| MSP Academy                                   | Great starting point for all developers to learn about the MSPM0 MCU Platform with training modules that span a wide range of topics. Part of TIRex.                                                                                                                                                                                                                                                                      |
| GUI Composer                                  | GUIs that simplify evaluation of certain MSPM0 features, such as configuring and monitoring a fully integrated analog signal chain without any code needed.                                                                                                                                                                                                                                                               |
| IDE & compiler toolchains                     |                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Code Composer Studio™<br>(CCS)                | Includes TI Arm-Clang compiler. Supports all TI Arm Cortex MCUs and<br>boasts competitive code size performance advantages, fast compile time, code<br>coverage support, safety certification support, and completely free to use.                                                                                                                                                                                        |

# IAR Embedded Workbench® IDE

Keil® MDK IDE

GNU Arm Embedded Toolchain

### **10.4 Documentation Support**

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

The following documents describe the MSPM0 MCUs. Copies of these documents are available on the Internet at www.ti.com.

#### **Technical Reference Manual**

*MSPM0 L-Series* This manual describes the modules and peripherals of the family of devices. Each description presents the module or peripheral in a general sense. Not all features



 Technical Reference
 and functions of all modules or peripheral

 Manual
 modules or peripheral

 Pin functions internal
 pin functions internal

and functions of all modules or peripherals are present on all devices. In addition, modules or peripherals can differ in their exact implementation on different devices. Pin functions, internal signal connections, and operational parameters differ from device to device. See the device-specific data sheet for these details.

### **10.5 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### **10.6 Trademarks**

LaunchPad<sup>™</sup>, Code Composer Studio<sup>™</sup>, and TI E2E<sup>™</sup> are trademarks of Texas Instruments. Arm<sup>®</sup> and Cortex<sup>®</sup> are registered trademarks of Arm Limited. All trademarks are the property of their respective owners.

### **10.7 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 10.8 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

### **11 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE         | REVISION | NOTES                                                                |
|--------------|----------|----------------------------------------------------------------------|
| May 2024     | *        | Initial Release                                                      |
| October 2024 | A        | Changes throughout for final characterization and production release |

Copyright © 2024 Texas Instruments Incorporated



### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

## **RHB0032E**



## **PACKAGE OUTLINE**

### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



## **RHB0032E**

# **EXAMPLE BOARD LAYOUT**

### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

 Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



## **RHB0032E**

# **EXAMPLE STENCIL DESIGN**

### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## **RGZ0048B**



## **PACKAGE OUTLINE**

### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



## **RGZ0048B**

# **EXAMPLE BOARD LAYOUT**

### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

 Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



## **RGZ0048B**

# **EXAMPLE STENCIL DESIGN**

### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## **RGE0024B**



## **PACKAGE OUTLINE**

### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



## **RGE0024B**

## **EXAMPLE BOARD LAYOUT**

### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



## **RGE0024B**

## **EXAMPLE STENCIL DESIGN**

### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| MSPM0L1227SPMR   | ACTIVE        | LQFP         | PM                 | 64   | 1000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 125   | M0L1227S                | Samples |
| MSPM0L1227SPTR   | ACTIVE        | LQFP         | PT                 | 48   | 1000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 125   | M0L1227S                | Samples |
| MSPM0L1227SRGER  | ACTIVE        | VQFN         | RGE                | 24   | 5000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | MSPM0<br>L1227S         | Samples |
| MSPM0L1227SRHBR  | ACTIVE        | VQFN         | RHB                | 32   | 5000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 125   | MSPM0<br>L1227S         | Samples |
| MSPM0L1228SPMR   | ACTIVE        | LQFP         | PM                 | 64   | 1000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 124   | M0L1228S                | Samples |
| MSPM0L1228SPNR   | ACTIVE        | LQFP         | PN                 | 80   | 1000           | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | -40 to 125   | M0L1228S                | Samples |
| MSPM0L1228SPTR   | ACTIVE        | LQFP         | PT                 | 48   | 1000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 125   | M0L1228S                | Samples |
| MSPM0L1228SRGER  | ACTIVE        | VQFN         | RGE                | 24   | 5000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | MSPM0<br>L1228S         | Samples |
| MSPM0L1228SRHBR  | ACTIVE        | VQFN         | RHB                | 32   | 5000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 125   | MSPM0<br>L1228S         | Samples |
| MSPM0L2227SPNR   | ACTIVE        | LQFP         | PN                 | 80   | 1000           | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | -40 to 125   | M0L2227S                | Samples |
| MSPM0L2228SPMR   | ACTIVE        | LQFP         | PM                 | 64   | 1000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 125   | M0L2228S                | Samples |
| MSPM0L2228SPNR   | ACTIVE        | LQFP         | PN                 | 80   | 1000           | RoHS & Green    | NIPDAU                               | Level-3-260C-168 HR  | -40 to 125   | M0L2228S                | Samples |
| MSPM0L2228SPTR   | ACTIVE        | LQFP         | PT                 | 48   | 1000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 125   | M0L2228S                | Samples |
| XMSPM0L1228SPMR  | ACTIVE        | LQFP         | PM                 | 64   | 1000           | TBD             | Call TI                              | Call TI              | -40 to 125   |                         | Samples |
| XMSPM0L1228SPNR  | ACTIVE        | LQFP         | PN                 | 80   | 1000           | TBD             | Call TI                              | Call TI              | -40 to 125   |                         | Samples |
| XMSPM0L1228SPTR  | ACTIVE        | LQFP         | PT                 | 48   | 1000           | TBD             | Call TI                              | Call TI              | -40 to 125   |                         | Samples |
| XMSPM0L1228SRGER | ACTIVE        | VQFN         | RGE                | 24   | 3000           | TBD             | Call TI                              | Call TI              | -40 to 125   |                         | Samples |
| XMSPM0L1228SRGZR | ACTIVE        | VQFN         | RGZ                | 48   | 2500           | TBD             | Call TI                              | Call TI              | -40 to 125   |                         | Samples |
| XMSPM0L1228SRHBR | ACTIVE        | VQFN         | RHB                | 32   | 3000           | TBD             | Call TI                              | Call TI              | -40 to 125   |                         | Samples |

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| XMSPM0L2228SPMR  | ACTIVE        | LQFP         | PM                 | 64   | 1000           | TBD             | Call TI                              | Call TI              | -40 to 125   |                         | Samples |
| XMSPM0L2228SPNR  | ACTIVE        | LQFP         | PN                 | 80   | 1000           | TBD             | Call TI                              | Call TI              | -40 to 125   |                         | Samples |
| XMSPM0L2228SPTR  | ACTIVE        | LQFP         | PT                 | 48   | 1000           | TBD             | Call TI                              | Call TI              | -40 to 125   |                         | Samples |
| XMSPM0L2228SRGZR | ACTIVE        | VQFN         | RGZ                | 48   | 2500           | TBD             | Call TI                              | Call TI              | -40 to 125   |                         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



### PACKAGE OPTION ADDENDUM

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

OTHER QUALIFIED VERSIONS OF MSPM0L1228, MSPM0L2228 :

• Automotive : MSPM0L1228-Q1, MSPM0L2228-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects



Texas

\*All dimensions are nominal

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| MSPM0L1227SRGER | VQFN            | RGE                | 24 | 5000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| MSPM0L1227SRHBR | VQFN            | RHB                | 32 | 5000 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |
| MSPM0L1228SRGER | VQFN            | RGE                | 24 | 5000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| MSPM0L1228SRHBR | VQFN            | RHB                | 32 | 5000 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |



www.ti.com

## PACKAGE MATERIALS INFORMATION

28-Dec-2024



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| MSPM0L1227SRGER | VQFN         | RGE             | 24   | 5000 | 367.0       | 367.0      | 35.0        |
| MSPM0L1227SRHBR | VQFN         | RHB             | 32   | 5000 | 367.0       | 367.0      | 35.0        |
| MSPM0L1228SRGER | VQFN         | RGE             | 24   | 5000 | 367.0       | 367.0      | 35.0        |
| MSPM0L1228SRHBR | VQFN         | RHB             | 32   | 5000 | 367.0       | 367.0      | 35.0        |

# **PACKAGE OUTLINE**

### LQFP - 1.6 mm max height

LOW PROFILE QUAD FLATPACK



#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   Reference JEDEC registration MS-026.
   This may also be a thermally enhanced plastic package with leads conected to the die pads.



## **PT0048A**

## PT0048A

# **EXAMPLE BOARD LAYOUT**

### LQFP - 1.6 mm max height

LOW PROFILE QUAD FLATPACK



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## PT0048A

# **EXAMPLE STENCIL DESIGN**

### LQFP - 1.6 mm max height

LOW PROFILE QUAD FLATPACK



NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

8. Board assembly site may have different recommendations for stencil design.



## **PN0080A**



## **PACKAGE OUTLINE**

### LQFP - 1.6 mm max height

PLASTIC QUAD FLATPACK



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing All lifear differsions are in minimeters, vary amore per ASME Y14.5M.
   This drawing is subject to change without notice.
   Reference JEDEC registration MS-026.



## **PN0080A**

# **EXAMPLE BOARD LAYOUT**

### LQFP - 1.6 mm max height

PLASTIC QUAD FLATPACK



NOTES: (continued)

4. Publication IPC-7351 may have alternate designs.

Solder mask tolerances between and around signal pads can vary based on board fabrication site.
 For more information, see Texas Instruments literature number SLMA004 (www.ti.com/lit/slma004).



## PN0080A

## **EXAMPLE STENCIL DESIGN**

### LQFP - 1.6 mm max height

PLASTIC QUAD FLATPACK



NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

8. Board assembly site may have different recommendations for stencil design.



## PM0064A



## **PACKAGE OUTLINE**

### LQFP - 1.6 mm max height

PLASTIC QUAD FLATPACK



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. Reference JEDEC registration MS-026.



## **PM0064A**

# **EXAMPLE BOARD LAYOUT**

### LQFP - 1.6 mm max height

PLASTIC QUAD FLATPACK



5. Publication IPC-7351 may have alternate designs.

Solder mask tolerances between and around signal pads can vary based on board fabrication site.
 For more information, see Texas Instruments literature number SLMA004 (www.ti.com/lit/slma004).



## PM0064A

# **EXAMPLE STENCIL DESIGN**

### LQFP - 1.6 mm max height

PLASTIC QUAD FLATPACK



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated