# Wideband, Fixed Gain Video BUFFER AMPLIFIER With Disable 

## FEATURES

## - FLEXIBLE SUPPLY RANGE: +5 V to +12 V Single Supply $\pm 2.5 \mathrm{~V}$ to $\pm 6 \mathrm{~V}$ Dual Supplies

- INTERNALLY FIXED GAIN: +2 or $\pm 1$
- HIGH BANDWIDTH ( $\mathrm{G}=+\mathbf{+}$ ): $\mathbf{2} 25 \mathrm{MHz}$
- LOW SUPPLY CURRENT: 5.1mA
- LOW DISABLED CURRENT: 150 $\mu \mathrm{A}$
- HIGH OUTPUT CURRENT: 190 mA
- OUTPUT VOLTAGE SWING: $\pm 4.0 \mathrm{~V}$
- SOT23-6 AVAILABLE


## APPLICATIONS

- BROADBAND VIDEO LINE DRIVERS
- MULTIPLE LINE VIDEO DA
- PORTABLE INSTRUMENTS
- ADC BUFFERS
- ACTIVE FILTERS

OPA692 RELATED PRODUCTS

|  | SINGLES | DUALS | TRIPLES |
| :--- | :---: | :---: | :---: |
| Voltage-Feedback | OPA690 | OPA2690 | OPA3690 |
| Current-Feedback | OPA691 | OPA2691 | OPA3691 |
| Fixed Gain | OPA682 | OPA2682 | OPA3692 |

## DESCRIPTION

The OPA692 provides an easy to use, broadband fixed gain video buffer amplifier. Depending on the external connections, the internal resistor network may be used to provide either a fixed gain of +2 video buffer or a gain of +1 or -1 voltage buffer. Operating on a very low 5.1 mA supply current, the OPA692 offers a slew rate and output power normally associated with a much higher supply current. A new output stage architecture delivers high output current with minimal headroom and crossover distortion. This gives exceptional single-supply operation. Using a single +5 V supply, the OPA692 can deliver a 1V to 4V output swing with over 120 mA drive current and $>200 \mathrm{MHz}$ bandwidth. This combination of features makes the OPA692 an ideal RGB line driver or single-supply Analog-to-Digital Converter (ADC) input driver.

The low 5.1 mA supply current for the OPA692 is precisely trimmed at $+25^{\circ} \mathrm{C}$. This trim, along with low drift over temperature, ensures a lower maximum supply current than competing products that report only a room temperature nominal supply current. System power may be further reduced by using the optional disable control pin. Leaving this disable pin open, or holding it HIGH, gives normal operation. If pulled LOW, the OPA692 supply current drops to less than $150 \mu \mathrm{~A}$ while the I/O pins go into a high-impedance state.


Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

[^0]
## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$



NOTES: (1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied. (2) Packages must be derated based on specified $\theta_{\mathrm{JA}}$. Maximum $\mathrm{T}_{J}$ must be observed. (3) Noninverting input to internal inverting node.

## ELECTROSTATIC《S. DISCHARGE SENSITIVITY

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## PACKAGE/ORDERING INFORMATION ${ }^{(1)}$

| PRODUCT | PACKAGE-LEAD | PACKAGE DESIGNATOR | $\begin{aligned} & \text { SPECIFIED } \\ & \text { TEMPERATURE } \\ & \text { RANGE } \end{aligned}$ | PACKAGE MARKING | ORDERING NUMBER | TRANSPORT MEDIA, QUANTITY |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OPA692ID <br> OPA692IDBV <br> " | SO-8 Surface-Mount <br> " <br> SOT23-6 <br> " | $\begin{gathered} \text { D } \\ " \\ \text { DBV } \\ \hline \end{gathered}$ | $\begin{gathered} -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \text { " } \\ -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} \hline \text { OPA692 } \\ " \\ \text { OAGI } \\ " \end{gathered}$ | OPA692ID OPA692IDR OPA692IDBVT OPA692IDBVR | Rails, 100 <br> Tape and Reel, 2500 <br> Tape and Reel, 250 <br> Tape and Reel, 3000 |

NOTE: (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

PIN CONFIGURATION
Top View SOT Top View

## ELECTRICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$

## Boldface limits are tested at $+25^{\circ} \mathrm{C}$.

$G=+2$ ( $-I N$ grounded) and $R_{L}=100 \Omega$ (see Figure 1 for AC performance only), unless otherwise noted.


NOTES: (1) Junction temperature $=$ ambient temperature for low temperature limit and $+25^{\circ} \mathrm{C}$ specifications. Junction temperature $=$ ambient temperature $+10^{\circ} \mathrm{C}$ at high temperature limit specifications. (2) Test Levels: (A) $100 \%$ tested at $+25^{\circ} \mathrm{C}$. Over-temperature limits by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value only for information. (3) Current is considered positive out-of-node. $\mathrm{V}_{\mathrm{CM}}$ is the input common-mode voltage.

## ELECTRICAL CHARACTERISTICS: V $= \pm 5 \mathrm{~V}$ (Cont.)

Boldface limits are tested at $+\mathbf{2 5}{ }^{\circ} \mathrm{C}$.
$G=+2$ ( $-\mathbb{N}$ grounded) and $R_{L}=100 \Omega$ (see Figure 1 for $A C$ performance only), unless otherwise noted.

| PARAMETER | CONDITIONS | OPA692ID, IDBV |  |  |  |  |  | $\begin{array}{\|c\|} \hline \text { TEST } \\ \text { LEVEL(2) } \end{array}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | TYP | MIN/MAX OVER TEMPERATURE |  |  |  |  |  |
|  |  | $+25^{\circ} \mathrm{C}$ | $+25^{\circ}{ }^{(1)}$ | $\begin{gathered} 0^{\circ} \mathrm{C} \text { to } \\ 70^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} -40^{\circ} \mathrm{C} \text { to } \\ +85^{\circ} \mathrm{C} \end{gathered}$ | UNITS | MIN/ MAX |  |
| DISABLE/POWER DOWN ( $\overline{\mathrm{IIS}}$ Pin) <br> Power-Down Supply Current (+ $\mathrm{V}_{\mathrm{S}}$ ) <br> Disable Time <br> Enable Time <br> Off Isolation <br> Output Capacitance in Disable <br> Turn-On Glitch <br> Turn-Off Glitch <br> Enable Voltage <br> Disable Voltage <br> Control Pin Input Bias Current | $\begin{gathered} V_{\overline{\mathrm{DIS}}}=0 \\ V_{\mathbb{I N}}=+1 V_{\mathrm{DC}} \\ V_{\mathbb{I N}}=+1 V_{\mathrm{DC}} \\ G=+2,5 \mathrm{MHz} \\ \mathrm{G}=+2, R_{\mathrm{L}}=150 \Omega \\ \mathrm{G}=+2, R_{\mathrm{L}}=150 \Omega \end{gathered}$ $V_{\overline{\mathrm{DIS}}}=0$ | $\begin{gathered} -150 \\ 1 \\ 25 \\ 70 \\ 4 \\ \pm 50 \\ \pm 20 \\ 3.3 \\ 1.8 \\ 75 \end{gathered}$ | $-300$ <br> 3.5 <br> 1.7 <br> 130 | $\begin{gathered} -350 \\ \\ \\ \\ \\ 3.6 \\ 1.6 \\ 150 \end{gathered}$ | $\begin{gathered} -400 \\ \\ \\ \\ 3.7 \\ 1.5 \\ 160 \end{gathered}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{s}$ <br> ns <br> dB <br> pF <br> mV <br> mV <br> V <br> V <br> $\mu \mathrm{A}$ | max <br> typ <br> typ <br> typ <br> typ <br> typ <br> typ <br> min <br> $\max$ <br> max | $\begin{aligned} & \mathrm{A} \\ & \mathrm{C} \\ & \mathrm{C} \\ & \mathrm{C} \\ & \mathrm{C} \\ & \mathrm{C} \\ & \mathrm{C} \\ & \mathrm{~A} \\ & \mathrm{~A} \\ & \mathrm{~A} \end{aligned}$ |
| POWER SUPPLY <br> Specified Operating Voltage Maximum Operating Voltage Range <br> Maximum Quiescent Current <br> Minimum Quiescent Current <br> Power-Supply Rejection Ratio (-PSRR) | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}= \pm 5 \mathrm{~V} \end{aligned}$ <br> Input Referred | $\begin{aligned} & \pm 5 \\ & \\ & 5.1 \\ & 5.1 \\ & 58 \end{aligned}$ | $\begin{aligned} & \pm 6 \\ & 5.3 \\ & 4.9 \\ & 52 \end{aligned}$ | $\begin{aligned} & \pm 6 \\ & 5.5 \\ & 4.5 \\ & 50 \end{aligned}$ | $\begin{gathered} \pm 6 \\ 5.8 \\ 4.25 \\ 49 \end{gathered}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mathrm{~mA} \\ \mathrm{~mA} \\ \mathrm{~dB} \end{gathered}$ | typ <br> max <br> max <br> min <br> min | $\begin{aligned} & \mathrm{C} \\ & \mathrm{~A} \\ & \mathrm{~A} \\ & \mathrm{~A} \\ & \mathrm{~A} \end{aligned}$ |
| TEMPERATURE RANGE <br> Specification: D, DBV <br> Thermal Resistance, $\theta_{\mathrm{JA}}$ $\begin{array}{ll} \text { D } & \text { SO-8 } \\ \text { DBV } & \text { SOT23-6 } \end{array}$ |  | $\begin{gathered} -40 \text { to }+85 \\ 125 \\ 150 \end{gathered}$ |  |  |  | $\begin{gathered} { }^{\circ} \mathrm{C} \\ \\ { }^{\circ} \mathrm{C} / \mathrm{W} \\ { }^{\circ} \mathrm{C} / \mathrm{W} \end{gathered}$ | typ <br> typ <br> typ | $\begin{aligned} & C \\ & C \\ & C \\ & C \end{aligned}$ |

NOTES: (1) Junction temperature $=$ ambient temperature for low temperature limit and $+25^{\circ} \mathrm{C}$ specifications. Junction temperature $=$ ambient temperature $+10^{\circ} \mathrm{C}$ at high temperature limit specifications. (2) Test Levels: (A) $100 \%$ tested at $+25^{\circ} \mathrm{C}$. Over-temperature limits by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value only for information. (3) Current is considered positive out-of-node. $\mathrm{V}_{\mathrm{CM}}$ is the input common-mode voltage.

## ELECTRICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}$

## Boldface limits are tested at $+\mathbf{2 5}{ }^{\circ} \mathrm{C}$.

$G=+2(-I N$ grounded though $0.1 \mu F)$ and $R_{L}=100 \Omega$ to $V_{S} / 2$ (see Figure 2 for $A C$ performance only), unless otherwise noted.

| PARAMETER | CONDITIONS | OPA692ID, IDBV |  |  |  |  |  | $\begin{gathered} \text { TEST } \\ \text { LEVEL(2) } \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | TYP | MIN/MAX OVER TEMPERATURE |  |  |  |  |  |
|  |  | $+25^{\circ} \mathrm{C}$ | $+25^{\circ}{ }^{(1)}$ | $\begin{aligned} & 0^{\circ} \mathrm{C} \text { to } \\ & 70^{\circ} \mathrm{C} \end{aligned}$ | $\begin{gathered} -40^{\circ} \mathrm{C} \text { to } \\ +85^{\circ} \mathrm{C} \end{gathered}$ | UNITS | $\begin{aligned} & \text { MIN/ } \\ & \text { MAX } \end{aligned}$ |  |
| AC PERFORMANCE (see Figure 2) <br> Small-Signal Bandwidth ( $\mathrm{V}_{\mathrm{O}}<0.5 \mathrm{~V}_{\mathrm{PP}}$ ) | $\begin{aligned} & G=+1 \\ & G=+2 \\ & G=-1 \end{aligned}$ | $240$ | 168 | 160 | 140 | MHz <br> MHz <br> MHz | typ <br> min <br> typ |  |
|  |  |  |  |  |  |  |  | C |
|  |  | $\begin{aligned} & 190 \\ & 195 \end{aligned}$ |  |  |  |  |  | B |
|  |  |  |  |  |  |  |  | C |
| Bandwidth for 0.1 dB Gain Flatness | $\mathrm{G}=+2, \mathrm{~V}_{\mathrm{O}}<0.5 \mathrm{~V}_{\mathrm{PP}}$ | 90 | 40 | 30 | 25 | $\begin{gathered} \mathrm{MHz} \\ \mathrm{~dB} \end{gathered}$ | min | B |
| Peaking at a Gain of +1 | $\mathrm{V}_{\mathrm{O}}<0.5 \mathrm{~V}_{\mathrm{PP}}$ | 0.2 | 1 | 2.5 | 3 |  | max | B |
| Large-Signal Bandwidth | $\mathrm{G}=+2, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V}_{\mathrm{PP}}$ | $210$ |  |  |  | $\mathrm{dB}$ MHz | typ | C |
| Slew Rate | $\mathrm{G}=+2,2 \mathrm{~V}$ Step |  | 600 | 575 | 550 | MHz <br> V/ $\mu \mathrm{s}$ | min | B |
| Rise-and-Fall Time | $\mathrm{G}=+2, \mathrm{~V}_{\mathrm{O}}=0.5 \mathrm{~V}$ Step | $\begin{aligned} & 2.0 \\ & 2.3 \end{aligned}$ |  |  |  | V/ $\mu \mathrm{s}$ ns | typ | C |
|  | $\mathrm{G}=+2, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V}$ Step |  |  |  |  | ns | typ | C |
| Settling Time to 0.02\% | $\mathrm{G}=+2, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V}$ Step | 14 |  |  |  | ns | typ | C |
| 0.1\% | $\mathrm{G}=+2, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V}$ Step | 10 |  |  |  | ns | typ | C |
| Harmonic Distortion | $\mathrm{G}=+2, \mathrm{f}=5 \mathrm{MHz}, \mathrm{V}_{\mathrm{O}}=2 \mathrm{~V}_{\mathrm{PP}}$ |  |  | -57 | -56 | dBc | max | B |
| 2nd-Harmonic | $R_{L}=100 \Omega$ to $V_{S} / 2$ | $-66$ |  |  |  |  |  |  |
|  | $R_{L} \geq 500 \Omega$ to $\mathrm{V}_{\mathrm{S}} / 2$ | $-73$ | -65 | -63 | -62 | $\mathrm{dBc}$ | $\max$ | B |
| 3rd-Harmonic | $R_{L}=100 \Omega$ to $V_{S} / 2$ | $\begin{aligned} & -72 \\ & -77 \end{aligned}$ | $-68$ | -67 | -65 | dBc | $\max$ | B |
|  | $R_{L} \geq 500 \Omega$ to $V_{S} / 2$ |  | $-72$ | -70 | -69 | dBc <br> $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ | $\max$ | B |
| Input Voltage Noise | $f>1 \mathrm{MHz}$ | $1.7$ | 2.5 | 2.9 | 3.1 |  | max | B |
| Noninverting Input Current Noise | $\mathrm{f}>1 \mathrm{MHz}$ | 12 | 14 | 15 | 15 | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ | $\begin{aligned} & \max \\ & \max \end{aligned}$ | B |
| Inverting Input Current Noise | $\mathrm{f}>1 \mathrm{MHz}$ | 15 | 17 | 18 | 19 |  |  |  |
| DC PERFORMANCE ${ }^{(3)}$ |  |  |  |  |  |  |  |  |
| Gain Error | $\mathrm{G}=+1$ | $\begin{aligned} & \pm 0.2 \\ & \pm 0.3 \\ & \pm 0.2 \end{aligned}$ | $\begin{aligned} & \pm 1.5 \\ & \pm 1.5 \end{aligned}$ | $\begin{aligned} & \pm 1.6 \\ & \pm 1.6 \end{aligned}$ | $\begin{aligned} & \pm 1.7 \\ & \pm 1.7 \end{aligned}$ | $\begin{aligned} & \% \\ & \% \\ & \% \end{aligned}$ | typ <br> max <br> max | CAB |
|  | $\mathrm{G}=+2$ |  |  |  |  |  |  |  |
|  | $\mathrm{G}=-1$ |  |  |  |  |  |  |  |
| Internal $\mathrm{R}_{\mathrm{F}}$ and $\mathrm{R}_{\mathrm{G}}$ <br> Maximum |  | 402 | $\pm 1.5$ |  | $464$ | $\%$ | max |  |
|  |  | $\begin{aligned} & 457 \\ & 347 \end{aligned}$ | 462 | $\Omega$ |  | B |  |  |
| Minimum |  |  | 402 | 342 | $\begin{aligned} & 464 \\ & 340 \end{aligned}$ |  | $\Omega$ | min |
| Average Drift |  | 0.13 |  | $0.13$ | $0.13$ | \%/C ${ }^{\circ}$ | max | B |
| Input Offset Voltage | $\mathrm{V}_{C M}=2.5 \mathrm{~V}$ | $\pm 0.5$ | $\pm 3$ | $\pm 3.6$ | $\pm 4.3$ |  | $\max$ | A |
| Average Offset Voltage Drift | $\mathrm{V}_{C M}=2.5 \mathrm{~V}$ | +20 |  | $\begin{aligned} & \pm 12 \\ & +46 \end{aligned}$ | $\pm 20$ | mV <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ | $\max$ | B |
| Noninverting Input Bias Current | $\mathrm{V}_{\mathrm{CM}}=2.5 \mathrm{~V}$ |  | +40 |  | +56 | $\begin{gathered} \mu \mathrm{V} /{ }^{\circ} \mathrm{C} \\ \mu \mathrm{~A} \end{gathered}$ | max | A |
| Average Noninverting Input Bias Current Drift | $\mathrm{V}_{\mathrm{CM}}=2.5 \mathrm{~V}$ |  |  | $\begin{gathered} -250 \\ \pm 30 \\ \pm 112 \end{gathered}$ | $\begin{gathered} -250 \\ \pm 40 \\ \pm 200 \end{gathered}$ | $\begin{gathered} \mu \mathrm{A} \\ \mathrm{nA} /{ }^{\circ} \mathrm{C} \end{gathered}$ | max max max | B |
| Inverting Input Bias Current | $\mathrm{V}_{\mathrm{CM}}=2.5 \mathrm{~V}$ | $\pm 5$ | $\pm 25$ |  |  | $\begin{gathered} \mu \mathrm{A} \\ \mathrm{n} \mathrm{~A}^{\circ} \mathrm{C} \end{gathered}$ |  |  |
| Average Inverting Input Bias Current Drift | $\mathrm{V}_{\mathrm{CM}}=2.5 \mathrm{~V}$ |  |  |  |  |  |  |  |
| INPUT |  |  |  |  |  |  |  |  |
| Least Positive Input Voltage |  | 1.5 | 1.6 | 1.73 | 1.8 | V | max | B |
| Most Positive Input Voltage |  | $\begin{gathered} 3.5 \\ 100\|\mid 2 \end{gathered}$ | 3.4 |  | 3.2 | $\begin{gathered} \mathrm{V} \\ \mathrm{k} \Omega \\| \mathrm{pF} \end{gathered}$ |  |  |
| Noninverting Input Impedance |  |  |  | 3.3 |  |  | typ |  |
| OUTPUT |  |  |  |  |  |  |  |  |
| Most Positive Output Voltage | No Load | 4.0 | 3.8 | 3.7 | 3.5 | V | min | A |
|  | $R_{L}=100 \Omega$ | 3.9 | 3.7 | 3.6 | 3.4 | V | min | A |
| Least Positive Output Voltage | No Load | 1.0 | 1.2 | 1.3 | 1.5 | V | max | A |
|  | $R_{L}=100 \Omega$ | 1.1 | 1.3 | 1.4 | 1.6 | V | max | A |
| Current Output, Sourcing |  | +160 | +120 | +100 | +80 | mA | min | A |
| Sinking |  | -160 | -120 | -100 | -80 | mA | min | A |
| Short-Circuit Current | $\mathrm{V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{S}} / 2$ | $\pm 250$ |  |  |  | mA | typ | C |
| Output Impedance | $\mathrm{G}=+2, \mathrm{f}=100 \mathrm{kHz}$ | 0.12 |  |  |  | $\Omega$ | typ | C |

NOTES: (1) Junction temperature $=$ ambient temperature for low temperature limit and $+25^{\circ} \mathrm{C}$ specifications. Junction temperature $=$ ambient temperature $+10^{\circ} \mathrm{C}$ at high temperature limit specifications. (2) Test Levels: (A) $100 \%$ tested at $+25^{\circ} \mathrm{C}$. Over-temperature limits by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value only for information. (3) Current is considered positive out-of-node. $\mathrm{V}_{\mathrm{CM}}$ is the input common-mode voltage.

## ELECTRICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}$ (Cont.)

## Boldface limits are tested at $+\mathbf{2 5}{ }^{\circ} \mathrm{C}$.

$G=+2(-I N$ grounded though $0.1 \mu F)$ and $R_{L}=100 \Omega$ to $V_{S} / 2$ (see Figure 2 for $A C$ performance only), unless otherwise noted.

| PARAMETER | CONDITIONS | OPA692ID, IDBV |  |  |  |  |  | $\left\|\begin{array}{c} \text { TEST } \\ \text { LEVEL² } \end{array}\right\|$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | TYP | MIN/MAX OVER TEMPERATURE |  |  |  |  |  |
|  |  | +25 ${ }^{\circ} \mathrm{C}^{(1)}$ | +25 ${ }^{\circ} \mathrm{C}$ | $\begin{aligned} & 0^{\circ} \mathrm{C} \text { to } \\ & 70^{\circ} \mathrm{C} \end{aligned}$ | $\begin{gathered} -40^{\circ} \mathrm{C} \text { to } \\ +85^{\circ} \mathrm{C} \end{gathered}$ | UNITS | MIN/ <br> MAX |  |
| DISABLE/POWER DOWN ( $\overline{\text { DIS }}$ Pin) |  |  |  |  |  |  |  |  |
| Power-Down Supply Current ( $+\mathrm{V}_{\text {S }}$ ) | $V_{\overline{\text { DIS }}}=0$ | -150 | -300 | -350 | -400 | $\mu \mathrm{A}$ | typ | c |
| Off Isolation | $\mathrm{G}=+2,5 \mathrm{MHz}$ | 65 |  |  |  | dB | typ | c |
| Output Capacitance in Disable |  | 4 |  |  |  | pF | typ | c |
| Turn-On Glitch | $\mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega, \mathrm{~V}_{\text {IN }}=2.5 \mathrm{~V}$ | $\pm 50$ |  |  |  | mV | typ | B |
| Turn-Off Glitch | $G=+2, R_{L}=150 \Omega, V_{\text {IN }}=2.5 \mathrm{~V}$ | $\pm 20$ |  |  |  | mV | typ | B |
| Enable Voltage |  | 3.3 | 3.5 | 3.6 | 3.7 | v | min | B |
| Disable Voltage |  | 1.8 | 1.7 | 1.6 | 1.5 | v | max | B |
| Control Pin Input Bias Current ( $\overline{\mathrm{DIS}}$ ) | $V_{\text {DIS }}=0$ | 75 | 130 | 150 | 160 | $\mu \mathrm{A}$ | typ | c |
| POWER SUPPLY |  |  |  |  |  |  |  |  |
| Specified Single-Supply Operating Voltage |  | 5 |  |  |  | v | typ | c |
| Maximum Single-Supply Operating Voltage |  |  | 12 | 12 | 12 | v | max | A |
| Maximum Quiescent Current | $\mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}$ | 4.5 | 4.8 | 5.0 | 5.2 | mA | max | A |
| Minimum Quiescent Current | $\mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}$ | 4.5 | 4.1 | 3.8 | 3.7 | mA | min | A |
| Power-Supply Rejection Ratio (+PSRR) | Input Referred | 55 |  |  |  | dB | typ | C |
| TEMPERATURE RANGE |  |  |  |  |  |  |  |  |
| Specification: D, DBV |  | -40 to +85 |  |  |  | ${ }^{\circ} \mathrm{C}$ | typ | c |
| Thermal Resistance, $\theta_{\mathrm{JA}}$ |  |  |  |  |  |  |  |  |
| D SO-8 |  | 125 |  |  |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | typ | c |
| DBV SOT23-6 |  | 150 |  |  |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | typ | c |

NOTES: (1) Junction temperature $=$ ambient temperature for low temperature limit and $+25^{\circ} \mathrm{C}$ specifications. Junction temperature $=$ ambient temperature $+10^{\circ} \mathrm{C}$ at high temperature limit specifications. (2) Test Levels: (A) $100 \%$ tested at $+25^{\circ} \mathrm{C}$. Over-temperature limits by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value only for information. (3) Current is considered positive out-of-node. $\mathrm{V}_{\mathrm{CM}}$ is the input common-mode voltage.








TYPICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{s}}= \pm 5 \mathrm{~V}$ (Cont.)
$\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{G}=+2$, and $\mathrm{R}_{\mathrm{L}}=100 \Omega$ (see Figure 1 for DC performance only), unless otherwise noted.




2-TONE, 3RD-ORDER




## TYPICAL CHARACTERISTICS: V $= \pm 5 \mathrm{~V}$ (Cont.)

$T_{A}=+25^{\circ} \mathrm{C}, \mathrm{G}=+2$, and $\mathrm{R}_{\mathrm{L}}=100 \Omega$ (see Figure 1 for DC performance only), unless otherwise noted.








## TYPICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{s}}=+5 \mathrm{~V}$ (Cont.)

$\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{G}=+2$, and $\mathrm{R}_{\mathrm{L}}=100 \Omega$ (see Figure 2 for $A C$ performance only), unless otherwise noted.




2-TONE, 3RD-ORDER
INTERMODULATION SPURIOUS


## APPLICATIONS INFORMATION

## WIDEBAND BUFFER OPERATION

The OPA692 gives the exceptional AC performance of a wideband current-feedback op amp with a highly linear, highpower output stage. It features internal $R_{F}$ and $R_{G}$ resistors that make it easy to select a gain of $+2,+1$, or -1 without any external resistors. Requiring only 5.1 mA quiescent current, the OPA692 will swing to within 1 V of either supply rail and deliver in excess of 160 mA at room temperature. This low output headroom requirement, along with supply voltage independent biasing, gives remarkable single $(+5 \mathrm{~V})$ supply operation. The OPA692 will deliver greater than 200 MHz bandwidth driving a $2 \mathrm{~V}_{\text {PP }}$ output into $100 \Omega$ on a single +5 V supply. Previous boosted output stage amplifiers have typically suffered from very poor crossover distortion as the output current goes through zero. The OPA692 achieves a comparable power gain with much better linearity. The primary advantage of a current-feedback op amp over a voltage-feedback op amp is that AC performance (bandwidth and distortion) is relatively independent of signal gain.

Figure 1 shows the DC-coupled, gain of +2 , dual power-supply circuit configuration used as the basis of the $\pm 5 \mathrm{~V}$ Electrical and Typical Characteristics. For test purposes, the input impedance is set to $50 \Omega$ with a resistor to ground and the output impedance is set to $50 \Omega$ with a series output resistor. Voltage swings reported in the specifications are taken directly at the input and output pins while load powers (dBm) are defined at a matched $50 \Omega$ load. For the circuit of Figure 1, the total effective load will be $100 \Omega \| 804 \Omega=89 \Omega$. The disable control line ( $\overline{\mathrm{DIS}}$ ) is typically left open to ensure normal amplifier operation. In addition to the usual power-supply decoupling capacitors to ground, a $0.1 \mu \mathrm{~F}$ capacitor can be included between the two power-supply pins. This optional added capacitor will typically improve the 2nd-harmonic distortion performance by 3 dB to 6 dB .


FIGURE 1. DC-Coupled, G = +2, Bipolar Supply, Specification and Test Circuit.

Figure 2 shows the AC-coupled, gain of +2 , single-supply circuit configuration used as the basis of the +5 V Electrical and Typical Characteristics. Though not a rail-to-rail design, the OPA692 requires minimal input and output voltage headroom compared to other very wideband current-feedback op amps. It will deliver a $3 \mathrm{~V}_{\mathrm{PP}}$ output swing on a single +5 V supply with greater than 150 MHz bandwidth. The key requirement of broadband single-supply operation is to maintain input and output signal swings within the usable voltage ranges at both the input and the output. The circuit of Figure 2 establishes an input midpoint bias using a simple resistive divider from the +5 V supply (two $806 \Omega$ resistors). The input signal is then AC-coupled into this midpoint voltage bias. The input voltage can swing to within 1.5 V of either supply pin, giving a $2 \mathrm{~V}_{\mathrm{PP}}$ input signal range centered between the supply pins. The input impedance matching resistor ( $57.6 \Omega$ ) used for testing is adjusted to give a $50 \Omega$ input match when the parallel combination of the biasing divider network is included. The gain resistor $\left(\mathrm{R}_{\mathrm{G}}\right)$ is AC-coupled, giving the circuit a $D C$ gain of +1 -which puts the input $D C$ bias voltage $(2.5 \mathrm{~V})$ on the output as well. Again, on a single +5 V supply, the output voltage can swing to within 1 V of either supply pin while delivering more than 120 mA output current. A demanding $100 \Omega$ load to a midpoint bias is used in this characterization circuit. The new output stage used in the OPA692 can deliver large bipolar output currents into this midpoint load with minimal crossover distortion, as shown by the +5 V supply, 3rd-harmonic distortion typical characteristics.


FIGURE 2. AC-Coupled, $G=+2$, Single-Supply Specification and Test Circuit.

## SINGLE-SUPPLY ADC INTERFACE

Most modern, high-performance ADCs (such as the Texas Instruments ADS8xx and ADS9xx series) operate on a single +5 V (or lower) power supply. It has been a considerable challenge for single-supply op amps to deliver a low-distortion input signal at the ADC input for signal frequencies
exceeding 5 MHz . The high slew rate, exceptional output swing, and high linearity of the OPA692 make it an ideal single-supply ADC driver. Figure 3 shows an example input interface to a very high performance 10-bit, 60MSPS CMOS converter.

The OPA692 in the circuit of Figure 3 provides 190 MHz bandwidth operating at a signal gain of +2 with a $2 \mathrm{~V}_{\mathrm{PP}}$ output swing. The noninverting input bias voltage is referenced to the midpoint of the ADC signal range by dividing off the top and bottom of the internal ADC reference ladder. With the gain resistor $\left(R_{G}\right)$ AC-coupled, this bias voltage has a gain of +1 to
the output, centering the output voltage swing as well. Tested performance at a 20 MHz analog input frequency and a 60MSPS clock rate on the converter gives $>58 \mathrm{dBc}$ SFDR.

## WIDEBAND VIDEO MULTIPLEXING

One common application for video speed amplifiers that include a disable pin is to wire multiple amplifier outputs together, then select which one of several possible video inputs to source onto a single line. This simple wired-OR video multiplexer can be easily implemented using the OPA692, as shown in Figure 4.


FIGURE 3. Wideband, AC-Coupled, Single-Supply ADC Driver.


FIGURE 4. 2-Channel Video Multiplexer.

Typically, channel switching is performed either on sync or retrace time in the video signal. The two inputs are approximately equal at this time. The make-before-break disable characteristic of the OPA692 ensures that there is always one amplifier controlling the line when using a wired-OR circuit (see Figure 4). Since both inputs may be on for a short period during the transition between channels, the outputs are combined through the output impedance matching resistors ( $68.1 \Omega$ in this case). When one channel is disabled, its feedback network forms part of the output impedance and slightly attenuates the signal in getting out onto the cable. The matching resistors have been set to get a signal gain of +1 at the load while providing $>20 \mathrm{~dB}$ return loss at the load.
The video multiplexer connection (see Figure 4) also insures that the maximum differential voltage across the inputs of the unselected channel do not exceed the rated $\pm 1.2 \mathrm{~V}$ maximum for standard video signal levels. In any case, $\mathrm{V}_{\text {Out }}$ must be $< \pm 2.6 \mathrm{~V}_{\mathrm{PP}}$ in order to not exceed the absolute maximum differential input voltage ( $\pm 1.2 \mathrm{~V}$ ) on the disabled channel.
The Disable Operation section shows the turn-on and turn-off switching glitches using a grounded input for a single channel is typically less than $\pm 50 \mathrm{mV}$. Where two outputs are switched (see Figure 4), the output line is always under the control of one amplifier or the other due to the make-beforebreak disable timing. In this case, the switching glitches for two 0 V inputs drops to $<20 \mathrm{mV}$.

## 4-CHANNEL FREQUENCY CHANNELIZER

The circuit of Figure 5 is a 4 -channel multiplexer. In this circuit the OPA691 provides the drive for all four channels. Each channel includes a bandpass filter and each bandpass filter is set for a different frequency band. This allows the channelizing part of this circuit. The role of the OPA692 is to provide impedance isolation. This is done through the use of four matching resistances ( $59 \Omega$ in this case). These matching resistors ensure that the signals will combine during the transition between channels. They have been used to get a gain of +1 at the load.

This circuit may be used with a different number of channels. Its limitation comes from the drive requirement for each channel, as well as the minimum acceptable return loss.
The output resistor value $\left(R_{O}\right)$ to keep a gain of +1 at the load, depends on the number of channels. For the OPA692, Equation 1 gives:

$$
\mathrm{R}_{\mathrm{O}}=\frac{[75 \Omega \bullet(\mathrm{n}-2)+804 \Omega]}{2} \cdot\left(\sqrt{1+\frac{241200 \Omega}{[75 \Omega \bullet(\mathrm{n}-2)+804 \Omega]^{2}}}-1\right)
$$

Where $\mathrm{n}=$ number of devices in multiplexer.


FIGURE 5. 4-Channel Frequency Channelizer.

## DELAY-EQUALIZED LOW-PASS FILTER

The circuit in Figure 6 realizes a 5th-order Butterworth lowpass filter with a -3 dB bandwidth of 20 MHz and group delay equalization. This filter is based on the KRC active filter topology using amplifiers with a fixed positive gain $\geq 1$.
The OPA692 makes a good amplifier for this type of filter. The first stage is the group delay equalizer, which is based on a gain of -1 . The second stage has a high- $Q$ pole, uses a gain of +2 for minimum component sensitivity, and also produces a real pole. The last stage has a low- Q pole, and uses a gain of +1 for minimum component sensitivity.
The component values have been predistorted to compensate for the op amps parasitic effects. The low-Q pole section was placed last to minimize noise peaking in the passband, while maintaining good dynamic range performance.

## PRECISION VOLTAGE BUFFER

The precision buffer in Figure 7 combines the DC precision and low $1 / f$ noise of the OPA227 with the high-speed performance of the OPA692. The $80.6 \mathrm{k} \Omega$ resistor makes the highfrequency and low-frequency nominal gains equal. The OPA692 takes over from the OPA227 at approximately 32 kHz .


FIGURE 7. Precision Wideband, Unity-Gain Buffer.

## DESIGN-IN TOOLS <br> DEMONSTRATION FIXTURES

Two printed circuit boards (PCBs) are available to assist in the initial evaluation of circuit performance using the OPA692 in its two package options. Both of these are offered free of


FIGURE 6. Butterworth LP Filter with Delay Equalization.
charge as unpopulated PCBs, delivered with a user's guide. The summary information for these fixtures is shown in the table below.

| PRODUCT | PACKAGE | ORDERING <br> NUMBER | LITERATURE <br> NUMBER |
| :--- | :---: | :---: | :---: |
| OPA692ID | SO-8 | DEM-OPA-SO-1A | SBOU009 |
| OPA692IDBV | SOT23-6 | DEM-OPA-SOT-1A | SBOU010 |

The demonstration fixtures can be requested at the Texas Instruments web site (www.ti.com) through the OPA692 product folder.

## OPERATING SUGGESTIONS

## GAIN SETTING

Setting the gain with the OPA692 is very easy. For a gain of +2 , ground the -IN pin and drive the +IN pin with the signal. For a gain of +1 , leave the $-I N$ pin open and drive the +IN pin with the signal. For a gain of -1 , ground the +IN pin and drive the $-I N$ pin with the signal. As the internal resistor values (not their ratio) change over temperature and process, external resistors should not be used to modify the gain.

## OUTPUT CURRENT AND VOLTAGE

The OPA692 provides output voltage and current capabilities that are unsurpassed in a low-cost monolithic op amp. Under no-load conditions at $+25^{\circ} \mathrm{C}$, the output voltage typically swings closer than 1V to either supply rail; the tested swing limit is within 1.2 V of either rail. Into a $15 \Omega$ load (the minimum tested load), it is specified to deliver more than $\pm 160 \mathrm{~mA}$.
The specifications described previously, though familiar in the industry, consider voltage and current limits separately. In many applications, it is the voltage times current, or V-I product, which is more relevant to circuit operation. Refer to the "Output Voltage and Current Limitations" plot in the Typical Characteristics. The X - and Y -axes of this graph show the zero-voltage output current limit and the zero-current output voltage limit, respectively. The four quadrants give a more detailed view of the OPA692 output drive capabilities, noting that the graph is bounded by a safe operating area of 1W maximum internal power dissipation. Superimposing resistor load lines onto the plot shows that the OPA692 can drive $\pm 2.5 \mathrm{~V}$ into $25 \Omega$, or $\pm 3.5 \mathrm{~V}$ into $50 \Omega$ without exceeding the output capabilities or the 1 W dissipation limit. A $100 \Omega$ load line (the standard test circuit load) shows the full $\pm 3.9 \mathrm{~V}$ output swing capability (see the Electrical Characteristics).
The minimum specified output voltage and current over temperature are set by worst-case simulations at the cold temperature extreme. Only at cold startup will the output current and voltage decrease to the numbers shown in the Electrical Characteristics. As the output transistors deliver power, their junction temperatures increase, decreasing their $\mathrm{V}_{\mathrm{BE}} \mathrm{S}$ (increasing the available output voltage swing), and increasing their current gains (increasing the available output current). In steady-state operation, the available output voltage and current is always greater than that shown in the
over-temperature specifications because the output stage junction temperatures are higher than the minimum specified operating ambient.

## DRIVING CAPACITIVE LOADS

One of the most demanding and yet very common load conditions for an op amp is capacitive loading. Often, the capacitive load is the input of an ADC-including additional external capacitance which may be recommended to improve ADC linearity. A high-speed amplifier like the OPA692 can be very susceptible to decreased stability and frequency response peaking when a capacitive load is placed directly on the output pin. When the amplifier's open-loop output resistance is considered, this capacitive load introduces an additional pole in the signal path that can decrease the phase margin. Several external solutions to this problem have been suggested. When the primary considerations are frequency response flatness, pulse response fidelity, and/or distortion, the simplest and most effective solution is to isolate the capacitive load from the feedback loop by inserting a series isolation resistor between the amplifier output and the capacitive load. This does not eliminate the pole from the loop response, but rather shifts it and adds a zero at a higher frequency. The additional zero acts to cancel the phase lag from the capacitive load pole, thus increasing the phase margin and improving stability.
The Typical Characteristics show the recommended " $R_{S}$ vs Capacitive Load" and the resulting frequency response at the load. Parasitic capacitive loads greater than 2 pF can begin to degrade the performance of the OPA692. Long PC board traces, unmatched cables, and connections to multiple devices can easily cause this value to be exceeded. Always consider this effect carefully, and add the recommended series resistor as close as possible to the OPA692 output pin (see the Board Layout Guidelines section).

## DISTORTION PERFORMANCE

The OPA692 provides good distortion performance into a $100 \Omega$ load on $\pm 5 \mathrm{~V}$ supplies. Relative to alternative solutions, it provides exceptional performance into lighter loads and/or operating on a single +5 V supply. Generally, until the fundamental signal reaches very high-frequency or power levels, the 2nd-harmonic will dominate the distortion with a negligible 3rdharmonic component. Focusing then on the 2nd-harmonic, increasing the load impedance improves distortion directly. Remember that the total load includes the feedback networkin the noninverting configuration (see Figure 1) this is the sum of $R_{F}+R_{G}$, while in the inverting configuration, it is just $R_{F}$. Also, providing an additional supply decoupling capacitor $(0.1 \mu \mathrm{~F})$ between the supply pins (for bipolar operation) improves the 2 nd-order distortion slightly ( 3 dB to 6 dB ).
In most op amps, increasing the output voltage swing increases harmonic distortion directly. The Typical Characteristics show the 2nd-harmonic increasing at a little less than the expected $2 x$ rate while the 3rd-harmonic increases at a much lower rate than the expected $3 x$. Where the test power doubles, the difference between it and the 2nd-harmonic decreases less than the
expected 6dB, while the difference between it and the 3rd decreases by less than the expected 12dB. This also shows up in the 2-tone, 3rd-order intermodulation spurious (IM3) response curves. The 3rd-order spurious levels are extremely low at low output power levels. The output stage continues to hold them low even as the fundamental power reaches very high levels. As the Typical Characteristics show, the spurious intermodulation powers do not increase as predicted by a traditional intercept model. As the fundamental power level increases, the dynamic range does not decrease significantly. For two tones centered at 20 MHz , with $10 \mathrm{dBm} /$ tone into a matched $50 \Omega$ load (i.e., $2 \mathrm{~V}_{\mathrm{PP}}$ for each tone at the load, which requires $8 V_{P P}$ for the overall 2-tone envelope at the output pin), the Typical Characteristics show 58 dBc difference between the test-tone power and the 3rdorder intermodulation spurious levels. This exceptional performance improves further when operating at lower frequencies.

## NOISE PERFORMANCE

The OPA692 offers an excellent balance between voltage and current noise terms to achieve low output noise. The inverting current noise ( $15 \mathrm{pA} / \sqrt{\mathrm{Hz}}$ ) is significantly lower than earlier solutions while the input voltage noise ( $1.7 \mathrm{nV} \sqrt{\mathrm{Hz}}$ ) is lower than most unity-gain stable, wideband, voltage-feedback op amps. This low input voltage noise was achieved at the price of higher noninverting input current noise ( $12 \mathrm{pA} / \sqrt{\mathrm{Hz}}$ ). As long as the AC source impedance looking out of the noninverting node is less than $100 \Omega$, this current noise will not contribute significantly to the total output noise. The op amp input voltage noise and the two input current noise terms combine to give low output noise for the gain settings, available using the OPA692. Figure 8 shows the op amp noise analysis model with all the noise terms included. In this model, all noise terms are taken to be noise voltage or current density terms in either $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ or $\mathrm{pA} / \sqrt{\mathrm{Hz}}$.


FIGURE 8. Noise Model.

The total output spot noise voltage can be computed as the square root of the sum of all squared output noise voltage contributors. Equation 2 shows the general form for the output noise voltage using the terms shown in Figure 8.
$E_{O}=\sqrt{\left(E_{N I}{ }^{2}+\left(l_{B N} R_{S}\right)^{2}+4 k T R_{S}\right) N G^{2}+\left(I_{B I} R_{F}\right)^{2}+4 k T R_{F} N G}$
Dividing this expression by the noise gain ( $\mathrm{NG}=\left(1+\mathrm{R}_{\mathrm{F}} / \mathrm{R}_{\mathrm{G}}\right)$ ) will give the equivalent input-referred spot noise voltage at the noninverting input, as shown in Equation 3.

$$
\begin{equation*}
\mathrm{E}_{\mathrm{N}}=\sqrt{\mathrm{E}_{\mathrm{NI}}{ }^{2}+\left(\mathrm{l}_{\mathrm{BN}} R_{\mathrm{S}}\right)^{2}+4 \mathrm{kTR}_{S}+\left(\frac{\mathrm{I}_{\mathrm{BI}} R_{F}}{\mathrm{NG}}\right)^{2}+\frac{4 k T R_{F}}{N G}} \tag{3}
\end{equation*}
$$

Evaluating these two equations for the OPA692 circuit and component values (see Figure 1) will give a total output spot noise voltage of $8.2 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ and a total equivalent input spot noise voltage of $4.1 \mathrm{nV} / \sqrt{\mathrm{Hz}}$. This total input-referred spot noise voltage is higher than the $1.7 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ specification for the op amp voltage noise alone. This reflects the noise added to the output by the inverting current noise times the feedback resistor.

## DC ACCURACY

The OPA692 provides exceptional bandwidth in high gains, giving fast pulse settling but only moderate DC accuracy. The Electrical Characteristics show an input offset voltage comparable to high-speed voltage-feedback amplifiers. However, the two input bias currents are somewhat higher and are unmatched. Bias current cancellation techniques will not reduce the output DC offset for OPA692. As the two input bias currents are unrelated in both magnitude and polarity, matching the source impedance looking out of each input to reduce their error contribution to the output is ineffective. Evaluating the configuration of Figure 1, using worst-case $+25^{\circ} \mathrm{C}$ input offset voltage and the two input bias currents, gives a worst-case output offset range equal to:

$$
\pm\left(N G \cdot V_{O S}(\max )\right)+\left(\mathrm{I}_{\mathrm{BN}} \cdot \mathrm{R}_{\mathrm{S}} / 2 \cdot \mathrm{NG}\right) \pm\left(\mathrm{I}_{\mathrm{BI}} \cdot \mathrm{R}_{\mathrm{F}}\right)
$$

where $N G=$ noninverting signal gain

$$
\begin{aligned}
& = \pm(2 \cdot 2.5 \mathrm{mV})+(35 \mu \mathrm{~A} \cdot 25 \Omega \cdot 2) \pm(402 \Omega \cdot 25 \mu \mathrm{~A}) \\
& = \pm 5 \mathrm{mV}+1.75 \mathrm{mV} \pm 10.05 \mathrm{mV} \\
& =-13.3 \mathrm{mV} \rightarrow+16.80 \mathrm{mV}
\end{aligned}
$$

Minimizing the resistance seen by the noninverting input will give the best DC offset performance.
For significantly improved DC accuracy, consider the precision buffer circuit (see Figure 7).

## DISABLE OPERATION

The OPA692 provides an optional disable feature that may be used either to reduce system power or to implement a simple channel multiplexing operation. If the $\overline{\mathrm{DIS}}$ control pin is left
unconnected, the OPA692 will operate normally. To disable, the control pin must be asserted LOW. Figure 9 shows a simplified internal circuit for the disable control feature.


FIGURE 9. Simplified Disable Control Circuit.

In normal operation, base current to Q1 is provided through the $110 \mathrm{k} \Omega$ resistor while the emitter current through the $15 \mathrm{k} \Omega$ resistor sets up a voltage drop that is inadequate to turn on the two diodes in Q1's emitter. As $\mathrm{V}_{\overline{\mathrm{DIS}}}$ is pulled LOW, additional current is pulled through the $15 \mathrm{k} \Omega$ resistor eventually turning on these two diodes $(\approx 75 \mu \mathrm{~A})$. At this point, any further current pulled out of $\mathrm{V}_{\overline{\mathrm{DIS}}}$ goes through those diodes holding the emitter-base voltage of Q1 at approximately 0 V . This shuts off the collector current out of Q1, turning the amplifier off. The supply current in the disable mode is only that required to operate the circuit of Figure 8. Additional circuitry ensures that turn-on time occurs faster than turn-off time (make-before-break).
When disabled, the output and input nodes go to a highimpedance state. If the OPA692 is operating in a gain of +1 , this will show a very high impedance ( $4 \mathrm{pF} \| 1 \mathrm{M} \Omega$ ) at the output and exceptional signal isolation. If operating at a gain of +2 , the total feedback network resistance $\left(R_{F}+R_{G}\right)$ will appear as the impedance looking back into the output, but the circuit will still show very high forward and reverse isolation. If configured at a gain of -1 , the input and output will be connected through the feedback network resistance $\left(R_{F}+R_{G}\right)$ giving relatively poor input to output isolation.
One key parameter in disable operation is the output glitch when switching in and out of the disabled mode. The Typical Characteristics show these glitches for the circuit of Figure 1 with the input signal set to 0 V . The glitch waveform at the output pin is plotted along with the DIS pin voltage.
The transition edge rate ( $\mathrm{dV} / \mathrm{dt}$ ) of the $\overline{\mathrm{DIS}}$ control line will influence this glitch. Slowing this edge can be achieved by adding a simple $R C$ filter into the $\mathrm{V}_{\overline{\mathrm{DIS}}}$ pin from a higher speed logic line. If extremely fast transition logic is used, a $2 k \Omega$ series resistor between the logic gate and the $\overline{\text { DIS }}$ input pin will provide adequate bandlimiting using just the parasitic input capacitance on the $\overline{\text { DIS }}$ pin while still ensuring an adequate logic level swing.

## THERMAL ANALYSIS

Due to the high output power capability of the OPA692, heatsinking or forced airflow may be required under extreme operating conditions. Maximum desired junction temperature will set the maximum allowed internal power dissipation, as described below. In no case should the maximum junction temperature be allowed to exceed $175^{\circ} \mathrm{C}$.
Operating junction temperature $\left(T_{J}\right)$ is given by $T_{A}+P_{D} \cdot \theta_{J A}$. The total internal power dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) is the sum of quiescent power ( $\mathrm{P}_{\mathrm{DQ}}$ ) and additional power dissipated in the output stage ( $\mathrm{P}_{\mathrm{DL}}$ ) to deliver load power. Quiescent power is simply the specified no-load supply current times the total supply voltage across the part. $\mathrm{P}_{\mathrm{DL}}$ depends on the required output signal and load but would, for a grounded resistive load, be at a maximum when the output is fixed at a voltage equal to $1 / 2$ either supply voltage (for equal bipolar supplies). Under this condition $\left.P_{D L}=V_{S}{ }^{2 /(4} \cdot R_{L}\right)$, where $R_{L}$ includes feedback network loading.
Note that it is the power in the output stage and not in the load that determines internal power dissipation.
As a worst-case example, compute the maximum $T_{J}$ using an OPA692IDBV (SOT23-6 package) in the circuit of Figure 1 operating at the maximum specified ambient temperature of $+85^{\circ} \mathrm{C}$ and driving a grounded $20 \Omega$ load to +2.5 V DC:
$\mathrm{P}_{\mathrm{D}}=10 \mathrm{~V} \cdot 5.8 \mathrm{~mA}+5^{2} /(4 \cdot(20 \Omega \| 800 \Omega))=378 \mathrm{~mW}$
Maximum $\mathrm{T}_{\mathrm{J}}=+85^{\circ} \mathrm{C}+\left(0.39 \mathrm{~W} \cdot 150^{\circ} \mathrm{C} / \mathrm{W}\right)=142^{\circ} \mathrm{C}$
Although this is still well below the specified maximum junction temperature, system reliability considerations may require lower junction temperatures. Remember, this is a worst-case internal power dissipation-use your actual signal and load to compute $P_{\text {DL. }}$. The highest possible internal dissipation occurs if the load requires current to be forced into the output for positive output voltages or sourced from the output for negative output voltages. This puts a high current through a large internal voltage drop in the output transistors. The "Output Voltage and Current Limitations" plot shown in the Typical Characteristics include a boundary for 1W maximum internal power dissipation under these conditions.

## BOARD LAYOUT GUIDELINES

Achieving optimum performance with a high-frequency amplifier like the OPA692 requires careful attention to board layout parasitics and external component types. Recommendations that will optimize performance include:
a) Minimize parasitic capacitance to any AC ground for all of the signal I/O pins. Parasitic capacitance on the output pin can cause instability: on the noninverting input, it can react with the source impedance to cause unintentional bandlimiting. To reduce unwanted capacitance, a window around the signal I/O pins should be opened in all of the ground and power planes around those pins. Otherwise, ground and power planes should be unbroken elsewhere on the board.
b) Minimize the distance (<0.25") from the power-supply pins to high-frequency $0.1 \mu \mathrm{~F}$ decoupling capacitors. At the device pins, the ground and power-plane layout should not be in close proximity to the signal I/O pins. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. The power-supply connections (on pins 4 and 7 ) should always be decoupled with these capacitors. An optional supply decoupling capacitor across the two power supplies (for bipolar operation) will improve 2nd-harmonic distortion performance. Larger ( $2.2 \mu \mathrm{~F}$ to $6.8 \mu \mathrm{~F}$ ) decoupling capacitors, effective at lower frequencies, should also be used on the main supply pins. These may be placed somewhat further from the device and may be shared among several devices in the same area of the PC board.
c) Careful selection and placement of external components will preserve the high-frequency performance of the OPA692. Any external resistors should be a very low reactance type. Surface-mount resistors work best and allow a tighter overall layout. Metal-film and carbon composition, axially-leaded resistors can also provide good high-frequency performance. Again, keep their leads and PC-board trace length as short as possible. Never use wirewound type resistors in a high-frequency application. All external components should also be placed close to the package.
d) Connections to other wideband devices on the board may be made with short direct traces or through onboard transmission lines. For short connections, consider the trace and the input to the next device as a lumped capacitive load. Relatively wide traces ( 50 mils to 100 mils ) should be used, preferably with ground and power planes opened up around them. Estimate the total capacitive load and set $R_{S}$ from the plot of recommended " $R_{S}$ vs Capacitive Load." Low parasitic capacitive loads ( $<5 \mathrm{pF}$ ) may not need an $R_{S}$ because the OPA692 is nominally compensated to operate with a 2 pF parasitic load. If a long trace is required, and the 6dB signal loss intrinsic to a doubly-terminated transmission line is acceptable, implement a matched impedance transmission line using microstrip or stripline techniques (consult an ECL design handbook for microstrip and stripline layout techniques). A $50 \Omega$ environment is normally not necessary on board, and in fact, a higher impedance environment will improve distortion as shown in the "Distortion vs Load" plots. With a characteristic board trace impedance defined based on board material and trace dimensions, a matching series resistor into the trace from the output of the OPA692 is used as well as a terminating shunt resistor at the input of the destination device. Remember also that the terminating impedance will be the parallel combination of the
shunt resistor and the input impedance of the destination device; this total effective impedance should be set to match the trace impedance. The high output voltage and current capability of the OPA692 allows multiple destination devices to be handled as separate transmission lines, each with their own series and shunt terminations. If the 6 dB attenuation of a doubly-terminated transmission line is unacceptable, a long trace can be series-terminated at the source end only. Treat the trace as a capacitive load in this case and set the series resistor value as shown in the plot of " $R_{S}$ vs Capacitive Load." This will not preserve signal integrity as well as a doubly-terminated line. If the input impedance of the destination device is low, there will be some signal attenuation due to the voltage divider formed by the series output into the terminating impedance.
e) Socketing a high-speed part like the OPA692 is not recommended. The additional lead length and pin-to-pin capacitance introduced by the socket can create an extremely troublesome parasitic network which can make it almost impossible to achieve a smooth, stable frequency response. Best results are obtained by soldering the OPA692 onto the board.

## INPUT AND ESD PROTECTION

The OPA692 is built using a very high-speed complementary bipolar process. The internal junction breakdown voltages are relatively low for these very small geometry devices. These breakdowns are reflected in the Absolute Maximum Ratings table. All device pins have limited ESD protection using internal diodes to the power supplies, as shown in


FIGURE 10. Internal ESD Protection.
Figure 10.
These diodes provide moderate protection to input overdrive voltages above the supplies as well. The protection diodes can typically support 30 mA continuous current. Where higher currents are possible (e.g., in systems with $\pm 15 \mathrm{~V}$ supply parts driving into the OPA692), current-limiting series resistors should be added into the two inputs. Keep these resistor values as low as possible since high values degrade both noise performance and frequency response.

## Revision History

| DATE | REVISION | PAGE | SECTION | DESCRIPTION |
| :---: | :---: | :---: | :---: | :--- |
| $12 / 08$ | E | 2 | Absolute Maximum Ratings | Changed minimum Storage Temperature Range from $-40^{\circ} \mathrm{C}$ to $-65^{\circ} \mathrm{C}$. |
| $3 / 06$ | D | $16-17$ | Design-In Tools | Board part number changed. |

[^1]INSTRUMENTS

## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead finish/ Ball material <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking <br> (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OPA692ID | ACTIVE | SOIC | D | 8 | 75 | RoHS \& Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | $\begin{aligned} & \hline \text { OPA } \\ & 692 \end{aligned}$ | Samples |
| OPA692IDBVR | ACTIVE | SOT-23 | DBV | 6 | 3000 | RoHS \& Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | OAGI | Samples |
| OPA692IDBVT | ACTIVE | SOT-23 | DBV | 6 | 250 | RoHS \& Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | OAGI | Samples |
| OPA692IDBVTG4 | ACTIVE | SOT-23 | DBV | 6 | 250 | TBD | Call TI | Call TI | -40 to 85 |  | Samples |
| OPA692IDR | ACTIVE | SOIC | D | 8 | 2500 | RoHS \& Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | $\begin{aligned} & \text { OPA } \\ & 692 \end{aligned}$ | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device
${ }^{(2)}$ RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free"
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
${ }^{(6)}$ Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

TAPE AND REEL INFORMATION


TAPE DIMENSIONS


| A0 | Dimension designed to accommodate the component width |
| :--- | :--- |
| B0 | Dimension designed to accommodate the component length |
| K0 | Dimension designed to accommodate the component thickness |
| W | Overall width of the carrier tape |
| P1 | Pitch between successive cavity centers |

Reel Width (W1)
QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE

*All dimensions are nominal

| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> Diameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> W1 $(\mathbf{m m})$ | A0 <br> $(\mathbf{m m})$ | B0 <br> $(\mathbf{m m})$ | K0 <br> $(\mathbf{m m})$ | P1 <br> $(\mathbf{m m})$ | W <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OPA692IDBVR | SOT-23 | DBV | 6 | 3000 | 180.0 | 8.4 | 3.15 | 3.1 | 1.55 | 4.0 | 8.0 | Q3 |
| OPA692IDBVT | SOT-23 | DBV | 6 | 250 | 180.0 | 8.4 | 3.15 | 3.1 | 1.55 | 4.0 | 8.0 | Q3 |
| OPA692IDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OPA692IDBVR | SOT-23 | DBV | 6 | 3000 | 210.0 | 185.0 | 35.0 |
| OPA692IDBVT | SOT-23 | DBV | 6 | 250 | 210.0 | 185.0 | 35.0 |
| OPA692IDR | SOIC | D | 8 | 2500 | 356.0 | 356.0 | 35.0 |

## TUBE


— B - Alignment groove width
*All dimensions are nominal

| Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T ( $\boldsymbol{\mu m}$ ) | B (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OPA692ID | D | SOIC | 8 | 75 | 506.6 | 8 | 3940 | 4.32 |



NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed . 006 [0.15] per side.
4. This dimension does not include interlead flash.
5. Reference JEDEC registration MS-012, variation AA.


SOLDER MASK DETAILS

NOTES: (continued)
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.


NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.


ALTERNATIVE PACKAGE SINGULATION VIEW

## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side.
4. Leads $1,2,3$ may be wider than leads $4,5,6$ for package orientation.
5. Refernce JEDEC MO-178.


SOLDER MASK DETAILS

NOTES: (continued)
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.


SOLDER PASTE EXAMPLE
BASED ON 0.125 mm THICK STENCIL
SCALE:15X

NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.
These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other Tl intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to Tl's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for TI products.
TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2024, Texas Instruments Incorporated


[^0]:    All trademarks are the property of their respective owners.

[^1]:    NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

