

Order

Now





Reference

Desian

SBOS697A - SEPTEMBER 2014 - REVISED JANUARY 2017

# REF19xx Low-Drift, Low-Power, Dual-Output, V<sub>REF</sub> and V<sub>REF</sub> / 2 Voltage References

Technical

Documents

#### 1 Features

- Two Outputs, V<sub>REF</sub> and V<sub>REF</sub> / 2, for Convenient Use in Single-Supply Systems
- **Excellent Temperature Drift Performance:** 25 ppm/°C (max) from -40°C to 125°C
- High Initial Accuracy: ±0.1% (max)
- V<sub>REF</sub> and V<sub>BIAS</sub> Tracking over Temperature: 6 ppm/°C (max) from –40°C to 85°C
  - 7 ppm/°C (max) from -40°C to 125°C
- Microsize Package: SOT23-5
- Low Dropout Voltage: 10 mV
- High Output Current: ±20 mA
- Low Quiescent Current: 360 µA
- Line Regulation: 3 ppm/V
- Load Regulation: 8 ppm/mA

#### Applications 2

- **Digital Signal Processing:** 
  - Power Inverters
  - Motor Controls
- Current Sensina
- Industrial Process Controls
- Medical Equipment
- Data Acquisition Systems
- Single-Supply Systems

# 3 Description

Tools &

Software

Applications with only a positive supply voltage often require an additional stable voltage in the middle of the analog-to-digital converter (ADC) input range to bias input bipolar signals. The REF19xx provides a reference voltage (V<sub>REF</sub>) for the ADC and a second highly-accurate voltage ( $V_{BIAS}$ ) that can be used to bias the input bipolar signals.

Support &

Community

20

The REF19xx offers excellent temperature drift (25 ppm/°C, max) and initial accuracy (0.1%) on both the V<sub>REF</sub> and V<sub>BIAS</sub> outputs while operating at a quiescent current less than 430 µA. In addition, the V<sub>REF</sub> and V<sub>BIAS</sub> outputs track each other with a precision of 6 ppm/°C (max) across the temperature range of -40°C to 85°C. All these features increase the precision of the signal chain and decrease board space, while reducing the cost of the system as compared to a discrete solution. Extremely low dropout voltage of only 10 mV allows operation from very low input voltages, which can be very useful in battery-operated systems.

Both the  $V_{REF}$  and  $V_{BIAS}$  voltages have the same excellent specifications and can sink and source current equally well. Very good long-term stability and low noise levels make these devices ideally-suited for high-precision industrial applications.

## Device Information<sup>(1)</sup>

| PART NAME | PACKAGE | BODY SIZE (NOM)   |  |  |  |
|-----------|---------|-------------------|--|--|--|
| REF19xx   | SOT (5) | 2.90 mm × 1.60 mm |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.



### V<sub>REF</sub> and V<sub>BIAS</sub> vs Temperature



1

2

3

4

5

6

7

8

9

2

# **Table of Contents**

| Features 1                           | 9.2 Functional Block Diagram 15                         |
|--------------------------------------|---------------------------------------------------------|
| Applications 1                       | 9.3 Feature Description 15                              |
| Description 1                        | 9.4 Device Functional Modes 16                          |
| Revision History                     | 10 Applications and Implementation 17                   |
| Device Comparison Table 3            | 10.1 Application Information 17                         |
| Pin Configuration and Europtions     | 10.2 Typical Application 17                             |
| Specifications 4                     | 11 Power-Supply Recommendations 22                      |
| 7.1 Absolute Maximum Patings         | 12 Layout                                               |
| 7.1 Absolute Maximum Ratings         | 12.1 Layout Guidelines 23                               |
| 7.2 ESD Rallings                     | 12.2 Layout Example 23                                  |
| 7.4 Thermal Information              | 13 Device and Documentation Support 24                  |
| 7.5 Electrical Characteristics 5     | 13.1 Documentation Support                              |
| 7.6 Typical Characteristics          | 13.2 Related Links                                      |
| Parameter Measurement Information 12 | 13.3 Receiving Notification of Documentation Updates 24 |
| 8.1 Solder Heat Shift 12             | 13.4 Community Resources                                |
| 8.2 Thermal Hysteresis 13            | 13.5 Trademarks 24                                      |
| 8.2 Noice Defermance                 | 13.6 Electrostatic Discharge Caution 24                 |
| Detailed Description                 | 13.7 Glossary 24                                        |
|                                      | 14 Mechanical, Packaging, and Orderable                 |
| 9.1 Overview                         | Information                                             |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

### Changes from Original (September 2014) to Revision A

| • | Changed Input to Output in I/O column of pin 1 row in Pin Functions table                            | 3   |
|---|------------------------------------------------------------------------------------------------------|-----|
| • | Added Storage temperature parameter to Absolute Maximum Ratings table (moved from ESD Ratings table) | . 4 |
| • | Changed ESD Ratings table: changed title and updated table format                                    | 4   |

www.ti.com

Page



# 5 Device Comparison Table

| PRODUCT | V <sub>REF</sub> | V <sub>BIAS</sub> |
|---------|------------------|-------------------|
| REF1925 | 2.5 V            | 1.25 V            |
| REF1930 | 3.0 V            | 1.5 V             |
| REF1933 | 3.3 V            | 1.65 V            |
| REF1941 | 4.096 V          | 2.048 V           |

# 6 Pin Configuration and Functions



### **Pin Functions**

| P   | IN                | 1/0    | DESCRIPTION                                               |  |
|-----|-------------------|--------|-----------------------------------------------------------|--|
| NO. | NAME              | 1/0    | DESCRIPTION                                               |  |
| 1   | V <sub>BIAS</sub> | Output | Bias voltage output (V <sub>REF</sub> / 2)                |  |
| 2   | GND               | —      | Ground                                                    |  |
| 3   | EN                | Input  | Enable (EN $\ge$ V <sub>IN</sub> – 0.7 V, device enabled) |  |
| 4   | V <sub>IN</sub>   | Input  | Input supply voltage                                      |  |
| 5   | V <sub>REF</sub>  | Output | Reference voltage output (V <sub>REF</sub> )              |  |

SBOS697A-SEPTEMBER 2014-REVISED JANUARY 2017

# 7 Specifications

# 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|               |                           | MIN  | MAX                   | UNIT |  |
|---------------|---------------------------|------|-----------------------|------|--|
| Input voltage | V <sub>IN</sub>           | -0.3 | 6                     | N/   |  |
|               | EN                        | -0.3 | V <sub>IN</sub> + 0.3 | v    |  |
| Temperature   | Operating                 | -55  | 150                   |      |  |
|               | Junction, T <sub>J</sub>  |      | 150                   | °C   |  |
|               | Storage, T <sub>stg</sub> | -65  | 170                   |      |  |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 7.2 ESD Ratings

|                                            |                                                                   |                                                                                | VALUE | UNIT |
|--------------------------------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------|-------|------|
|                                            | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> |                                                                                | V     |      |
| V <sub>(ESD)</sub> Electrostatic discharge |                                                                   | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> |       | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 |                                                                  | MIN                    | NOM MAX | UNIT |
|-----------------|------------------------------------------------------------------|------------------------|---------|------|
| V <sub>IN</sub> | Supply input voltage range ( $I_L = 0$ mA, $T_A = 25^{\circ}C$ ) | $V_{REF} + 0.02^{(1)}$ | 5.5     | V    |

(1) See Figure 24 in the *Typical Characteristics* section for the minimum input voltage at different load currents and temperature.

# 7.4 Thermal Information

|                       |                                              | REF19xx     |      |
|-----------------------|----------------------------------------------|-------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DDC (SOT23) | UNIT |
|                       |                                              | 5 PINS      |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 193.6       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 40.2        | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 34.5        | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 0.9         | °C/W |
| Ψјв                   | Junction-to-board characterization parameter | 34.3        | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A         | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

4



# 7.5 Electrical Characteristics

At  $T_A = 25^{\circ}$ C,  $I_L = 0$  mA, and  $V_{IN} = 5$  V, unless otherwise noted. Both  $V_{REF}$  and  $V_{BIAS}$  have the same specifications.

|                                          | PARAMETER                                               |                          | TEST CONDITION                                                                                             | IS      | MIN                   | TYP  | MAX             | UNIT              |
|------------------------------------------|---------------------------------------------------------|--------------------------|------------------------------------------------------------------------------------------------------------|---------|-----------------------|------|-----------------|-------------------|
| ACCURA                                   | ACY AND DRIFT                                           |                          |                                                                                                            |         |                       |      |                 |                   |
|                                          | Output voltage accuracy                                 |                          |                                                                                                            |         | -0.1%                 |      | 0.1%            |                   |
|                                          | Output voltage temperature coe                          | efficient <sup>(1)</sup> | $-40^{\circ}C \le T_A \le 125^{\circ}C$                                                                    |         |                       | ±10  | ±25             | ppm/°C            |
|                                          | V and V tracking over to                                |                          | –40°C ≤ T <sub>A</sub> ≤ 85°C                                                                              |         |                       | ±1.5 | ±6              | nnm/%C            |
|                                          | V <sub>REF</sub> and V <sub>BIAS</sub> tracking over te | mperature -/             | $-40^{\circ}C \le T_A \le 125^{\circ}C$                                                                    |         |                       | ±2   | ±7              | ppm/°C            |
| LINE AN                                  | D LOAD REGULATION                                       |                          |                                                                                                            |         |                       |      |                 |                   |
| $\Delta V_{O(\Delta VI)}$                | Line regulation                                         |                          | $V_{REF} + 0.02 \ V \leq V_{IN} \leq 5.5 \ V$                                                              |         |                       | 3    | 35              | ppm/V             |
|                                          |                                                         | Sourcing                 | 0 mA $\leq I_{L} \leq 20$ mA ,<br>V <sub>REF</sub> + 0.6 V $\leq V_{IN} \leq 5.5$ V                        |         |                       | 8    | 20              |                   |
| $\Delta V_{O(\Delta IL)}$                | Load regulation                                         | Sinking                  | 0 mA $\leq$ I <sub>L</sub> $\leq$ -20 mA,<br>V <sub>REF</sub> + 0.02 V $\leq$ V <sub>IN</sub> $\leq$ 5.5 V |         |                       | 8    | 20              | ppm/mA            |
| POWER                                    | SUPPLY                                                  |                          |                                                                                                            |         |                       |      |                 |                   |
|                                          |                                                         |                          |                                                                                                            |         |                       | 360  | 430             |                   |
|                                          | Supply current                                          | Active mode              | $-40^{\circ}C \le T_A \le 125^{\circ}C$                                                                    |         |                       |      | 460             | μA                |
| ICC                                      |                                                         | Oburteleure er e de      |                                                                                                            |         |                       | 3.3  | 5               |                   |
|                                          |                                                         | Shuldown mode            | $-40^{\circ}C \le T_A \le 125^{\circ}C$                                                                    |         |                       |      | 9               |                   |
|                                          | Frankla uskana                                          |                          | Device in shutdown mode (EN                                                                                | l = 0)  | 0                     |      | 0.7             | M                 |
|                                          | Enable voltage                                          |                          | Device in active mode (EN = 1                                                                              | )       | V <sub>IN</sub> – 0.7 |      | V <sub>IN</sub> | V                 |
|                                          | Deserve us literat                                      |                          |                                                                                                            |         |                       | 10   | 20              |                   |
|                                          | Dropout voltage                                         |                          | I <sub>L</sub> = 20 mA                                                                                     |         |                       |      | 600             | mv                |
| I <sub>SC</sub>                          | Short-circuit current                                   |                          |                                                                                                            |         |                       | 50   |                 | mA                |
| t <sub>on</sub>                          | Turn-on time                                            |                          | 0.1% settling, $C_L = 1 \ \mu F$                                                                           |         |                       | 500  |                 | μs                |
| NOISE                                    |                                                         |                          |                                                                                                            |         |                       |      |                 |                   |
|                                          | Low-frequency noise <sup>(3)</sup>                      |                          | 0.1 Hz ≤ f ≤ 10 Hz                                                                                         |         |                       | 12   |                 | ppm <sub>PP</sub> |
| Output voltage noise density             |                                                         | f = 100 Hz               |                                                                                                            |         | 0.25                  |      | ppm/√Hz         |                   |
| CAPACI                                   | TIVE LOAD                                               |                          |                                                                                                            |         |                       |      |                 |                   |
|                                          | Stable output capacitor range                           |                          |                                                                                                            |         | 0                     |      | 10              | μF                |
| HYSTER                                   | ESIS AND LONG-TERM STABIL                               | ITY                      |                                                                                                            |         |                       |      |                 |                   |
|                                          | Long-term stability                                     |                          | 0 to 1000 hours                                                                                            |         |                       | 60   |                 | ppm               |
|                                          | Output voltage hystoresis <sup>(4)</sup>                |                          | 25°C 40°C 125°C 25°C                                                                                       | Cycle 1 |                       | 60   |                 |                   |
| Output voltage hysteresis <sup>(4)</sup> |                                                         |                          | 25°0, -40°0, 125°0, 25°0                                                                                   | Cycle 2 |                       | 35   |                 | ppm               |

(1) Temperature drift is specified according to the box method. See the *Feature Description* section for more details.

(2) The V<sub>REF</sub> and V<sub>BIAS</sub> tracking over temperature specification is explained in more detail in the *Feature Description* section.

(3) The peak-to-peak noise measurement procedure is explained in more detail in the Noise Performance section.

(4) The thermal hysteresis measurement procedure is explained in more detail in the *Thermal Hysteresis* section.

### REF1925, REF1930, REF1933, REF1941

SBOS697A - SEPTEMBER 2014 - REVISED JANUARY 2017

# 7.6 Typical Characteristics

At  $T_A = 25^{\circ}$ C,  $I_L = 0$  mA,  $V_{IN} = 5$ -V power supply,  $C_L = 0$  µF, and 2.5-V output, unless otherwise noted.



6

Copyright © 2014–2017, Texas Instruments Incorporated

Product Folder Links: REF1925 REF1930 REF1933 REF1941

www.ti.com



## Typical Characteristics (continued)



At  $T_A = 25^{\circ}$ C,  $I_L = 0$  mA,  $V_{IN} = 5$ -V power supply,  $C_L = 0$  µF, and 2.5-V output, unless otherwise noted.

## REF1925, REF1930, REF1933, REF1941

SBOS697A - SEPTEMBER 2014 - REVISED JANUARY 2017

**ISTRUMENTS** 

EXAS

# **Typical Characteristics (continued)**

At  $T_A = 25^{\circ}$ C,  $I_L = 0$  mA,  $V_{IN} = 5$ -V power supply,  $C_L = 0$  µF, and 2.5-V output, unless otherwise noted.





# **Typical Characteristics (continued)**

At  $T_A = 25^{\circ}$ C,  $I_L = 0$  mA,  $V_{IN} = 5$ -V power supply,  $C_L = 0 \mu$ F, and 2.5-V output, unless otherwise noted.



## REF1925, REF1930, REF1933, REF1941

SBOS697A-SEPTEMBER 2014-REVISED JANUARY 2017

www.ti.com

**ISTRUMENTS** 

EXAS

# **Typical Characteristics (continued)**

At  $T_A = 25^{\circ}$ C,  $I_L = 0$  mA,  $V_{IN} = 5$ -V power supply,  $C_L = 0 \mu$ F, and 2.5-V output, unless otherwise noted.



Copyright © 2014–2017, Texas Instruments Incorporated



## **Typical Characteristics (continued)**



At  $T_A = 25^{\circ}$ C,  $I_L = 0$  mA,  $V_{IN} = 5$ -V power supply,  $C_L = 0$  µF, and 2.5-V output, unless otherwise noted.

# 8 Parameter Measurement Information

# 8.1 Solder Heat Shift

The materials used in the manufacture of the REF19xx have differing coefficients of thermal expansion, resulting in stress on the device die when the device is heated. Mechanical and thermal stress on the device die can cause the output voltages to shift, degrading the initial accuracy specifications of the product. Reflow soldering is a common cause of this error.

In order to illustrate this effect, a total of 92 devices were soldered on four printed circuit boards [23 devices on each printed circuit board (PCB)] using lead-free solder paste and the paste manufacturer suggested reflow profile. The reflow profile is as shown in Figure 36. The PCB is comprised of FR4 material. The board thickness is 1.57 mm and the area is 171.54 mm × 165.1 mm.



The reference and bias output voltages are measured before and after the reflow process; the typical shift is displayed in Figure 37 and Figure 38. Although all tested units exhibit very low shifts (< 0.01%), higher shifts are also possible depending on the size, thickness, and material of the PCB. An important note is that the histograms display the typical shift for exposure to a single reflow profile. Exposure to multiple reflows, which is common on PCBs with surface-mount components on both sides, causes additional shifts in the output bias voltage. If the PCB is exposed to multiple reflows, solder the device in the second pass to minimize device exposure to thermal stress.



**ISTRUMENTS** 

FXAS



# 8.2 Thermal Hysteresis

Thermal hysteresis is measured with the REF19xx soldered to a PCB, similar to a real-world application. Thermal hysteresis for the device is defined as the change in output voltage after operating the device at 25°C, cycling the device through the specified temperature range, and returning to 25°C. Hysteresis can be expressed by Equation 1:

$$V_{HYST} = \left( \frac{|V_{PRE} - V_{POST}|}{V_{NOM}} \right) \bullet 10^6$$
 (ppm)

where

- V<sub>HYST</sub> = thermal hysteresis (in units of ppm),
- V<sub>NOM</sub> = the specified output voltage,
- V<sub>PRE</sub> = output voltage measured at 25°C pre-temperature cycling, and
- V<sub>POST</sub> = output voltage measured after the device has cycled from 25°C through the specified temperature range of -40°C to 125°C and returns to 25°C.

Typical thermal hysteresis distribution is as shown in Figure 39 and Figure 40.





# 8.3 Noise Performance

Typical 0.1-Hz to 10-Hz voltage noise is shown in Figure 41 and Figure 42. Device noise increases with output voltage and operating temperature. Additional filtering can be used to improve output noise levels, although care must be taken to ensure the output impedance does not degrade ac performance. Peak-to-peak noise measurement setup is shown in Figure 43.



Figure 43. 0.1-Hz to 10-Hz Noise Measurement Setup

Copyright © 2014–2017, Texas Instruments Incorporated



# 9 Detailed Description

# 9.1 Overview

SBOS697A – SEPTEMBER 2014 – REVISED JANUARY 2017

REF1925, REF1930, REF1933, REF1941

The REF19xx is a family of dual-output,  $V_{REF}$  and  $V_{BIAS}$  ( $V_{REF}$  / 2) band-gap voltage references. The *Functional Block Diagram* section provides a block diagram of the basic band-gap topology and the two buffers used to derive the  $V_{REF}$  and  $V_{BIAS}$  outputs. Transistors  $Q_1$  and  $Q_2$  are biased such that the current density of  $Q_1$  is greater than that of  $Q_2$ . The difference of the two base emitter voltages ( $V_{BE1} - V_{BE2}$ ) has a positive temperature coefficient and is forced across resistor  $R_5$ . The voltage is amplified and added to the base emitter voltage of  $Q_2$ , which has a negative temperature coefficient. The resulting band-gap output voltage is almost independent of temperature. Two independent buffers are used to generate  $V_{REF}$  and  $V_{BIAS}$  from the band-gap voltage. The resistors  $R_1$ ,  $R_2$  and  $R_3$ ,  $R_4$  are sized such that  $V_{BIAS} = V_{REF}$  / 2.

e-Trim<sup>TM</sup> is a method of package-level trim for the initial accuracy and temperature coefficient of V<sub>REF</sub> and V<sub>BIAS</sub>, implemented during the final steps of manufacturing after the plastic molding process. This method minimizes the influence of inherent transistor mismatch, as well as errors induced during package molding. e-Trim is implemented in the REF19xx to minimize the temperature drift and maximize the initial accuracy of both the V<sub>REF</sub> and V<sub>BIAS</sub>, and V<sub>BIAS</sub>, outputs.

# 9.2 Functional Block Diagram



# 9.3 Feature Description

# 9.3.1 V<sub>REF</sub> and V<sub>BIAS</sub> Tracking

Most single-supply systems require an additional stable voltage in the middle of the analog-to-digital converter (ADC) input range to bias input bipolar signals. The V<sub>REF</sub> and V<sub>BIAS</sub> outputs of the REF19xx are generated from the same band-gap voltage as shown in the *Functional Block Diagram* section. Hence, both outputs track each other over the full temperature range of  $-40^{\circ}$ C to  $125^{\circ}$ C with an accuracy of 7 ppm/°C (max). The tracking accuracy increases to 6 ppm/°C (max) when the temperature range is limited to  $-40^{\circ}$ C to  $85^{\circ}$ C. The tracking error is calculated using the box method, as described by Equation 2:

Tracking Error = 
$$\left(\frac{V_{\text{DIFF(MAX)}} - V_{\text{DIFF(MIN)}}}{V_{\text{REF}} \bullet \text{Temperature Range}}\right) \bullet 10^6$$
 (ppm)

where

• 
$$V_{\text{DIFF}} = V_{\text{REF}} - 2 \cdot V_{\text{BIAS}}$$

(2)



SBOS697A - SEPTEMBER 2014 - REVISED JANUARY 2017

# Feature Description (continued)

The tracking accuracy is as shown in Figure 44.



Figure 44.  $V_{REF}$  and  $V_{BIAS}$  Tracking vs Temperature

## 9.3.2 Low Temperature Drift

The REF19xx is designed for minimal drift error, which is defined as the change in output voltage over temperature. The drift is calculated using the box method, as described by Equation 3:

$$Drift = \left(\frac{V_{REF(MAX)} - V_{REF(MIN)}}{V_{REF} \bullet Temperature Range}\right) \bullet 10^{6} \quad (ppm)$$
(3)

## 9.3.3 Load Current

The REF19xx family is specified to deliver a current load of  $\pm 20$  mA per output. Both the V<sub>REF</sub> and V<sub>BIAS</sub> outputs of the device are protected from short circuits by limiting the output short-circuit current to 50 mA. The device temperature increases according to Equation 4:

$$\mathbf{T}_{\mathsf{J}} = \mathbf{T}_{\mathsf{A}} + \mathbf{P}_{\mathsf{D}} \bullet \mathbf{R}_{\mathsf{\theta}\mathsf{J}\mathsf{A}}$$

where

- T<sub>J</sub> = junction temperature (°C),
- T<sub>A</sub> = ambient temperature (°C),
- P<sub>D</sub> = power dissipated (W), and
- $R_{\theta JA}$  = junction-to-ambient thermal resistance (°C/W).

The REF19xx maximum junction temperature must not exceed the absolute maximum rating of 150°C.

# 9.4 Device Functional Modes

When the EN pin of the REF19xx is pulled high, the device is in active mode. The device must be in active mode for normal operation. The REF19xx can be placed in a low-power mode by pulling the ENABLE pin low. When in shutdown mode, the output of the device becomes high impedance and the quiescent current of the device reduces to 5 µA in shutdown mode. See the *Electrical Characteristics* for logic high and logic low voltage levels.

www.ti.com

(4)



# **10** Applications and Implementation

## NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## **10.1** Application Information

The low-drift, bidirectional, single-supply, low-side, current-sensing solution described in this section can accurately detect load currents from –2.5 A to 2.5 A. The linear range of the output is from 250 mV to 2.75 V. Positive current is represented by output voltages from 1.5 V to 2.75 V, whereas negative current is represented by output voltages from 2.5 V. The difference amplifier is the INA213 current-shunt monitor, whose supply and reference voltages are supplied by the low-drift REF1930.

# **10.2 Typical Application**



Figure 45. Low-Side, Current-Sensing Application

Texas Instruments

www.ti.com

# **Typical Application (continued)**

## 10.2.1 Design Requirements

The design requirements are as follows:

- 1. Supply voltage: 5.0 V
- 2. Load current: ±2.5 A
- 3. Output: 250 mV to 2.75 V  $\,$
- 4. Maximum shunt voltage: ±25 mV

## 10.2.2 Detailed Design Procedure

Low-side current sensing is desirable because the common-mode voltage is near ground. Therefore, the currentsensing solution is independent of the bus voltage,  $V_{BUS}$ . When sensing bidirectional currents, use a differential amplifier with a reference pin. This procedure allows for the differentiation between positive and negative currents by biasing the output stage such that it can respond to negative input voltages. There are a variety of methods for supplying power (V+) and the reference voltage ( $V_{REF}$ , or  $V_{BIAS}$ ) to the differential amplifier. For a low-drift solution, use a monolithic reference that supplies both power and the reference voltage. Figure 46 shows the general circuit topology for a low-drift, low-side, bidirectional, current-sensing solution. This topology is particularly useful when interfacing with an ADC; see Figure 45. Not only do  $V_{REF}$  and  $V_{BIAS}$  track over temperature, but their matching is much better than alternate topologies. For a more detailed version of the design procedure, refer to TIDU357.



Figure 46. Low-Drift, Low-side, Bidirectional, Current-Sensing Circuit Topology

The transfer function for the circuit given in Figure 46 is as shown in Equation 5:

$$\begin{split} V_{OUT} &= G \bullet (\pm V_{SHUNT}) + V_{BIAS} \\ &= G \bullet (\pm I_{LOAD} \bullet R_{SHUNT}) + V_{BIAS} \end{split}$$

(5)



## **Typical Application (continued)**

### 10.2.2.1 Shunt Resistor

As illustrated in Figure 46, the value of  $V_{SHUNT}$  is the ground potential for the system load. If the value of  $V_{SHUNT}$  is too large, issues may arise when interfacing with systems whose ground potential is actually 0 V. Also, a value of  $V_{SHUNT}$  that is too negative may violate the input common-mode voltage of the differential amplifier in addition to potential interfacing issues. Therefore, limiting the voltage across the shunt resistor is important. Equation 6 can be used to calculate the maximum value of  $R_{SHUNT}$ .

$$R_{SHUNT(max)} = \frac{V_{SHUNT(max)}}{I_{LOAD(max)}}$$

(6)

Given that the maximum shunt voltage is  $\pm 25$  mV and the load current range is  $\pm 2.5$  A, the maximum shunt resistance is calculated as shown in Equation 7.

$$R_{SHUNT (max)} = \frac{V_{SHUNT (max)}}{I_{LOAD (max)}} = \frac{25mV}{2.5A} = 10m\Omega$$
(7)

To minimize errors over temperature, select a low-drift shunt resistor. To minimize offset error, select a shunt resistor with the lowest tolerance. For this design, the Y14870R01000B9W resistor is used.

## 10.2.2.2 Differential Amplifier

The differential amplifier used for this design must have the following features:

- 1. Single supply (3 V),
- 2. Reference voltage input,
- 3. Low initial input offset voltage (V<sub>OS</sub>),
- 4. Low-drift,
- 5. Fixed gain, and
- 6. Low-side sensing (input common-mode range below ground).

For this design, a current-shunt monitor (INA213) is used. The INA21x family topology is shown in Figure 47. The INA213B specifications can be found in the INA213 product data sheet.



Figure 47. INA21x Current-Shunt Monitor Topology

The INA213B is an excellent choice for this application because all the required features are included. In general, instrumentation amplifiers (INAs) do not have the input common-mode swing to ground that is essential for this application. In addition, INAs require external resistors to set their gain, which is not desirable for low-drift applications. Difference amplifiers typically have larger input bias currents, which reduce solution accuracy at small load currents. Difference amplifiers typically have a gain of 1 V/V. When the gain is adjustable, these amplifiers use external resistors that are not conducive to low-drift applications.

Copyright © 2014–2017, Texas Instruments Incorporated

TEXAS INSTRUMENTS

www.ti.com

## **Typical Application (continued)**

## 10.2.2.3 Voltage Reference

The voltage reference for this application must have the following features:

- 1. Dual output (3.0 V and 1.5 V),
- 2. Low drift, and
- 3. Low tracking errors between the two outputs.

For this design, the REF1930 is used. The REF19xx topology is as shown in the *Functional Block Diagram* section.

The REF1930 is an excellent choice for this application because of its dual output. The temperature drift of 25 ppm/°C and initial accuracy of 0.1% make the errors resulting from the voltage reference minimal in this application. In addition, there is minimal mismatch between the two outputs and both outputs track very well across temperature, as shown in Figure 48 and Figure 49.



## 10.2.2.4 Results

Table 1 summarizes the measured results.

## Table 1. Measured Results

| ERROR                                                     | UNCALIBRATED (%) | CALIBRATED (%) |
|-----------------------------------------------------------|------------------|----------------|
| Error across the full load current range (25°C)           | ±0.0355          | ±0.004         |
| Error across the full load current range (-40°C to 125°C) | ±0.0522          | ±0.0606        |



### 10.2.3 Application Curves

Performing a two-point calibration at 25°C removes the errors associated with offset voltage, gain error, and so forth. Figure 50 to Figure 52 show the measured error at different conditions. For a more detailed description on measurement procedure, calibration, and calculations, please refer to TIDU357.



# 11 Power-Supply Recommendations

The REF19xx family of references feature an extremely low-dropout voltage. These references can be operated with a supply of only 20 mV above the output voltage. For loaded reference conditions, a typical dropout voltage versus load is shown in Figure 53. A supply bypass capacitor ranging between 0.1 µF to 10 µF is recommended.



Figure 53. Dropout Voltage vs Load Current



# 12 Layout

www.ti.com

# 12.1 Layout Guidelines

Figure 54 shows an example of a PCB layout for a data acquisition system using the REF1930. Some key considerations are:

- Connect low-ESR, 0.1- $\mu$ F ceramic bypass capacitors at V<sub>IN</sub>, V<sub>REF</sub>, and V<sub>BIAS</sub> of the REF1930.
- Decouple other active devices in the system per the device specifications.
- Using a solid ground plane helps distribute heat and reduces electromagnetic interference (EMI) noise pickup.
- Place the external components as close to the device as possible. This configuration prevents parasitic errors (such as the Seebeck effect) from occurring.
- Minimize trace length between the reference and bias connections to the INA and ADC to reduce noise pickup.
- Do not run sensitive analog traces in parallel with digital traces. Avoid crossing digital and analog traces if possible and only make perpendicular crossings when absolutely necessary.

#### IN+ V+ **INA213** Via to **Input Power** IN-GND RFF OUT Ο $V_{REF}$ REF Via Analog Input $V_{BIA}$ 0×× С C to GND **Microcontroller** GND Plane ` EFI A/D Input 2 EN VIN DIG AIN

# 12.2 Layout Example

Figure 54. Layout Example

TEXAS INSTRUMENTS

www.ti.com

# **13 Device and Documentation Support**

# **13.1 Documentation Support**

## 13.1.1 Related Documentation

For related documentation see the following:

- INA21x Voltage Output, Low- or High-Side Measurement, Bidirectional, Zero-Drift Series, Current-Shunt Monitors (SBOS437)
- Low-Drift Bidirectional Single-Supply Low-Side Current Sensing Reference Design (TIDU357)

## 13.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| PARTS   | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|---------|----------------|--------------|------------------------|---------------------|---------------------|
| REF1925 | Click here     | Click here   | Click here             | Click here          | Click here          |
| REF1930 | Click here     | Click here   | Click here             | Click here          | Click here          |
| REF1933 | Click here     | Click here   | Click here             | Click here          | Click here          |
| REF1941 | Click here     | Click here   | Click here             | Click here          | Click here          |

### Table 2. Related Links

## 13.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 13.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

## 13.5 Trademarks

E2E is a trademark of Texas Instruments.

e-Trim is a trademark of Texas Instruments, Inc.

All other trademarks are the property of their respective owners.

## **13.6 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.



ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 13.7 Glossary

## SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



# 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



10-Dec-2020

# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  |               |              |                    |      |                |                 | (6)                           |                     |              |                         |         |
| REF1925AIDDCR    | ACTIVE        | SOT-23-THIN  | DDC                | 5    | 3000           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | GAGM                    | Samples |
| REF1925AIDDCT    | ACTIVE        | SOT-23-THIN  | DDC                | 5    | 250            | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | GAGM                    | Samples |
| REF1930AIDDCR    | ACTIVE        | SOT-23-THIN  | DDC                | 5    | 3000           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | GAHM                    | Samples |
| REF1930AIDDCT    | ACTIVE        | SOT-23-THIN  | DDC                | 5    | 250            | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | GAHM                    | Samples |
| REF1933AIDDCR    | ACTIVE        | SOT-23-THIN  | DDC                | 5    | 3000           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | GAIM                    | Samples |
| REF1933AIDDCT    | ACTIVE        | SOT-23-THIN  | DDC                | 5    | 250            | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | GAIM                    | Samples |
| REF1941AIDDCR    | ACTIVE        | SOT-23-THIN  | DDC                | 5    | 3000           | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | GAJM                    | Samples |
| REF1941AIDDCT    | ACTIVE        | SOT-23-THIN  | DDC                | 5    | 250            | RoHS & Green    | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | GAJM                    | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



10-Dec-2020

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

# TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |      |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| REF1925AIDDCR               | SOT-<br>23-THIN | DDC                | 5    | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| REF1925AIDDCT               | SOT-<br>23-THIN | DDC                | 5    | 250  | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| REF1930AIDDCR               | SOT-<br>23-THIN | DDC                | 5    | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| REF1930AIDDCT               | SOT-<br>23-THIN | DDC                | 5    | 250  | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| REF1933AIDDCR               | SOT-<br>23-THIN | DDC                | 5    | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| REF1933AIDDCT               | SOT-<br>23-THIN | DDC                | 5    | 250  | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| REF1941AIDDCR               | SOT-<br>23-THIN | DDC                | 5    | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| REF1941AIDDCT               | SOT-<br>23-THIN | DDC                | 5    | 250  | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |

Texas Instruments

www.ti.com

# PACKAGE MATERIALS INFORMATION

5-Jan-2021



| *All dimensions are nominal |              |                 |      |      |             |            |             |
|-----------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| REF1925AIDDCR               | SOT-23-THIN  | DDC             | 5    | 3000 | 213.0       | 191.0      | 35.0        |
| REF1925AIDDCT               | SOT-23-THIN  | DDC             | 5    | 250  | 213.0       | 191.0      | 35.0        |
| REF1930AIDDCR               | SOT-23-THIN  | DDC             | 5    | 3000 | 213.0       | 191.0      | 35.0        |
| REF1930AIDDCT               | SOT-23-THIN  | DDC             | 5    | 250  | 213.0       | 191.0      | 35.0        |
| REF1933AIDDCR               | SOT-23-THIN  | DDC             | 5    | 3000 | 213.0       | 191.0      | 35.0        |
| REF1933AIDDCT               | SOT-23-THIN  | DDC             | 5    | 250  | 213.0       | 191.0      | 35.0        |
| REF1941AIDDCR               | SOT-23-THIN  | DDC             | 5    | 3000 | 213.0       | 191.0      | 35.0        |
| REF1941AIDDCT               | SOT-23-THIN  | DDC             | 5    | 250  | 213.0       | 191.0      | 35.0        |

# **DDC0005A**



# **PACKAGE OUTLINE**

# SOT-23 - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   Reference JEDEC MO-193.

- 4. Support pin may differ or may not be present.



# DDC0005A

# **EXAMPLE BOARD LAYOUT**

# SOT-23 - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

4. Publication IPC-7351 may have alternate designs.

5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **DDC0005A**

# **EXAMPLE STENCIL DESIGN**

# SOT-23 - 1.1 max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)



<sup>6.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. 7. Board assembly site may have different recommendations for stencil design.

# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated